SN74CB3Q3305 JAJSM92D - OCTOBER 2003 - REVISED SEPTEMBER 2021 # SN74CB3Q3305 デュアル FET バス・スイッチ、 2.5V/3.3V、低電圧、高帯域バス・スイッチ ### 1 特長 - 高帯域幅データ・パス (最大 500MHz)<sup>1</sup> - デバイスの電源オン時とオフ時の両方で **5V** 許容の - 動作範囲全体にわたって小さく平坦なオン抵抗 (ron) (r<sub>on</sub> = 3Ω、標準値) - データ I/O ポートの電源電圧を超える入力電圧をサポ - $V_{CC} = 3.3V$ で $0\sim5V$ のスイッチング - V<sub>CC</sub> = 2.5V で 0~3.3V のスイッチング - 伝播遅延がゼロに近い双方向データ・フロー - 低い入力および出力容量により負荷および信号歪み (C<sub>io(OFF)</sub> = 3.5pF、標準値) - 高いスイッチング周波数 (f<sub>OE</sub> = 20MHz、最大値) - データおよび制御入力にアンダーシュート・クランプ・ ダイオードを搭載 - 低消費電力 (I<sub>CC</sub> = 0.25mA、標準値) - 2.3V~3.6V の範囲の V<sub>CC</sub> で動作 - データ I/O は 0~5V の信号レベルに対応 (0.8V、 1.2V, 1.5V, 1.8V, 2.5V, 3.3V, 5V) - 制御入力は、TTL または 5V/3.3V CMOS 出力で駆動可能 - loff により部分的パワーダウン・モードでの動作をサポ - JESD 78、Class II 準拠で 100mA 超のラッチアップ 性能 ### 2 アプリケーション - IP 電話:有線および無線 - 光モジュール - 光ネットワーク: Video Over Fiber および EPON - 構内交換機 (PBX) - WiMAX およびワイヤレス・インフラストラクチャ機器 - USB、差動信号インターフェイス - バス絶縁 ### 3 概要 SN74CB3Q3305 デバイスは高帯域の FET バス・スイッ チで、チャージ・ポンプを使用してパス・トランジスタのゲー ト電圧を上昇させ、低い平坦なオン抵抗 (ron) を実現しま す。オン抵抗が低く平坦であるため、伝搬遅延を最小限に 抑えることができ、データ入出力 (I/O) ポートでの電源電 圧を超える入力電圧のスイッチングをサポートします。本 デバイスはデータ I/O の静電容量が小さいため、データ・ バスの容量性負荷と信号歪みも最小限に抑えることができ ます。高帯域幅アプリケーションに対応するために特別に 設計された SN74CB3Q3305 デバイスは、ブロードバンド 通信、ネットワーク、データ集約型コンピューティング・シス テムに理想的な、最適化されたインターフェイス・ソリュー ションを提供します。 このデバイスは、loffを使用する部分的パワーダウン・アプ リケーション用の動作が完全に規定されています。電源切 断時にデバイスに電流が逆流することによる損傷を Ioff 回 路が防止します。デバイスは、電源オフ時は絶縁されてい 電源オンまたは電源オフ時に高インピーダンス状態を確 保するため、OE をプルダウン抵抗経由で GND に接続 する必要があります。この抵抗の最小値は、ドライバの電 流ソース能力によって決まります。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |--------------|-----------|-----------------| | SN74CB3Q3305 | VSSOP (8) | 2.00mm × 3.10mm | | 01474003003 | TSSOP (8) | 3.00mm × 6.10mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 (1) EN is the internal enable signal applied to the switch. ### 概略回路図、各 FET スイッチ (SW) 1 CB3Q ファミリの性能特性の詳細情報については、TI のアプリケーション・レポート『CBT-C、CB3T、CB3Q 信号スイッチ・ファミリ』(SCDA008) を参照してください。 ### **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | 8 | |-----------------------------------------------------|---|------------------------------------------------------|-------------------| | 2 アプリケーション | | 9 Application and Implementation | <u>S</u> | | 3 概要 | | 9.1 Application Information | <u>S</u> | | 4 Revision History | | 9.2 Typical Application | | | 5 Pin Configuration and Functions | | 10 Power Supply Recommendations | | | 6 Specifications | | 11 Layout | 10 | | 6.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | | | 6.2 ESD Ratings | | 11.2 Layout Example | 10 | | 6.3 Recommended Operating Conditions <sup>(1)</sup> | 4 | 12 Device and Documentation Support | 11 | | 6.4 Thermal Information | | 12.1 Documentation Support | 11 | | 6.5 Electrical Characteristics | | 12.2 Receiving Notification of Documentation Updates | <mark>ծ 11</mark> | | 6.6 Switching Characteristics | | 12.3 サポート・リソース | 11 | | 6.7 Typical Characteristics | | 12.4 Trademarks | | | 7 Parameter Measurement Information | | 12.5 Electrostatic Discharge Caution | <b>1</b> 1 | | 8 Detailed Description | | 12.6 Glossary | <b>1</b> 1 | | 8.1 Overview. | | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | | Information | <b>1</b> 1 | | 8.3 Feature Description | | | | 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | STATE CALL TO THE STATE OF | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Changes from Revision C (October 2015) to Revision D (September 2021) | Page | | - 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • 包括的な用語を使ってデータシートを更新。 | 1 | | | | | Changes from Revision B (October 2009) to Revision C (October 2015) | Page | | <ul><li>「ピン構成および機能」セクション、「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクショ</li></ul> | ン、「アプ | | <i>リケーションと実装</i> 」セクション、「 <i>電源に関する推奨事項</i> 」セクション、「 <i>レイアウト</i> 」セクション、「 <i>デバイスおよ</i> で | グバキュメ | | ントのサポート」セクション、「 <i>メカニカル、パッケージ、および注文情報</i> 」セクションを追加 | 1 | ## **5 Pin Configuration and Functions** 表 5-1. Pin Functions | | PIN | | DESCRIPTION | | | |-----------------|-----|-----------------------|----------------------------|--|--| | NAME | NO. | - TYPE <sup>(1)</sup> | DESCRIPTION | | | | 1A | 2 | I/O | Channel 1 A port | | | | 1B | 3 | I/O | Channel 1 B port | | | | 10E | 1 | I | Output Enable for switch 1 | | | | 2A | 5 | I/O | Channel 2 A port | | | | 2B | 6 | I/O | Channel 2 B port | | | | 20E | 7 | I | Output Enable for switch 2 | | | | GND | 4 | Р | Ground | | | | V <sub>cc</sub> | 8 | Р | Power supply | | | (1) I = input, O = output, I/O = input and output, P = power ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------|----------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | -0.5 | 4.6 | V | | | V <sub>IN</sub> | Control input voltage <sup>(2) (3)</sup> | | -0.5 | 7 | V | | V <sub>I/O</sub> | Switch I/O voltage <sup>(2) (3) (4)</sup> | | -0.5 | 7 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>IN</sub> < 0 | | -50 | mA | | I <sub>I/OK</sub> | I/O port clamp current | V <sub>I/O</sub> < 0 | | -50 | mA | | I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup> | | | ±64 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | $\theta_{JA}$ | Package thermal impedance <sup>(6)</sup> | | | 88 | °C/W | | Tj | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - (4) $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - (5) $I_I$ and $I_O$ are used to denote specific conditions for $I_{I/O}$ . - (6) The package thermal impedance is calculated in accordance with JESD 51-7. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | 2000 | | | | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------|----------------------------------|-----|-----|------| | V <sub>CC</sub> | Supply voltage | | 2.3 | 3.6 | V | | \/ | High-level control input | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | V | | V <sub>IH</sub> | voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | V | | ., | Low-level control input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | V <sub>IL</sub> | | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | (1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004. #### **6.4 Thermal Information** | | | SN74CB3Q3305 | SN74CB3Q3305 | | |-----------------------|----------------------------------------------|--------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCU (VSSOP) | PW (TSSOP) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 183 | 190.6 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 64.2 | 74.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 62.5 | 119.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 4.3 | 120.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 62.1 | 117.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted)(1) | PAR | PARAMETER TEST CONDITIONS | | MIN | TYP <sup>(2)</sup> | MAX | UNIT | | | |-----------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-------|-------|------|-----| | V <sub>IK</sub> | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, | V <sub>IN</sub> = 0 to 5.5 V | | | | ±1 | μΑ | | I <sub>OZ</sub> (3) | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | I <sub>off</sub> | | V <sub>CC</sub> = 0, | V <sub>O</sub> = 0 to 5.5 V, | V <sub>I</sub> = 0 | | | 1 | μA | | I <sub>CC</sub> | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 0.25 | 0.7 | mA | | ΔI <sub>CC</sub> (4) | Control inputs | V <sub>CC</sub> = 3.6 V, One inpu | ut at 3 V, Other inputs at \ | √ <sub>CC</sub> or GND | | | 25 | μΑ | | I <sub>CCD</sub> (5) | Per control | V <sub>CC</sub> = 3.6 V, A and B ports open, | | 0.040 | 0.045 | mA/ | | | | ICCD (5) | input | Control input switching at 50% duty cycle | | | | 0.040 | | MHz | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, | V <sub>IN</sub> = 5.5 V, 3.3 V, or 0 | | | 2.5 | 3.5 | pF | | C <sub>io(OFF)</sub> | | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | $V_{CC} = 3.3 \text{ V},$ Switch ON, $V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or } 0.00 \text{ O}$ | | $V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or } 0$ | | 8 | 10.5 | pF | | | | | | V <sub>CC</sub> = 2.3 V, | V <sub>I</sub> = 0, I <sub>O</sub> = 30 mA | | | 3 | 8 | | | - (6) | | TYP at V <sub>CC</sub> = 2.5 V | V <sub>I</sub> = 1.7 V, I <sub>O</sub> = -15 mA | | | 3.5 | 9 | Ω | | r <sub>on</sub> <sup>(6)</sup> | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0, I <sub>O</sub> = 30 mA | | | 3 | 6 | 22 | | | | ACC - 2 A | V <sub>I</sub> = 2.4 V, I <sub>O</sub> = -15 mA | | | 3.5 | 8 | | - (1) - $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. (2) - (3) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. - This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. - This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see 🗵 9-2). - Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 6.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see 🗵 7-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | MIN | MAX | UNIT | |--------------------------------|-----------------|----------------|---------------------------------|-----|------|---------| | f <sub>OE</sub> <sup>(1)</sup> | OE | A or B | V <sub>CC</sub> = 2.5 V ± 0.2 V | | 10 | MHz | | OE | OL. | Aorb | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 20 | IVII IZ | | t <sub>pd</sub> (2) | A or B | B or A | V <sub>CC</sub> = 2.5 V ± 0.2 V | | 0.09 | ns | | pd \ / | AOIB | | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 0.15 | 115 | | + | OE | A or P | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1 | 5 | no | | t <sub>en</sub> | OE . | A or B | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1 | 4.5 | ns | | + | OE | A or B | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1 | 4.5 | no | | t <sub>dis</sub> | OE . | | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1 | 5 | ns | ### **6.7 Typical Characteristics** 図 6-1. Typical ron vs VI Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ). The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### 7 Parameter Measurement Information | TEST | V <sub>CC</sub> | S1 | R <sub>L</sub> | VI | CL | $V_{\Delta}$ | |------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------|----------------|-----------------| | t <sub>pd(s)</sub> | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | t <sub>PLZ</sub> /t <sub>PZL</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | $\begin{array}{c} 2 \times \mathbf{V_{CC}} \\ 2 \times \mathbf{V_{CC}} \end{array}$ | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The t<sub>pd</sub> propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. #### ☑ 7-1. Test Circuit and Voltage Waveforms Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### **8 Detailed Description** #### 8.1 Overview The SN74CB3Q3305 device is organized as two 1-bit switches with separate output-enable (1OE and 2OE) inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When OE is high, the associated 1-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low, the associated 1-bit bus switch is OFF and a high-impedance state exists between the A and B ports. ### 8.2 Functional Block Diagram 図 8-1. Logic Diagram (Positive Logic) ### 8.3 Feature Description The device supports High-Bandwidth data path up to 500 MHz. The I/O ports are 5 V tolerant when powered up or powered down due to $I_{OFF}$ . The charge pump creates low and flat ON-state resistance characteristics over the whole operating temperature range. Switching input voltage beyond the supply is supported on data I/O ports: 0 V to 5 V with 3.3 V $V_{CC}$ or 0 V to 3.3 V with 2.5 V $V_{CC}$ . The data flow is bidirectional with near-zero propagation delay. Reduced input/output capacitance for higher speed applications. OE can be toggled at the high speeds of 20 MHz for fast switching applications. #### 8.4 Device Functional Modes 表 8-1 lists the functional modes of the SN74CB3Q3305. 表 8-1. Function Table (Each Bus Switch) | | | (=====, | |-------------------------|---|-----------------| | INPUT INPUT/OUTPUT OE A | | FUNCTION | | Н | В | A port = B port | | L | Z | Disconnect | ### 9 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information $\boxtimes$ 9-1 shows that the SN74CB3Q3305 can be used as bidirectional switch. The controller operates at 5 V and the peripheral can accept 5 V. Even with a V<sub>CC</sub> of 3 V on the SN74CB3Q3305, the two ports can be connected to pass the 5 V signal. The controller uses the OE pin control the switch. This is a very generic example and could apply to many situations. For applications that require only 1 bit (for example, one channel), tie the unused OE low and tie the unused ports A and B to either high or low (not shown). #### 9.2 Typical Application 図 9-1. Typical Application of the SN74CB3Q3305 #### 9.2.1 Design Requirements - 1. Recommended Input Conditions: - For specified high and low levels, see $V_{IH}$ and $V_{IL}$ in セクション 6.3. - Inputs and outputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Absolute Maximum Conditions: - I/O currents should not exceed ±64 mA per channel. - Continuos current through GND or V<sub>CC</sub> should not exceed ±100 mA. - 3. Frequency Selection Criterion: - Maximum frequency tested is 500 MHz. - Added trace resistance/capacitance can reduce maximum frequency capability; use layout practices as directed in セクション 11. #### 9.2.2 Detailed Design Procedure The 0.1 µF capacitor should be placed as close as possible to the device. #### 9.2.3 Application Curve 図 9-2. Typical I<sub>CC</sub> vs OE Switching Frequency ### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating listed in セクション 6.1 table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1 $\mu$ F bypass capacitor is recommended. If multiple pins are labeled $V_{CC}$ , then a 0.01 $\mu$ F or 0.022 $\mu$ F capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a 0.1 $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. $\bowtie$ 11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. #### 11.2 Layout Example Submit Document Feedback ### 12 Device and Documentation Support ### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: - Texas Instruments, CBT-C, CB3T, and CB3Q Signal-Switch Families application report - Texas Instruments, Implications of Slow or Floating CMOS Inputs application report - Texas Instruments, Selecting the Right Texas Instruments Signal Switch application report ### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|-----------------|-----------------------|------|---------------|---------------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | 74CB3Q3305DCURG4 | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | (4)<br>NIPDAU | (5)<br>Level-1-260C-UNLIM | -40 to 85 | GARR | | 74CB3Q3305DCURG4.B | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | GARR | | SN74CB3Q3305DCUR | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | (GARQ, GARR) | | SN74CB3Q3305DCUR.A | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | (GARQ, GARR) | | SN74CB3Q3305DCUR.B | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | (GARQ, GARR) | | SN74CB3Q3305PW | Obsolete | Production | TSSOP (PW) 8 | - | - | Call TI | Call TI | -40 to 85 | BU305 | | SN74CB3Q3305PWR | Active | Production | TSSOP (PW) 8 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | BU305 | | SN74CB3Q3305PWR.A | Active | Production | TSSOP (PW) 8 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BU305 | | SN74CB3Q3305PWR.B | Active | Production | TSSOP (PW) 8 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BU305 | | SN74CB3Q3305PWRE4 | Active | Production | TSSOP (PW) 8 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BU305 | | SN74CB3Q3305PWRG4 | Active | Production | TSSOP (PW) 8 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BU305 | | SN74CB3Q3305PWRG4.B | Active | Production | TSSOP (PW) 8 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BU305 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74CB3Q3305DCURG4 | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74CB3Q3305DCUR | VSSOP | DCU | 8 | 3000 | 178.0 | 9.0 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74CB3Q3305PWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CB3Q3305PWRG4 | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 74CB3Q3305DCURG4 | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | | SN74CB3Q3305DCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 180.0 | 18.0 | | SN74CB3Q3305PWR | TSSOP | PW | 8 | 2000 | 353.0 | 353.0 | 32.0 | | SN74CB3Q3305PWRG4 | TSSOP | PW | 8 | 2000 | 353.0 | 353.0 | 32.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-187 variation CA. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153, variation AA. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated