SDAS157B - JUNE 1982 - REVISED DECEMBER 1994 - Complementary Outputs - Direct Overriding Load (Data) Inputs - Gated Clock Inputs - Parallel-to-Serial Data Conversion - Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs #### description The 'ALS165 are parallel-load 8-bit serial shift registers that, when clocked, shift the data toward serial ( $Q_H$ and $\overline{Q}_H$ ) outputs. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/ $\overline{LD}$ ) input. The 'ALS165 have a clock-inhibit function and complemented serial outputs. Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and the clock inhibit (CLK INH) input is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH also accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. The parallel inputs to the register are enabled while SH/LD is low independently of the levels of the CLK, CLK INH, or serial (SER) inputs. SN54ALS165 . . . J PACKAGE SN74ALS165 . . . D OR N PACKAGE (TOP VIEW) ## SN54ALS165...FK PACKAGE (TOP VIEW) NC - No internal connection The SN54ALS165 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN74ALS165 is characterized for operation from 0°C to 70°C. #### **FUNCTION TABLE** | | INPUT | S | | |-------|------------|------------|--------------------| | SH/LD | CLK | CLK INH | FUNCTION | | L | Χ | Χ | Parallel load | | Н | Н | Χ | No change | | Н | Χ | Н | No change | | Н | L | $\uparrow$ | Shift <sup>†</sup> | | Н | $\uparrow$ | L | Shift <sup>†</sup> | <sup>†</sup> Shift = content of each internal register shifts toward serial outputs. Data at SER is shifted into first register. ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages. ### logic diagram (positive logic) Pin numbers shown are for the D, J, and N packages. ### typical shift, load, and inhibit sequences ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | | 7 V | |-------------------------------------------------------------------|-------------|---------| | Input voltage, V <sub>I</sub> | | 7 V | | Operating free-air temperature range, T <sub>A</sub> : SN54ALS165 | 5 – 55°C to | 125°C | | SN74ALS165 | 0°C | to 70°C | | Storage temperature range | | 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### SN54ALS165, SN74ALS165 PARALLEL-LOAD 8-BIT REGISTERS SDAS157B - JUNE 1982 - REVISED DECEMBER 1994 ### recommended operating conditions | | | | SN | SN54ALS165 | | | 74ALS1 | 65 | LIAUT | | |------------------|-------------------------------------------|----------|-----|------------|------|-----|--------|------|-------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | | VIH | High-level input voltage | | 2 | | | 2 | | | V | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.7 | | | 8.0 | V | | | lOH | High-level output current | | | | -0.4 | | | -0.4 | mA | | | l <sub>OL</sub> | Low-level output current | | | | 4 | | | 8 | mA | | | fclock | Clock frequency | | 0 | | 35 | 0 | | 45 | MHz | | | 1 Dulas du | Poles describes OHK (see Figure 4) | CLK high | 14 | | | 11 | | | | | | tw(CLK) | Pulse duration, CLK (see Figure 1) | CLK low | 14 | | | 11 | | | ns | | | tw(load) | Pulse duration, SH/LD low | CLK low | 15 | | | 12 | | | ns | | | t <sub>su1</sub> | Setup time, clock enable (see Figure 1) | | 15 | | | 11 | | | ns | | | t <sub>su2</sub> | Setup time, parallel input (see Figure 1) | | 11 | | | 10 | | | ns | | | t <sub>su3</sub> | Setup time, serial input (see Figure 2) | | 11 | | | 10 | | | ns | | | t <sub>su4</sub> | Setup time, shift (see Figure 2) | | 15 | | | 10 | | | ns | | | th | Hold time at any input | | 4 | | | 4 | | | ns | | | T <sub>A</sub> | Operating free-air temperature | | -55 | | 125 | 0 | | 70 | °C | | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | TEST CONDITIONS | | | 65 | SN74ALS165 | | | | |------------------|---------------------------------------------|----------------------------|--------------------|------|------|--------------------|------|------|------| | PARAMETER | TEST CO | | | | MAX | MIN | TYP | MAX | UNIT | | VIK | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.5 | | | -1.5 | V | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | 2 | | V | | \/ - · | \\ 45\\ | $I_{OL} = 4 \text{ mA}$ | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | V | | lį | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lН | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | IIL | $V_{CC} = 5.5 V,$ | $V_{I} = 0.4 V$ | | | -0.1 | | | -0.1 | mA | | 1 <sub>0</sub> ‡ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | lcc | V <sub>CC</sub> = 5.5 V, | See Note 1 | | 12 | 24 | | 12 | 24 | mA | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 1: With the outputs open, CLK INH and CLK at 4.5 V, and a clock pulse applied to SH/LD, I<sub>CC</sub> is measured first with the parallel inputs at 4.5 V, then with the parallel inputs grounded. ### switching characteristics (see Figures 1, 2, and 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>R <sub>L</sub><br>T <sub>A</sub> | UNIT | | | | |------------------|-----------------|----------------|----------------------------------------------------------------------|-------|-------|-------|-----| | | , , | , | SN54A | LS165 | SN74A | LS165 | | | | | | MIN | MAX | MIN | MAX | | | fmax | | | 35 | | 45 | | MHz | | t <sub>PLH</sub> | SH/LD | Anu | 4 | 23 | 4 | 20 | 20 | | t <sub>PHL</sub> | SH/LD | Any | 4 | 23 | 4 | 22 | ns | | t <sub>PLH</sub> | CL I/ | A | 3 | 14 | 3 | 13 | | | t <sub>PHL</sub> | CLK | Any | 3 | 15 | 3 | 14 | ns | | <sup>t</sup> PLH | | 0 | 3 | 14 | 3 | 13 | | | t <sub>PHL</sub> | Н | Q <sub>H</sub> | 3 | 18 | 3 | 16 | ns | | t <sub>PLH</sub> | Н | <u></u> | 2 | 17 | 2 | 15 | ne | | <sup>t</sup> PHL | П | Ψ. | 3 | 17 | 3 | 16 | ns | <sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. The remaining six data inputs and SER are low. - B. Prior to test, high-level data is loaded into the H input. - C. The input pulse generators have the following characteristics: PRR $\leq$ 1 MHz, duty cycle $\leq$ 50%, $t_\Gamma$ = $t_f$ = 2 ns. - D. $V_{ref} = 1.3 V$ Figure 1. Voltage Waveforms ### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The eight data inputs and CLK INH are low. Results are monitored at $Q_H$ at $t_{n+7}$ . - B. The input pulse generators have the following characteristics: PRR $\leq$ 1 MHz, duty cycle = 50%, $t_f = t_f = 2$ ns. - C. $V_{ref} = 1.3 V$ Figure 2. Voltage Waveforms NOTE A: CL includes probe and jig capacitance. Figure 3. Load Circuit for Switching Tests www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | SN74ALS165D | Obsolete | Production | SOIC (D) 16 | - | - | Call TI | Call TI | 0 to 70 | ALS165 | | SN74ALS165DR | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS165 | | SN74ALS165DR.A | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS165 | | SN74ALS165N | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74ALS165N | | SN74ALS165N.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74ALS165N | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ALS165DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | ### **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | SN74ALS165DR | SOIC | D | 16 | 2500 | 353.0 | 353.0 | 32.0 | | ### **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74ALS165N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ALS165N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ALS165N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ALS165N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | ### D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. ### N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated