SN54AHCT00, SN74AHCT00 JAJSQ61L - OCTOBER 1995 - REVISED MAY 2023 # SNx4AHCT00 クワッド、2 入力、正論理 NAND ゲート # 1 特長 - 動作範囲:4.5V~5.5V - 低消費電力、I<sub>CC</sub>の最大値 10µA - 5V で ±8mA の出力駆動能力 - ・ 入力は TTL 電圧互換 - JESD 17 準拠で 250mA 超のラッチアップ性能 # 2 アプリケーション - デジタル信号のイネーブルまたはディセーブル - インジケータ LED の制御 - 通信モジュールとシステム・コントローラ間の変換 # 3 概要 AHCT00 デバイスは、ブール関数 $Y = \overline{A \cdot B}$ または Y = $\overline{A} + \overline{B}$ を正論理で実行します。 ### パッケージ情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | | | | |------------|----------------|------------------|--|--|--| | | J (CDIP, 14) | 19.56mm x 6.67mm | | | | | SN54AHCT00 | W (CFP, 14) | 9.21mm x 5.97mm | | | | | | FK (LCCC, 20) | 8.89mm x 8.89mm | | | | | | D (SOIC、14) | 8.65mm x 3.91mm | | | | | | DB (SSOP、14) | 6.20mm x 5.30mm | | | | | | DGV (TVSOP、14) | 3.60mm x 4.40mm | | | | | SN74AHCT00 | N (PDIP、14) | 19.30mm x 6.35mm | | | | | | NS (SOP、14) | 10.30mm x 5.30mm | | | | | | RGY (QFN, 14) | 3.50mm x 3.50mm | | | | | | BQA (WQFN、14) | 3.00mm x 2.50mm | | | | (1) 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 各ゲートの論理図 (正論理) # **Table of Contents** | 1 特長 | 1 | 8.2 Functional Block Diagram | 9 | |--------------------------------------|---|-----------------------------------------|----------------| | 2 アプリケーション | | 8.3 Feature Description | <mark>9</mark> | | 3 概要 | | 8.4 Device Functional Modes | 10 | | 4 Revision History | | 9 Application and Implementation | 11 | | 5 Pin Configuration and Functions | | 9.1 Application Information | | | 6 Specifications | | 9.2 Typical Application | | | 6.1 Absolute Maximum Ratings | | 9.3 Power Supply Recommendations | 13 | | 6.2 ESD Ratings | | 9.4 Layout | 13 | | 6.3 Recommended Operating Conditions | | 10 Device and Documentation Support | 14 | | 6.4 Thermal Information | | 10.1 Documentation Support | 14 | | 6.5 Electrical Characteristics | 6 | 10.2ドキュメントの更新通知を受け取る方法 | 14 | | 6.6 Switching Characteristics | 6 | 10.3 サポート・リソース | 14 | | 6.7 Noise Characteristics | | 10.4 Trademarks | 14 | | 6.8 Operating Characteristics | 7 | 10.5 静電気放電に関する注意事項 | 14 | | 7 Parameter Measurement Information | | 10.6 用語集 | | | 8 Detailed Description | 9 | 11 Mechanical, Packaging, and Orderable | | | 8.1 Overview | | Information | 14 | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from | m Revision K (July 2003) to Revision L (May 2023) | Page | |-------------------------|---------------------------------------------------|------| | <ul><li>特長」セク</li></ul> | プションを更新 | 1 | | | -ション」セクションを更新 | | | | こわたって表、図、相互参照の採番方法を更新 | | | | FN) パッケージ情報を追加 | | | | , , , , , , , , , , , , , , , , , , , | | | | Test and SI table | | | | Detailed Description sections | | | | Application and Implementation sections | | | | | | # **5 Pin Configuration and Functions** 図 5-1. SN54AHCT00 J or W Package, 14-Pin CDIP or CFP SN74AHCT00 D, DB, DGV, N, NS, or PW Package, 14-Pin SOIC, SSOP, TVSOP, PDIP, SOP, or TSSOP (Top View) 図 5-2. SN74AHCT00 RGY, BQA Package, 14-Pin QFN, WQFN (Transparent Top View) 表 5-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-----------------|-----|---------------------|---------------------| | NAME | NO. | 1176 | DESCRIPTION | | 1A | 1 | I | Channel 1, Input A | | 1B | 2 | I | Channel 1, Input B | | 1Y | 3 | 0 | Channel 1, Output Y | | 2A | 4 | I | Channel 2, Input A | | 2B | 5 | I | Channel 2, Input B | | 2Y | 6 | 0 | Channel 2, Output Y | | 3A | 9 | 0 | Channel 3, Output Y | | 3B | 10 | I | Channel 3, Input A | | 3Y | 8 | I | Channel 3, Input B | | 4A | 12 | 0 | Channel 4, Output Y | | 4B | 13 | I | Channel 4, Input A | | 4Y | 11 | I | Channel 4, Input B | | GND | 7 | G | Ground | | V <sub>CC</sub> | 14 | Р | Positive Supply | | | | | | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output, P = Power Supply, G = Ground. NC - No internal connection # 図 5-3. SN54AHCT00 FK Package, 14-Pin LCCC (Top View) 表 5-2. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-----------------|------------------------|---------------------|---------------------| | NAME | NO. | ITPE(") | DESCRIPTION | | 1A | 2 | I | Channel 1, Input A | | 1B | 3 | I | Channel 1, Input B | | 1Y | 4 | 0 | Channel 1, Output Y | | 2A | 6 | Į | Channel 2, Input A | | 2B | 8 | Į | Channel 2, Input B | | 2Y | 9 | 0 | Channel 2, Output Y | | 3A | 13 | 0 | Channel 3, Output Y | | 3B | 14 | I | Channel 3, Input A | | 3Y | 12 | ļ | Channel 3, Input B | | 4A | 18 | 0 | Channel 4, Output Y | | 4B | 19 | I | Channel 4, Input A | | 4Y | 16 | I | Channel 4, Input B | | NC | 1, 5, 7, 11, 15,<br>17 | _ | No Connection | | GND | 10 | G | Ground | | V <sub>CC</sub> | 20 | Р | Positive Supply | (1) Signal Types: I = Input, O = Output, I/O = Input or Output, P = Power Supply, G = Ground. # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |------------------|-------------------------------------|------------------------------------------------|------|-----|------|--| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | | VI | Input voltage range <sup>(2)</sup> | nput voltage range <sup>(2)</sup> | | | | | | Vo | Output voltage range <sup>(2)</sup> | utput voltage range <sup>(2)</sup> | | | | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < -0.5 V | | -20 | mA | | | I <sub>OK</sub> | Output clamp current | $V_{O}$ < -0.5 V or $V_{O}$ > $V_{CC}$ + 0.5 V | | ±20 | mA | | | Io | Continuous output current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±25 | mA | | | | Continuous output current through | V <sub>CC</sub> or GND | | ±50 | mA | | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |---------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V (ESD) | Lieurostatic discriarge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) (1) | | | SN54AH | ICT00 | SN74AH | СТ00 | UNIT | |-----------------|------------------------------------|--------|-----------------|--------|-----------------|------| | | | MIN | MAX | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | VI | Input voltage | 0 | 5.5 | 0 | 5.5 | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | -8 | | -8 | mA | | I <sub>OL</sub> | Low-level output current | | 8 | | 8 | mA | | Δt/Δν | Input transition rise or fall rate | | 20 | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### **6.4 Thermal Information** | | | | | | SN74A | НСТ00 | | | | | |------------------|----------------------------------------|----------|--------------|----------------|---------|----------|---------------|---------------|---------------|------| | THE | RMAL METRIC(1) | D (SOIC) | DB<br>(SSOP) | DGV<br>(TVSOP) | N (PDIP | NS (SOP) | PW<br>(TSSOP) | RGY<br>(VQFN) | BQA<br>(WQFN) | UNIT | | | | 14 PINS | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 86 | 96 | 127 | 80 | 76 | 113 | 47 | 88.3 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. ## **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITION | NS. | V <sub>cc</sub> | Т | A= 25°C | | SN54AHCT00 | | SN74AHCT00 | | UNIT | |----------------------|---------------------------------------------------|--------------------|-----------------|------|---------|------|------------|-------------------|------------|------|------| | PARAMETER | TEST CONDITIO | ONG | <b>V</b> CC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONII | | V | I <sub>OH</sub> = -50 μA | | 4.5 V | 4.4 | 4.5 | | 4.4 | | 4.4 | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -8 mA | | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | V | | V <sub>OL</sub> | I <sub>OL</sub> = 50 μA | | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | V | | V OL | I <sub>OL</sub> = 8 mA | | 4.5 V | | | 0.36 | , | 0.44 | | 0.44 | V | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | | 0 V to 5.5 V | | | ±0.1 | | ±1 <sup>(1)</sup> | | ±1 | μΑ | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND | I <sub>O</sub> = 0 | 5.5 V | | | 2 | | 20 | | 20 | μΑ | | ΔI <sub>CC</sub> (2) | One input at 3.4 V, Oth at V <sub>CC</sub> or GND | ner inputs | 5.5 V | | | 1.35 | | 1.5 | | 1.5 | mA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | | 5 V | | 2 | 10 | | | | 10 | pF | - On products compliant to MIL-PRF-38535, this parameter is not production tested at V<sub>CC</sub> = 0 V. - (2) This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. ### 6.6 Switching Characteristics over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see ⊠ 7-1) | PARAMETER | FROM | то | LOAD | 1 | T <sub>A</sub> = 25°C | | SN54AH | ICT00 | SN74A | НСТ00 | UNIT | | | |------------------|---------|----------|------------------------|-----|-----------------------|--------------------|------------------|--------------------|------------------|------------------|------|---|-----| | PARAWETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONII | | | | t <sub>PLH</sub> | A or B | V | C <sub>1</sub> = 15 pF | | 5 <sup>(1)</sup> | 6.9 <sup>(1)</sup> | 1 <sup>(1)</sup> | 8 <sup>(1)</sup> | 1 | 8 | ns | | | | t <sub>PHL</sub> | AOID | ' | ν ομ - 13 μι | | OL = 13 pi | | 5 <sup>(1)</sup> | 6.9 <sup>(1)</sup> | 1 <sup>(1)</sup> | 8 <sup>(1)</sup> | 1 | 8 | 113 | | t <sub>PLH</sub> | A or B | V | C <sub>L</sub> = 50 pF | | 5.5 | 7.9 | 1 | 9 | 1 | 9 | ns | | | | t <sub>PHL</sub> | AUD | I | | | 5.5 | 7.9 | 1 | 9 | 1 | 9 | 115 | | | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. #### 6.7 Noise Characteristics $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C (see}^{(1)})$ | | PARAMETER | SN | 4AHCT0 | 0 | UNIT | |--------------------|-----------------------------------------------|-----|--------|------|------| | | FARAWIETER | MIN | TYP | MAX | ONIT | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.4 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.4 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 4.5 | | V | | $V_{IH(D)}$ | High-level dynamic input voltage | 2 | | | V | | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.8 | V | (1) Characteristics are for surface-mount packages only. # **6.8 Operating Characteristics** $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST CO | ONDITIONS | TYP | UNIT | |----------|-------------------------------|----------|-----------|------|------| | $C_{pd}$ | Power dissipation capacitance | No load, | f = 1 MHz | 10.5 | pF | ## 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_0 = 50 \Omega$ , $t_r \leq 3$ ns. $t_f \leq 3$ ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. #### ☑ 7-1. Load Circuit and Voltage Waveforms 表 7-1. Test and SI | TEST | S1 | | | | |------------------------------------|-----------------|--|--|--| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | | | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>CC</sub> | | | | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | | | Open Drain | V <sub>CC</sub> | | | | # 8 Detailed Description ### 8.1 Overview This device contains four independent 2-input NAND Gates. Each gate performs the Boolean function $Y = \overline{A \bullet B}$ in positive logic. ## 8.2 Functional Block Diagram # 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. ### 8.3.2 TTL-Compatible CMOS Inputs This device includes TTL-compatible CMOS inputs. These inputs are specifically designed to interface with TTL logic devices by having a reduced input voltage threshold. TTL-compatible CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law ( $R = V \div I$ ). TTL-compatible CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report. Do not leave TTL-compatible CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a 10-k $\Omega$ resistor is recommended and will typically meet all requirements. ## 8.3.3 Clamp Diode Structure As $\boxtimes$ 8-1 shows, the outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only. #### 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 8-1. Electrical Placement of Clamping Diodes for Each Input and Output ### **8.4 Device Functional Modes** 表 8-1. Function Table (Each Gate) | INP | OUTPUT | | |-----|--------|---| | Α | В | Y | | Н | Н | L | | L | Х | Н | | Х | L | Н | # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information In this application, two 2-input NAND gates are used to create an active-low SR latch as shown in 🗵 9-1. The two additional gates can be used for a second SR latch, or the inputs can be grounded and both channels left unused. The AHCT00 is used to drive the tamper indicator LED and provide one bit of data to the system controller. When the tamper switch outputs LOW, the output Q becomes HIGH. This output remains HIGH until the system controller addresses the event and sends a LOW signal to the $\overline{R}$ input which returns the Q output back to LOW. The inputs of this active-low SR latch can often be driven by open-drain outputs which can produce slow input transition rates when they transition from LOW to Hi-Z. This makes the AHCT00 ideal for the application because it has Schmitt-trigger inputs that do not have input transition rate requirements. ### 9.2 Typical Application 図 9-1. Typical Application Block Diagram ### 9.2.1 Design Requirements #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the AHCT00 plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the AHCT00 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The AHCT00 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The AHCT00 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. ### 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.1.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the AHCT00 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The AHCT00 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the *Feature Description* section for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the *Feature Description* section for additional information regarding the outputs for this device. ### 9.2.2 Detailed Design Procedure Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the AHCT00 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. ### 9.2.3 Application Curves 図 9-2. Application Timing Diagram ### 9.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in *Layout Example*. ## 9.4 Layout #### 9.4.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. #### 9.4.2 Layout Example 図 9-3. Example Layout for the AHCT00 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note #### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 24-Jul-2025 # **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|------------------|-----------------------|-----------------|-------------------------------|------------------------------|--------------|------------------------------------------| | 5962-9682301Q2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9682301Q2A<br>SNJ54AHCT<br>00FK | | 5962-9682301QCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9682301QC<br>A<br>SNJ54AHCT00J | | 5962-9682301QDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9682301QD<br>A<br>SNJ54AHCT00W | | SN74AHCT00BQAR | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHCT00 | | SN74AHCT00BQAR.A | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHCT00 | | SN74AHCT00D | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | AHCT00 | | SN74AHCT00DBR | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HB00 | | SN74AHCT00DBR.A | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM -40 to 85 | | HB00 | | SN74AHCT00DBR.B | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HB00 | | SN74AHCT00DGVR | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HB00 | | SN74AHCT00DGVR.A | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HB00 | | SN74AHCT00DR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AHCT00 | | SN74AHCT00DR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AHCT00 | | SN74AHCT00DR.B | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHCT00 | | SN74AHCT00DRE4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AHCT00 | | SN74AHCT00N | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74AHCT00N | | SN74AHCT00N.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74AHCT00N | | SN74AHCT00NE4 | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74AHCT00N | | SN74AHCT00NSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AHCT00 | | SN74AHCT00NSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AHCT00 | | SN74AHCT00PW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 85 | HB00 | | SN74AHCT00PWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | HB00 | | SN74AHCT00PWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HB00 | | SN74AHCT00RGYR | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | HB00 | 24-Jul-2025 www.ti.com | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|------------------------------------------| | | | | | | | (4) | (5) | | | | SN74AHCT00RGYR.A | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | HB00 | | SNJ54AHCT00FK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9682301Q2A<br>SNJ54AHCT<br>00FK | | SNJ54AHCT00FK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9682301Q2A<br>SNJ54AHCT<br>00FK | | SNJ54AHCT00J | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9682301Q0<br>A<br>SNJ54AHCT00J | | SNJ54AHCT00J.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9682301Q0<br>A<br>SNJ54AHCT00J | | SNJ54AHCT00W | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9682301QE<br>A<br>SNJ54AHCT00W | | SNJ54AHCT00W.A | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9682301QE<br>A<br>SNJ54AHCT00W | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. # PACKAGE OPTION ADDENDUM www.ti.com 24-Jul-2025 (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54AHCT00, SN74AHCT00: Catalog: SN74AHCT00 Enhanced Product: SN74AHCT00-EP, SN74AHCT00-EP Military: SN54AHCT00 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHCT00BQAR | WQFN | BQA | 14 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q1 | | SN74AHCT00DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74AHCT00DGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHCT00DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74AHCT00NSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | | SN74AHCT00PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHCT00RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AHCT00BQAR | WQFN | BQA | 14 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AHCT00DBR | SSOP | DB | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHCT00DGVR | TVSOP | DGV | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHCT00DR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74AHCT00NSR | SOP | NS | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHCT00PWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHCT00RGYR | VQFN | RGY | 14 | 3000 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9682301Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9682301QDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74AHCT00N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHCT00N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHCT00N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHCT00N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHCT00NE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHCT00NE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54AHCT00FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54AHCT00FK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54AHCT00W | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ54AHCT00W.A | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | 3.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com PLASTIC QUAD FLAT PACK-NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # W (R-GDFP-F14) # CERAMIC DUAL FLATPACK NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 # DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE #### NOTES: - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated