**SN74AHC86, SN54AHC86** JAJSR30L - OCTOBER 1995 - REVISED OCTOBER 2023 # SNx4AHC86 クワッド、2 入力排他 OR (EXOR) ゲ ## 1 特長 - 動作範囲: 2V~5.5V V<sub>CC</sub> - JESD 17 準拠で 250mA 超のラッチアップ性能 - JESD 22 を上回る ESD 保護 - 人体モデルで 2000V (A114-A) - マシン・モデルで 200V (A115-A) - 荷電デバイス・モデルで 1000V (C101) ## 2 アプリケーション - 複数の入力信号の位相差を検出 - 選択可能なインバータ / バッファの作成 ## 3 概要 SNx4AHC86 デバイスは、クワッド 2 入力排他 OR ゲートです。これらのデバイスは、ブール関数 Y=A ⊕ B または Y = ĀB + A B を正論理で実行します。 一般的な用途は真または補素子です。一方の入力が Low のときは、他方の入力がそのまま出力されま す。一方の入力が High のときは、他方の入力の信号 が反転して出力されます。 #### 製品情報 | 部品番号 | 定格 | パッケージ <sup>(1)</sup> | |-----------|---------|----------------------| | | | BQA (WQFN、14) | | | | D (SOIC、14) | | | | DB (SSOP、14) | | SN74AHC86 | 商用 | DGV (TVSOP、14) | | | lej /fi | N (PDIP、14) | | | | NS (SOP、14) | | | | PW (TSSOP、14) | | | | RGY (VQFN、14) | | | | J (CDIP、14) | | SN54AHC86 | 軍用 | W (CFP、14) | | | | FK (LCCC、20) | 利用可能なパッケージについては、データシートの末尾にあ る注文情報を参照してください。 ### **EXCLUSIVE OR** These are five equivalent exclusive-OR symbols valid for an SN74AHC86 gate in positive logic; negation may be shown at any two ports. #### LOGIC-IDENTITY ELEMENT The output is active (low) if all inputs stand at the same logic level (i.e., A = B). #### **EVEN-PARITY ELEMENT** The output is active (low) if an even number of inputs (i.e., 0 or 2) are active. 排他 OR ロジック #### **ODD-PARITY ELEMENT** The output is active (high) if an odd number of inputs (i.e., only 1 of the 2) are active. ## **Table of Contents** | 1 特長 1 | 8.1 Functional Block Diagram | 8 | |---------------------------------------|-----------------------------------------|----| | 2 アプリケーション1 | 8.2 Device Functional Modes | | | 3 概要1 | 9 Application and Implementation | 9 | | 4 Revision History2 | 9.1 Application Information | | | 5 Pin Configuration and Functions3 | 9.2 Typical Application | | | 6 Specifications4 | 9.3 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings4 | 9.4 Layout | 11 | | 6.2 Recommended Operating Conditions4 | 10 Device and Documentation Support | | | 6.3 Thermal Information5 | 10.1 Documentation Support (Analog) | 13 | | 6.4 Electrical Characteristics5 | 10.2 ドキュメントの更新通知を受け取る方法 | 13 | | 6.5 Switching Characteristics5 | 10.3 サポート・リソース | 13 | | 6.6 Switching Characteristics6 | 10.4 Trademarks | 13 | | 6.7 Noise Characteristics6 | 10.5 静電気放電に関する注意事項 | 13 | | 6.8 Operating Characteristics6 | 10.6 用語集 | 13 | | 7 Parameter Measurement Information7 | 11 Mechanical, Packaging, and Orderable | | | 8 Detailed Description8 | Information | 13 | | · | | | | | | | | 1 Pavision History | | | ## 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision K (July 2023) to Revision L (October 2023) | Page | | | | | | |---|-----------------------------------------------------------------------------|------|--|--|--|--|--| | • | Updated RθJA values: D = 86 to 124.5, PW = 113 to 147.7, all values in °C/W | 5 | | | | | | | • | Added Application and Implementation section | | | | | | | | C | hanges from Revision J (May 2013) to Revision K (July 2023) | Page | | | | | | | • | ドキュメント全体にわたって表、図、相互参照の採番方法を変更 | 1 | | | | | | | • | 「製品情報」表を追加 | 1 | | | | | | | | Added the Device and Documentation Support sections | | | | | | | | • | Added the Mechanical, Packaging, and Orderable Information sections | 13 | | | | | | ## **5 Pin Configuration and Functions** 図 5-1. SN54AHC86 J or W Package, SN74AHC86 D, DB, DGV, N, NS, or PW Package, 14-Pin (Top View) 図 5-2. SN74AHC86 RGY Package, VQFN 14-Pin (Top View) 図 5-3. SN74AHC86 BQA Package, WQFN 14-Pin (Top View) NC - No internal connection 図 5-4. SN54AHC86 FK Package, LCCC 20-Pin (Top View) 表 5-1. Pin Functions | | PIN | | | | | | |-----------------|---------------------------------------------|---------------------|---------------------|---------------------------------------------------------------------------------------------------------|--|--| | NAME | D, DB, DGV, N, NS, PW,<br>RGY, J, W, or BQA | FK | TYPE <sup>(1)</sup> | DESCRIPTION | | | | 1A | 1 | 2 | I | Channel 1, Input A | | | | 1B | 2 | 3 | I | Channel 1, Input B | | | | 1Y | 3 | 4 | 0 | Channel 1, Output Y | | | | 2A | 4 | 6 | I | Channel 2, Input A | | | | 2B | 5 | 8 | I | Channel 2, Input B | | | | 2Y | 6 | 9 | 0 | Channel 2, Output Y | | | | GND | 7 | 10 | G | Ground | | | | 3Y | 8 | 12 | 0 | Channel 3, Output Y | | | | 3A | 9 | 13 | I | Channel 3, Input A | | | | 3B | 10 | 14 | I | Channel 3, Input B | | | | 4Y | 11 | 16 | 0 | Channel 4, Output Y | | | | 4A | 12 | 18 | I | Channel 4, Input A | | | | 4B | 13 | 19 | I | Channel 4, Input B | | | | V <sub>CC</sub> | 14 | 20 | Р | Positive Supply | | | | NC | _ | 1, 5, 7, 11, 15, 17 | _ | Not internally connected | | | | Thermal pa | ad <sup>(2)</sup> | | _ | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply. | | | Signal Types: I = Input, O = Output, I/O = Input or Output, G = ground, P = power. (1) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 <sup>(2)</sup> BQA package only ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | VALUE | UNIT | |-------------------------------------------------------------------------------------------------|-------------------------------|------| | Supply voltage range, V <sub>CC</sub> | -0.5 to 7 | V | | Input voltage range, V <sub>I</sub> <sup>(2)</sup> | –0.5 to 7 | V | | Output voltage range, V <sub>O</sub> <sup>(2)</sup> | -0.5 to V <sub>CC</sub> + 0.5 | V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | -20 | mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±20 | mA | | Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | ±25 | mA | | Continuous current through V <sub>CC</sub> or GND | ±50 | mA | | Storage temperature range, T <sub>stg</sub> | -65 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **6.2 Recommended Operating Conditions** | | | | SN54AHC86 | | SN74AH | C86 | UNIT | | |-----------------|------------------------------------|---------------------------------|-------------|-----------------|--------|-----------------|-------|--| | | | | MIN MAX MIN | | | MAX | UNII | | | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | 2 | 5.5 | V | | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 3V | 2.1 | | 2.1 | | V | | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | 3.85 | | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | | V <sub>IL</sub> | Low-level Input voltage | V <sub>CC</sub> = 3 V | | 0.9 | | 0.9 | V | | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | | 1.65 | | | | VI | Input voltage | 0 | 5.5 | 0 | 5.5 | V | | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 2 V | | -50 | | -50 | | | | I <sub>OH</sub> | High-level output current | $V_{CC}$ = 3.3 V ± 0.3 V | | -4 | | -4 | mA | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | -8 | | -8 | | | | | | V <sub>CC</sub> = 2 V | | 50 | | 50 | | | | I <sub>OL</sub> | Low-level output current | $V_{CC}$ = 3.3 V ± 0.3 V | | 4 | | 4 | mA | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | 8 | | 8 | | | | A+/A>, | Input Transition rise or fell rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 100 | | 100 | no/\/ | | | Δt/Δv | Input Transition rise or fall rate | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | | 20 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | | -55 | 125 | -40 | 125 | °C | | <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### 6.3 Thermal Information | | | | DB <sup>(2)</sup> | DGV <sup>(2)</sup> | N <sup>(2)</sup> | NS <sup>(2)</sup> | PW <sup>(2)</sup> | RGY <sup>(3)</sup> | BQA | | |-------------------------------|--------------------------------------------------|-------|-------------------|--------------------|------------------|-------------------|-------------------|--------------------|------|------| | THERMAL METRIC <sup>(1)</sup> | | SOIC | SSOP | TVSOP | PDIP | SOP | TSSOP | VQFN | WQFN | UNIT | | | | 14 | 14 | 14 | 14 | 14 | 14 | 14 | 14 | | | R <sub>θJA</sub> | Junction-to-<br>ambient<br>thermal<br>resistance | 124.5 | 96 | 127 | 80 | 76 | 147.7 | 47 | 88.3 | °C/W | - For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. - (2) The package thermal impedance is calculated in accordance with JESD 51-7. - (3) The package thermal impedance is calculated in accordance with JESD 51-5 #### 6.4 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | | | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = -55° | | T <sub>A</sub> = -40° | | T <sub>A</sub> = -40°C TO<br>125°C | | | |-----------------|-----------------------------------------|-----------------|-----------------------|-----|------|-----------------------|-------------------|-----------------------|------|------------------------------------|-----|------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | | | | 125°C | | 85°C | | Recommended | | UNIT | | | | | | | | SN54AHC86 | | SN74AH | C86 | SN74AH | C86 | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | 2 V | 1.9 | 2 | | 1.9 | | 1.9 | | 1.9 | | | | V <sub>ОН</sub> | I <sub>OH</sub> = -50 μA | 3 V | 2.9 | 3 | | 2.9 | | 2.9 | | 2.9 | | | | | | 4.5 V | 4.4 | 4.5 | | 4.4 | | 4.4 | | 4.4 | | V | | | I <sub>OH</sub> = -4 mA | 3 V | 2.58 | | | 2.48 | | 2.48 | | 2.48 | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | 3.8 | | | | | | 2 V | | | 0.1 | | 0.1 | | 0.1 | | 0.1 | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | 0.1 | | 0.1 | | 0.1 | | | V <sub>OL</sub> | | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | | 0.1 | V | | | I <sub>OH</sub> = 4 mA | 3 V | | | 0.36 | | 0.5 | | 0.44 | | 0.5 | | | | I <sub>OH</sub> = 8 mA | 4.5 V | | | 0.36 | | 0.5 | | 0.44 | | 0.5 | | | I <sub>1</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5<br>V | | | ±0.1 | | ±1 <sup>(1)</sup> | | ±1 | | ±1 | μA | | Icc | $V_I = V_{CC}$ or $I_O = 0$ | 5.5 V | | | 2 | | 20 | | 20 | | 20 | μA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 4 | 10 | | | | 10 | | | pF | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested at VCC = 0 V. ## 6.5 Switching Characteristics over recommended operating free-air temperature range, V<sub>CC</sub> = 3.3 V ± 0.3 V (unless otherwise noted) (see Z 7-1) | | | | | - 0 | | T <sub>A</sub> = -59 | | T <sub>A</sub> = -40 | | T <sub>A</sub> = -40<br>125 | | | |------------------|-----------------|----------------|------------------------|------------------|-------------------|----------------------|-------------------|----------------------|------|-----------------------------|------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | _ | | | | | | Recommended | | UNIT | | | | | | | | SN54AHC86 | | SN74AHC86 | | SN74AHC86 | | | | | | | | TYP | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | A or B | V | C <sub>L</sub> = 15 pF | 7 <sup>(1)</sup> | 11 <sup>(1)</sup> | 1 <sup>(1)</sup> | 13 <sup>(1)</sup> | 1 | 13 | 1 | 13 | ns | | t <sub>PHL</sub> | AOIB | | CL = 13 pi | 7 <sup>(1)</sup> | 11 <sup>(1)</sup> | 1 <sup>(1)</sup> | 13 <sup>(1)</sup> | 1 | 13 | 1 | 13 | 115 | | t <sub>PLH</sub> | A or B | | C <sub>1</sub> = 50 pF | 9.5 | 14.5 | 1 | 16.5 | 1 | 16.5 | 1 | 16.5 | ns | | t <sub>PHL</sub> | 7.01 D | S Y | С[ – 30 рі | 9.5 | 14.5 | 1 | 16.5 | 1 | 16.5 | 1 | 16.5 | 113 | (1) On products compliant to MIL-PRF-38535, this parameter is not production tested. ## **6.6 Switching Characteristics** over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see ☑ 7-1) | PARAMETER | FROM | то | LOAD | T <sub>A</sub> = 2 | 5°C | T <sub>A</sub> = -5! | | T <sub>A</sub> = -40 | | T <sub>A</sub> = -40<br>125<br>Recomn | °C | UNIT | |------------------|---------|----------|------------------------|--------------------|--------------------|----------------------|------------------|----------------------|-----|---------------------------------------|-----|------| | PARAIVIETER | (INPUT) | (OUTPUT) | CAPACITANCE | | | SN54AHC86 | | SN74AHC86 | | SN74AHC86 | | UNII | | | | | | TYP | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | A or B | Y | C <sub>L</sub> = 15 pF | 4.8 <sup>(1)</sup> | 6.8 <sup>(1)</sup> | 1 <sup>(1)</sup> | 8(1) | 1 | 8 | 1 | 8 | ns | | t <sub>PHL</sub> | AOIB | ' | OL - 13 pi | 4.8 <sup>(1)</sup> | 6.8 <sup>(1)</sup> | 1 <sup>(1)</sup> | 8 <sup>(1)</sup> | 1 | 8 | 1 | 8 | 115 | | t <sub>PLH</sub> | A or B | | C <sub>L</sub> = 50 pF | 6.3 | 8.8 | 1 | 10 | 1 | 10 | 1 | 10 | ns | | t <sub>PHL</sub> | | <b>'</b> | OL - 30 pi | 6.3 | 8.8 | 1 | 10 | 1 | 10 | 1 | 10 | 113 | ## **6.7 Noise Characteristics** $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ | | PARAMETER | SN | SN74AHC86 | | | | |--------------------|-----------------------------------------------|-----|-----------|------|---|--| | | PARAMETER | MIN | TYP | MAX | | | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.3 | 0.8 | V | | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.3 | -0.8 | V | | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 | | | V | | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 3.5 | | | V | | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 1.5 | V | | <sup>(1)</sup> Characteristics are for surface-mount packages only. ## **6.8 Operating Characteristics** $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|--------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load, f = 1 MHz | 18 | pF | #### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 3 ns, $t_f \leq$ 3 ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 図 7-1. Load Circuit and Voltage Waveforms Copyright © 2024 Texas Instruments Incorporated *資料に関するフィードバック (ご意見やお問い合わせ) を送信* ## **8 Detailed Description** ## 8.1 Functional Block Diagram An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols. These are five equivalent exclusive-OR symbols valid for an SN74AHC86 gate in positive logic; negation may be shown at any two ports. 図 8-1. Exclusive-OR Logic active. #### 8.2 Device Functional Modes 表 8-1. Function Table (Each Gate) | INP | OUTPUT | | |-----|--------|---| | Α | В | Y | | L | L | L | | L | Н | Н | | Н | L | Н | | Н | Н | L | ## 9 Application and Implementation Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The SN74LV4T08-Q1 is used to directly control the RESET pin of a motor controller. The controller requires four input signals to all be HIGH before being enabled, and should be disabled in the event that any one signal goes LOW. The 4-input AND gate function combines the four individual reset signals into a single active-low reset signal. ## 9.2 Typical Application 図 9-1. Typical Application Block Diagram #### 9.2.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the electrical characteristics of the device as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the maximum static supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SNx4AHC86 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SNx4AHC86 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SNx4AHC86 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OL}$ . When outputting in the HIGH state, the output 資料に関するフィードバック(ご意見やお問い合わせ)を送信 voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in the *CMOS Power Consumption* and *Cpd Calculation* application note. Thermal increase can be calculated using the information provided in the *Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices* application note. #### 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. ### 9.2.1.1 Input Considerations Input signals must cross to be considered a logic LOW, and to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SNx4AHC86 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.1.2 Output Considerations The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the V<sub>OI</sub> specification in the *Electrical Characteristics*. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. #### 9.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74AHC1G04-Q1 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ , so that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. ### 9.2.3 Application Curves 図 9-2. Application Timing Diagram ### 9.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. ## 9.4 Layout ## 9.4.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 9.4.1.1 Layout Example 図 9-3. Example Layout for the SNx4AHC86 ## 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 10.1 Documentation Support (Analog) #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note - Texas Instruments, Implications of Slow or Floating CMOS Inputs application note #### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。 [通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 www.ti.com 9-Jul-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-----------------------------------------| | 5962-9681601Q2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9681601Q2A<br>SNJ54AHC<br>86FK | | 5962-9681601QCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9681601QC<br>A<br>SNJ54AHC86J | | 5962-9681601QDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9681601QD<br>A<br>SNJ54AHC86W | | SN74AHC86BQAR | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86BQAR.A | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86D | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 125 | AHC86 | | SN74AHC86DBR | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA86 | | SN74AHC86DBR.A | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA86 | | SN74AHC86DGVR | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA86 | | SN74AHC86DGVR.A | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA86 | | SN74AHC86DR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86DR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86DRG4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86DRG4.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86N | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 125 | SN74AHC86N | | SN74AHC86N.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 125 | SN74AHC86N | | SN74AHC86NSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86NSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHC86 | | SN74AHC86PW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 125 | HA86 | | SN74AHC86PWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA86 | | SN74AHC86PWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HA86 | | SN74AHC86RGYR | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | HA86 | | SN74AHC86RGYR.A | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | HA86 | www.ti.com 9-Jul-2025 | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-----------------------------------------| | SNJ54AHC86FK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9681601Q2A<br>SNJ54AHC<br>86FK | | SNJ54AHC86FK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9681601Q2A<br>SNJ54AHC<br>86FK | | SNJ54AHC86J | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9681601QC<br>A<br>SNJ54AHC86J | | SNJ54AHC86J.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9681601QC<br>A<br>SNJ54AHC86J | | SNJ54AHC86W | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9681601QD<br>A<br>SNJ54AHC86W | | SNJ54AHC86W.A | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9681601QD<br>A<br>SNJ54AHC86W | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 9-Jul-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54AHC86, SN74AHC86: Catalog: SN74AHC86 Military: SN54AHC86 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications NSTRUMENTS ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHC86BQAR | WQFN | BQA | 14 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q1 | | SN74AHC86DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74AHC86DGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHC86DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74AHC86DRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74AHC86NSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | | SN74AHC86PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74AHC86RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AHC86BQAR | WQFN | BQA | 14 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AHC86DBR | SSOP | DB | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHC86DGVR | TVSOP | DGV | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHC86DR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74AHC86DRG4 | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74AHC86NSR | SOP | NS | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHC86PWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74AHC86RGYR | VQFN | RGY | 14 | 3000 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9681601Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9681601QDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74AHC86N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHC86N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHC86N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AHC86N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54AHC86FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54AHC86FK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54AHC86W | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ54AHC86W.A | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | # W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 ## DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 3.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com PLASTIC QUAD FLAT PACK-NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated