SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 - Dual Versions of Highly Stable SN54121 and SN74121 One Shots - SN54221 and SN74221 Demonstrate Electrical and Switching Characteristics That Are Virtually Identical to the SN54121 and SN74121 One Shots - Pinout Is Identical to the SN54123, SN74123, SN54LS123, and SN74LS123 - Overriding Clear Terminates Output Pulse | | MAXIMUM<br>OUTPUT<br>PULSE | |-----------|----------------------------| | TYPE | LENGTH(S) | | SN54221 | 21 | | SN74221 | 28 | | SN54LS221 | 49 | | SN74LS221 | 70 | #### description/ordering information The '221 and 'LS221 devices are dual multivibrators with performance characteristics virtually identical to those of the '121 devices. Each multivibrator features a negative-transition-triggered input and a positive-transition-triggered input, either of which can be used as an inhibit input. SN54221, SN54LS221 ... J PACKAGE SN74221 ... N PACKAGE SN74LS221 ... D, DB, N, OR NS PACKAGE (TOP VIEW) SN54LS221 . . . FK PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGI | <u>=</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|---------------|--------------------------|---------------------| | | DDID N | T. I. | SN74221N | SN74221N | | | PDIP – N | Tube | SN74LS221N | SN74LS221N | | 0°C to 70°C | 0010 D | Tube | SN74LS221D | 1.0004 | | 0°C to 70°C | SOIC - D | Tape and reel | SN74LS221DR | LS221 | | | SOP - NS | Tape and reel | SN74LS221NSR | 74LS221 | | | SSOP - DB | Tape and reel | SN74LS221DBR | LS221 | | | ODID I | T. I. | SNJ54221J | SNJ54221J | | −55°C to 125°C | CDIP – J | Tube | SNJ54LS221J | SNJ54LS221J | | | LCCC – FK | Tube | SNJ54LS221FK | SNJ54LS221FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 #### description/ordering information (continued) Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. Schmitt-trigger input circuitry (TTL hysteresis) for B input allows jitter-free triggering from inputs with transition at rates as slow as 1 V/s, providing the circuit with excellent noise immunity, typically of 1.2 V. A high immunity to V<sub>CC</sub> noise, typically of 1.5 V, also is provided by internal latching circuitry. Once fired, the outputs are independent of further transitions of the A and B inputs and are a function of the timing components, or the output pulses can be terminated by the overriding clear. Input pulses can be of any duration relative to the output pulse. Output pulse length can be varied from 35 ns to the maximum by choosing appropriate timing components. With $R_{ext} = 2 k\Omega$ and $C_{ext} = 0$ , an output pulse typically of 30 ns is achieved that can be used as a dc-triggered reset signal. Output rise and fall times are TTL compatible and independent of pulse length. Typical triggering and clearing sequences are shown as a part of the switching characteristics waveforms. Pulse-width stability is achieved through internal compensation and is virtually independent of V<sub>CC</sub> and temperature. In most applications, pulse stability is limited only by the accuracy of external timing components. Jitter-free operation is maintained over the full temperature and V<sub>CC</sub> ranges for more than six decades of timing capacitance (10 pF to 10 $\mu$ F) and more than one decade of timing resistance (2 k $\Omega$ to 30 k $\Omega$ for the SN54221, $2 \text{ k}\Omega$ to 40 k $\Omega$ for the SN74221, $2 \text{ k}\Omega$ to 70 k $\Omega$ for the SN54LS221, and $2 \text{ k}\Omega$ to 100 k $\Omega$ for the SN74LS221). Throughout these ranges, pulse width is defined by the relationship: $t_w(out) = C_{ext}R_{ext}$ In $2 \approx 0.7$ $C_{ext}R_{ext}$ . In circuits where pulse cutoff is not critical, timing capacitance up to $1000\,\mu F$ and timing resistance as low as $1.4\,k\Omega$ can be used. Also, the range of jitter-free output pulse widths is extended if V<sub>CC</sub> is held to 5 V and free-air temperature is 25°C. Duty cycles as high as 90% are achieved when using maximum recommended R<sub>T</sub>. Higher duty cycles are available if a certain amount of pulse-width jitter is allowed. The variance in output pulse width from device to device typically is less than ±0.5% for given external timing components. An example of this distribution for the '221 is shown in Figure 3. Variations in output pulse width versus supply voltage and temperature for the '221 are shown in Figures 4 and 5, respectively. Pin assignments for these devices are identical to those of the SN54123/SN74123 or SN54LS123/SN74LS123 so that the '221 or 'LS221 devices can be substituted for those products in systems not using the retrigger by merely changing the value of Rext and/or Cext; however, the polarity of the capacitor must be changed. **FUNCTION TABLE** (each monostable multivibrator) | | INPUTS | OUTPUTS | | | | | |-----|--------------|------------|----|---|--|--| | CLR | Α | В | Q | Q | | | | L | Χ | Х | L | Н | | | | X | Н | X | L | Н | | | | X | Χ | L | L | Н | | | | Н | L | $\uparrow$ | лţ | † | | | | Н | $\downarrow$ | Н | лţ | † | | | | ↑‡ | L | Н | лţ | † | | | <sup>†</sup> Pulsed-output patterns are tested during AC switching at 25°C with $R_{ext} = 2 k\Omega$ , and $C_{ext} = 80 pF.$ <sup>‡</sup>This condition is true only if the output of the latch formed by the two NAND gates has been conditioned to the logic 1 state prior to CLR going high. This latch is conditioned by taking either A high or B low while CLR is inactive (high). SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 ## timing component connections NOTE: Due to the internal circuit, the $R_{\text{ext}}/C_{\text{ext}}$ terminal never is more positive than the $C_{\text{ext}}$ terminal. SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 ### schematics of inputs and outputs #### SN54/74221 SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 7 V | |----------------------------------------------------------|--------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1): 'LS221 | | 7 V | | · · · · · · · · · · · · · · · · · · · | | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | ): D package | 73°C/W | | , , , | DB package | | | | N package | 67°C/W | | | NS package | 64°C/W | | Storage temperature range, Teta | | _65°C to 150°C | ### recommended operating conditions (see Note 3) | | | | | | SN54221 | | | SN74221 | | | | |-------|----------------------------------|---------|-----|-----|---------|------|-----|---------|------|--|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | | ЮН | High-level output current | | | | -800 | | | -800 | μΑ | | | | loL | Low-level output current | | | | 16 | | | 16 | mA | | | | | B: ( ( ) ( ) | B input | 1* | | | 1 | | | V/s | | | | Δv/Δt | Rise or fall of input pulse rate | A input | 1* | | | 1 | | | V/μs | | | | TA | Operating free-air temperature | | -55 | | 125 | 0 | | 70 | °C | | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | 24244555 | | NIDITIONS. | , | SN54221 | | , | SN74221 | | | |------------------|----------------------------------------------|------------------------|---------------------------|------|---------|------|-----|---------|------|------| | | PARAMETER | TEST CONDITIONS† | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | V <sub>T+</sub> | Positive-going threshold voltage,<br>B input | V <sub>CC</sub> = MIN | | | 1.55 | 2* | | 1.55 | 2 | V | | V <sub>T</sub> - | Negative-going threshold voltage, B input | V <sub>CC</sub> = MIN | | 0.8* | 1.35 | | 0.8 | 1.35 | | V | | VIK | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -12 mA | | | -1.5 | | | -1.5 | V | | VOH | | $V_{CC} = MIN,$ | I <sub>OH</sub> = -800 μA | 2.4 | 3.4 | | 2.4 | 3.4 | | V | | VOL | | $V_{CC} = MIN,$ | I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | Ц | | $V_{CC} = MAX$ , | V <sub>I</sub> = 5.5 V | | | 1 | | | 1 | mA | | 1 | A input | ., | V 04V | | | 40 | | | 40 | • | | lН | CLR, B input | $V_{CC} = MAX,$ | V <sub>I</sub> = 2.4 V | | | 80 | | | 80 | μΑ | | | A input | V MAY | V 04V | | | -1.6 | | | -1.6 | 4 | | IIL | CLR, B input | $V_{CC} = MAX,$ | $V_I = 0.4 V$ | | | -3.2 | | | -3.2 | mA | | los§ | | $V_{CC} = MAX$ | | -20 | | -55 | -18 | | -55 | mA | | laa | Quiescent | Vaa MAX | | | 26 | 50* | | 26 | 50 | A | | Icc | Triggered | VCC = MAX | | | 46 | 80* | | 46 | 80 | mA | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | SN54 | 1221 | SN74 | UNIT | | |-------------------------------|-----------------------------|-----------------------------------------|------|-------|------|------|----| | | | MIN | MAX | MIN | MAX | UNII | | | t <sub>W</sub> Pulse duration | | A or B input | 50 | | 50 | | | | | | CLR | 20 | | 20 | | ns | | t <sub>su</sub> | Setup time, inactive-state¶ | CLR | 15 | | 15 | | ns | | R <sub>ext</sub> | External timing resistance | | 1.4* | 30* | 1.4 | 40 | kΩ | | C <sub>ext</sub> | External timing capacitance | | 0* | 1000* | 0 | 1000 | μF | | | Output duty cycle | $R_{ext} = 2 k\Omega$ | | 67% | | 67% | | | | Output duty cycle | R <sub>ext</sub> = MAX R <sub>ext</sub> | | 90% | | 90% | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. $<sup>\</sup>P$ Inactive-state setup time also is referred to as recovery time. SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 # switching characteristics V<sub>CC</sub> = 5 V, R<sub>L</sub> = 400 $\Omega$ , T<sub>A</sub> = 25°C (see Figures 1 and 2) | DADAMETED | FROM | то | TEST CO. | NDITIONS | S | N54221 | | S | N74221 | | LINUT | | | |------------------|---------|----------|-------------------------------------------------------------------------|--------------------------------------|---------------|-----------------------|------|-----|--------|-----|-------|----|----| | PARAMETER | (INPUT) | (OUTPUT) | TEST CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | | А | 0 | | | | 45 | 70 | | 45 | 70 | | | | | <sup>t</sup> PLH | В | Q | 0 00 - 5 | D 01-0 | | 35 | 55 | | 35 | 55 | | | | | , | А | ĪQ | $C_{ext} = 80 pF,$ | $R_{\text{ext}} = 2 \text{ K}\Omega$ | | 50 | 80 | | 50 | 80 | ns | | | | <sup>t</sup> PHL | В | Q | | | | 40 | 65 | | 40 | 65 | | | | | t <sub>PHL</sub> | CLR | Q | 0 00 - 5 | D 010 | | | 27 | | | 27 | | | | | t <sub>PLH</sub> | CLR | la | C <sub>ext</sub> = 60 pr, | Cext = 60 pr, | Cext = 60 pr, | $R_{ext} = 2 k\Omega$ | | | 40 | | | 40 | ns | | | | | $C_{ext} = 80 pF,$ | $R_{ext} = 2 k\Omega$ | 70 | 110 | 150 | 70 | 110 | 150 | | | | | | A == D | Q or Q | $C_{ext} = 0$ , | $R_{ext} = 2 k\Omega$ | 17 | 30 | 50 | 17 | 30 | 50 | ns | | | | t <sub>W</sub> | A or B | Q or Q | $C_{\text{ext}} = 100 \text{ pF}, R_{\text{ext}} = 10 \text{ k}\Omega$ | 650 | 700 | 750 | 650 | 700 | 750 | | | | | | | | | $C_{ext} = 1 \mu F$ , | $R_{ext} = 10 \text{ k}\Omega$ | 6.5* | 7 | 7.5* | 6.5 | 7 | 7.5 | ms | | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ### recommended operating conditions (see Note 4) | | | | SN54LS221 | | | SI | | | | |-------|----------------------------------|---------|-----------|-----|------|------|-----|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | loн | High-level output current | | | | -400 | | | -400 | μΑ | | loL | Low-level output current | | | | 4 | | | 8 | mA | | | 5: (" (" ) | B input | 1* | | | 1 | | | V/s | | Δv/Δt | Rise or fall of input pulse rate | A input | 1* | | | 1 | | | V/µs | | TA | Operating free-air temperature | _ | -55 | | 125 | 0 | | 70 | °C | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | 24244555 | | NIDITIONS. | SI | N54LS22 | :1 | SI | N74LS22 | 1 | | |------------------|-------------------------------------------|------------------------|---------------------------|------|---------|------|-----|---------|------|------| | | PARAMETER | TEST CONDITIONS† | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | V <sub>T+</sub> | Positive-going threshold voltage, B input | V <sub>CC</sub> = MIN | | | 1 | 2* | | 1 | 2 | V | | V <sub>T</sub> – | Negative-going threshold voltage, B input | V <sub>CC</sub> = MIN | | 0.7* | 0.9 | | 0.8 | 0.9 | | ٧ | | VIK | - | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | Vон | | $V_{CC} = MIN,$ | I <sub>OH</sub> = -400 μA | 2.5 | 3.4 | | 2.7 | 3.4 | | V | | ., | | \/ NAINI | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | | $V_{CC} = MIN$ | I <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | V | | Ц | | $V_{CC} = MAX,$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lін | | $V_{CC} = MAX$ , | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | A input | ., .,,, | | | | -0.4 | | | -0.4 | | | IIL | CLR, B input | $V_{CC} = MAX$ , | $V_{I} = 0.4 V$ | | | -0.8 | | | -0.8 | mA | | los§ | | VCC = MAX | | -20 | | -100 | -20 | | -100 | mA | | laa | Quiescent | Vaa – MAY | | | 4.7 | 11 | | 4.7 | 11 | m A | | Icc | Triggered | VCC = MAX | | | 19 | 27* | | 19 | 27 | mA | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | SN54I | S221 | SN74L | S221 | | |-------------------------------|-----------------------------|---------------------------------------|-------|-------|-------|------|----| | | | MIN | MAX | MIN | MAX | UNIT | | | t <sub>W</sub> Pulse duration | | A or B | 50 | | 50 | | | | | | CLR | 40 | | 40 | | ns | | t <sub>su</sub> | Setup time, inactive state¶ | CLR | 15 | | 15 | | ns | | R <sub>ext</sub> | External timing resistance | | 1.4* | 70* | 1.4 | 100 | kΩ | | C <sub>ext</sub> | External timing capacitance | | 0* | 1000* | 0 | 1000 | μF | | | Output duty cycle | $R_T = 2 k\Omega$ | | 50% | | 50% | | | | Output duty cycle | R <sub>T</sub> = MAX R <sub>ext</sub> | | 90% | | 90% | | $<sup>\</sup>underline{\ast}$ On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. $<sup>\</sup>P$ Inactive-state setup time also is referred to as recovery time. # SN54221, SN54LS221, SN74221, SN74LS221 DUAL MONOSTABLE MULTIVIBRATORS WITH SCHMITT-TRIGGER INPUTS SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 # switching characteristics $V_{CC}$ = 5 V, $R_L$ = 2 kΩ, $T_A$ = 25 $^{\circ}C$ (see Figures 1 and 2) | BARAMETER | FROM | то | TEOT 00 | NDITIONS | SN | 154LS22 | :1 | SN | 74LS22 | 1 | | | | | | | |------------------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------|---------------------------|---------------------------|---------------|--------------------------------------|-----|------|----|--|----|----|----| | PARAMETER | (INPUT) | (OUTPUT) | TEST CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | | | | _ | Α | _ | | | | 45 | 70 | | 45 | 70 | | | | | | | | <sup>t</sup> PLH | В | Q | 0 00 | D 010 | | 35 | 55 | | 35 | 55 | | | | | | | | | Α | Q | $C_{\text{ext}} = 80 \text{ pF}, R_{\text{ext}} = 2 \text{ k}\Omega$ | $C_{\text{ext}} = 80 \text{ pr},$ | C <sub>ext</sub> = 60 pr, | C <sub>ext</sub> = 60 pr, | C <sub>ext</sub> = 60 pr, | Cext = 60 pr, | $R_{\text{ext}} = 2 \text{ K}\Omega$ | | 50 | 80 | | 50 | 80 | ns | | <sup>t</sup> PHL | В | Q | | | 40 | 65 | | 40 | 65 | | | | | | | | | t <sub>PHL</sub> | OL D | Q | 0 00 - 5 | D 010 | | 35 | 55 | | 35 | 55 | | | | | | | | t <sub>PLH</sub> | CLR | la | $C_{ext} = 80 pF,$ | $R_{\text{ext}} = 2 \text{ K}\Omega$ | | 44 | 65 | | 44 | 65 | ns | | | | | | | | | | $C_{ext} = 80 pF,$ | $R_{ext} = 2 k\Omega$ | 70 | 120 | 150 | 70 | 120 | 150 | | | | | | | | | A = = D | Q or Q | $C_{\text{ext}} = 0$ , $R_{\text{ext}} = 2 \text{ k}\Omega$<br>$C_{\text{ext}} = 100 \text{ pF}$ , $R_{\text{ext}} = 10 \text{ k}\Omega$ | $R_{ext} = 2 k\Omega$ | 20 | 47 | 70 | 20 | 47 | 70 | ns | | | | | | | t <sub>W</sub> | A or B | Q or Q | | 670 | 740 | 810 | 670 | 740 | 810 | | | | | | | | | | | | $C_{ext} = 1 \mu F$ , | $R_{ext} = 10 \text{ k}\Omega$ | 6* | 6.9 | 7.5* | 6 | 6.9 | 7.5 | ms | | | | | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ## PARAMETER MEASUREMENT INFORMATION † A is low. Figure 1. Switching Characteristics SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 #### PARAMETER MEASUREMENT INFORMATION CONDITION 4: TRIGGERING FROM POSITIVE TRANSITION OF CLR **CONDITION 6: TRIGGER FROM A** † A is low. ‡B and CLR are high. NOTES: A. Input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O \approx 50\Omega$ ; for SN54/74221, $t_\Gamma \leq$ 7 ns, $t_f \le 7$ ns, for SN54/74LS221, $t_r \le 15$ ns, $t_f \le 6$ ns. B. All measurements are made between the 1.5-V points of the indicated transitions for the SN54/74221 or between the 1.3-V points for the SN54/74LS221. Figure 1. Switching Characteristics (Continued) SDLS213B - DECEMBER 1983 - REVISED NOVEMBER 2004 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. CL includes probe and jig capacitance. - B. All diodes are 1N3064 or equivalent. - C. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily. - D. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O \approx 50~\Omega$ and, for SN54/74221, $t_f \leq 7$ ns, $t_f \leq 7$ ns, for SN54/74LS221, $t_f \leq 15$ ns, $t_f \leq 6$ ns. - E. All measurements are made between the 1.5-V points of the indicated transitions for the SN54/74221 or between the 1.3-V points for the SN54/74LS221. Figure 2. Load Circuits and Voltage Waveforms SDLS213B – DECEMBER 1983 – REVISED NOVEMBER 2004 ## TYPICAL CHARACTERISTICS (SN54/74221 ONLY)† † Data for temperatures below 0°C and above 70°C, and for supply voltages below 4.75 V and above 5.25 V are applicable for the SN54221 only. NOTE A: These values of resistance exceed the maximum recommended for use over the full military temperature range of the SN54221. www.ti.com 26-Jun-2025 # **PACKAGING INFORMATION** | Orderable part number Stat | | Material type Package Pins Packag | | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | | |----------------------------|--------|-------------------------------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------------|--| | 5962-8771101EA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8771101EA<br>SNJ54221J | | | 76042012A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 76042012A<br>SNJ54LS<br>221FK | | | 7604201EA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7604201EA<br>SNJ54LS221J | | | 7604201FA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7604201FA<br>SNJ54LS221W | | | JM38510/31402B2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402B2A | | | JM38510/31402B2A.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402B2A | | | JM38510/31402BEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402BEA | | | JM38510/31402BEA.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402BEA | | | JM38510/31402BFA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402BFA | | | JM38510/31402BFA.A | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402BFA | | | M38510/31402B2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402B2A | | | M38510/31402BEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402BEA | | | M38510/31402BFA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>31402BFA | | | SN54221J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54221J | | | SN54221J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54221J | | | SN54LS221J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54LS221J | | | SN54LS221J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54LS221J | | | SN74221N | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU NIPDAU | N/A for Pkg Type | 0 to 70 | SN74221N | | | SN74221N.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74221N | | www.ti.com 26-Jun-2025 | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------------| | SN74221NE4 | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74221N | | SN74LS221D | Obsolete | Production | SOIC (D) 16 | - | - | Call TI | Call TI | 0 to 70 | LS221 | | SN74LS221DBR | Active | Production | SSOP (DB) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS221 | | SN74LS221DBR.A | Active | Production | SSOP (DB) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS221 | | SN74LS221DR | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS221 | | SN74LS221DR.A | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS221 | | SN74LS221N | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74LS221N | | SN74LS221N.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74LS221N | | SN74LS221NE4 | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74LS221N | | SN74LS221NSR | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 74LS221 | | SN74LS221NSR.A | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 74LS221 | | SNJ54221J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8771101EA<br>SNJ54221J | | SNJ54221J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8771101EA<br>SNJ54221J | | SNJ54LS221FK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 76042012A<br>SNJ54LS<br>221FK | | SNJ54LS221FK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 76042012A<br>SNJ54LS<br>221FK | | SNJ54LS221J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7604201EA<br>SNJ54LS221J | | SNJ54LS221J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7604201EA<br>SNJ54LS221J | | SNJ54LS221W | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7604201FA<br>SNJ54LS221W | | SNJ54LS221W.A | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 7604201FA<br>SNJ54LS221W | <sup>(1)</sup> Status: For more details on status, see our product life cycle. ## PACKAGE OPTION ADDENDUM www.ti.com 26-Jun-2025 - (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54221, SN54LS221, SN74221, SN74LS221: Catalog: SN74221, SN74LS221 Military: SN54221, SN54LS221 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 #### TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LS221DBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LS221DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LS221NSR | SOP | NS | 16 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LS221DBR | SSOP | DB | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LS221DR | SOIC | D | 16 | 2500 | 353.0 | 353.0 | 32.0 | | SN74LS221NSR | SOP | NS | 16 | 2000 | 353.0 | 353.0 | 32.0 | www.ti.com 24-Jul-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 76042012A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 7604201FA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | JM38510/31402B2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | JM38510/31402B2A.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | JM38510/31402BFA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | JM38510/31402BFA.A | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | M38510/31402B2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | M38510/31402BFA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74221N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74221N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74221N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74221N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74221NE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74221NE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LS221N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LS221N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LS221N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LS221N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LS221NE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74LS221NE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54LS221FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54LS221FK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54LS221W | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ54LS221W.A | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF #### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # W (R-GDFP-F16) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated