

Sample &

Buv





Support &

Community

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015

## SN65HVD26x Turbo CAN Transceivers for CAN FD (Flexible Data Rate) and Redundancy

Technical

Documents

#### 1 Features

- Meets the Requirements of ISO11898-2
- Turbo CAN:
  - Specified for 2-Mbps CAN FD (CAN with Flexible Data Rate)
  - Short and Symmetrical Propagation Delay Times and Fast Loop Times for Enhanced **Timing Margin**
  - Higher Data Rates in CAN Networks
- I/O Voltage Range Supports 3.3-V and 5-V MCUs
- Ideal Passive Behavior When Unpowered
  - Bus and Logic Terminals are High Impedance (no load)
  - Power-Up/Down With Glitch Free Operation On Bus
- Protection Features
  - HBM ESD Protection Exceeds ±12 kV
  - Bus Fault Protection -27 V to 40 V
  - Undervoltage Protection on Supply Terminals
  - Driver Dominant Time Out (TXD DTO)
  - SN65HVD267: Receiver Dominant Time Out (RXD DTO)
  - SN65HVD267: FAULT Output Terminal Thermal Shutdown Protection
- Characterized for -40°C to 125°C Operation

#### Applications 2

- 2-Mbps Operation in CAN with Flexible Data Rate Networks
- 1-Mbps Operation in Highly Loaded CAN Networks Down to 10-kbps Networks Using TXD DTO
- Industrial Automation, Control, Sensors and Drive Systems
- Building, Security and Climate Control Automation
- **Telecom Base Station Status and Control**
- SN65HVD267: Functional Safety With Redundant and Multi-topology CAN networks
- CAN Bus Standards Such as CANopen, DeviceNet, NMEA2000, ARNIC825, ISO11783, CANaerospace

## 3 Description

Tools &

Software

This CAN transceiver meets the ISO1189-2 High Speed CAN (Controller Area Network) physical layer standard. It is designed for data rates in excess of 2 Mpbs (megabits per second) for CAN FD (CAN with flexible data rate), greater than 1 Mbps for CAN in short networks, and enhanced timing margin and higher data rates in long and highly-loaded networks. The device provides many protection features to enhance device and CAN-network robustness. The SN65HVD267 adds additional features, allowing easy design of redundant and multi-topology networks with fault indication for higher levels of safety in the CAN system.

## Device Information (1)

| PART NUMBER | PACKAGE  | BODY SIZE         |
|-------------|----------|-------------------|
| SN65HVD26xD | SOIC (8) | 4.90 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Terminal 5 function is device dependent; NC on SN65HVD265, V<sub>RXD</sub> for RXD output level-shifting device on SN65HVD266, and FAULT Output on SN65HVD267

RXD logic output is driven to 5V  $V_{CC}$  on 5V-only supply devices (SN65HVD265, SN65HVD267) and driven to V<sub>RXD</sub> on output level-shifting device (SN65HVD266).

RXD (Receiver) Dominant State Time Out is a device dependent option available only on SN65HVD267.

**Functional Block Diagram** 



Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2

Device Comparison Table...... 3

Pin Configurations and Functions ...... 3

Specifications...... 4

Absolute Maximum Ratings ...... 4

ESD Ratings: AEC ..... 4 7.3 ESD Ratings: IEC ...... 4 7.4 Transient Protection ...... 4 7.5 Recommended Operating Conditions ...... 5 7.6 Thermal Information ...... 5 

2

|    | 9.1  | Overview                          | 13 |
|----|------|-----------------------------------|----|
|    | 9.2  | Functional Block Diagram          | 13 |
|    | 9.3  | Feature Description               | 13 |
|    | 9.4  | Device Functional Modes           | 17 |
| 10 | Арр  | lication and Implementation       | 20 |
|    | 10.1 | Application Information           | 20 |
|    | 10.2 | Typical Application               | 20 |
| 11 | Pow  | ver Supply Recommendations        | 24 |
| 12 | Lay  | out                               | 24 |
|    | 12.1 | Layout Guidelines                 | 24 |
|    | 12.2 | Layout Example                    | 25 |
| 13 | Dev  | ice and Documentation Support     | 26 |
|    | 13.1 | Related Links                     | 26 |
|    | 13.2 | Community Resources               | 26 |
|    | 13.3 | Trademarks                        | 26 |
|    | 13.4 | Electrostatic Discharge Caution   | 26 |
|    | 13.5 | Glossary                          | 26 |
| 14 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | mation                            |    |

Copyright © 2013–2015, Texas Instruments Incorporated

## **4** Revision History

1

2

3

4

5

6

7

8

9

7.1

7.2

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (September 2013) to Revision A                                                                                                                                                                                                                                                                                                           | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Pin Configuration and Functions section, ESD Ratings table, Switching Characteristics table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| •  | Changed Typical Redundant Physical Layer Topology Using the SN65HVD267, Figure 19                                                                                                                                                                                                                                                                             | 23   |



www.ti.com

## 5 Device Comparison Table

| PART NUMBER | I/O<br>SUPPLY<br>for RXD | TXD<br>DTO | RXD<br>DTO | FAULT<br>Output | COMMENT                                                                                                                                                                     |
|-------------|--------------------------|------------|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SN65HVD265  | No                       | Yes        | No         | No              | '251 and '1050 functional upgrade with Turbo CAN fast loop times and TXD DTO protection allowing data rates down to 10kbps                                                  |
| SN65HVD266  | Yes                      | Yes        | No         | No              | '251 and '1050 functional upgrade with Turbo CAN fast loop times and TXD DTO protection allowing data rates down to 10kbps. RXD output level shifting via RXD supply input. |
| SN65HVD267  | No                       | Yes        | Yes        | Yes             | '251 and '1050 functional upgrade with Turbo CAN fast loop times, TXD and RXD DTO protection allowing data rates down to 10kbps and fault output terminal                   |

## 6 Pin Configurations and Functions



## **Pin Functions**

|     | PIN              |        | DESCRIPTION                                                                  |  |
|-----|------------------|--------|------------------------------------------------------------------------------|--|
| NO. | NAME             | TYPE   | DESCRIPTION                                                                  |  |
| 1   | TXD              | I      | CAN transmit data input (LOW for dominant and HIGH for recessive bus states) |  |
| 2   | GND              | GND    | und connection                                                               |  |
| 3   | V <sub>CC</sub>  | Supply | nsceiver 5V supply voltage                                                   |  |
| 4   | RXD              | 0      | CAN receive data output (LOW for dominant and HIGH for recessive bus states) |  |
|     | NC               | NC     | SN65HVD265: No Connect                                                       |  |
| 5   | V <sub>RXD</sub> | Supply | SN65HVD266: RXD output supply voltage                                        |  |
|     | FAULT            | 0      | SN65HVD267: open drain FAULT output terminal                                 |  |
| 6   | CANL             | I/O    | Low level CAN bus line                                                       |  |
| 7   | CANH             | I/O    | High level CAN bus line                                                      |  |
| 8   | S                | I      | Mode select: S (silent mode) select terminal (active high)                   |  |

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015

## 7 Specifications

## 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted).<sup>(1)(2)</sup>

|                             |                                           |                           | MIN  | MAX                              | UNIT |
|-----------------------------|-------------------------------------------|---------------------------|------|----------------------------------|------|
| V <sub>CC</sub>             | Supply voltage                            |                           | -0.3 | 6                                | V    |
| V <sub>RXD</sub>            | RXD Output supply voltage                 | SN65HVD266                | -0.3 | 6 and $V_{RXD} \le V_{CC} + 0.3$ | V    |
| V <sub>BUS</sub>            | CAN Bus I/O voltage (CANH, CANL)          |                           | -27  | 40                               | V    |
| V <sub>(Logic_Input)</sub>  | Logic input terminal voltage (TXD, S)     |                           | -0.3 | 6                                | V    |
| V <sub>(Logic_Output)</sub> | Logic output terminal voltage (RXD)       | SN65HVD265,<br>SN65HVD267 | -0.3 | 6                                | V    |
| (209.0_0 alpat)             |                                           | SN65HVD266                | -0.3 | 6 and $V_I \le V_{RXD} + 0.3$    | V    |
| I <sub>O(RXD)</sub>         | RXD (Receiver) output current             |                           |      | 12                               | mA   |
| I <sub>O(FAULT)</sub>       | FAULT output current                      | SN65HVD267                |      | 20                               | mA   |
| TJ                          | Operating virtual junction temperature (s | see Thermal Information)  | -40  | 150                              | °C   |
| T <sub>A</sub>              | Ambient temperature (see Thermal Info     | rmation)                  | -40  | 125                              | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

## 7.2 ESD Ratings: AEC

|               |               |                                               |                                          | VALUE  | UNIT |
|---------------|---------------|-----------------------------------------------|------------------------------------------|--------|------|
| Electrostatic |               | Human body model (HBM), per                   | All pins                                 | ±2500  |      |
|               | Electrostatic | ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>         | CAN bus pins (CANH, CANL) <sup>(2)</sup> | ±12000 | V    |
| V(ESD)        | V(ESD)        | Charged-device model (CDM), per JEDEC specifi | cation JESD22-C101 <sup>(3)</sup>        | ±750   | V    |
|               |               |                                               | ±250                                     |        |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) Test method based upon JEDEC Standard 22 Test Method A114, CAN bus stressed with respect to GND.

(3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 ESD Ratings: IEC

|                    |                            |                                                                      | VALUE | UNIT |
|--------------------|----------------------------|----------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | IEC 61400-4-2 according to GIFT-ICT CAN EMC test spec <sup>(1)</sup> | ±8000 | V    |

(1) IEC 61400-4-2 is a system level ESD test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.

## 7.4 Transient Protection

|                                                                           |              |          | VALUE | UNIT |
|---------------------------------------------------------------------------|--------------|----------|-------|------|
| SO7637 Transients according to GIFT - ICT CAN EMC test spec $^{(1)}$      |              | Pulse 1  | -100  | V    |
| ISO7627 Transiente esserting to CIET ICT CAN ENC test ence <sup>(1)</sup> | CAN bus pins | Pulse 2  |       | V    |
| ISO7637 Transients according to GIFT - ICT CAN EMC test spect             | (CANH, CANL) | Pulse 3a | -150  | V    |
|                                                                           |              | Pulse 3b | +100  | V    |

 ISO7637 is a system level transient test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.

4

SLLSEI3A – SEPTEMBER 2013 – REVISED NOVEMBER 2015

## 7.5 Recommended Operating Conditions

|                       |                                                            |            | MIN | MAX | UNIT |
|-----------------------|------------------------------------------------------------|------------|-----|-----|------|
| V <sub>CC</sub>       | Supply voltage                                             |            | 4.5 | 5.5 | V    |
| V <sub>RXD</sub>      | RXD supply (SN65HVD266 only)                               |            | 2.8 | 5.5 | V    |
| $V_{I}$ or $V_{IC}$   | CAN bus terminal voltage (separately or common mode)       |            | -2  |     |      |
| V <sub>ID</sub>       | CAN bus differential voltage                               | <b>v</b>   |     | 6   | V    |
| VIH                   | Logic HIGH level input (TXD, S)                            |            | 2   | 5.5 | V    |
| VIL                   | Logic LOW level input (TXD, S)                             |            | 0   | 0.8 | V    |
| I <sub>OH(DRVR)</sub> | CAN BUS Driver High level output current                   |            | -70 |     | mA   |
| I <sub>OL(DRVR)</sub> | CAN BUS Driver Low level output current                    |            |     | 70  | mA   |
| I <sub>OH(RXD)</sub>  | RXD terminal HIGH level output current                     |            | -2  |     | mA   |
| I <sub>OL(RXD)</sub>  | RXD terminal LOW level output current                      |            |     | 2   | mA   |
| I <sub>O(FAULT)</sub> | FAULT terminal LOW level output current                    | SN65HVD267 |     | 2   | mA   |
| T <sub>A</sub>        | Operational free-air temperature (see Thermal Information) |            | -40 | 125 | °C   |

## 7.6 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                                 | SN65HVD265,<br>SN65HVD266,<br>SN65HVD267<br>D (SOIC)<br>8 PINS |      |
|-----------------------|---------------------------------------------------------------|----------------------------------------------------------------|------|
| R <sub>θJA</sub>      | Junction-to-air thermal resistance, High-K thermal resistance | 107.5                                                          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-board thermal resistance                          | 48.9                                                           | °C/W |
| R <sub>θJB</sub>      | Junction-to-case (top) thermal resistance                     | 56.7                                                           | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter                    | 12.1                                                           | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter                  | 48.2                                                           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 7.7 Electrical Characteristics

Over recommended operating conditions (unless otherwise noted):  $T_A = -40^{\circ}C$  to 125°C, SN65HVD266 device  $V_{RXD} = V_{CC}$ .

|                         | PARAMETER                                                    |                                                  | TEST CONDITIONS                                                                                     | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------------|--------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|--------------------|------|------|
| SUPPLY CH               | ARACTERISTICS                                                |                                                  |                                                                                                     |     |                    |      |      |
|                         |                                                              | Normal Mode<br>(Driving Dominant)                | See Figure 4, TXD = 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, S = 0V                |     | 60                 | 85   | 1    |
|                         |                                                              | Normal Mode<br>(Driving Dominant –<br>bus fault) | See Figure 4, TXD = 0 V, S = 0V,<br>CANH = -12V, $R_L$ = open, $C_L$ = open,<br>$R_{CM}$ = open     |     | 130                | 180  |      |
| I <sub>CC</sub>         | 5-V Supply current                                           | Normal Mode<br>(Driving Dominant)                | See Figure 4, TXD = 0 V, $R_L$ = open<br>(no load), $C_L$ = open, $R_{CM}$ = open,<br>S = 0V        |     | 10                 | 20   | mA   |
|                         |                                                              | Normal Mode<br>(Recessive)                       | See Figure 4, TXD = $V_{CC}$ , $R_L = 50 \Omega$ , $C_L$ = open, $R_{CM}$ = open, $S = 0V$          |     | 10                 | 20   |      |
|                         |                                                              | Silent Mode                                      | See Figure 4, TXD = $V_{CC}$ , $R_L = 50$<br>$\Omega, C_L =$ open, $R_{CM} =$ open,<br>$S = V_{CC}$ |     | 2.5                | 5    | l    |
| I <sub>(RXD)</sub>      | RXD Supply current<br>(SN65HVD266 only)                      | All modes                                        | RXD Floating, TXD = 0V                                                                              |     |                    | 500  | μA   |
| UV <sub>VCC</sub>       | Undervoltage detection on V <sub>CC</sub> for protected mode |                                                  |                                                                                                     | 3.5 |                    | 4.45 | V    |
| V <sub>HYS(UVVCC)</sub> | Hysteresis voltage on                                        | UV <sub>VCC</sub>                                |                                                                                                     |     | 200                |      | mV   |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>(RXD)</sub> = 5 V, R<sub>L</sub> = 60  $\Omega$ .

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015

www.ti.com

**ISTRUMENTS** 

EXAS

## **Electrical Characteristics (continued)**

| Over recomi                        | mended operating conditions (unless o                                              | otherwise noted): $T_A = -40^{\circ}C$ to 12 | 25°C, SN65HVD26 | 6 device '         | V <sub>RXD</sub> = | V <sub>CC</sub> . |  |
|------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------|-----------------|--------------------|--------------------|-------------------|--|
|                                    | PARAMETER                                                                          | TEST CONDITIONS                              | MIN             | TYP <sup>(1)</sup> | MAX                | UNIT              |  |
| SUPPLY CHARACTERISTICS (CONTINUED) |                                                                                    |                                              |                 |                    |                    |                   |  |
| UV <sub>(RXD)</sub>                | Undervoltage detection on V <sub>RXD</sub> for<br>protected mode (SN65HVD266 only) |                                              | 1.3             |                    | 2.75               | V                 |  |
| V <sub>HYS(UVRXD)</sub>            | Hysteresis voltage on UV <sub>RXD</sub><br>(SN65HVD266 only)                       |                                              |                 | 80                 |                    | mV                |  |
| S TERMINA                          | L (MODE SELECT INPUT)                                                              |                                              | Ľ               |                    |                    |                   |  |
| V <sub>IH</sub>                    | HIGH-level input voltage                                                           |                                              | 2               |                    |                    | V                 |  |
| V                                  |                                                                                    |                                              |                 |                    | 0 0                | V                 |  |

| • 10                                                      | in er i le rei inpat reit               | ~90                                                                                                                                                                                                                                                               |                                                                                                                                                                                                             | -                   |                     |       | •  |
|-----------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|-------|----|
| V <sub>IL</sub>                                           | LOW-level input volta                   | age                                                                                                                                                                                                                                                               |                                                                                                                                                                                                             |                     |                     | 0.8   | V  |
| I <sub>IH</sub>                                           | HIGH-level input leal                   | kage current                                                                                                                                                                                                                                                      | $S = V_{CC} = 5.5 V$                                                                                                                                                                                        | 7                   |                     | 100   | μA |
| IIL                                                       | Low-level input leaka                   | ige current                                                                                                                                                                                                                                                       | S = 0 V, V <sub>CC</sub> = 5.5 V                                                                                                                                                                            | -1                  | 0                   | 1     | μA |
| I <sub>lkg(OFF)</sub>                                     | Unpowered leakage                       | current                                                                                                                                                                                                                                                           | $S = 5.5 V, V_{CC} = 0 V, V_{(RXD)} = 0 V$                                                                                                                                                                  | 7                   | 35                  | 100   | μA |
| TXD TERI                                                  | MINAL (CAN TRANSMIT                     | DATA INPUT)                                                                                                                                                                                                                                                       |                                                                                                                                                                                                             |                     |                     |       |    |
| V <sub>IH</sub>                                           | HIGH level input volt                   | age                                                                                                                                                                                                                                                               |                                                                                                                                                                                                             | 2                   |                     |       | V  |
| V <sub>IL</sub>                                           | LOW level input volta                   | age                                                                                                                                                                                                                                                               |                                                                                                                                                                                                             |                     |                     | 0.8   | V  |
| IIH                                                       | HIGH level input leal                   | age current                                                                                                                                                                                                                                                       | $TXD = V_{CC} = 5.5 V$                                                                                                                                                                                      | -2.5                | 0                   | 1     | μA |
| IIL                                                       | Low level input leaka                   | ige current                                                                                                                                                                                                                                                       | TXD = 0 V, V <sub>CC</sub> = 5.5 V                                                                                                                                                                          | -100                | -25                 | -7    | μA |
| I <sub>lkg(OFF)</sub>                                     | Unpowered leakage                       | current                                                                                                                                                                                                                                                           | $TXD = 5.5 V, V_{CC} = 0 V, V_{(RXD)} = 0 V$                                                                                                                                                                | -1                  | 0                   | 1     | μA |
| CI                                                        | Input Capacitance                       |                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                             |                     | 3.5                 |       | pF |
| RXD TER                                                   | MINAL (CAN RECEIVE                      | DATA OUTPUT)                                                                                                                                                                                                                                                      |                                                                                                                                                                                                             |                     |                     |       |    |
| V <sub>OH</sub>                                           | HIGH level output vo                    | ltage                                                                                                                                                                                                                                                             | See Figure 5, $I_O = -2$ mA. For devices with $V_{(RXD)}$ supply $V_{OH} = 0.8 \times V_{(RXD)}$                                                                                                            | 0.8×V <sub>CC</sub> |                     |       | V  |
| V <sub>OL</sub>                                           | LOW level output voltage                |                                                                                                                                                                                                                                                                   | See Figure 5, I <sub>O</sub> = 2 mA                                                                                                                                                                         |                     |                     | 0.4   | V  |
| I <sub>lkg(OFF)</sub>                                     | Unpowered leakage                       | current                                                                                                                                                                                                                                                           | $RXD = 5.5 V, V_{CC} = 0 V, V_{(RXD)} = 0 V$                                                                                                                                                                | -1                  | 0                   | 1     | μA |
| DRIVER E                                                  | ELECTRICAL CHARACT                      | ERISTICS                                                                                                                                                                                                                                                          |                                                                                                                                                                                                             |                     |                     |       |    |
|                                                           | Bus output voltage                      | CANH                                                                                                                                                                                                                                                              | See Figure 14 and Figure 4, TXD = 0                                                                                                                                                                         | 2.75                |                     | 4.5   |    |
| V <sub>O(D)</sub>                                         | (dominant                               | CANL                                                                                                                                                                                                                                                              | V, S = 0 V, R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub><br>= open                                                                                                                 | 0.5                 |                     | 2.25  | V  |
| V <sub>O(R)</sub>                                         | Bus output voltage (r                   | ecessive)                                                                                                                                                                                                                                                         | See Figure 14 and Figure 4, TXD = $V_{CC}$ , $V_{(RXD)} = V_{CC}$ , S = $V_{CC}$ or 0 V <sup>(2)</sup> , R <sub>L</sub> = open (no load), R <sub>CM</sub> = open                                            | 2                   | 0.5×V <sub>CC</sub> | 3     | V  |
|                                                           |                                         |                                                                                                                                                                                                                                                                   | See Figure 14 and Figure 4, TXD = 0<br>V, S = 0 V, 45 $\Omega \le R_L \le 65 \Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = 330 $\Omega$ , -2 V $\le V_{CM} \le 7$ V,<br>4.75 V $\le V_{CC} \le 5.25$ V | 1.5                 |                     | 3     | V  |
| V <sub>OD(D)</sub> Differential output voltage (dominant) |                                         | $ \begin{array}{l} \mbox{See Figure 14 and Figure 4, TXD = 0} \\ \mbox{V, S = 0 V, 45 } \Omega \leq R_L \leq 65 \ \Omega, \ C_L = \\ \mbox{open, } R_{CM} = 330 \ \Omega, -2 \ V \leq V_{CM} \leq 7 \ V, \\ \mbox{4.5V} \leq V_{CC} \leq 5.5 \ V \\ \end{array} $ | 1.25                                                                                                                                                                                                        |                     | 3.2                 | v     |    |
|                                                           |                                         | See Figure 14 and Figure 4, TXD = $V_{CC}$ , S = 0 V, R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = open, R <sub>CM</sub> = open                                                                                                                                | -0.12                                                                                                                                                                                                       |                     | 0.012               |       |    |
| V <sub>OD(R)</sub>                                        | Differential output voltage (recessive) |                                                                                                                                                                                                                                                                   | See Figure 14 and Figure 4, TXD =<br>$V_{CC}$ , S = 0 V, R <sub>L</sub> = open (no load), C <sub>L</sub><br>= open, R <sub>CM</sub> = open, -40°C $\leq$ T <sub>A</sub> $\leq$                              | -0.100              |                     | 0.050 | V  |

 $V_{SYM}$ Output symmetry (dominant or recessive)<br/> $(V_{CC} - V_{O(CANH)} - V_{O(CANL)})$ See Figure 14 and Figure 4, S at 0 V,<br/> $R_L = 60 \Omega, C_L = open, R_{CM} = open$ -0.40.4V

85°C

= open,  $R_{CM}$  = open,  $-40^{\circ}C \le T_A \le$ 

(2) For the bus output voltage (recessive) will be the same if the device is in normal mode with S terminal LOW or if the device is in silent mode with the S terminal is HIGH.

6



## **Electrical Characteristics (continued)**

Over recommended operating conditions (unless otherwise noted):  $T_A = -40^{\circ}C$  to 125°C, SN65HVD266 device  $V_{RXD} = V_{CC}$ .

|                                          | PARAMETER                                                                                 | TEST CONDITIONS                                                                                                                                                                                                                                                                                                               | MIN  | TYP <sup>(1)</sup> | MAX | UNIT       |
|------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|------------|
| DRIVER ELI                               | ECTRICAL CHARACTERISTICS (CONTINU                                                         | ED)                                                                                                                                                                                                                                                                                                                           |      |                    |     |            |
| 1                                        | Short circuit steady-state output current,                                                | See Figure 14 and Figure 10, V <sub>CANH</sub> = 0 V, CANL = open, TXD = 0 V                                                                                                                                                                                                                                                  | -160 |                    |     | <b>m</b> 4 |
| IOS(SS_DOM)                              | Dominant                                                                                  | See Figure 14 and Figure 10, V <sub>CANL</sub> = 32 V, CANH = open, TXD = 0 V                                                                                                                                                                                                                                                 |      |                    | 160 | mA         |
| I <sub>OS(SS_REC)</sub>                  | Short circuit steady-state output current,<br>Recessive                                   | See Figure 14 and Figure 10, $-20 V \le V_{BUS} \le 32 V$ , Where $V_{BUS} = CANH = CANL$ , TXD = $V_{CC}$ , Normal and Silent Modes                                                                                                                                                                                          | -8   |                    | 8   | mA         |
| RECEIVER                                 | ELECTRICAL CHARACTERISTICS                                                                |                                                                                                                                                                                                                                                                                                                               |      |                    |     |            |
| V <sub>IT+</sub>                         | Positive-going input threshold voltage, normal mode                                       | See Figure 5. Table 6 and Table 1                                                                                                                                                                                                                                                                                             |      |                    | 900 | mV         |
| V <sub>IT-</sub>                         | Negative-going input threshold voltage, normal mode                                       | - See Figure 5, Table 6 and Table 1                                                                                                                                                                                                                                                                                           | 500  |                    |     | mV         |
| V <sub>HYS</sub>                         | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> )                                 |                                                                                                                                                                                                                                                                                                                               |      | 125                |     | mV         |
| I <sub>lkg(IOFF)</sub>                   | Power-off (unpowered) bus input leakage current                                           | $ \begin{array}{c} C_{ANH} = C_{ANL} = 5 \ V, \ V_{CC} = 0 \ V, \ V_{(RXD)} \\ = 0 \ V \end{array} $                                                                                                                                                                                                                          |      |                    | 5.5 | μA         |
| CI                                       | Input capacitance to ground (CANH or CANL)                                                | $\begin{array}{l} TXD=V_{CC},V_{(RXD)}=V_{CC},V_{I}=0.4sin\\ (4E6\pit)+2.5V \end{array}$                                                                                                                                                                                                                                      |      | 25                 |     | pF         |
| C <sub>ID</sub>                          | Differential input capacitance                                                            | TXD = $V_{CC}$ , $V_{(RXD)} = V_{CC}$ , $V_{I} = 0.4 \sin (4E6 \pi t)$                                                                                                                                                                                                                                                        |      | 10                 |     | pF         |
| R <sub>ID</sub>                          | Differential input resistance                                                             |                                                                                                                                                                                                                                                                                                                               | 30   |                    | 80  | kΩ         |
| R <sub>IN</sub>                          | Input resistance (CANH or CANL)                                                           | $-TXD = V_{CC} = V_{(RXD)} = 5 V, S = 0 V$                                                                                                                                                                                                                                                                                    | 15   |                    | 40  | kΩ         |
| R <sub>IN(M)</sub>                       | Input resistance matching:<br>[1 – R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> ] × 100% | $V_{(CANH)} = V_{(CANL)}, -40^{\circ}C \le T_A \le 85^{\circ}C$                                                                                                                                                                                                                                                               | -3%  |                    | 3%  |            |
| FAULT term                               | ninal (Fault Output), SN65HVD267 only                                                     |                                                                                                                                                                                                                                                                                                                               |      |                    |     |            |
| I <sub>CH</sub>                          | Output current high level                                                                 | FAULT = V <sub>CC</sub> , See Figure 3                                                                                                                                                                                                                                                                                        | -10  |                    | 10  | μA         |
| I <sub>CL</sub>                          | Output current low level                                                                  | FAULT = 0.4 V, See Figure 3                                                                                                                                                                                                                                                                                                   | 5    | 12                 |     | mA         |
| POWER DIS                                | SIPATION                                                                                  |                                                                                                                                                                                                                                                                                                                               |      |                    |     |            |
|                                          |                                                                                           |                                                                                                                                                                                                                                                                                                                               | 115  |                    |     |            |
| P <sub>D</sub> Average power dissipation |                                                                                           | $V_{CC} = 5.5 \text{ V}, V_{RXD} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C},$<br>$R_L = 50 \Omega$ , S at 0 V, Input to TXD at<br>500 kHz, 50% duty cycle square wave,<br>$C_{L,RXD} = 15 \text{ pF}.$ Typical high load<br>CAN operating conditions at 1mbps<br>with 50% transmission (dominant) rate<br>and loaded network. |      | 268                |     | mW         |
| THERMAL S                                | SHUTDOWN                                                                                  |                                                                                                                                                                                                                                                                                                                               |      |                    |     |            |
|                                          | Thermal shutdown temperature                                                              |                                                                                                                                                                                                                                                                                                                               |      | 170                |     | °C         |
|                                          | Thermal shutdown hysteresis                                                               |                                                                                                                                                                                                                                                                                                                               |      | 5                  |     | °C         |

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015

## 7.8 Switching Characteristics

Over operating free-air temperature range (unless otherwise noted).

|                          | PARAMETER                                                                            | TEST CONDITIONS                                                                                                                            | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|------|
| DEVICE SW                | ITCHING CHARACTERISTICS                                                              |                                                                                                                                            |      |                    |      |      |
| t <sub>PROP(LOOP1)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | See Figure 7, S = 0 V, $R_L$ = 60 $\Omega$ ,                                                                                               |      |                    | 150  |      |
| t <sub>PROP(LOOP2)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF                                                                                                       |      |                    | 150  | ns   |
| t <sub>REC(2Mbps)</sub>  | Loop Delay Symmetry for 2Mbps CAN with Flexible Data Rate. <sup>(2)</sup>            | See Figure 8 , S = 0 V, R <sub>L</sub> = $60\Omega$ , C <sub>L</sub> = $100pF$ , C <sub>L(RXD)</sub> = $15pF$ , t <sub>BIT</sub> = $500ns$ | 400  |                    | 550  |      |
| I <sub>MODE</sub>        | Mode change time, from Normal to Silent<br>or from Silent to Normal                  | See Figure 6                                                                                                                               |      |                    | 20   | μS   |
| DRIVER SW                | ITCHING CHARACTERISTICS                                                              |                                                                                                                                            |      |                    |      |      |
| t <sub>pHR</sub>         | Propagation delay time, HIGH TXD to<br>Driver Recessive                              |                                                                                                                                            |      | 50                 | 70   |      |
| t <sub>pLD</sub>         | Propagation delay time, LOW TXD to<br>Driver Dominant                                | See Figure 4, S = 0 V, $R_L = 60 \Omega$ ,                                                                                                 |      | 40                 | 70   | ns   |
| t <sub>sk(p)</sub>       | Pulse skew ( t <sub>pHR</sub> - t <sub>pLD</sub>  )                                  | $C_L = 100 \text{ pF}, R_{CM} = \text{open}$                                                                                               |      | 10                 |      |      |
| t <sub>R</sub>           | Differential output signal rise time                                                 |                                                                                                                                            |      | 10                 | 30   |      |
| t <sub>F</sub>           | Differential output signal fall time                                                 |                                                                                                                                            |      | 17                 | 30   |      |
| t <sub>R(10k)</sub>      | Differential output signal rise time, $R_L = 10 \ k\Omega$                           | See Figure 4, S = 0 V, $R_L$ = 10 k $\Omega$ , $C_L$                                                                                       |      |                    | 35   | -    |
| t <sub>F(10k)</sub>      | Differential output signal fall time, $R_L = 10 \ k\Omega$                           | = 10 pF, R <sub>CM</sub> = open                                                                                                            |      |                    | 100  | ns   |
| t <sub>TXD_DTO</sub>     | Dominant timeout <sup>(3)</sup>                                                      | See Figure 9, $R_L = 60 \Omega$ , $C_L = open$                                                                                             | 1175 |                    | 3700 | μs   |
| RECEIVER S               | SWITCHING CHARACTERISTICS                                                            |                                                                                                                                            |      |                    |      |      |
| t <sub>pRH</sub>         | Propagation delay time, recessive input to high output                               |                                                                                                                                            |      | 70                 | 90   | ns   |
| t <sub>pDL</sub>         | Propagation delay time, dominant input to low output                                 | See Figure 5, C <sub>L(RXD)</sub> = 15 pF                                                                                                  |      | 70                 | 90   | ns   |
| t <sub>R</sub>           | Output signal rise time                                                              |                                                                                                                                            |      | 4                  | 20   | ns   |
| t <sub>F</sub>           | Output signal fall time                                                              |                                                                                                                                            |      | 4                  | 20   | ns   |
| t <sub>(RXD_DTO)</sub>   | Receiver dominant time out (SN65HVD267 only) See Figure 2, $C_{L(RXD)}$ = 15 pF      |                                                                                                                                            | 1380 |                    | 4200 | μs   |

(1) All typical values are at 25°C and supply voltages of  $V_{CC} = 5$  V and  $V_{(RXD)} = 5$  V,  $R_L = 60 \Omega$ .

(2) Loop delay symmetry for CAN with flexible data rate or "improved CAN" for data rates in excess of 1Mbps. Specified in accordance with working draft 2Mbps specification from physical layer task force within CAN in Automation.

(3) The TXD dominant timeout (t<sub>(TXD\_DTO)</sub>) disables the driver of the transceiver once the TXD has been dominant longer than t<sub>(TXD\_DTO)</sub>, which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after TXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>(TXD\_DTO)</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>(TXD\_DTO)</sub> = 11 bits / 1175 µs = 9.4 kbps.

8



www.ti.com

<sup>the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>(TXD\_DTO)</sub> = 11 bits / 1175 µs = 9.4 kbps.
(4) The RXD timeout (t<sub>(RXD\_DTO)</sub>) disables the driver of the transceiver once the RXD has been dominant longer than t<sub>(RXD\_DTO)</sub>, which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after RXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on RXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>(RXD\_DTO)</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>(RXD\_DTO)</sub> = 11 bits / 1380 µs = 8 kbps.</sup> 



## 7.9 Typical Characteristics



Figure 1. Typical Loop Delay With Respect To Bus Load

## 8 Parameter Measurement Information



Figure 2. RXD Dominant Timeout Test Circuit and Measurement



Figure 3. FAULT Test and Measurement











Figure 5. Receiver Test Circuit and Measurement







## Parameter Measurement Information (continued) Table 1. Receiver Differential Input Voltage Threshold Test

| INPUT             |                   |                 | OUT             | TPUT            |  |
|-------------------|-------------------|-----------------|-----------------|-----------------|--|
| V <sub>CANH</sub> | V <sub>CANL</sub> | V <sub>ID</sub> | R <sub>XD</sub> |                 |  |
| -1.1V             | -2.0 V            | 900 mV          | L               |                 |  |
| 7.0 V             | 6.1 V             | 900 mV          | L               | V <sub>OL</sub> |  |
| -1.5 V            | -2.0 V            | 500 mV          | Н               |                 |  |
| 7.0 V             | 6.5 V             | 500 mV          | Н               | V <sub>OH</sub> |  |
| Open              | Open              | Х               | Н               |                 |  |













SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015



Figure 9. TXD Dominant Timeout Test Circuit and Measurement



Figure 10. Driver Short Circuit Current Test and Measurement



## 9 Detailed Description

## 9.1 Overview

This CAN transceiver meets the ISO1189-2 High Speed CAN (Controller Area Network) physical layer standard. It is designed for data rates in excess of 2 Mpbs (megabits per second) for CAN FD (CAN with flexible data rate), greater than 1 Mbps for CAN in short networks, and enhanced timing margin and higher data rates in long and highly-loaded networks. The device provides many protection features to enhance device and CAN-network robustness. The SN65HVD267 adds additional features, allowing easy design of redundant and multi-topology networks with fault indication for higher levels of safety in the CAN system.

## 9.2 Functional Block Diagram



## 9.3 Feature Description

## 9.3.1 TXD Dominant Timeout (DTO)

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD_DTO}$ . The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal is seen on TXD terminal, thus clearing the TXD DTO condition. The receiver and RXD terminal still reflect the CAN bus, and the bus terminals are biased to recessive level during a TXD dominant timeout.

## NOTE

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD_DTO}$  minimum, limits the minimum data rate. Calculate the minimum transmitted data rate by: Minimum Data Rate = 11 /  $t_{TXD_DTO}$ .

SN65HVD265, SN65HVD266, SN65HVD267 SLLSEI3A – SEPTEMBER 2013 – REVISED NOVEMBER 2015

Copyright © 2013–2015, Texas Instruments Incorporated

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015



www.ti.com

## Feature Description (continued)

## 9.3.1.1 RXD Dominant Timeout (SN65HVD267)

The SN65HVD267 device has a RXD dominant timeout (RXD DTO) circuit that prevents a bus stuck dominant fault from permanently driving the RXD output dominant (low) when the bus is held dominant longer than the timeout period  $t_{RXD_DTO}$ . The RXD DTO timer starts on a falling edge on RXD (bus going dominant). If no rising edge (bus returning recessive) is seen before the timeout constant of the circuit expires ( $t_{RXD_DTO}$ ), the RXD terminal returns high (recessive). The RXD output is re-activated to mirror the bus receiver output when a recessive signal is seen on the bus, clearing the RXD dominant timeout. The CAN bus terminals are biased to the recessive level during a RXD DTO.

## NOTE

**APPLICATION NOTE:** The minimum dominant RXD time allowed by the RXD DTO limits the minimum possible received data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits for the worst case transmission, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{RXD_DTO}$  minimum, limits the minimum data rate. The minimum received data rate may be calculated by: Minimum Data Rate = 11 /  $t_{RXD_DTO}$ .

## 9.3.1.2 Thermal Shutdown

If the junction temperature of the device exceeds the thermal shut down threshold the device turns off the CAN driver circuits thus blocking the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature drops below the thermal shutdown temperature of the device.

## NOTE

During thermal shutdown the CAN bus drivers turn off; thus no transmission is possible from TXD to the bus. The CAN bus terminals are biased to recessive level during a thermal shutdown, and the receiver to RXD path remains operational.

## 9.3.1.3 Undervoltage Lockout

The supply terminals have undervoltage detection that places the device in protected mode. This protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{RXD}$  supply terminals.

|                 | 0            |                          | ,                        |
|-----------------|--------------|--------------------------|--------------------------|
| V <sub>cc</sub> | DEVICE STATE | BUS OUTPUT               | RXD                      |
| GOOD            | Normal       | Per Device State and TXD | Mirrors Bus              |
| BAD             | Protected    | High Impedance           | High Impedance (3-state) |

## Table 2. Undervoltage Lockout 5-V Only Devices (SN65HVD265 and SN65HVD267)

## Table 3. Undervoltage Lockout 5-V and V<sub>RXD</sub> Device (SN65HVD266)

| V <sub>cc</sub> | V <sub>RXD</sub> | DEVICE STATE | BUS OUTPUT               | RXD                      |
|-----------------|------------------|--------------|--------------------------|--------------------------|
| GOOD            | GOOD             | Normal       | Per Device State and TXD | Mirrors Bus              |
| BAD             | GOOD             | Protected    | High Impedance           | High (Recessive)         |
| GOOD            | BAD              | Protected    | Recessive                | High Impedance (3-state) |
| BAD             | BAD              | Protected    | High Impedance           | High Impedance (3-state) |

#### NOTE

After an undervoltage condition is cleared and the supplies have returned to valid levels, the device typically resumes normal operation in  $300 \ \mu s$ .



## 9.3.1.4 Fault Terminal (SN65HVD267)

If one or more of the faults (TXD-Dominant Timeout, RXD dominant Timeout, Thermal Shutdown or Undervoltage Lockout) occurs, the FAULT terminal (open-drain) turns off, resulting in a high level when externally pulled up to  $V_{CC}$  or IO supply.



Figure 11. FAULT Terminal Function Diagram and Application



Figure 12. Example Timing Diagram for TXD DTO and FAULT Terminal



## SN65HVD265, SN65HVD266, SN65HVD267

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015



## Figure 13. Example Timing Diagram for Devices With and Without RXD DTO and FAULT Terminal

## 9.3.1.5 Unpowered Device

The device is designed to be an 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus terminals (CANH, CANL) have extremely low leakage currents when the device is unpowered so they will not load down the bus. This is critical if some nodes of the network will be unpowered while the rest of the of network remains in operation. The logic terminals also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

## 9.3.1.6 Floating Terminals

The device has internal pull ups and pull downs on critical terminals to place the device into known states if the terminals float. The TXD terminal is pulled up to  $V_{CC}$  to force a recessive input level if the terminal floats. The S terminal is pulled down to GND to force the device into normal mode if the terminal floats.

## 9.3.1.7 CAN Bus Short Circuit Current Limiting

The device has several protection features that limit the short circuit current when a CAN bus line is shorted. These include driver current limiting (dominant and recessive). The device has TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication the bus switches between dominant and recessive states with the data and control fields bits, thus the short circuit current may be viewed either as the instantaneous current during each bus state, or as a DC average current. For system current (power supply) and power considerations in the termination resistors and common-mode choke ratings, use the average short circuit current. Determine the ratio of dominant and recessive bits by the data in the CAN frame plus the following factors of the protocol and PHY that force either recessive or dominant at certain times:

- Control fields with set bits
- Bit stuffing
- Interframe space
- TXD dominant time out (fault case limiting)

These ensure a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits.

16 Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



## NOTE

The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated with the following formula:

I<sub>OS(AVG)</sub> = %Transmit × [(%REC\_Bits × I<sub>OS(SS)\_REC</sub>) + (%DOM\_Bits × I<sub>OS(SS)\_DOM</sub>)] + [%Receive × I<sub>OS(SS)\_REC</sub>]

(1)

Where:

www.ti.com

- I<sub>OS(AVG)</sub> is the average short circuit current
- %Transmit is the percentage the node is transmitting CAN messages
- %Receive is the percentage the node is receiving CAN messages
- %REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- %DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS) REC</sub> is the recessive steady state short circuit current
- I<sub>OS(SS) DOM</sub> is the dominant steady state short circuit current

### NOTE

Consider the short circuit current and possible fault cases of the network when sizing the power ratings of the termination resistance and other network components.

## 9.4 Device Functional Modes

The device has two main operating modes: normal mode and silent mode. Operating mode selection is made via the S input terminal.

| S Terminal | MODE        | DRIVER         | RECEIVER     | RXD Terminal                     |
|------------|-------------|----------------|--------------|----------------------------------|
| LOW        | Normal Mode | Enabled (ON)   | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |
| HIGH       | Silent Mode | Disabled (OFF) | Enabled (ON) | Mirrors Bus State                |

Table 4. Operating Modes

(1) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

## 9.4.1 Can Bus States

The CAN bus has two states during powered operation of the device; *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD terminal. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD terminals. See Figure 14 and Figure 15.





Figure 15. Bias Unit (Recessive Common Mode Bias) and Receiver

#### 9.4.2 Normal Mode

Select the *normal mode* of device operation by setting S low. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on TXD to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on RXD.

### 9.4.3 Silent Mode

Activate *silent mode* (receive only) by setting S high. The CAN driver is turned off while the receiver remains active and RXD outputs the received bus state.

### NOTE

Silent mode may be used to implement *babbling idiot* protection, to ensure that the driver does not disrupt the network during a local fault. Silent mode may also be used in redundant systems to select or de-select the redundant transceiver (driver) when needed.

## 9.4.4 Driver and Receiver Function Tables

|             | INPUTS               |                        | OUT                 | DRIVEN BUS          |           |
|-------------|----------------------|------------------------|---------------------|---------------------|-----------|
| DEVICE      | S <sup>(1)</sup> (2) | TXD <sup>(1)</sup> (3) | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | STATE     |
| All Devices | L or Open            | L                      | Н                   | L                   | Dominant  |
|             |                      | H or Open              | Z                   | Z                   | Recessive |
|             | Н                    | Х                      | Z                   | Z                   | Recessive |

#### Table 5. Driver Function Table

(1) H = high level, L = low level, X= irrelevant, Z = common mode (recessive) bias to  $V_{CC}$  / 2. See Figure 14 and Figure 15 for bus state and common mode bias information.

(2) Devices have an internal pull down to GND on S terminal. If S terminal is open the terminal will be pulled low and the device will be in normal mode.

(3) Devices have an internal pull up to V<sub>CC</sub> on TXD terminal. If the TXD terminal is open the terminal will be pulled high and the transmitter will remain in recessive (non-driven) state.

| DEVICE MODE      | CAN DIFFERENTIAL INPUTS<br>VID = V <sub>CANH</sub> - V <sub>CANL</sub> | BUS STATE | RXD<br>TERMINAL <sup>(1)</sup> |
|------------------|------------------------------------------------------------------------|-----------|--------------------------------|
| Normal or Silent | $V_{ID} \ge 0.9 V$                                                     | Dominant  | L <sup>(2)</sup>               |
|                  | 0.5 V < V <sub>ID</sub> < 0.9 V                                        | ?         | ?                              |
|                  | $V_{ID} \le 0.5 V$                                                     | Recessive | Н                              |
|                  | Open (V <sub>ID</sub> ≈ 0 V)                                           | Open      | Н                              |

(1) H = high level, L = low level, ? = indeterminate.

(2) RXD output remains dominant (low) as long as the bus is dominant. On SN65HVD267 device with RXD dominant timeout, once the bus has been dominant longer than the dominant timeout, t<sub>RXD\_DTO</sub>, the RXD terminal will return recessive (high). See RXD Dominant Timeout (SN65HVD267) for a description of behavior during receiving a bus stuck dominant condition.



#### 9.4.5 Digital Inputs and Outputs

#### 9.4.5.1 5-V V<sub>CC</sub> Only Devices (SN65HVD265 and SN65HVD267)

The 5-V V<sub>CC</sub> device is supplied by a single 5-V rail. The digital inputs are 5 V and 3.3 V compatible. This device has a 5-V (V<sub>CC</sub>) level RXD output. TXD is internally pulled up to V<sub>CC</sub> and S is internally pulled down to GND.

#### NOTE

TXD is internally pulled up to V<sub>CC</sub> and the S terminal is internally pulled down to GND. However, the internal bias may only put the device into a known state if the terminals float. The internal bias may be inadequate for system-level biasing. TXD pullup strength and CAN bit timing require special consideration when the SN65HVD26x devices are used with an open-drain TXD output on the CAN controller. An adequate external pullup resistor must be used to ensure that the CAN controller output of the  $\mu$ P maintains adequate bit timing input to the SN65HVD26x.

#### 9.4.5.2 5-V V<sub>CC</sub> with V<sub>RXD</sub> RXD Output Supply Devices (SN65HVD266)

This device is a 5-V V<sub>CC</sub> CAN transceiver with a separate supply for the RXD output, V<sub>RXD</sub>. The digital inputs are 5 V and 3.3 V compatible. These devices have a V<sub>RXD</sub>-level RXD output. TXD remains weakly pulled up to V<sub>CC</sub>.

#### NOTE

On device versions with a V<sub>RXD</sub> supply that shifts the RXD output level, the input terminals of the device remain the same. TXD remains weakly pulled up to V<sub>CC</sub> internally. Thus, a small  $I_{IH}$  current flows if the TXD input is used below V<sub>CC</sub> levels.

### 9.4.5.3 5-V V<sub>CC</sub> with FAULT Open-Drain Output Device (SN65HVD267)

This device has a FAULT output terminal (open-drain). FAULT must be pulled up to V<sub>CC</sub> or I/O supply level via an external resistor.

#### NOTE

Because the FAULT output terminal is open-drain, it actively pulls down when there is no fault, and becomes high-impedance when a fault condition is detected. An external pullup resistor to the  $V_{CC}$  or I/O supply of the system must be used to pull the terminal high to indicate a fault to the host microprocessor. The open-drain architecture makes the fault terminal compatible with 3.3 V and 5 V I/O-level systems. The pullup current, selected by the pullup resistance value, should be as low as possible while achieving the desired voltage level output in the system with margin against noise.



## **10** Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **10.1** Application Information

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the link layer portion of the CAN protocol. Below are typical application configurations for both 5 V and 3.3 V microprocessor applications. The bus termination is shown for illustrative purposes.

## **10.2 Typical Application**



Figure 16. Typical 5-V Application

Copyright © 2013–2015, Texas Instruments Incorporated



## **Typical Application (continued)**

## 10.2.1 Design Requirements

### 10.2.1.1 Bus Loading, Length and Number of Nodes

The ISO11898 Standard specifies a maximum bus length of 40m and maximum stub length of 0.3m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires a transceiver with high input impedance such as the SN65HVD26x family.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO11898. They have made system level trade offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, DeviceNet and NMEA2000.

A CAN network design is a series of tradeoffs, but these devices operate over wide common-mode range. In ISO11898-2 the driver differential output is specified with a 60 $\Omega$  load (the two 120 $\Omega$  termination resistors in parallel) and the differential output must be greater than 1.5V. The SN65HVD26x family is specified to meet the 1.5V requirement with a 45 $\Omega$  load incorporating the worst case including parallel transceivers. The differential input resistance of the SN65HVD26x is a minimum of 30K $\Omega$ . If 167 SN65HVD26x family transceivers are in parallel on a bus, this is equivalent to a 180 $\Omega$  differential load worst case. That transceiver load of 180 $\Omega$  in parallel with the 60 $\Omega$  gives a total 45 $\Omega$ . Therefore, the SN65HVD26x family theoretically supports over 167 transceivers on a single bus segment with margin to the 1.2V minimum differential input at each node. However for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO11898 standard of 40m by careful system design and datarate tradeoffs. For example CANopen network design guidelines allow the network to be up to 1km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO11898 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.

## 10.2.2 Detailed Design Procedures

### 10.2.2.1 CAN Termination

The ISO11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with 120  $\Omega$  characteristic impedance (Z<sub>0</sub>). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus the termination must be carefully placed so that it is not removed from the bus.





SN65HVD265, SN65HVD266, SN65HVD267 SLLSEI3A – SEPTEMBER 2013 – REVISED NOVEMBER 2015

## Typical Application (continued)

Termination may be a single 120  $\Omega$  resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. (See Figure 18). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



Figure 18. CAN Bus Termination Concepts

### 10.2.2.2 Functional Safety Using the SN65HVD267 in a Redundant Physical Layer CAN Network Topology

CAN is a standard linear bus topology using 120  $\Omega$  twisted pair cabling. The SN65HVD267 CAN device includes several features to use the CAN physical layer in nonstandard topologies with only one CAN link layer controller (µP) interface. This allows much greater flexibility in the physical topology of the bus while reducing the digital controller and software costs. The combination of RXD DTO and the FAULT output allows great flexibility, control and monitoring of these applications.

A simple example of this flexibility is to use two SN65HVD267 devices in parallel with an AND gate to achieve redundancy (parallel) of the physical layer (cabling and PHYs) in a CAN network.

For the CAN bit-wise arbitration to work, the RXD outputs of the transceivers must connect via AND gate logic so that a dominant bit (low) from any of the branches is received by the link layer logic ( $\mu$ P), and appears to the link layer and above as a single physical network. The RXD DTO feature prevents a bus stuck dominant fault in a single branch from taking down the entire network by forcing the RXD terminal for the transceivers on the branch with the fault back to the recessive after the t<sub>RXD\_DTO</sub> time. The remaining branch of the network continues to function. The FAULT terminal of the transceivers on the branch with the fault indicates this via the FAULT output to their host processors, which diagnose the failure condition. Adding a logic XOR with a filter adds automatic detection for a fault where one of the 2 networks goes open (recessive) in addition to the faults detected by the SN65HVD267. The S terminal (silent mode terminal) may be used to put a branch in silent mode to check each branch for other faults. Thus it is possible to implement a robust and redundant CAN network topology in a simple and low cost manner.

These concepts can be expanded into more complicated and flexible CAN network topologies to solve various system level challenges with a networked infrastructure.



## **Typical Application (continued)**



- A. CAN nodes with termination are PHY 1A, PHY 2A, PHY 1Z and PHY 2Z.
- B. RXD DTO prevents a single branch-stuck-dominant condition from blocking the redundant branch via the AND logic on RXD. The transceivers signal a received bus stuck dominant fault via the FAULT terminal. The system detects which branch is stuck dominant, and issues a system warning. Other network faults on a single branch that appear as recessive (not blocking the redundant network) may be detected through a logic XOR with a filter and diagnostic routines, and using the Silent Mode of the PHYs to use only one branch at a time for transmission during diagnostic mode. This combination allows robust fault detection and recovery within single branches so that they may be repaired and again provide redundancy of the physical layer.

## Figure 19. Typical Redundant Physical Layer Topology Using the SN65HVD267

## 10.2.3 Application Curve



Figure 20. Typical CAN Transceiver Operation Using 3.3V IO Connections

SLLSEI3A - SEPTEMBER 2013 - REVISED NOVEMBER 2015



www.ti.com

## **11** Power Supply Recommendations

These devices are designed to operate from main V<sub>CC</sub> input voltage supply range between 4.5 V and 5.5 V. Some devices have an output level shifting supply input, V<sub>RXD</sub>, designed for a range between 2.8 V and 5.5 V. Both supply inputs must be well regulated. A bulk capacitance, typically 4.7  $\mu$ F, should be placed near the CAN transceiver's main V<sub>CC</sub> supply terminal in addition to bypass capacitors. A bulk capacitance, typically 1  $\mu$ F, should be placed near the CAN transceiver's V<sub>RXD</sub> supply terminal in addition to bypass capacitors.

## 12 Layout

## 12.1 Layout Guidelines

For the PCB design to be successful, start with design of the protection and filtering circuitry. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high frequency layout techniques must be applied during PCB design. On chip IEC ESD protection is good for laboratory and portable equipment but is usually not sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices at the bus connectors. Placement at the connector also prevents these noisy events from propagating further into the PCB and system.

- Place the protection and filtering circuitry as close to the bus connector, J1, to prevent transients, ESD and noise from penetrating onto the board. In this layout example for protection a Transient Voltage Suppression (TVS) device, D1, has been used. The production solution can be either bi-directional TVS diode or varistor with ratings matching the application requirements. This example also shows optional bus filter capacitors C8 and C9.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Use supply (V<sub>CC</sub>) and ground planes to provide low inductance. Note: high frequency current follows the path of least inductance and not the path of least impedance.
- Use at least two vias for supply (V<sub>CC</sub>) and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.
- Bypass and bulk capacitors should be placed as close as possible to the supply terminals of transceiver, examples C2, C3 (V<sub>CC</sub>) and for the dual supply devices additionally C5 and C6 (V<sub>RXD</sub>).
- Bus termination: this layout example shows split termination. This is where the termination is split into two
  resistors, R7 and R8, with the center or split tap of the termination connected to ground via capacitor C7. Split
  termination provides common mode filtering for the bus. When bus termination is placed on the board instead
  of directly on the bus, additional care must be taken to ensure the termination node is not removed from the
  bus thus also removing the termination. See the application section for information on power ratings needed
  for the termination resistor(s).
- To limit current of digital lines serial resistors may be used. Examples are R2, R3, R4 and R5.
- To filter noise on the digital IO lines a capacitor may be used close to the input side of the IO as shown by C1 and C4.
- Terminal 5: This example is showing a flexible layout covering all three of the devices in this CAN transceiver family on terminal 5. SN65HVD265: this terminal is a no connect so external connections are un-important and the components R4, R5, C5 and C6 do not matter. SN65HVD266: this terminal is the RXD output supply terminal, VRXD. The bypass and bulk capacitor pads of C5 and C6 should be populated and R5 and R6 are not used. SN65HVD267: this terminal is the FAULT output (open drain). The pull resistor R6 is needed. R5 is shown if current limiting is desired to the host processor. If noise filtering is desired C5 should be used.
- 1k to  $10k\Omega$  pull-up or down resistors should be used where required to limit noise during transient events.
- Terminal 1: R1 is shown optionally for the TXD input of the device. If an option drain host processor is used this is mandatory to ensure the bit timing into the device is met.
- Terminal 8: is shown assuming the mode terminal, S, will be used. If the device will only be used in normal mode R3 is not needed and the pads of C4 could be used for the pull down resistor to GND.



## 12.2 Layout Example



Figure 21. Layout Example

## **13** Device and Documentation Support

## 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|------------------------|---------------------|---------------------|
| SN65HVD265 | Click here     | Click here   | Click here             | Click here          | Click here          |
| SN65HVD266 | Click here     | Click here   | Click here             | Click here          | Click here          |
| SN65HVD267 | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 7. Related Links

## **13.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins | Package   Pins Package qty   Carrier RoHS Lead finish/<br>(3) Ball material |     |         | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|----------------|-----------------------------------------------------------------------------|-----|---------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                |                                                                             | (3) | (4)     | (5)                        |              | (6)          |
| SN65HVD265D           | Active   | Production    | SOIC (D)   8   | 75   TUBE                                                                   | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD265       |
| SN65HVD265D.A         | Active   | Production    | SOIC (D)   8   | 75   TUBE                                                                   | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD265       |
| SN65HVD265DR          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD265       |
| SN65HVD265DR.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD265       |
| SN65HVD266D           | Active   | Production    | SOIC (D)   8   | 75   TUBE                                                                   | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD266       |
| SN65HVD266D.A         | Active   | Production    | SOIC (D)   8   | 75   TUBE                                                                   | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD266       |
| SN65HVD266DR          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD266       |
| SN65HVD266DR.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD266       |
| SN65HVD266DRG4        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD266       |
| SN65HVD266DRG4.A      | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD266       |
| SN65HVD267D           | Obsolete | Production    | SOIC (D)   8   | -                                                                           | -   | Call TI | Call TI                    | -40 to 125   | HVD267       |
| SN65HVD267DR          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD267       |
| SN65HVD267DR.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R                                                            | Yes | NIPDAU  | Level-1-260C-UNLIM         | -40 to 125   | HVD267       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

17-Jun-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD265DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD266DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD266DRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD267DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

18-Jun-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|----------|------|-------------|------------|-------------|
| SN65HVD265DR   | SOIC         | D               | 8        | 2500 | 353.0       | 353.0      | 32.0        |
| SN65HVD266DR   | SOIC         | D               | 8        | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD266DRG4 | SOIC         | D               | 8        | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD267DR   | SOIC         | D               | 8        | 2500 | 340.5       | 336.1      | 25.0        |

## TEXAS INSTRUMENTS

www.ti.com

18-Jun-2025

## TUBE



## - B - Alignment groove width

## \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD265D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD265D.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD266D   | D            | SOIC         | 8    | 75  | 507    | 7.85   | 3750   | 2.24   |
| SN65HVD266D.A | D            | SOIC         | 8    | 75  | 507    | 7.85   | 3750   | 2.24   |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated