OCTOBER 1976 - REVISED MARCH 1988

- Multiplexed Inputs/Outputs Provide Improved Bit Density
- Four Modes of Operation:
   Hold (Store) Shift Left
   Shift Right
   Load Data
- · Operates with Outputs Enabled or at High Z
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for N-Bit Word Lengths
- Typical Power Dissipation . . . 175 mW
- Exceptionally Stable Shift (Clock)
   Frequency . . . 25 MHz
- Applications: Stacked or Push-Down Registers, Buffer Storage, and Accumulator Registers
- SN54LS299 and SN74LS299 Are Similar But Have Direct Overriding Clear



SN54LS323 . . . FK PACKAGE (TOP VIEW)



#### description

These Low-Power Schottky eight-bit universal registers feature multiplexed inputs/outputs to achieve full eight-bit data handling in a single 20-pin package. Two function-select inputs and two output-control inputs can be used to choose the modes of operation listed in the function table. Synchronous parallel loading is accomplished by taking both function-select lines, S0 and S1, high. This places the three-state outputs in a high-impedance state, which permits data that is applied on the input/output lines to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. The clear function is synchronous, and a low-level at the clear input clears the register on the next low-to-high transition of the clock.

#### FUNCTION TABLE

| MODE        | ZTUPNI |                    |    |                 |     |     |        |    | INPUTS/OUTPUTS   |          |      |                 |                 |                  | OUTPUTS           |                 |                  |               |
|-------------|--------|--------------------|----|-----------------|-----|-----|--------|----|------------------|----------|------|-----------------|-----------------|------------------|-------------------|-----------------|------------------|---------------|
|             | CLR    | FUNCTION<br>SELECT |    | CONTROL         |     | CLK | SERIAL |    | A/Q <sub>A</sub> | B/Qg     | c/ac | o/Qp            | E/Qr            | F/Q <sub>E</sub> | G/Oc              | H/Qu            | Q <sub>A</sub> , | OH.           |
|             |        | S1                 | S0 | Ğ1 <sup>†</sup> | G2† |     | SL     | SR |                  | -        | •    | _               | -               | ,                | •                 |                 | ^                |               |
| Çlear       | L      | х                  | L  | L.              | 7   | Ť   | ×      | Х  |                  | L,       | Ļ    |                 | L               | L                | L                 | L.              | L                | L             |
|             | Ļ      | L                  | ×  | L               | L   | †   | ×      | ×  | L.               | L        | L    | L               | L               | L                | L                 | L               | L                | L             |
|             | L      | Н                  | н  | х               | х   | †   | x      | х  | х                | х        | ×    | х               | ×               | x                | ×                 | ×               | L                | Ĺ             |
| Hold        | н      | L                  | L  | L               | ٦   | ×   | X      | х  | QAO              | QBQ      | QC0  | 000             | Q <sub>EO</sub> | Q <sub>FQ</sub>  | $\alpha_{G0}$     | Q <sub>H0</sub> | Q <sub>A0</sub>  | ано           |
| noid        | н      | ×                  | X  | L               | L   | L   | ×      | x  | QAO              |          | aco  | a <sub>D0</sub> | Œ0              | GE0              |                   |                 | QAO              | QHO           |
| Shift Right | Н      | L                  | Н  | L               | Ļ   | Ť   | X      | Ĥ  | Н                | QAn      | OB n | Q <sub>Cn</sub> | Qpn             | űe,              | Q <sub>En</sub>   | $Q_{G_0}$       | Н                | QGo           |
| Internight  | Н      | L                  | H  | ĹĿ.             | L   | †   | ×      | L  | L                | $a_{An}$ | Qen  | $a_{Cn}$        | $a_{Dn}$        | $\alpha_{En}$    | $\mathbf{q}_{Fn}$ | o <sub>G⊓</sub> | L                | $\alpha_{Gn}$ |
| Shift Left  | н      | Н                  | L  | L               | L   | t   | н      | Х  | QBn              | аcп      | αpn  | QEn             | Q <sub>En</sub> | QGn              | QHn               | Н               | QBn              | H             |
|             | Н      | Н                  | L  | L               | L.  | 1   | L      | X  | QBn              | $a_{Cn}$ | αpn  | ι               | $a_{Fn}$        | $a_{Gn}$         | Q <sub>Hn</sub>   | L               | QBn              | L             |
| Load        | H      | Н                  | Н  | ×               | ×   | †   | ×      | ×  | a                | ь        | C    | d               | e               | _ <del></del>    | 9                 | ħ               | a                | h             |

<sup>†</sup>When one or both output controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

a...h = the level of the steady-state input at inputs A through H, respectively. These data are loaded into the flip-flops while the flip-flop outputs are isolated from the input/output terminals.



# SN54LS323, SN74LS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS

## logic symbol†



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, N, and W packages.

## logic diagram (positive logic)



Pin numbers shown are for DW, J, N, and W packages.



schematics of inputs and outputs, absolute maximum ratings, recommended operating conditions, and electrical characteristics

Same as SN54LS299 and SN74LS299, except  $t_{SU}$  (Clear Inactive) does not apply.

## switching characteristics, VCC = 5 V, $T_A = 25^{\circ}$ C

| PARAMETER †       | FROM<br>(INPUT) | TO<br>(OUTPUT)                     | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT   |
|-------------------|-----------------|------------------------------------|-----------------------------------------------|-----|-----|-----|--------|
| f <sub>max</sub>  |                 |                                    | See Note 1                                    | 25  | 35  |     | MHz    |
| <sup>t</sup> PLH  | CLK             | QA' or QH'                         | C -15-5 D -21-0                               |     | 22  | 33  |        |
| <sup>‡</sup> PH L | CER             | QA OI QH                           | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ |     | 26  | 39  | ns     |
| <sup>†</sup> PLH  | CLK             | Q <sub>A</sub> thru Q <sub>H</sub> |                                               | 1   | 17  | 25  |        |
| <sup>t</sup> PHL  | GER             | WA III OH                          | C - 45 oF B - CC5 O                           |     | 25  | 39  | ns     |
| <sup>t</sup> PZH  | Ğ1, Ğ2          | QA thru QH                         | CL=45 pF, RL=665 Ω                            |     | 14  | 21  | — ns i |
| tPZL              | d1, d2          | CA till CH                         |                                               |     | 20  | 30  |        |
| <sup>t</sup> PHZ  | Ğ1, Ğ2          | Q <sub>A</sub> thru Q <sub>H</sub> | C - F - F - D - REE D                         |     | 10  | 20  |        |
| tPLZ              | 47, 32          | MA THE CH                          | C <sub>L</sub> = 5 pF, R <sub>L</sub> = 665 Ω |     | 10  | 15  | лs     |

 $^{\dagger}$ t<sub>max</sub> = maximum clock frequency

tp\_H = Propagation delay time, low-to-high-level output

tpHL = Propagation delay time, high-to-low-level output

tpzH = Output enable time to high level

tpzL = Output enable time to low level

tpHZ = Output disable time from high level

tpLZ = Output disable time from low level

NOTE 1: For testing f<sub>max</sub>, all outputs are loaded simultaneously, each with C<sub>L</sub> and R<sub>L</sub> as specified for the propagation times. Load circuits and voltage waveforms are shown in Section 1.

www.ti.com 16-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking     |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| SN54LS323J            | Active | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SN54LS323J       |
| SN54LS323J.A          | Active | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SN54LS323J       |
| SN54LS323J.A          | Active | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SN54LS323J       |
| SNJ54LS323FK          | Active | Production    | LCCC (FK)   20 | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54LS<br>323FK |
| SNJ54LS323FK          | Active | Production    | LCCC (FK)   20 | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54LS<br>323FK |
| SNJ54LS323FK.A        | Active | Production    | LCCC (FK)   20 | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54LS<br>323FK |
| SNJ54LS323FK.A        | Active | Production    | LCCC (FK)   20 | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54LS<br>323FK |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 16-Jun-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## **TUBE**



## \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SNJ54LS323FK   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54LS323FK.A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |

## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated