**PCA9534A** JAJSLF1J - SEPTEMBER 2006 - REVISED MARCH 2021 # PCA9534A 割り込み出力および構成レジスタ付き、リモート 8 ビット I<sup>2</sup>C/ SMBus 低消費電力 I/O エクスパンダ #### 1 特長 - 低いスタンバイ消費電流:1µA以下 - $I^2C$ からパラレル・ポートへのエクスパンダ - オープン・ドレインのアクティブ LOW 割り込み出力 - 2.3V~5.5V の動作電源電圧範囲 - 5V 許容の I/O ポート - 400kHz の高速 I<sup>2</sup>C バス - 3本のアドレス・ピンにより、最大8個のデバイスを I<sup>2</sup>C/SMBus に接続可能 - PCA9534 と組み合わせて使用した場合、最大 16 の デバイスを I2C/SMBus に接続可能 I<sup>2</sup>C エクスパンダ製品については、*セクション* 5 を参照 してください。 - 入力 / 出力構成レジスタ - 極性反転レジスタ - パワー・オン・リセット機能を内蔵 - 電源投入時はすべてのチャネルが入力に構成された 状態 - 電源オン時のグリッチなし - SCL/SDA 入力でのノイズ・フィルタ - 大電流の最大駆動能力を持つラッチ付き出力により、 LED を直接駆動 - JESD 78、Class II 準拠で 100mA 超のラッチアップ - JESD 22 を超える ESD 保護 - 2000V、人体モデル (A114-A) - 200V、マシン・モデル (A115-A) - 1000V、デバイス帯電モデル (C101) #### 2 概要 この 2 線式双方向バス (I<sup>2</sup>C) 用 8 ビット I/O エクスパンダ は、2.3V~5.5Vの V<sub>CC</sub>で動作するように設計されていま す。 I<sup>2</sup>C インターフェイス [シリアル・クロック (SCL)、シリア ル・データ (SDA)] により、ほとんどのマイクロコントローラ・ ファミリの汎用リモート I/O 拡張に使用できます。 PCA9555 は、構成 (入力 / 出力選択)、入力ポート、出力 ポート、極性反転 (アクティブ HIGH またはアクティブ LOW 動作) 用の 8 ビット・レジスタをそれぞれ 2 個ずつ 搭載しています。電源オン時に、I/O は入力として構成さ れます。しかし、システム・マスタは、I/O 構成ビットに書き 込むことで、I/Oを入力または出力として有効にできます。 それぞれの入力または出力のデータは、対応する入力ま たは出力レジスタに保持されます。入力ポート・レジスタの 極性は、極性反転レジスタで反転できます。すべてのレジ スタをシステム・マスタで読み出すことができます。 タイムアウトまたはその他の不適切な動作が発生した場 合、システム・マスタはパワーオン・リセット機能を利用して PCA9534A をリセットできます。これにより、レジスタはデ フォルト状態になり、I2C/SMBus ステート・マシンは初期 化されます。 PCA9534A のオープン・ドレイン割り込み (INT) 出力は、 いずれかの入力の状態が、対応する入力ポート・レジスタ の状態と異なっている場合にアクティブになるため、入力 状態が変化したことをシステム・マスタに示すために使用さ れます。 #### 製品情報 | | Amelia IIA I BA | | | | |----------|----------------------|-----------------|--|--| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | | | | SSOP (16) | 6.20mm × 5.30mm | | | | PCA9534A | VQFN (16) | 4.00mm × 4.00mm | | | | | QFN (16) | 3.00mm × 3.00mm | | | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 DB. DBQ. DGV. DW. OR PW PACKAGE (TOP VIEW) RGT PACKAGE | • | Table of | Contents | | |---------------------------------------------------------------------------|------------|------------------------------------------------------------|-----------------| | 1 特長 | 1 | 8 Parameter Measurement Information | 12 | | 2 概要 | 1 | 9 Detailed Description | 15 | | 3 Revision History | | 9.1 Functional Block Diagram | 15 | | 4 概要 (続き) | | 9.2 Device Functional Modes | 16 | | 5 Device Comparison Table | 4 | 9.3 Programming | 17 | | 6 Pin Configuration and Functions | 5 | 10 Application Information Disclaimer | <mark>23</mark> | | 7 Specifications | | 10.1 Application Information | <u>23</u> | | 7.1 Absolute Maximum Ratings | | 11 Power Supply Recommendations | <mark>25</mark> | | 7.2 ESD Ratings | | 11.1 Power-On Reset Requirements | 25 | | 7.3 Recommended Operating Conditions | | 12 Device and Documentation Support | <mark>27</mark> | | 7.4 Thermal Resistance Characteristics | | 12.1 Trademarks | <mark>27</mark> | | 7.5 Electrical Characteristics | | 12.2 静電気放電に関する注意事項 | 27 | | 7.6 I <sup>2</sup> C Interface Timing Requirements | | 12.3 用語集 | <mark>27</mark> | | 7.7 Switching Characteristics | | 13 Mechanical, Packaging, and Orderable | | | 7.8 Typical Characteristics | | Information | 27 | | 3 Revision History<br>Changes from Revision I (June 2014) to Re | avision J | March 2021) | Page | | | | ute Maximum Ratings | | | | | | | | | | rmal Resistance Characteristic | | | | | ) Max value From: 5.5 V To: $V_{CC}$ in the <i>Recom</i> . | | | | | | 6 | | | | 2, P7–P0) MIN value From: 2 V To: V <sub>CC</sub> in the | | | | | | | | <ul> <li>Changed the V<sub>IL</sub> Low-level input voltage (A</li> </ul> | 40, A1, A2 | , P7–P0) MAX value From: 0.8 V To: 0.3 x $V_{CC}$ | in the | | | | | | | <ul> <li>Added the Thermal Resistance Characteri</li> </ul> | istics | | 6 | | <ul> <li>Changed the V<sub>PORR</sub> row in the Electrical C</li> </ul> | | | | | | naracteris | tics | / | | <ul> <li>Added the V<sub>PORF</sub> row in the Electrical Cha</li> </ul> | | tics | | Changed the t<sub>DV</sub> Output data valid MAX values From: 200 ns To 350 ns in the Swirtching Characteristics ......8 Changed the Typical Characteristics graphs......9 # Changes from Revision H (June 2010) to Revision I (June 2014) | | | | | | F | ) | ć | a | 9 | JE | 9 | |--|--|--|--|--|---|---|---|---|---|----|---| | | | | | | | | | | 1 | 7 | 7 | #### 4 概要 (続き) PCA9534A と PCA9534 は、固定 $I^2$ C アドレスを除くと同じです。 そのため、これらのデバイス最大 16 個 (各 8 個) を同じ $I^2$ C バスに接続できます。 INT はマイクロコントローラの割り込み入力に接続できます。この配線で割り込み信号を送ることでリモート I/O は、I<sup>2</sup>C バス経由で通信しなくてもポート上に受信データが存在するかどうかをマイクロコントローラに通知できます。そのため、PCA9534A はシンプル・スレーブ・デバイスとして機能できます。 本デバイスの出力 (ラッチ付き) は大電流駆動能力を備えているため、LED を直接駆動できます。 本デバイスは低消費電流です。 3 本のハードウェア・ピン (A0、A1、A2) を使って固定 $I^2C$ アドレスをプログラムおよび変更することで、最大 8 つのデバイスが同じ $I^2C$ バスまたは SMBus を共有できます。 PCA9534A は PCF8574A とピン互換、I<sup>2</sup>C アドレス互換です。 しかし PCA9534A では、PCF8574A に対して機能が拡張されているため、ソフトウェアを変更する必要があります。 PCA9534A は PCA9554A の低消費電力バージョンです。 PCA9534A と PCA9554A の唯一の違いは、 PCA9534A で は内部 I/O プルアップ抵抗が除去されていることです。 そのため、 I/O を LOW に保持する際のスタンバイ・モードの消費電力が大幅に低減されています。 # **5 Device Comparison Table** | DEVICE | MAX<br>FREQUE<br>NCY | I <sup>2</sup> C<br>ADDRES<br>S | V <sub>CC</sub><br>RANGE | NO. OF<br>GPIOs | INTERRU<br>PT<br>OUTPUT | RESET<br>INPUT | CONFIGURATIO<br>N<br>REGISTERS | 5-V<br>TOLERA<br>NT | PUSH-<br>PULL<br>I/O TYPE | OPEN-<br>DRAIN<br>I/O TYPE | COMMENT | |--------------|----------------------|---------------------------------|--------------------------|-----------------|-------------------------|----------------|--------------------------------|---------------------|---------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | TCA6408 | 400 | 0100 00x | 1.65 to 5.5 | 8 | Yes | Yes | Yes | Yes | Yes | No | Power on reset, $t_f$ (fall time) > 100 ms and $t_r$ (ramp time) < 10 ms | | TCA6408 | 400 | 0100 00x | 1.65 to 5.5 | 8 | Yes | Yes | Yes | Yes | Yes | No | Unrestricted power on reset ramp/fall time.<br>Both t <sub>f</sub> (fall time) and TRT (ramp time) can<br>be between 0.1 ms and 2000 ms | | TCA6416 | 400 | 0100 00x | 1.65 to 5.5 | 16 | Yes | Yes | Yes | Yes | Yes | No | Power on reset, t <sub>f</sub> (fall time) > 100 ms and TRT (ramp time) < 10 ms | | TCA6416<br>A | 400 | 0100 00x | 1.65 to 5.5 | 16 | Yes | Yes | Yes | Yes | Yes | No | Unrestricted power on reset ramp/fall time.<br>Both t <sub>f</sub> (fall time) and TRT (ramp time) can<br>be between 0.1 ms and 2000ms | | TCA6424 | 400 | 0100 00x | 1.65 to 5.5 | 24 | Yes | Yes | Yes | Yes | Yes | No | Power on reset, t <sub>f</sub> (fall time) > 100 ms and TRT (ramp time) < 10 ms | | TCA9535 | 400 | 0100 xxx | 1.65 to 5.5 | 16 | Yes | No | Yes | Yes | Yes | No | | | TCA9539 | 400 | 1110 1xx | 1.65 to 5.5 | 16 | Yes | Yes | Yes | Yes | Yes | No | | | TCA9555 | 400 | 0100 xxx | 1.65 to 5.5 | 16 | Yes | No | Yes | Yes | Yes | No | | | PCA6107 | 400 | 0011 xxx | 2.3 to 5.5 | 8 | Yes | Yes | Yes | Yes | Yes<br>P1—P7<br>bits | Yes<br>P0 bit | One open drain output; eight push pull outputs | | PCA9534 | 400 | 0100 xxx | 2.3 to 5.5 | 8 | Yes | No | Yes | Yes | Yes | No | PCA9534 has a different slave address as<br>the PCA9534A, allowing up to 16 devices<br>'9534 type devices on the same I <sup>2</sup> C bus | | PCA9534<br>A | 400 | 0111 xxx | 2.3 to 5.5 | 8 | Yes | No | Yes | Yes | Yes | No | PCA9534A has a different slave address as the PCA9534, allowing up to 16 devices '9534 type devices on the same I <sup>2</sup> C bus | | PCA9535 | 400 | 0100 xxx | 2.3 to 5.5 | 16 | Yes | No | Yes | Yes | Yes | No | | | PCA9536 | 400 | 1000 001 | 2.3 to 5.5 | 4 | No | No | Yes | Yes | Yes | No | | | PCA9538 | 400 | 1110 0xx | 2.3 to 5.5 | 8 | Yes | Yes | Yes | Yes | Yes | No | | | PCA9539 | 400 | 1110 1xx | 2.3 to 5.5 | 16 | Yes | Yes | Yes | Yes | Yes | No | | | PCA9554 | 400 | 0100 xxx | 2.3 to 5.5 | 8 | Yes | No | Yes | Yes | Yes | No | | | PCA9554<br>A | 400 | 0111 xxx | 2.3 to 5.5 | 8 | Yes | No | Yes | Yes | Yes | No | | | PCA9555 | 400 | 0100 xxx | 2.3 to 5.5 | 16 | Yes | No | Yes | Yes | Yes | No | | | PCA9557 | 400 | 0011 xxx | 2.3 to 5.5 | 8 | No | Yes | Yes | Yes | Yes | Yes | | | PCF8574 | 400 | 0100 xxx | 2.5 to 6.0 | 8 | Yes | No | No | Yes | Yes | No | PCA8574 has a different slave address as<br>the PCA8574A, allowing up to 16 devices<br>'9534 type devices on the same I <sup>2</sup> C bus | | PCF8574<br>A | 400 | 0111 xxx | 2.5 to 6.0 | 8 | Yes | No | No | Yes | Yes | No | PCA8574A has a different slave address<br>as the PCA8574, allowing up to 16 devices<br>'9534 type devices on the same I <sup>2</sup> C bus | | PCF8575 | 400 | 0100 xxx | 2.5 to 5.5 | 16 | Yes | No | No | Yes | Yes | No | | | PCF8575<br>C | 400 | 0100 xxx | 4.5 to 5.5 | 16 | Yes | No | No | Yes | No | Yes | | ## **6 Pin Configuration and Functions** DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) 表 6-1. Pin Functions | | PIN | | | | | | | |-----------------|---------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------|--|--|--|--| | NAME | QSOP (DBQ),<br>SOIC (DW),<br>SSOP (DB),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGT) AND<br>QFN (RGV) | DESCRIPTION | | | | | | A0 | 1 | 15 | Address input. Connect directly to V <sub>CC</sub> or ground. | | | | | | A1 | 2 | 16 | Address input. Connect directly to V <sub>CC</sub> or ground. | | | | | | A2 | 3 | 1 | Address input. Connect directly to V <sub>CC</sub> or ground. | | | | | | P0 | 4 | 2 | P-port input/output. Push-pull design structure. | | | | | | P1 | 5 | 3 | P-port input/output. Push-pull design structure. | | | | | | P2 | 6 | 4 | P-port input/output. Push-pull design structure. | | | | | | P3 | 7 | 5 | P-port input/output. Push-pull design structure. | | | | | | GND | 8 | 6 | Ground | | | | | | P4 | 9 | 7 | P-port input/output. Push-pull design structure. | | | | | | P5 | 10 | 8 | P-port input/output. Push-pull design structure. | | | | | | P6 | 11 | 9 | P-port input/output. Push-pull design structure. | | | | | | P7 | 12 | 10 | P-port input/output. Push-pull design structure. | | | | | | ĪNT | 13 | 11 | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. | | | | | | SCL | 14 | 12 | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. | | | | | | SDA | 15 | 13 | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor. | | | | | | V <sub>CC</sub> | 16 | 14 | Supply voltage | | | | | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|---------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 6 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 6 | V | | Vo | Output voltage range <sup>(2)</sup> | | -0.5 | 6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -20 | mA | | I <sub>IOK</sub> | Input/output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | -50 | mA | | | Continuous current through GND | · | | -250 | mA | | I <sub>CC</sub> | Continuous current through V <sub>CC</sub> | | | 160 | шА | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | | MIN | MAX | UNIT | |--|--------------------|-------------------------|------------------------------------------------------------------------------------------|-----|------|------| | | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | V | | | | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0 | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions | | - | | MIN | MAX | UNIT | |-----------------|--------------------------------|--------------|-----------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | 2.3 | 5.5 | V | | V | High lovel input veltage | SCL, SDA | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage | A2–A0, P7–P0 | 0.7 × V <sub>CC</sub> | 5.5 | V | | V | Low-level input voltage | SCL, SDA | | 0.3 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | A2–A0, P7–P0 | -0.5 | 0.3 × V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | P7–P0 | | -10 | mA | | I <sub>OL</sub> | Low-level output current | P7–P0 | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | #### 7.4 Thermal Resistance Characteristics | | | | PCA9535 | | | | | | | |-------------------|----------------------------------------|--------------|---------------|----------------|--------------|---------------|---------------|---------------|------| | THERMAL METRIC(1) | | DB<br>(SSOP) | DBQ<br>(SSOP) | DVG<br>(TVSOP) | DW<br>(SOIC) | PW<br>(TSSOP) | RGT<br>(VQFN) | RVE<br>(VQFN) | UNIT | | | | | 16 Pins | 16 Pins | 16 Pins | 16 Pins | 16 Pins | 16 Pins | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 82 | 90 | 86 | 92.2 | 122 | 63.2 | 51 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|-------------------------------------------------|------------------------------------------------------------------------------------|-----------------|------|--------------------|-----|------| | V <sub>IK</sub> | Input diode clamp voltage | I <sub>I</sub> = -18 mA | 2.3 V to 5.5 V | -1.2 | | | V | | V <sub>PORR</sub> | Power-on reset voltage, V <sub>CC</sub> rising | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | | | 1.2 | 1.5 | V | | V <sub>PORF</sub> | Power-on reset voltage, V <sub>CC</sub> falling | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | | 0.75 | 1 | | | | | | | 2.3 V | 1.8 | | | | | | | | 3 V | 2.6 | | | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 4.1 | | | | | | - (2) | | 4.75 V | 4.1 | | | | | V <sub>OH</sub> | P-port high-level output voltage <sup>(2)</sup> | | 2.3 V | 1.7 | | | V | | | | | 3 V | 2.5 | | | | | | | I <sub>OH</sub> = -10 mA | 4.5 V | 4 | | | | | | | | 4.75 V | 4 | | | | | | SDA | V <sub>OL</sub> = 0.4 V | 2.3 V to 5.5 V | 3 | 8 | | | | | | | 2.3 V | 8 | 10 | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 3 V | 8 | 14 | | | | | | V <sub>OL</sub> = 0.5 V | 4.5 V | 8 | 17 | | | | | P port <sup>(3)</sup> | | 4.75 V | 8 | 35 | | mA | | l <sub>OL</sub> | | | 2.3 V | 10 | 13 | | | | | | V -0.7.V | 3 V | 10 | 19 | | | | | | V <sub>OL</sub> = 0.7 V | 4.5 V | 10 | 24 | | | | | | | 4.75 V | 10 | 45 | | | | | INT | V <sub>OL</sub> = 0.4 V | 2.3 V to 5.5 V | 3 | 10 | | | | ı. | SCL, SDA | V = V · · or CND | 2 2 V to 5 5 V | | | ±1 | | | l <sub>l</sub> | A2-A0 | $V_1 = V_{CC}$ or GND | 2.3 V to 5.5 V | | | ±1 | μA | | I <sub>IH</sub> | P port | V <sub>I</sub> = V <sub>CC</sub> | 2.3 V to 5.5 V | | | 1 | μA | | I <sub>IL</sub> | P port | V <sub>I</sub> = GND | 2.3 V to 5.5 V | | | -1 | μA | | | | L L L C | 5.5 V | | 104 | 175 | | | | | $V_1 = V_{CC}$ or GND, $I_0 = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 400 \text{ kHz}$ | 3.6 V | | 50 | 90 | | | | Operating mode | 1 33 | 2.7 V | | 20 | 65 | | | | Operating mode | V = V = == CND I = 0 | 5.5 V | | 60 | 150 | | | lcc | | $V_1 = V_{CC}$ or GND, $I_0 = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 100 \text{ kHz}$ | 3.6 V | | 15 | 40 | μΑ | | | | 1 33 | 2.7 V | | 8 | 20 | | | | | V = CND + = 0 | 5.5 V | | 1.5 | 8.7 | | | | Standby mode | $V_1 = GND, I_O = 0,$<br>$I/O = inputs, f_{scl} = 0 \text{ kHz}$ | 3.6 V | | 0.9 | 4 | | | | | 1 33 | 2.7 V | | 0.6 | 3 | | | ΔI <sub>CC</sub> | Additional current in standby mode | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 2.3 V to 5.5 V | | | 1.5 | mA | | <b>⊸</b> .CC | Additional outlett in standby mode | All LED I/Os at $V_I = 4.3 \text{ V}$ , $f_{scl} = 0 \text{ kHz}$ | 5.5 V | | | 1 | ША | | Cı | SCL | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 4 | 8 | pF | | C <sub>io</sub> | SDA | V <sub>IO</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 5.5 | 9.5 | pF | | <b>℃</b> 10 | P port | 10 - ACC 01 214D | 2.0 V 10 0.0 V | | 8 | 9.5 | ρı | <sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V $V_{CC}$ ) and $T_A$ = 25°C. <sup>(2)</sup> The total current sourced by all I/Os must be limited to 85 mA. <sup>(3)</sup> Each I/O must be externally limited to a maximum of 25 mA, and the P port (P7-P0) must be limited to a maximum current of 200 mA. # 7.6 I<sup>2</sup>C Interface Timing Requirements over operating free-air temperature range (unless otherwise noted) (see ☒ 8-1) | | | , ( | STANDARD<br>I <sup>2</sup> C BU | | FAST MOD<br>I <sup>2</sup> C BUS | E | UNIT | |-----------------------|----------------------------------------------------|------------------------------------------|---------------------------------|------|---------------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 100 | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 4 | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | 1.3 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 250 | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | | 1000 | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | | 300 | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | | 300 | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop and | d start | 4.7 | | 1.3 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C start or repeated start condition | n setup | 4.7 | | 0.6 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C start or repeated start condition | n hold | 4 | | 0.6 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C stop condition setup | | 4 | | 0.6 | | μs | | t <sub>vd(data)</sub> | Valid data time | SCL low to SDA output valid | 300 | | 50 | | ns | | t <sub>vd(ack)</sub> | Valid data time of ACK condition | ACK signal from SCL low to SDA (out) low | 0.3 | 3.45 | 0.1 | 0.9 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | | 400 | ns | <sup>(1)</sup> C<sub>b</sub> = total capacitive of one bus in pF # 7.7 Switching Characteristics over operating free-air temperature range (unless otherwise noted) (see 図 8-2 and 図 8-3) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | STANDARD MODE<br>I <sup>2</sup> C BUS | FAST MODE<br>I <sup>2</sup> C BUS | UNIT | |-----------------|----------------------------|-----------------|----------------|---------------------------------------|-----------------------------------|------| | | | (INPUT) | (001701) | MIN MAX | MIN MAX | | | t <sub>iv</sub> | Interrupt valid time | P port | ĪNT | 4 | 4 | μs | | t <sub>ir</sub> | Interrupt reset delay time | SCL | ĪNT | 4 | 4 | μs | | t <sub>pv</sub> | Output data valid | SCL | P7-P0 | 350 | 350 | ns | | t <sub>ps</sub> | Input data setup time | P port | SCL | 100 | 100 | ns | | t <sub>ph</sub> | Input data hold time | P port | SCL | 1 | 1 | μs | #### 7.8 Typical Characteristics T<sub>A</sub> = 25°C (unless otherwise noted) Temperature $(T_A)$ for $V_{CC} = 1.8 \text{ V}$ Temperature $(T_A)$ for $V_{CC} = 2.5 \text{ V}$ #### 7.8 Typical Characteristics (continued) T<sub>A</sub> = 25°C (unless otherwise noted) #### 7.8 Typical Characteristics (continued) T<sub>A</sub> = 25°C (unless otherwise noted) #### **8 Parameter Measurement Information** **SDA LOAD CONFIGURATION** **VOLTAGE WAVEFORMS** | BYTE | DESCRIPTION | |------|--------------------------| | 1 | I <sup>2</sup> C address | | 2, 3 | P-port data | - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub>/t<sub>f</sub> ≤ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 図 8-1. I<sup>2</sup>C Interface Load Circuit And Voltage Waveforms #### INTERRUPT LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>t</sub>/t<sub>f</sub> ≤ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 図 8-2. Interrupt Load Circuit And Voltage Waveforms P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ - A. C<sub>L</sub> includes probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 × $V_{CC}$ on SCL to 50% I/O (Pn) output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r/t_f \leq$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 図 8-3. P-Port Load Circuit And Voltage Waveforms ### 9 Detailed Description ### 9.1 Functional Block Diagram - A. Pin numbers shown are for DB, DBQ, DGV, DW, or PW package. - B. All I/Os are set to inputs at reset. 図 9-1. Logic Diagram (Positive Logic) A. At power-on reset, all registers return to default values. 図 9-2. Simplified Schematic Of P0 To P7 #### 9.2 Device Functional Modes #### 9.2.1 Power-On Reset When power (from 0 V) is applied to $V_{CC}$ , an internal power-on reset holds the PCA9534A in a reset condition until $V_{CC}$ has reached $V_{POR}$ . At that point, the reset condition is released and the PCA9534A registers and $I^2C/SMBus$ state machine initialize to their default states. After that, $V_{CC}$ must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle. #### 9.2.2 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 (in $\boxtimes$ 9-2) are off, creating a high-impedance input. The input voltage may be raised above $V_{CC}$ to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either $V_{CC}$ or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. #### 9.2.3 Interrupt Output (INT) An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, $t_{iv}$ , the signal $\overline{INT}$ is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as $\overline{\text{INT}}$ . Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1 or vice versa. The INT output has an open-drain structure and requires pull-up resistor to V<sub>CC</sub>. #### 9.2.3.1 Interrupt Errata #### 9.2.3.1.1 Description The INT will be improperly de-asserted if the following two conditions occur: 1. The last I<sup>2</sup>C command byte (register pointer) written to the device was 00h. #### Note This generally means the last operation with the device was a Read of the input register. However, the command byte may have been written with 00h without ever going on to read the input register. After reading from the device, if no other command byte written, it will remain 00h. 2. Any other slave device on the I<sup>2</sup>C bus acknowledges an address byte with the R/W bit set high #### 9.2.3.1.2 System Impact Can cause improper interrupt handling as the Master will see the interrupt as being cleared. #### 9.2.3.1.3 System Workaround Minor software change: User must change command byte to something besides 00h after a Read operation to the PCA9534A device or before reading from another slave device. #### Note Software change will be compatible with other versions (competition and TI redesigns) of this device. #### 9.3 Programming #### 9.3.1 I<sup>2</sup>C Interface The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. $I^2C$ communication with this device is initiated by a master sending a start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see $\boxtimes$ 9-3). After the start condition, the device address byte is sent, MSB first, including the data direction bit (R/W). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the start and the stop conditions. On the $I^2C$ bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (start or stop) (see $\boxtimes$ 9-4). A stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see $\boxtimes$ 9-3). Any number of data bytes can be transferred from the transmitter to receiver between the start and the stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see $\boxtimes$ 9-5). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback A master receiver will signal an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition. 図 9-3. Definition Of Start And Stop Conditions 図 9-4. Bit Transfer 図 9-5. Acknowledgment On I<sup>2</sup>C Bus #### 9.3.2 Register Map 表 9-1. Interface Definition | ВҮТЕ | BIT | | | | | | | | | | |--------------------------------|---------|----|----|----|----|----|----|---------|--|--| | | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | | | I <sup>2</sup> C slave address | L | Н | Н | Н | A2 | A1 | A0 | R/W | | | | Px I/O data bus | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | #### 9.3.2.1 Device Address 図 9-6. Pca9534a Address 表 9-2. Address Reference | | INPUTS | | I <sup>2</sup> C BUS SLAVE ADDRESS | |----|--------|----|------------------------------------| | A2 | A1 | A0 | 1 C BOS SLAVE ADDRESS | | L | L | L | 56 (decimal), 38 (hexadecimal) | | L | L | Н | 57 (decimal), 39 (hexadecimal) | | L | Н | L | 58 (decimal), 3A (hexadecimal) | | L | Н | Н | 59 (decimal), 3B (hexadecimal) | | Н | L | L | 60 (decimal), 3C (hexadecimal) | | Н | L | Н | 61 (decimal), 3D (hexadecimal) | | Н | Н | L | 62 (decimal), 3E (hexadecimal) | | Н | Н | Н | 63 (decimal), 3F (hexadecimal) | The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation. #### 9.3.2.2 Control Register And Command Byte Following the successful acknowledgment of the address byte, the bus master sends a command byte which is stored in the control register in the PCA9534A. Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. 図 9-7. Control Register Bits 表 9-3. Command Byte | _ | TROL<br>ER BITS | COMMAND<br>BYTE (HEX) | REGISTER | PROTOCOL | POWER-UP<br>DEFAULT | | | |----|-----------------|-----------------------|--------------------|-----------------|---------------------|--|--| | B1 | В0 | BITE (HEX) | | | DEFAULI | | | | 0 | 0 | 0x00 | Input Port | Read byte | xxxx xxxx | | | | 0 | 1 | 0x01 | Output Port | Read/write byte | 1111 1111 | | | | 1 | 0 | 0x02 | Polarity Inversion | Read/write byte | 0000 0000 | | | | 1 | 1 | 0x03 | Configuration | Read/write byte | 1111 1111 | | | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 9.3.2.3 Register Descriptions The input port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to let the I<sup>2</sup>C device know that the input port register will be accessed next. 表 9-4. Register 0 (Input Port Register) | | | _ | • | • | _ | • | | | |---------|----|----|----|----|----|----|----|----| | BIT | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 | | DEFAULT | Х | Х | Х | Х | Х | Х | Х | Х | The output port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. 表 9-5. Register 1 (Output Port Register) | | | _ | • | • | _ | , | | | |---------|----|----|----|----|----|----|----|----| | BIT | 07 | O6 | O5 | 04 | O3 | O2 | 01 | 00 | | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The polarity inversion register (register 2) allows polarity inversion of pins defined as inputs by the configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. 表 9-6. Register 2 (Polarity Inversion Register) | | | • | • | • | | • | | | | |---------|----|----|----|----|----|----|----|----|--| | BIT | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | | | DEFAULT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. 表 9-7. Register 3 (Configuration Register) | BIT | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | |---------|----|----|----|----|----|----|----|----| | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 9.3.2.4 Bus Transactions Data is exchanged between the master and PCA9534A through write and read commands. #### 9.3.2.4.1 Writes Data is transmitted to the PCA9534A by sending the device address and setting the least-significant bit to a logic 0 (see $\boxtimes$ 9-6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte (see $\boxtimes$ 9-8 and $\boxtimes$ 9-9). There is no limitation on the number of data bytes sent in one write transmission. 図 9-8. Write To Output Port Register 図 9-9. Write To Configuration Or Polarity Inversion Registers #### 9.3.2.4.2 Reads The bus master first must send the PCA9534A address with the least-significant bit set to a logic 0 (see $\boxtimes$ 9-6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the least-significant bit is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9534A (see $\boxtimes$ 9-10 and $\boxtimes$ 9-11). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data. 図 9-10. Read From Register - A. This figure assumes that the command byte has previously been programmed with 00h. - B. Transfer of data can be stopped at any moment by a stop condition. - C. This figure eliminates the command byte transfer, a restart and slave address call between the initial slave address call and the actual data transfer from the P Port. See 🗵 9-10 for these details. 図 9-11. Read Input Port Register #### 10 Application Information Disclaimer #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### **10.1 Application Information** #### 10.1.1 Typical Application - A. Device address is configured as 0111100 for this example. - B. P0, P2, and P3 are configured as outputs. - C. P1, P4, and P5 are configured as inputs. - D. P6 and P7 are not used and must be configured as outputs. 図 10-1. Typical Application #### 10.1.1.1 Design Requirements #### 10.1.1.1.1 Minimizing I<sub>CC</sub> When The I/O Controls Leds When the I/Os are used to control LEDs, they normally are connected to $V_{CC}$ through a resistor as shown in $\boxtimes$ 10-1. Because the LED acts as a diode, when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . The supply current, $I_{CC}$ , increases as $V_{IN}$ becomes lower than $V_{CC}$ and is specified as $\Delta I_{CC}$ in *Electrical Characteristics*. For battery-powered applications, it is essential that the voltage of the I/O pins is greater than or equal to $V_{CC}$ when the LED is off to minimize current consumption. $\boxtimes$ 10-2 shows a high-value resistor in parallel with the LED. $\boxtimes$ 10-3 shows $V_{CC}$ less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O $V_{IN}$ at or above $V_{CC}$ and prevents additional supply-current consumption when the LED is off. 図 10-2. High-Value Resistor In Parallel With The Led 図 10-3. Device Supplied By A Lower Voltage Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 11 Power Supply Recommendations #### 11.1 Power-On Reset Requirements In the event of a glitch or data corruption, PCA9534A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. The two types of power-on reset are shown in $\boxtimes$ 11-1 and $\boxtimes$ 11-2. 図 11-1. V<sub>CC</sub> Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To V<sub>CC</sub> 図 11-2. V<sub>CC</sub> Is Lowered Below The Por Threshold, Then Ramped Back Up To V<sub>CC</sub> 表 11-1 specifies the performance of the power-on reset feature for PCA9534A for both types of power-on reset. 表 11-1. Recommended Supply Sequencing And Ramp Rates<sup>(1)</sup> | | PARAMETER | | MIN | TYP M | AX | UNIT | |---------------------------|----------------------------------------------------------------------------------------------------------------|------------|-------|-------|-----|------| | V <sub>CC_FT</sub> | Fall rate | See 図 11-1 | 1 | | 100 | ms | | V <sub>CC_RT</sub> | Rise rate | See 図 11-1 | 0.01 | | 100 | ms | | V <sub>CC_TRR_GND</sub> | Time to re-ramp (when V <sub>CC</sub> drops to GND) | See 図 11-1 | 0.001 | | | ms | | V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> – 50 mV) | See ⊠ 11-2 | 0.001 | | | ms | | V <sub>CC_GH</sub> | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See ⊠ 11-3 | | | 1.2 | V | | V <sub>CC_GW</sub> | Glitch width that will not cause a functional disruption when $V_{\text{CCX\_GH}} = 0.5 \times V_{\text{CCx}}$ | See ⊠ 11-3 | | | | μs | | V <sub>PORF</sub> | Voltage trip point of POR on falling V <sub>CC</sub> | | 0.767 | 1. | 144 | V | | V <sub>PORR</sub> | Voltage trip point of POR on rising V <sub>CC</sub> | | 1.033 | 1.4 | 128 | V | <sup>(1)</sup> $T_A = -40$ °C to 85°C (unless otherwise noted) Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(V_{CC\_GW})$ and height $(V_{CC\_GH})$ are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. $\boxtimes$ 11-3 and $\bigstar$ 11-1 provide more information on how to measure these specifications. Copyright © 2021 Texas Instruments Incorporated 図 11-3. Glitch Width And Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. $\boxtimes$ 11-4 and $\not\equiv$ 11-1 provide more details on this specification. # 12 Device and Documentation Support #### 12.1 Trademarks すべての商標は、それぞれの所有者に帰属します。 #### 12.2 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.3 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback www.ti.com ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | PCA9534ADB | Active | Production | SSOP (DB) 16 | 80 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ADB.A | Active | Production | SSOP (DB) 16 | 80 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ADBR | Active | Production | SSOP (DB) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ADBR.A | Active | Production | SSOP (DB) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ADGVR | Active | Production | TVSOP (DGV) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ADGVR.A | Active | Production | TVSOP (DGV) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ADW | Obsolete | Production | SOIC (DW) 16 | - | - | Call TI | Call TI | -40 to 85 | PCA9534A | | PCA9534ADWR | Obsolete | Production | SOIC (DW) 16 | - | - | Call TI | Call TI | -40 to 85 | PCA9534A | | PCA9534APWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534APWR.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534APWR.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534APWRG4 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534APWRG4.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534APWRG4.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD534A | | PCA9534ARGTR | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVJ | | PCA9534ARGTR.A | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVJ | | PCA9534ARGTR.B | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVJ | | PCA9534ARGTRG4 | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVJ | | PCA9534ARGVR | Active | Production | VQFN (RGV) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD534A | | PCA9534ARGVR.A | Active | Production | VQFN (RGV) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD534A | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. ### PACKAGE OPTION ADDENDUM www.ti.com 17-Jun-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 #### TAPE AND REEL INFORMATION NSTRUMENTS # TAPE DIMENSIONS KO P1 BO BO Cavity AO | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PCA9534ADBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | PCA9534ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9534APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9534APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9534APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9534APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9534ARGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | PCA9534ARGVR | VQFN | RGV | 16 | 2500 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | ing Pins SPQ Length (mm) Width (n | | Width (mm) | Height (mm) | | |---------------|--------------|-----------------|-----------------------------------|------|------------|-------------|------| | PCA9534ADBR | SSOP | DB | 16 | 2000 | 353.0 | 353.0 | 32.0 | | PCA9534ADGVR | TVSOP | DGV | 16 | 2000 | 353.0 | 353.0 | 32.0 | | PCA9534APWR | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | PCA9534APWR | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | PCA9534APWRG4 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | PCA9534APWRG4 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | PCA9534ARGTR | VQFN | RGT | 16 | 3000 | 367.0 | 367.0 | 35.0 | | PCA9534ARGVR | VQFN | RGV | 16 | 2500 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | PCA9534ADB | DB | SSOP | 16 | 80 | 530 | 10.5 | 4000 | 4.1 | | PCA9534ADB.A | DB | SSOP | 16 | 80 | 530 | 10.5 | 4000 | 4.1 | 7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 4 x 4, 0.65 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224748/A ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. SMALL OUTLINE PACKAGE - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated