**OPA810** JAJSHS6E - AUGUST 2019 - REVISED AUGUST 2024 # OPA810 140MHz、レール ツー レール入出力、FET 入力のオペアンプ ### 1 特長 ゲイン帯域幅積:70 MHz 小信号带域幅:140MHz スルーレート: 200V/us 幅広い電源電圧範囲:4.75V~27V 低ノイズ: - 入力電圧ノイズ: 6.3nV/√Hz (f = 500kHz) – 入力電流ノイズ:5fA/√Hz (f = 10kHz) • レールツーレール入出力 - FET 入力段:2pA (標準値) の入力バイアス電流 高リニア出力電流:75mA 入力オフセット: **±500μV (**最大値) オフセットドリフト:±2.5µV/℃ (標準値) • 低消費電力:3.7mA/ チャネル 拡張温度範囲:-40℃~+125℃ • デュアルチャネル バージョン: OPA2810 # 2 アプリケーション - 広帯域フォトダイオードトランスインピーダンスアンプ - アナログ入出力モジュール - インピーダンス測定 - 電力アナライザ - 高インピーダンスの電圧および電流測定 - データ アクイジション - マルチチャネルのセンサ インターフェイス - オプトエレクトロニクスドライバ ### 3 概要 OPA810 は、ピコアンペア (pA) の範囲のバイアス電流を 持つ、シングル チャネル、電界効果トランジスタ (FET) 入 力、電圧帰還型オペアンプです。**OPA810** は **140MHz** の小信号ユニティゲイン帯域幅でユニティゲイン安定で あり、チャネルあたり 3.7mA (標準値) の小さな静止電流 (Io) で優れた DC 精度と動的 AC 性能を実現していま す。テキサス・インスツルメンツ独自の高速 SiGe BiCMOS プロセスで製造されており、静止電流が同等である他の FET 入力アンプに比べて大幅に性能が向上しています。 70MHz のゲイン帯域幅積 (GBWP)、200V/µs のスルー レート、6.3nV/√Hz の小さい電圧ノイズを特長とする OPA810 は、広範な高忠実度データ アクイジションおよ び信号処理アプリケーションで使うために設計されていま す。 OPA810 はレール ツー レールの入出力を持ち、オプトエ レクトロニクス部品とアナログ / デジタル コンバータ (ADC) の入力の駆動や、デジタル / アナログ コンバータ (DAC) の出力で重い負荷を駆動する際のバッファリングのための 75mA のリニア出力電流を供給します。 OPA810 は、-40℃~+125℃の拡張産業用温度範囲に わたって仕様が規定されています。OPA2810 は OPA810 のデュアルチャネル バリアントであり、8 ピン SOIC、SOT-23、VSSOP パッケージで供給されます。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |--------|----------------------|--------------------------| | | D (SOIC, 8) | 4.9mm × 6 mm | | OPA810 | DBV (SOT-23、5) | 2.9mm × 2.8 mm | | | DCK (SC70, 5) | 2mm × 2.1 mm | - (1) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 高インピーダンス入力のデータ アクイジション フロント エンド # **Table of Contents** | 1 | 特長 | 1 | |---|-------------------------------------------------------|----| | 2 | アプリケーション | 1 | | | 概要 | | | 4 | Device Comparison Table | 2 | | | Pin Configuration and Functions | | | | Specifications | | | | 6.1 Absolute Maximum Ratings | 4 | | | 6.2 ESD Ratings | | | | 6.3 Recommended Operating Conditions | | | | 6.4 Thermal Information | | | | 6.5 Electrical Characteristics: 10 V | 5 | | | 6.6 Electrical Characteristics: 24 V | | | | 6.7 Electrical Characteristics: 5 V | 9 | | | 6.8 Typical Characteristics: V <sub>S</sub> = 10 V | 11 | | | 6.9 Typical Characteristics: V <sub>S</sub> = 24 V | 14 | | | 6.10 Typical Characteristics: V <sub>S</sub> = 5 V | 17 | | | 6.11 Typical Characteristics: ±2.375-V to ±12-V Split | | | | Supply | 19 | | 7 | Detailed Description | 22 | | | 7.1 Overview | 22 | | | | | | 1.2 Functional block Diagram | | |-----------------------------------------|------------------| | 7.3 Feature Description | 23 | | 7.4 Device Functional Modes | <mark>2</mark> 4 | | 8 Application and Implementation | 25 | | 8.1 Application Information | 25 | | 8.2 Typical Applications | 30 | | 8.3 Power Supply Recommendations | 34 | | 8.4 Layout | <mark>3</mark> 4 | | 9 Device and Documentation Support | 37 | | 9.1 サード・パーティ製品に関する免責事項 | 37 | | 9.2 Documentation Support | | | 9.3ドキュメントの更新通知を受け取る方法 | 37 | | 9.4 サポート・リソース | 37 | | 9.5 Trademarks | | | 9.6 静電気放電に関する注意事項 | 37 | | 9.7 用語集 | 38 | | 10 Revision History | 38 | | 11 Mechanical, Packaging, and Orderable | | | Information | 38 | | | | # **4 Device Comparison Table** | DEVICE | V <sub>S±</sub> (V) | I <sub>Q</sub> /CHANNEL<br>(mA) | GBWP<br>(MHz) | SLEW RATE<br>(V/µs) | VOLTAGE NOISE<br>(nV/√Hz) | AMPLIFIER DESCRIPTION | |---------|---------------------|---------------------------------|---------------|---------------------|---------------------------|--------------------------------------------| | OPA2810 | ±12 | 3.6 | 70 | 192 | 6 | Unity-gain stable FET input | | OPA607 | ±2.5 | 0.9 | 50 | 24 | 3.8 | Gain of 6, stable, low-cost CMOS amplifier | | THS4631 | ±15 | 13 | 210 | 900 | 7 | Unity-gain stable FET input | | OPA859 | ±2.625 | 20.5 | 1800 | 1150 | 3.3 | Unity-gain stable FET input | | OPA818 | ±6.5 | 27.7 | 2700 | 1400 | 2.2 | Gain of 7, stable FET input | English Data Sheet: SBOS799 # **5 Pin Configuration and Functions** 図 5-2. DBV Package, 5-Pin SOT23 and DCK Package, 5-Pin SC70 (Top View) 図 5-1. D Package, 8-Pin SOIC (Top View) 表 5-1. Pin Functions | | PIN | PIN | | | | | |------|----------|-----------------------------|--------|---------------------------|--|--| | | ı | 10. | TYPE | DESCRIPTION | | | | NAME | D (SOIC) | DBV (SOT-23),<br>DCK (SC70) | | 2200 700.1 | | | | NC | 1, 5, 8 | _ | _ | No internal connection | | | | VIN- | 2 | 4 | Input | Inverting input pin | | | | VIN+ | 3 | 3 | Input | Noninverting input pin | | | | VO | 6 | 1 | Output | Output pin | | | | VS- | 4 | 2 | Power | Negative power-supply pin | | | | VS+ | 7 | 5 | Power | Positive power-supply pin | | | # 6 Specifications ## 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted).(1) | | | | MIN | MAX | UNIT | |------------------|-------------------------------------------|-----------------------------------------------|-----------|-----------------------|------| | Vs | Supply voltage (total bipolar supplies) | (4) | | ±14 | V | | V <sub>IN</sub> | Input voltage | Input voltage | | V <sub>S+</sub> + 0.5 | V | | $V_{IN,Diff}$ | Differential input voltage <sup>(2)</sup> | Differential input voltage <sup>(2)</sup> | | ±7 | V | | I <sub>I</sub> | Continuous input current | Continuous input current | | ±10 | mA | | | Continuous output current <sup>(3)</sup> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | ±40 | mA | | I <sub>O</sub> | Continuous output current | T <sub>A</sub> = 125°C | | ±15 | mA | | P <sub>D</sub> | Continuous power dissipation | | See セクション | 6.4 | | | TJ | Junction temperature | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | Storage temperature | | 125 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Equal to the lower of $\pm 7$ V or total supply voltage. - (3) Long-term continuous output current for electromigration limits. - (4) $V_S$ is the total supply voltage given by $V_S = V_{S+} V_{S-}$ . ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|----------------------------------------------|-----------------------------------------------------------------------|-------|------| | V | ( <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | V | | V(ESD) | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | v | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted). | | 3 1 3 ( | | | | | |----------------|----------------------|------|-----|-----|------| | | | MIN | NOM | MAX | UNIT | | Vs | Total supply voltage | 4.75 | | 27 | V | | T <sub>A</sub> | Ambient temperature | -40 | 25 | 125 | °C | #### 6.4 Thermal Information | | | OPA810 | | | | | |-----------------------|----------------------------------------------|----------|--------------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DBV (SOT-23) | DCK (SC70) | UNIT | | | | | 8 PINS | 5 PINS | 5 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 134.8 | 174.3 | 190.8 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 75.2 | 94.7 | 140.1 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 78.2 | 45.4 | 69.0 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 25.2 | 21.6 | 45.9 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 77.4 | 45.0 | 68.8 | °C/W | | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 6.5 Electrical Characteristics: 10 V at $T_A$ = 25°C, $V_{S+}$ = 5 V, $V_{S-}$ = -5 V, common-mode voltage ( $V_{CM}$ ) = mid-supply, and $R_L$ = 1 k $\Omega$ connected to mid-supply (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL(2) | |-----------------|------------------------------------|-------------------------------------------------------------------------------------------------|-----|-------|-----|--------|------------------| | AC PER | RFORMANCE | | | | | | | | | | $G = 1$ , $V_O = 20$ m $V_{PP}$ , $R_F = 0$ Ω | | 135 | | | С | | SSBW | Small-signal bandwidth | $G = 1$ , $V_O = 20$ m $V_{PP}$ , $R_F = 0$ Ω, $C_L = 10$ pF | | 140 | | MHz | С | | | | G = -1, V <sub>O</sub> = 20 mV <sub>PP</sub> | | 68 | | | С | | LSBW | Large-signal bandwidth | G = 2, V <sub>O</sub> = 2 V <sub>PP</sub> | | 41 | | MHz | С | | GBWP | Gain-bandwidth product | | | 70 | | MHz | С | | | Bandwidth for 0.1-dB flatness | G = 2, V <sub>O</sub> = 20 mV <sub>PP</sub> | | 16 | | MHz | С | | SR | Slew rate (20%-80%) <sup>(3)</sup> | G = 2, V <sub>O</sub> = -2-V to 2-V step | | 200 | | V/µs | С | | | Rise time | V <sub>O</sub> = 200-mV step | | 4 | | ns | С | | | Fall time | V <sub>O</sub> = 200-mV step | | 4 | | ns | С | | | 0 1111 11 1 0 101 | G = 2, V <sub>O</sub> = 2-V step | | 47 | | | С | | | Settling time to 0.1% | G = 2, V <sub>O</sub> = 8-V step | | 65 | | ns | С | | | Settling time to 0.001% | G = 2, V <sub>O</sub> = 2-V step | | 330 | | | С | | | | G = 2, V <sub>O</sub> = 8-V step | | 230 | | ns | С | | | Input overdrive recovery | G = 1, R <sub>F</sub> = 0 $\Omega$ , (V <sub>S</sub> 0.5 V) to (V <sub>S</sub> + + 0.5 V) input | | 55 | | ns | С | | | Output overdrive recovery | G = -1, $(V_{S-} - 0.5 \text{ V})$ to $(V_{S+} + 0.5 \text{ V})$ input | | 55 | | ns | С | | LIDO | Second-order harmonic | $f = 100 \text{ kHz}, R_L = 1 \text{ k}Ω, V_O = 2 \text{ V}_{PP}$ | | -120 | | 4D. | С | | HD2 | distortion | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_O = 2 \text{ V}_{PP}$ | | -101 | | dBc | С | | LIDO | Third-order harmonic | $f = 100 \text{ kHz}, R_L = 1 \text{ k}Ω, V_O = 2 V_{PP}$ | | -137 | | 4Da | С | | HD3 | distortion | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_O = 2 \text{ V}_{PP}$ | | -101 | | dBc | С | | e <sub>n</sub> | Input-referred voltage noise | Flat-band, 1/f corner at 1.5 kHz | | 6.3 | | nV/√Hz | С | | i <sub>n</sub> | Input-referred current noise | f = 10 kHz | | 5 | | fA/√Hz | С | | z <sub>O</sub> | Closed-loop output impedance | f = 100 kHz | | 0.007 | | Ω | С | | DC PER | RFORMANCE | | | | | | | | A <sub>OL</sub> | Open-loop voltage gain | $f = dc, V_O = \pm 2.5 V$ | 108 | 120 | | dB | Α | | ., | I | SOIC package | | 100 | 500 | | | | Vos | Input offset voltage | DBV and DCK packages | | 100 | 715 | μV | Α | | | Input offset voltage drift | T <sub>A</sub> = -40°C to +125°C | | 2.5 | 10 | μV/°C | В | | | Input bias current | | | 2 | 20 | pA | Α | | | Input offset current | | | 1 | 20 | pA | Α | | CMRR | Common-mode rejection ratio | f = dc, V <sub>CM</sub> = -3 V to 1 V, SOIC package | 80 | 100 | | dB | А | | | Common-mode rejection fatto | T <sub>A</sub> = -40°C to +125°C, SOIC package | 80 | | | | В | # 6.5 Electrical Characteristics: 10 V (続き) at $T_A$ = 25°C, $V_{S+}$ = 5 V, $V_{S-}$ = -5 V, common-mode voltage ( $V_{CM}$ ) = mid-supply, and $R_L$ = 1 k $\Omega$ connected to mid-supply (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(2)</sup> | |---------------------|-------------------------------------------------|------------------------------------------------------------------------|------------------------|------------------------|------------------------|--------|------------------------------| | INPUT | | 1 | | | | | ı | | | Allowable input differential voltage | See 図 6-54 | | ±7 | | V | С | | | Common-mode input impedance | In closed-loop configuration | | 12 2 | | GΩ pF | С | | | Differential input capacitance | In open-loop configuration | | 0.5 | | pF | С | | | Most positive input voltage | $\Delta V_{OS} < 5 \text{ mV}^{(4)}$ | V <sub>S+</sub> + 0.2 | V <sub>S+</sub> + 0.3 | | V | Α | | | Most negative input voltage | $\Delta V_{OS} < 5 \text{ mV}^{(4)}$ | V <sub>S-</sub> - 0.2 | V <sub>S-</sub> - 0.3 | | V | Α | | | Most positive input voltage for main-JFET stage | See 図 6-17 | V <sub>S+</sub> – 2.9 | V <sub>S+</sub> – 2.5 | | V | С | | OUTPU | Т | | | | | | | | V <sub>OCRH</sub> | Output voltage range high | R <sub>L</sub> = 667 Ω | V <sub>S+</sub> - 0.18 | V <sub>S+</sub> – 0.11 | | V | Α | | V <sub>OCRH</sub> | Output voltage range high | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, R_L = 667 \Omega$ | V <sub>S+</sub> - 0.2 | | | V | В | | V <sub>OCRL</sub> | Output voltage range low | R <sub>L</sub> = 667 Ω | | V <sub>S-</sub> + 0.08 | V <sub>S-</sub> + 0.15 | V | Α | | V <sub>OCRL</sub> | Output voltage range low | $T_A = -40$ °C to +125°C, $R_L = 667$ Ω | | | V <sub>S-</sub> + 0.2 | V | В | | I <sub>O(max)</sub> | Linear output drive (sourcing and sinking) | $V_{O}$ = 2.65 V, $R_{L}$ = 51 $\Omega$ , $\Delta V_{OS}$ < 1 mV | 52 | 75 | | mA | Α | | I <sub>SC</sub> | Output short-circuit current | | | 100 | | mA | В | | C <sub>L</sub> | Capacitive load drive | < 3-dB peaking, $R_S = 0 \Omega$ | | 10 | | pF | С | | POWER | RSUPPLY | | | | | | | | IQ | Quiescent current per channel | | | 3.7 | 4.6 | mA | А | | PSRR | Power-supply rejection ratio | $\Delta V_S = \pm 2 V^{(5)}$ , SOIC package | 79 | 100 | | dB | Α | | FORK | Power-supply rejection ratio | T <sub>A</sub> = -40°C to +125°C, SOIC package | 79 | | | ub | В | | AUXILIA | ARY CMOS INPUT STAGE | | | | | | | | | Gain-bandwidth product | | | 27 | | MHz | С | | | Input-referred voltage noise | f = 1 MHz | | 20 | | nV/√Hz | С | | | Input offset voltage | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V, no load, SOIC package | | | 1.6 | mV | Α | | | Input bias current | V <sub>CM</sub> = V <sub>S+</sub> - 1.5 V | | 2 | 20 | pА | Α | <sup>(1)</sup> For ac specifications, G = 2 V/V, $R_F$ = 1 k $\Omega$ and $C_L$ = 4.7 pF (unless otherwise noted). English Data Sheet: SBOS799 <sup>(2)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(3)</sup> Lower of the measured positive and negative slew rate. <sup>(4)</sup> Change in input offset from the value when input is biased to midsupply. <sup>(5)</sup> Change in supply voltage from the default test condition with only one of the positive or negative supplies changing corresponding to +PSRR and -PSRR. ## 6.6 Electrical Characteristics: 24 V at $T_A$ = 25°C, $V_{S+}$ = 12 V, $V_{S-}$ = -12 V, common-mode voltage ( $V_{CM}$ ) = mid-supply, and $R_L$ = 1 k $\Omega$ connected to mid-supply (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(2)</sup> | |-----------------|------------------------------------|--------------------------------------------------------------------------------------------------|-----|-------|-----|-----------|------------------------------| | AC PER | FORMANCE | | | | | | | | | | $G = 1$ , $V_0 = 20$ m $V_{PP}$ , $R_F = 0$ Ω | | 135 | | | С | | SSBW | Small-signal bandwidth | $G = 1$ , $V_o = 20$ m $V_{PP}$ , $R_F = 0$ Ω, $C_L = 10$ pF | | 140 | | MHz | С | | | | G = -1, V <sub>o</sub> = 20 mV <sub>PP</sub> | | 68 | | | С | | I CDW | Large signal bandwidth | G = 2 V <sub>o</sub> = 2 V <sub>PP</sub> | | 44 | | NA⊔→ | С | | LSBW | Large-signal bandwidth | G = 2 V <sub>o</sub> = 10 V <sub>PP</sub> | | 14 | | MHz | С | | GBWP | Gain-bandwidth product | | | 70 | | MHz | С | | | Bandwidth for 0.1-dB flatness | G = 2, V <sub>o</sub> = 20 mV <sub>PP</sub> | | 16 | | MHz | С | | | | G = 2, V <sub>o</sub> = -2-V to 2-V step | | 237 | | | С | | SR | Slew rate (20%-80%) <sup>(3)</sup> | G = -1, V <sub>o</sub> = -2-V to 2-V step | | 222 | | V/µs | С | | | | G = 2, V <sub>o</sub> = -4.5-V to 3.5-V step | | 254 | | | С | | | Rise time | V <sub>o</sub> = 200-mV step | | 4 | | ns | С | | | Fall time | V <sub>o</sub> = 200-mV step | | 4 | | ns | С | | | 0 | G = 2, V <sub>o</sub> = 2-V step | | 47 | | | С | | | Settling time to 0.1% | G = 2, V <sub>o</sub> = 10-V step | | 70 | | ns | С | | | 0 | G = 2, V <sub>o</sub> = 2-V step | | 320 | | | С | | | Settling time to 0.001% | G = 2, V <sub>o</sub> = 10-V step | | 200 | | ns | С | | | Input overdrive recovery | G = 1, R <sub>F</sub> = 0 $\Omega$ , (V <sub>S</sub> – 0.5 V) to (V <sub>S+</sub> + 0.5 V) input | | 35 | | ns | С | | | Output overdrive recovery | G = -1, $(V_{S-} - 0.5 \text{ V})$ to $(V_{S+} + 0.5 \text{ V})$ input | | 45 | | ns | С | | | | $f = 100 \text{ kHz}, R_L = 1 \text{ k}Ω, V_o = 2 V_{PP}$ | | -118 | | | С | | LIDO | Second-order harmonic | $f = 100 \text{ kHz}, R_L = 1 \text{ k}Ω, V_o = 10 \text{ V}_{PP}$ | | -108 | | dD. | С | | HD2 | distortion | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_o = 2 \text{ V}_{PP}$ | | -112 | | dBc | С | | | | $f = 1 \text{ MHz}, \text{ RL=1 k}\Omega, \text{ V}_0 = 10 \text{ V}_{PP}$ | | -91 | | | С | | | | $f = 100 \text{ kHz}, R_L = 1 \text{ k}Ω, V_o = 2 V_{PP}$ | | -136 | | | С | | LIDO | Third-order harmonic | $f = 100 \text{ kHz}, R_L = 1 \text{ k}\Omega, V_o = 10 \text{ V}_{PP}$ | | -130 | | dD. | С | | HD3 | distortion | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_o = 2 \text{ V}_{PP}$ | | -104 | | dBc | С | | | | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_o = 10 \text{ V}_{PP}$ | | -91 | | | С | | e <sub>n</sub> | Input-referred voltage noise | Flat-band, 1/f corner at 1.5 kHz | | 6.3 | | nV/√Hz | С | | i <sub>n</sub> | Input-referred current noise | f = 10 kHz | | 5 | | fA/√Hz | С | | z <sub>O</sub> | Closed-loop output impedance | f = 100 kHz | | 0.007 | | Ω | С | | DC PER | FORMANCE | | 1 | | | | | | A <sub>OL</sub> | Open-loop voltage gain | f = dc, V <sub>o</sub> = ±8 V | 108 | 120 | | dB | Α | | ., | 1 65 11 | SOIC package | | 100 | 500 | ., | | | $V_{OS}$ | Input offset voltage | DBV and DCK packages | | 100 | 550 | μV | Α | | | Input offset voltage drift | T <sub>A</sub> = -40°C to +125°C | | 2.5 | 10 | μV/°C | В | | | Input bias current | | | 2 | 20 | pA | Α | | | Input offset current | | | 1 | 20 | pA | Α | | CMDD | Common mode rejection and | f = dc, V <sub>CM</sub> = ±5 V, SOIC package | 90 | 105 | | <b>ال</b> | Α | | CMRR | Common-mode rejection ratio | $T_A = -40$ °C to +125°C, SOIC package | 90 | | | dB | В | # 6.6 Electrical Characteristics: 24 V (続き) at $T_A$ = 25°C, $V_{S+}$ = 12 V, $V_{S-}$ = -12 V, common-mode voltage ( $V_{CM}$ ) = mid-supply, and $R_L$ = 1 k $\Omega$ connected to mid-supply (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(2)</sup> | |---------------------|-------------------------------------------------|----------------------------------------------------------------------------|------------------------|-----------------------------------------------|------------------------|--------|------------------------------| | INPUT | | 1 | | | | | | | | Allowable input differential voltage | see 図 6-54 | | ±7 | | V | С | | | Common-mode input impedance | In closed-loop configuration | | 12 2.5 | | GΩ pF | С | | | Differential input capacitance | In open-loop configuration | | 0.5 | | pF | С | | | Most positive input voltage | $\Delta V_{OS} < 5 \text{ mV}^{(4)}$ | V <sub>S+</sub> + 0.2 | V <sub>S+</sub> + 0.3 | | V | Α | | | Most negative input voltage | $\Delta V_{OS} < 5 \text{ mV}^{(4)}$ | V <sub>S-</sub> - 0.2 | V <sub>S-</sub> - 0.3 | | V | Α | | | Most positive input voltage for main-JFET stage | See 図 6-33 | V <sub>S+</sub> – 2.9 | V <sub>S+</sub> – 2.5 | | V | С | | OUTPU | Т | | | | | | | | \/ | Output voltage range high | R <sub>L</sub> = 667 Ω | V <sub>S+</sub> - 0.33 | V <sub>S+</sub> - 0.22 | | V | Α | | $V_{OCRH}$ | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, R_L = 667 \Omega$ | V <sub>S+</sub> - 0.36 | V <sub>S+</sub> - 0.36 | | V | В | | V <sub>OCRL</sub> | Outrot valta na nana a lavo | R <sub>L</sub> = 667 Ω | | V <sub>S-</sub> + 0.15 V <sub>S-</sub> + 0.23 | | V | Α | | | Output voltage range low | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, R_L = 667 \Omega$ | | | V <sub>S-</sub> + 0.33 | | В | | I <sub>O(max)</sub> | Linear output drive (sourcing and sinking) | $V_{o} = 7.25 \text{ V}, R_{L} = 151 \Omega, \Delta V_{OS} < 1 \text{ mV}$ | 48 | 64 | | mA | Α | | I <sub>SC</sub> | Output short-circuit current | | | 108 | | mA | В | | C <sub>L</sub> | Capacitive load drive | < 3-dB peaking, $R_S = 0 \Omega$ | | 10 | | pF | С | | POWER | SUPPLY | | | | | | | | IQ | Quiescent current per channel | | | 3.8 | 4.7 | mA | А | | PSRR | Power supply rejection ratio | $\Delta V_S = \pm 2 V^{(5)}$ , SOIC package | 90 | 105 | | dB —— | Α | | FORIX | rower supply rejection ratio | T <sub>A</sub> = -40°C to +125°C, SOIC package | 90 | | | | В | | AUXILIA | ARY CMOS INPUT STAGE | | | | | | | | | Gain-bandwidth product | | | 27 | | MHz | С | | | Input-referred voltage noise | f = 1 MHz | | 20 | | nV/√Hz | С | | | Input offset voltage | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V, no load, SOIC package | | | 1.6 | mV | Α | | | Input bias current | V <sub>CM</sub> = V <sub>S+</sub> - 1.5 V | | 2 | 24 | pА | Α | <sup>(1)</sup> For ac specifications, G = 2 V/V, $R_F$ = 1 k $\Omega$ and $C_L$ = 4.7 pF (unless otherwise noted). 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SBOS799 <sup>(2)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(3)</sup> Lower of the measured positive and negative slew rate. <sup>(4)</sup> Change in input offset from the value when input is biased to midsupply. <sup>(5)</sup> Change in supply voltage from the default test condition with only one of the positive or negative supplies changing corresponding to +PSRR and -PSRR. ## 6.7 Electrical Characteristics: 5 V at $T_A$ = 25°C, $V_{S+}$ = 5 V, $V_{S-}$ = 0 V, common-mode voltage ( $V_{CM}$ ) = 1.25 V, and $R_L$ = 1 k $\Omega$ connected to 1.25 V<sup>(1)</sup> (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(2)</sup> | |-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------|-----------|--------|-------|------------------------------| | AC PER | FORMANCE | | | | | | | | | | $G = 1$ , $V_0 = 20$ m $V_{PP}$ , $R_F = 0$ Ω | | 133 | | | С | | SSBW | Small-signal bandwidth | $G = 1$ , $V_o = 20$ m $V_{PP}$ , $R_F = 0$ Ω, $C_L = 10$ pF | | 135 | | MHz | С | | | | G = -1, V <sub>o</sub> = 20 mV <sub>PP</sub> | 65 | | | | С | | LSBW | Large-signal bandwidth | G = 2 V <sub>o</sub> = 2 V <sub>PP</sub> | | 36 | | MHz | С | | GBWP | Gain-bandwidth product | | | 70 | | MHz | С | | | Bandwidth for 0.1-dB flatness | G = 2, V <sub>o</sub> = 20 mV <sub>PP</sub> | | 16 | | MHz | С | | | | G = 2, V <sub>o</sub> = -1-V to 1-V step | | 134<br>78 | | | С | | SR | Slew rate (20%-80%) <sup>(3)</sup> | G = 2, $V_0$ = -2-V to 2-V step,<br>$V_S$ = ±2.5 V | | | | | С | | | Rise time | V <sub>o</sub> = 200-mV step | | 4 | | ns | С | | | Fall time | V <sub>o</sub> = 200-mV step | | 4 | | ns | С | | | Settling time to 0.1% | G = 2, $V_0$ = -2-V to 0-V step,<br>$V_S$ = ±2.5 V | | 100 | | ns | С | | | Settling time to 0.001% | $G = 2$ , $V_0 = -2$ -V to 0-V step,<br>$V_S = \pm 2.5$ V | | 565 | | ns | С | | | Input overdrive recovery | G = 1, $(V_{S-} - 0.5 \text{ V})$ to $(V_{S+} + 0.5 \text{ V})$ input, $V_{S} = \pm 2.5 \text{ V}$ | 76 | | ns | С | | | | Output overdrive recovery | G = $-1$ , (V <sub>S</sub> $_{-}$ $-$ 0.5 V) to (V <sub>S+</sub> + 0.5 V) input, V <sub>S</sub> = $\pm$ 2.5 V | 93 | | ns | С | | | LIDO | Second-order harmonic | $f = 100 \text{ kHz}, R_L = 1 \text{ k}Ω, V_o = 2 V_{PP}$ | -102 | | dBc | С | | | HD2 | distortion | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_o = 2 \text{ V}_{PP}$ | | -81 | | UBC | С | | HD3 | Third-order harmonic | $f = 100 \text{ kHz}, R_L = 1 \text{ k}\Omega, V_o = 2 V_{PP}$ | -114 | | | dBc | С | | נטוו | distortion | $f = 1 \text{ MHz}, R_L = 1 \text{ k}\Omega, V_o = 2 \text{ V}_{PP}$ | | -92 | | | С | | e <sub>n</sub> | Input-referred voltage noise | Flat-band, 1/f corner at 1.5 kHz | 6.3 | | nV/√Hz | С | | | i <sub>n</sub> | Input-referred current noise | f = 10 kHz | 5 | | fA/√Hz | С | | | z <sub>O</sub> | Closed-loop output impedance | f = 100 kHz | 0.007 | | Ω | С | | | DC PER | FORMANCE | | | | | | | | A <sub>OL</sub> | Open-loop voltage gain | f = dc, V <sub>o</sub> = 1.25 V to 3.25 V | 104 | 118 | | dB | Α | | V <sub>OS</sub> | Input offset voltage | SOIC package | | 100 | 550 | μV | Α | | | input onset voltage | DBV and DCK packages | | 100 | 760 | μν | | | | Input offset voltage drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 2.5 | 10 | μV/°C | В | | | Input bias current | | | 2 | 20 | pА | Α | | | Input offset current | | | 1 | 20 | pA | Α | | CMRR | Common-mode rejection ratio | $f = dc$ , $V_{CM} = 0.75 V$ to 1.75 V, SOIC package | 73 92 dB | | dB | Α | | | | | T <sub>A</sub> = -40°C to +125°C, SOIC package | | | | В | | | INPUT | | | | | | | | | | Allowable input differential voltage | See 図 6-54 | | ±5 | | V | С | | | Common-mode input impedance | In closed-loop configuration | 12 2.5 | | GΩ pF | С | | | | Differential input capacitance | In open-loop configuration | | 0.5 | | pF | С | # 6.7 Electrical Characteristics: 5 V (続き) at $T_A$ = 25°C, $V_{S+}$ = 5 V, $V_{S-}$ = 0 V, common-mode voltage ( $V_{CM}$ ) = 1.25 V, and $R_L$ = 1 k $\Omega$ connected to 1.25 V<sup>(1)</sup> (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | TYP | MAX | UNIT | Test<br>Level <sup>(2)</sup> | |-------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------|---------------------------|------------------------|--------|------------------------------| | | Most positive input voltage | $\Delta V_{OS} < 5 \text{ mV}^{(4)}$ | V <sub>S+</sub> + 0.2 | V <sub>S+</sub> + 0.3 | | V | Α | | | Most negative input voltage | $\Delta V_{OS} < 5 \text{ mV}^{(4)}$ | V <sub>S-</sub> - 0.2 | V <sub>S-</sub> - 0.3 | | V | Α | | Most positive input voltage for main-JFET stage | | See ⊠ 6-41 | V <sub>S+</sub> – 2.9 | V <sub>S+</sub> – 2.5 | | V | С | | OUTPU | Т | | | | | | | | V | Output valtage range high | R <sub>L</sub> = 667 Ω | V <sub>S+</sub> - 0.12 | 12 V <sub>S+</sub> – 0.09 | | V | Α | | V <sub>OCRH</sub> | Output voltage range high | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, R_{LOAD} = 667 \Omega$ | V <sub>S+</sub> - 0.15 | | | V | В | | V | Control to self-one many many laws | R <sub>L</sub> = 667 Ω | | V <sub>S</sub> _+ 0.06 | | V | А | | V <sub>OCRL</sub> | Output voltage range low | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, R_L = 667 \Omega$ | | | V <sub>S-</sub> + 0.15 | V | В | | I <sub>O(max)</sub> | Linear output drive (sourcing and sinking) | $V_{O}$ = 1.4 V, $R_{L}$ = 27.5 $\Omega$ , $\Delta V_{OS}$ < 1 mV, $V_{S+}$ = 3 V and $V_{S-}$ = -2 V | 50 | 64 | | mA | А | | I <sub>SC</sub> | Output short-circuit current | | | 96 | | mA | В | | CL | Capacitive load drive | < 3-dB peaking, $R_S = 0 \Omega$ | | 10 | | pF | С | | POWER | SUPPLY | | • | | | | | | IQ | Quiescent current per channel | | 3.15 | 3.7 | 4.5 | mA | А | | DODD | D | $\Delta V_S = \pm 0.5 V^{(5)}$ , SOIC package | 78 | 100 | | -ID | Α | | PSRR | Power-supply rejection ratio | T <sub>A</sub> = -40°C to +125°C, SOIC package | 78 | | | dB | В | | AUXILIA | ARY CMOS INPUT STAGE | | | | | | | | | Gain-bandwidth product | | | 27 | | MHz | С | | | Input-referred voltage noise | f = 1 MHz | | 20 | | nV/√Hz | С | | | Input offset voltage | V <sub>CM</sub> = V <sub>S+</sub> – 1.5 V, no load, SOIC package | | | 1.6 | mV | Α | | | Input bias current | V <sub>CM</sub> = V <sub>S+</sub> - 1.5 V | | 2 | 20 | рА | Α | <sup>(1)</sup> For ac specifications, $V_{S+}$ = 3.5 V, $V_{S-}$ = -1.5 V, G = 2 V/V, $R_F$ = 1 k $\Omega$ , $C_L$ = 4.7 pF, $V_{CM}$ = 0 V (unless otherwise noted). 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SBOS799 10 Product Folder Links: OPA810 <sup>(2)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(3)</sup> Lower of the measured positive and negative slew rate. <sup>(4)</sup> Change in input offset from the value when input is biased to 0 V. <sup>(5)</sup> Change in supply voltage from the default test condition with only one of the positive or negative supplies changing corresponding to +PSRR and -PSRR. # 6.8 Typical Characteristics: $V_S = 10 \text{ V}$ at $V_{S+}$ = 5 V, $V_{S-}$ = -5 V, $R_L$ = 1 k $\Omega$ , input and output are biased to midsupply, and $T_A \approx 25^{\circ}C$ . For AC specifications, $V_O$ = 2 $V_{PP}$ , G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) # 6.8 Typical Characteristics: V<sub>S</sub> = 10 V (continued) at $V_{S+}$ = 5 V, $V_{S-}$ = -5 V, $R_L$ = 1 k $\Omega$ , input and output are biased to midsupply, and $T_A \approx 25^{\circ}C$ . For AC specifications, $V_O$ = 2 $V_{PP}$ , G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) # 6.8 Typical Characteristics: V<sub>S</sub> = 10 V (continued) at $V_{S+}$ = 5 V, $V_{S-}$ = -5 V, $R_L$ = 1 k $\Omega$ , input and output are biased to midsupply, and $T_A \approx 25$ °C. For AC specifications, $V_O$ = 2 $V_{PP}$ , G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) # 6.9 Typical Characteristics: V<sub>S</sub> = 24 V at $V_{S+}$ = 12 V, $V_{S-}$ = -12 V, $R_L$ = 1 k $\Omega$ , input and output are biased to midsupply, and $T_A \approx 25^{\circ}C$ . For AC specifications, $V_O$ = 2 $V_{PP}$ , G = 2 V/V, $R_F$ = 1 $k\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) See $\boxtimes$ 8-1 and $\boxtimes$ 8-2, $V_O = 20 \text{ mV}_{PP}$ See $\boxtimes$ 8-1, $V_O$ = 20 m $V_{PP}$ , gain = 1 V/V, $C_L$ = 4.7 pF, $R_F = 0 \Omega$ # 図 6-18. Noninverting Small-Signal Frequency Response vs See $\boxtimes$ 8-1, gain = 1 V/V, R<sub>F</sub> = 0 $\Omega$ See **図 8-1**, gain = 2 V/V #### 図 6-20. Large-Signal Frequency Response vs Output Voltage 図 6-22. Harmonic Distortion vs Frequency vs Vo Frequency (Hz) See **図 8-1**, gain = 2 V/V ☑ 6-23. Harmonic Distortion vs Frequency vs V<sub>o</sub> # 6.9 Typical Characteristics: V<sub>S</sub> = 24 V (continued) at $V_{S+}$ = 12 V, $V_{S-}$ = -12 V, $R_L$ = 1 k $\Omega$ , input and output are biased to midsupply, and $T_A \approx 25$ °C. For AC specifications, $V_O$ = 2 V/P, G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) English Data Sheet: SBOS799 # 6.9 Typical Characteristics: V<sub>S</sub> = 24 V (continued) at $V_{S+}$ = 12 V, $V_{S-}$ = -12 V, $R_L$ = 1 k $\Omega$ , input and output are biased to midsupply, and $T_A \approx 25$ °C. For AC specifications, $V_O$ = 2 V/P, G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) # 6.10 Typical Characteristics: $V_S = 5 V$ at $V_{S+}$ = 5 V, $V_{S-}$ = 0 V, $V_{CM}$ = 1.25 V, $R_L$ = 1 k $\Omega$ , output is biased to midsupply, and $T_A \approx 25^{\circ}C$ . For AC specifications, $V_{S+}$ = 3.5 V, $V_{S-}$ = -1.5 V, $V_{CM}$ = 0 V, $V_O$ = 2 V<sub>PP</sub>, G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) English Data Sheet: SBOS799 # 6.10 Typical Characteristics: V<sub>S</sub> = 5 V (continued) at $V_{S+}$ = 5 V, $V_{S-}$ = 0 V, $V_{CM}$ = 1.25 V, $R_L$ = 1 k $\Omega$ , output is biased to midsupply, and $T_A \approx 25^{\circ}C$ . For AC specifications, $V_{S+}$ = 3.5 V, $V_{S-}$ = -1.5 V, $V_{CM}$ = 0 V, $V_O$ = 2 V<sub>PP</sub>, G = 2 V/V, $R_F$ = 1 k $\Omega$ , and $C_L$ = 4.7 pF (unless otherwise noted) # 6.11 Typical Characteristics: ±2.375-V to ±12-V Split Supply at $V_O$ = 2 $V_{PP}$ , $R_F$ = 1 $k\Omega$ , $R_L$ = 1 $k\Omega$ and $T_A$ ≈ 25°C (unless otherwise noted) English Data Sheet: SBOS799 # 6.11 Typical Characteristics: ±2.375-V to ±12-V Split Supply (continued) at $V_O$ = 2 $V_{PP}$ , $R_F$ = 1 k $\Omega$ , $R_L$ = 1 k $\Omega$ and $T_A$ ≈ 25°C (unless otherwise noted) # 6.11 Typical Characteristics: ±2.375-V to ±12-V Split Supply (continued) at $V_O$ = 2 $V_{PP}$ , $R_F$ = 1 $k\Omega$ , $R_L$ = 1 $k\Omega$ and $T_A$ ≈ 25°C (unless otherwise noted) # 7 Detailed Description #### 7.1 Overview The OPA810 is a single-channel, field-effect transistor (FET)-input, unity-gain stable, voltage-feedback operational amplifier with extremely low input bias current across the common-mode input voltage range. The OPA810, characterized to operate over a wide supply range of 4.75 V to 27 V, has a small-signal, unity-gain bandwidth of 140 MHz and offers both excellent dc precision and dynamic ac performance at low quiescent power. The OPA810 is fabricated on Texas Instruments' proprietary, high-speed SiGe BiCMOS process and achieves significant performance improvements over comparable FET-input amplifiers at similar levels of quiescent power. With a gain-bandwidth product (GBWP) of 70 MHz, extremely high slew rate (200 V/ $\mu$ s), and low noise (6.3 nV/ $\nu$ Hz), the OPA810 is designed for a wide range of data-acquisition and signal-processing applications. The OPA810 includes input clamps to allow maximum input differential voltage of up to 7 V, making this device an excellent choice for use with multiplexers and for processing signals with fast transients. The device achieves these benchmark levels of performance while consuming a typical quiescent current (IQ) of 3.7 mA per channel. The OPA810 can source and sink large amounts of current without degradation in linearity performance. The wide bandwidth of the OPA810 implies that the device has low output impedance across a wide frequency range, thereby allowing the amplifier to drive capacitive loads up to 10 pF without requiring output isolation. This device is designed for a wide range of data-acquisition, test-and-measurement, front-end buffer, impedance-measurement, power-analyzer, wideband photodiode transimpedance, and signal-processing applications. ### 7.2 Functional Block Diagram Copyright © 2024 Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 OPA810 Architecture The OPA810 features a true high-impedance input stage including a JFET differential-input pair main stage and a CMOS differential-input auxiliary (aux) stage operational within 2.5 V of the positive supply voltage. The bias current is limited to a maximum of 20 pA throughout the common-mode input range of the amplifier. \$\frac{\tau}{2}\subseteq 7.2\$ provides a block diagram representation for the input stage of the OPA810. The amplifier exhibits excellent performance for high-speed signals (distortion, noise, and input offset voltage) while the aux stage enables rail-to-rail inputs and prevents phase reversal. The device exhibits a CMRR and PSRR of 75 dB (typical) when the input common-mode is in aux stage. The OPA810 also includes input clamps that enable the maximum input differential voltage of up to 7 V (lower of 7 V and total supply voltage). This architecture offers significantly greater differential input voltage capability as compared to one to two times the diode forward voltage drop maximum rating in standard amplifiers, and makes this device an excellent choice for use with multiplexers and processing of signals with fast transients. The input bias currents are also clamped to maximum 300 μA, as $\boxtimes$ 6-54 shows, which does not load the previous driver stage or require current-limiting resistors (except limiting current through the input ESD diodes when input common-mode voltages are greater than the supply voltages). This feature also enables this amplifier to be used as a comparator in systems that require an amplifier and a comparator for signal gain and fault detection, respectively. For the lowest offset, distortion, and noise performance, limit the common-mode input voltage to the main JFET-input stage (greater than 2.5 V away from the positive supply). The OPA810 is a rail-to-rail output amplifier and swings to either of the rails at the output (see $\boxtimes$ 6-15) for 10-V supply operation. The rail-to-rail output configuration is particularly useful for inputs biased near the rails or when the amplifier is configured in a closed-loop gain such that the output approaches the supply voltage. When the output saturates, the output recovers within 55 ns when the inputs exceed the supply voltages by 0.5 V in an G = -1 V/V inverting gain with a 10-V supply. The outputs are short-circuit protected with the limits of $\boxtimes$ 6-16. As $\boxtimes$ 7-1 shows, an amplifier phase margin reduces and becomes unstable when driving a capacitive load ( $C_L$ ) at the output. Using a series resistor ( $R_S$ ) between the amplifier output and load capacitance introduces a zero that cancels the pole formed by the amplifier output impedance and $C_L$ in the open-loop transfer function. The OPA810 drives capacitive loads of up to 10 pF without causing instability. Use a series resistor for larger load capacitance values, as $\boxtimes$ 6-3 shows for OPA810 configured as a unity-gain buffer. $\boxtimes$ 6-4 shows that when used in a gain larger than 1 V/V, the OPA810 is able to drive a load capacitance larger than 10 pF without the need for a series resistor at the output. $$V_{IN}$$ $\stackrel{R_S}{\smile}$ $\stackrel{R_S}{\smile}$ $\stackrel{V_O}{\smile}$ 図 7-1. OPA810 Driving Capacitive Load 23 Product Folder Links: OPA810 ### 7.3.2 ESD Protection As $\boxtimes$ 7-2 shows, all device pins are protected with internal ESD protection diodes to the power supplies. These diodes provide moderate protection to input overdrive voltages above the supplies. The protection diodes can typically support 10-mA continuous input and output currents. The differential input clamps only limit the bias current when the input common-mode voltages are within the supply voltage range, whereas current-limiting series resistors must be added at the inputs if common-mode voltages higher than the supply voltages are possible. Keep these resistor values as low as possible because using high values degrades noise performance and frequency response. 図 7-2. Internal ESD Protection #### 7.4 Device Functional Modes #### 7.4.1 Split-Supply Operation (±2.375 V to ±13.5 V) To facilitate testing with common lab equipment, the OPA810 can be configured to allow for split-supply operation (see the *OPA2810DGK Evaluation Module* user guide). This configuration eases lab testing because the mid-point between the power rails is ground, and most signal generators, network analyzers, oscilloscopes, spectrum analyzers, and other lab equipment reference the inputs and outputs to ground. $\boxtimes$ 8-1 depicts the OPA810 configured as a noninverting amplifier and $\boxtimes$ 8-2 illustrates the OPA810 configured as an inverting amplifier. For split-supply operation referenced to ground, the power supplies $V_{S+}$ and $V_{S-}$ are symmetrical around ground and $V_{REF}$ is at GND. Split-supply operation is preferred in systems where the signals swing around ground because of the ease-of-use; however, the system requires two supply rails. #### 7.4.2 Single-Supply Operation (4.75 V to 27 V) Many newer systems use a single power supply to improve efficiency and reduce the cost of the extra power supply. The OPA810 can be used with a single supply (with the negative supply set to ground) with no change in performance if the input and output are biased within the linear operation of the device. To change the circuit from split supply to a balanced, single-supply configuration, level shift all voltages by half the difference between the power-supply rails. An additional advantage of configuring an amplifier for single-supply operation is that the effects of PSRR are minimized because the low-supply rail is grounded. See the *Single-Supply Op Amp Design Techniques* application report for examples of single-supply designs. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information ### 8.1.1 Amplifier Gain Configurations The OPA810 is a classic voltage-feedback amplifier with each channel having two high-impedance inputs and a low-impedance output. Standard application circuits (as shown in $\boxtimes$ 8-1 and $\boxtimes$ 8-2) include the noninverting and inverting gain configurations. The DC operating point for each configuration is level-shifted by the reference voltage $V_{REF}$ that is typically set to midsupply in single-supply operation. $V_{REF}$ is often connected to ground in split-supply applications. 図 8-1. Noninverting Amplifier 図 8-2. Inverting Amplifier Equation 1 shows the closed-loop gain of an amplifier in a noninverting configuration. $$V_{O} = V_{IN} \left( 1 + \frac{R_{F}}{R_{G}} \right) + V_{REF}$$ (1) Equation 2 shows the closed-loop gain of an amplifier in an inverting configuration. $$V_{O} = V_{IN} \left( -\frac{R_{F}}{R_{G}} \right) + V_{REF}$$ (2) 25 English Data Sheet: SBOS799 #### 8.1.2 Selection of Feedback Resistors The OPA810 is a classic voltage-feedback amplifier with each channel having two high-impedance inputs and a low-impedance output. Standard application circuits (as shown in $\boxtimes$ 8-3 and $\boxtimes$ 8-4) include the noninverting and inverting gain configurations. The dc operating point for each configuration is level-shifted by the reference voltage $V_{REF}$ which is typically set to midsupply in single-supply operation. $V_{REF}$ is often connected to ground in split-supply applications. 図 8-3. Noninverting Amplifier $$V_{\text{REF}} = V_{\text{NN}} V_{$$ 図 8-4. Inverting Amplifier Equation 3 shows the closed-loop gain of an amplifier in noninverting configuration. $$V_{O} = V_{IN} \left( 1 + \frac{R_{F}}{R_{G}} \right) + V_{REF}$$ (3) Equation 4 shows the closed-loop gain of an amplifier in an inverting configuration. $$V_{O} = V_{IN} \left( -\frac{R_{F}}{R_{G}} \right) + V_{REF}$$ (4) The magnitude of the low-frequency gain is determined by the ratio of the magnitudes of the feedback resistor ( $R_F$ ) and the gain setting resistor $R_G$ . The order of magnitudes of the individual values of $R_F$ and $R_G$ offer a trade-off between amplifier stability, power dissipated in the feedback resistor network, and total output noise. The feedback network increases the loading on the amplifier output. Using large values of the feedback resistors reduces the power dissipated at the amplifier output. Conversely, large feedback-resistor values increase the inherent voltage and amplifier current noise contribution seen at the output while lowering the frequency at which a pole occurs in the feedback factor ( $\beta$ ). This pole causes a decrease in the phase margin at zero-gain crossover frequency and potential instability. Using small feedback resistors increases power dissipation and also degrades amplifier linearity due to a heavier amplifier output load. $\boxtimes$ 8-5 illustrates a representative schematic of the OPA810 in an inverting configuration with the input capacitors shown. 図 8-5. Inverting Amplifier With Input Capacitors The effective capacitance at the amplifier inverting input pin is shown in Equation 5, which forms a pole in $\beta$ at a cut-off frequency of Equation 6. $$C_{IN} = C_{CM} + C_{DIFF} + C_{PCB}$$ (5) #### where - C<sub>CM</sub> is the amplifier common-mode input capacitance - C<sub>DIFF</sub> is the amplifier differential input capacitance - C<sub>PCB</sub> is the printed circuit board (PCB) parasitic capacitance $$F_{C} = \frac{1}{2\pi R_{F} C_{IN}} \tag{6}$$ For low-power systems, greater the values of the feedback resistors, the earlier in frequency does the phase margin begin to reduce and cause instability. $\boxtimes$ 8-6 and $\boxtimes$ 8-7 illustrate the loop gain magnitude and phase plots, respectively, for the OPA810 simulation in TINA-TI configured as an inverting amplifier with values of feedback resistors varying by orders of magnitudes. A lower phase margin results in peaking in the frequency response and lower bandwidth as $\boxtimes$ 8-8 shows, which is synonymous with overshoot and ringing in the pulse response results. The OPA810 offers a flat-band voltage noise density of 6.3 nV/ $\sqrt{\text{Hz}}$ . TI recommends selecting an R<sub>F</sub> so the voltage noise contribution does not exceed that of the amplifier. $\boxtimes$ 8-9 shows the voltage noise density variation with value of resistance at 25°C. A 2-k $\Omega$ resistor exhibits a thermal noise density of 5.75 nV/ $\sqrt{\text{Hz}}$ which is comparable to the flat-band noise of the OPA810. Therefore, use an $R_F$ less than 2 k $\Omega$ while still large enough to not dissipate excessive power for the output voltage swing and supply current requirements of the application. The t2/t2/t3 section shows a detailed analysis of the various contributors to noise. ### 8.1.3 Noise Analysis and the Effect of Resistor Elements on Total Noise The OPA810 provides a low input-referred broadband noise voltage density of 6.3 nV/ $\sqrt{\rm Hz}$ while requiring a low 3.7-mA quiescent supply current. To take full advantage of this low input noise, careful attention to the other possible noise contributors is required. $\boxtimes$ 8-10 shows the operational amplifier noise analysis model with all the noise terms included. In this model, all the noise terms are taken to be noise voltage or current density terms in $nV/\sqrt{\rm Hz}$ or $pA/\sqrt{\rm Hz}$ . 図 8-10. Operational Amplifier Noise Analysis Model The total output spot noise voltage is computed as the square root of the squared contributing terms to the output noise voltage. This computation adds all the contributing noise powers at the output by superposition, then calculates the square root to get back to a spot noise voltage. 8-10 shows the general form for this output noise voltage using the terms shown in Equation 7. $$E_{O} = \sqrt{\left(E_{NI}^{2} + \left(I_{BN}R_{S}\right)^{2} + 4kTR_{S}\right)NG^{2} + \left(I_{BI}R_{F}\right)^{2} + 4kTR_{F}NG}$$ (7) Dividing this expression by the noise gain (NG = 1 + $R_F$ / $R_G$ ) shows the equivalent input referred spot noise voltage at the noninverting input; see Equation 8. $$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$ (8) Substituting large resistor values into Equation 8 can quickly dominate the total equivalent input referred noise. A source impedance on the noninverting input of 2-k $\Omega$ adds a Johnson voltage noise term similar to that of the amplifier (6.3 nV/ $\sqrt{\text{Hz}}$ ). 図 8-11. Comparing Noise Contributors for Two Cases with the Amplifier in a Noninverting Gain of 5 V/V 表 8-1. Comparing Noise Contributions for the Circuit in 図 8-11 | | | | C | ASE 1 | | CASE 2 | | | | | |---------------------------------------------|-----------------------------------------------------------------------|----------------------------|------------------------------------------------|----------------------------------------------------------|----------------------|----------------------------|------------------------------------------------|----------------------------------------------------------|----------------------|--| | NOISE<br>SOURCE | OUTPUT<br>NOISE<br>EQUATION | NOISE<br>SOURCE<br>VALUE | VOLTAGE<br>NOISE<br>CONTRIBUTIO<br>N (nV/√ Hz) | NOISE<br>POWER<br>CONTRIBUTIO<br>N (nV <sup>2</sup> /Hz) | CONTRIBUTIO<br>N (%) | NOISE<br>SOURCE<br>VALUE | VOLTAGE<br>NOISE<br>CONTRIBUTIO<br>N (nV/√ Hz) | NOISE<br>POWER<br>CONTRIBUTIO<br>N (nV <sup>2</sup> /Hz) | CONTRIBUTIO<br>N (%) | | | Source resistor,<br>R <sub>S</sub> | E <sub>RS</sub> (1 + R <sub>F</sub> /R <sub>G</sub> ) | 1.82 nV/√<br><del>Hz</del> | 9.1 | 82.81 | 7.15 | 5.76 nV/√<br>Hz | 28.8 | 829.44 | 31.29 | | | Gain resistor,<br>R <sub>G</sub> | E <sub>RG</sub> (R <sub>F</sub> / R <sub>G</sub> ) | 2.04 nV/√<br><del>Hz</del> | 8.16 | 66.59 | 5.75 | 6.44 nV/√<br><del>Hz</del> | 25.76 | 663.58 | 25.03 | | | Feedback<br>resistor, R <sub>F</sub> | E <sub>RF</sub> | 4.07 nV/√<br>Hz | 4.07 | 16.57 | 1.43 | 12.87 nV/√<br>Hz | 12.87 | 165.64 | 6.25 | | | Amplifier voltage noise, E <sub>NI</sub> | E <sub>NI</sub> (1 + R <sub>F</sub> / R <sub>G</sub> ) | 6.3 nV/√<br>Hz | 31.5 | 992.25 | 85.67 | 6.3 nV/√<br>Hz | 31.5 | 992.25 | 37.43 | | | Inverting current noise, | I <sub>BI</sub> (R <sub>F</sub> R <sub>G</sub> ) | 5 fA/√ <del>Hz</del> | 5.0E-3 | _ | _ | 5 fA/√ <del>Hz</del> | 50E-3 | _ | _ | | | Noninverting current noise, I <sub>BN</sub> | I <sub>BN</sub> R <sub>S</sub> (1 + R <sub>F</sub> / R <sub>G</sub> ) | 5 fA/√ <del>Hz</del> | 1.0E-3 | _ | _ | 5 fA/√ <del>Hz</del> | 10E-3 | _ | _ | | 29 Product Folder Links: OPA810 ## 8.2 Typical Applications #### 8.2.1 Transimpedance Amplifier The high GBWP and low input voltage and current noise for the OPA810 make this device an excellent wideband transimpedance amplifier for moderate to high transimpedance gains. 図 8-12. Wideband, High-Sensitivity, Transimpedance Amplifier #### 8.2.1.1 Design Requirements 表 8-2 lists the design requirements for a high-bandwidth, high-gain transimpedance amplifier circuit. | <b>2.</b> 0 = 1 = 00.3 | | | | | | | |------------------------|--------------------|--|--|--|--|--| | PARAMETER | DESIGN REQUIREMENT | | | | | | | Target bandwidth | > 2 MHz | | | | | | | Transimpedance gain | 100 kΩ | | | | | | | Photodiode capacitance | 20 pF | | | | | | 表 8-2. Design Requirements #### 8.2.1.2 Detailed Design Procedure Designs that require high bandwidth from a large area detector with relatively high transimpedance gain benefit from the low input voltage noise of the OPA810. This input voltage noise is peaked up over frequency by the diode source capacitance, and can (in many cases) become the limiting factor to input sensitivity. The key elements to the design are the expected diode capacitance ( $C_D$ ) with the reverse bias voltage ( $V_{BIAS}$ ) applied, the desired transimpedance gain, $R_F$ , and the GBWP for the OPA810 (70 MHz). $\boxtimes$ 8-12 shows a transimpedance circuit with the parameters as described in $\bigotimes$ 8-2. With these three variables set (and including the parasitic input capacitance for the OPA810 and the printed circuit board (PCB) added to $C_D$ ), the feedback capacitor value ( $C_F$ ) can be set to control the frequency response. The *Transimpedance Considerations for High-Speed Amplifiers* application report discusses using high-speed amplifiers for transimpedance applications. Set the feedback pole according to Equation 9 to achieve a maximally-flat second-order Butterworth frequency response: $$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBWP}{4\pi R_F C_D}} \tag{9}$$ The input capacitance of the amplifier is the sum of the common-mode and differential capacitance (2.0 + 0.5) pF. The parasitic capacitance from the photodiode package and the PCB is approximately 0.3 pF. Using Equation 5 gives a total input capacitance of $C_D = 22.8$ pF. From Equation 9, set the feedback pole at 1.55 MHz. Setting the pole at 1.55 MHz requires a total feedback capacitance of 1.03 pF. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated Equation 10 shows the approximate -3-dB bandwidth of the transimpedance amplifier circuit: $$f_{-3dB} = \sqrt{GBWP/(2\pi R_F C_D)}Hz \tag{10}$$ Equation 10 estimates a closed-loop bandwidth of 2.19 MHz. $\boxtimes$ 8-13 and $\boxtimes$ 8-14 show the loop-gain magnitude and phase plots from the TINA-TI simulations of the transimpedance amplifier circuit of $\boxtimes$ 8-12. The 1/β gain curve has a zero from R<sub>F</sub> and C<sub>IN</sub> at 70 kHz and a pole from R<sub>F</sub> and C<sub>F</sub> canceling the 1/β zero at 1.5 MHz, resulting in a 20-dB per decade rate-of-closure at the loop-gain crossover frequency (the frequency where A<sub>OL</sub> equals 1/β), providing a stable circuit. A phase margin of 62° is obtained with a closed-loop bandwidth of 3 MHz and a 100-kΩ transimpedance gain. #### 8.2.1.3 Application Curves 図 8-13. Loop-Gain Magnitude vs Frequency for the Transimpedance Amplifier Circuit of 図 8-12 図 8-14. Loop-Gain Phase vs Frequency for the Transimpedance Amplifier Circuit of 図 8-12 31 Product Folder Links: OPA810 ## 8.2.2 High-Z Input Data Acquisition Front-End An ideal data acquisition system must measure a parameter without altering the measurand. When measuring a voltage or current from sensors with a large output impedance, an extremely high input impedance front-end with a pA range bias current is needed. $\boxtimes$ 8-15 shows an example circuit with the OPA810 used at the front-end. For systems with large input voltage attenuated with the M $\Omega$ range resistor divider, the OPA810 with pA range bias currents adds negligible offset voltage and distortion because of the bias current induced resistor voltage drops. This circuit shows a funneling architecture with the OPA810 FET-input amplifier used as a unity-gain buffer, followed by attenuation to the ADS9110 5-V, full-scale input range and the ADC input drive using the THS4561 fully-differential amplifier (FDA). The THS4561 helps achieve better SNR and ENOB than a similar 5-V FDA, with a higher 12.6-V supply voltage and signal swings up to the ADC full-scale input range. As a result of the capacitive switching and current inrush on the ADC VREF input pin, a wide bandwidth amplifier such as the OPA837 is used with the OPA378 in a composite loop as a reference buffer. The OPA378, driven from the REF5050 5-V voltage reference, offers high precision and the OPA837 gives fast-settling performance for the ADC reference input drive. See the *Reference Design Maximizing Signal Dynamic Range for True 10 Vpp Differential Input to 20 bit ADC* design guide for more a detailed analysis of this high-Z front-end. 図 8-15. High-Z Input Data Acquisition Front-End #### 8.2.3 Multichannel Sensor Interface High-Z input amplifiers are particularly useful when interfaced with sensors that have relatively high output impedance. Such multichannel systems usually interface these sensors with the signal chain through a multiplexer. ☒ 8-16 shows one such implementation using an amplifier for the interface with each sensor, and driving into an ADC through a multiplexer. An alternate circuit, shown in ☒ 8-17, can use a single higher GBWP and fast-settling amplifier at the output of the multiplexer. This architecture gives rise to large signal transients when switching between channels, where the settling performance of the amplifier and maximum allowed differential input voltage limits signal chain performance and amplifier reliability, respectively. 図 8-16. Multichannel Sensor Interface Using Multiple Amplifiers 図 8-17. Multichannel Sensor Interface Using a Single Higher GBWP Amplifier 図 8-18 shows the output voltage and input differential voltage when a 8-V step is applied at the noninverting terminal of the OPA810 configured as a unity-gain buffer of 図 8-17. 図 8-18. Large-Signal Transient Response Using the OPA810 Because of the fast input transient, the amplifier is slew-limited and the inputs cease to track each other (a maximum $V_{\text{IN},\text{Diff}}$ of 7 V is shown in $\boxtimes$ 8-18) until the output reaches the final value and the negative feedback loop is closed. For standard amplifiers with a 0.7-V to 1.5-V maximum $V_{\text{IN},\text{Diff}}$ rating, current-limiting resistors must be used in series with the input pins to protect the device from irreversible damage, which also limits the device frequency response. The OPA810 has built-in input clamps that allow the application of as much as 7 V of $V_{\text{IN},\text{Diff}}$ , with no external resistors required and no damage to the device or a shift in performance specifications. Product Folder Links: OPA810 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 33 Such an input-stage architecture, coupled with the fast settling performance, makes the OPA810 a good fit for multichannel sensor multiplexed systems. ### 8.3 Power Supply Recommendations The OPA810 is intended for operation on supplies ranging from 4.75 V to 27 V. The OPA810 can be operated on single-sided supplies, split and balanced bipolar supplies, or unbalanced bipolar supplies. Operating from a single supply can have numerous advantages. With the negative supply at ground, the DC errors resulting from the –PSRR term can be minimized. Typically, AC performance improves slightly at 10-V operation with minimal increase in supply current. Minimize the distance (< 0.1 in) from the power-supply pins to high-frequency, 0.01-µF decoupling capacitors. A larger capacitor (2.2 µF typical) is used along with a high-frequency, 0.01-µF, supply-decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split supply is used, use these capacitors from each supply to ground. If necessary, place the larger capacitors further from the device and share these capacitors among several devices in the same area of the printed circuit board (PCB). An optional supply decoupling capacitor across the two power supplies (for split-supply operation) reduces second harmonic distortion. #### 8.4 Layout ### 8.4.1 Layout Guidelines Achieving optimized performance with a high-frequency amplifier such as the OPA810 requires careful attention to board layout parasitics and external component types. The *OPA2810EVM* can be used as a reference when designing the circuit board. Recommendations that optimize performance include: - 1. Minimize parasitic capacitance to any ac ground for all signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability—on the noninverting input, this capacitance can react with the source impedance to cause unintentional band-limiting. To reduce unwanted capacitance, open a window around the signal I/O pins in all ground and power planes around those pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. - 2. **Minimize the distance** (< 0.1 in) from the power-supply pins to high-frequency, 0.01-μF decoupling capacitors. At the device pins, do not allow the ground and power plane layout to be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Always decouple the power-supply connections with these capacitors. Use larger (2.2-μF to 6.8-μF) decoupling capacitors, effective at lower frequency, on the supply pins. Place these capacitors somewhat farther from the device and share these capacitors among several devices in the same area of the PCB. - 3. Careful selection and placement of external components preserve the high-frequency performance of the OPA810. Resistors must be a low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially leaded resistors can also provide good highfrequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, must also be placed close to the package. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values greater than 10 k $\Omega$ , this parasitic capacitance can add a pole or zero close to the GBWP of 70 MHz and subsequently affects circuit operation. Keep resistor values as low as possible and consistent with load driving considerations. Lowering the resistor values keeps the resistor noise terms low, and minimizes the effect of parasitic capacitance, however lower resistor values increase the dynamic power consumption because R<sub>F</sub> and R<sub>G</sub> become part of the amplifiers output load network. Transimpedance applications (see the セクション 8.2.1 section) can use whatever feedback resistor is required by the application as long as the feedback compensation capacitor is set considering all parasitic capacitance terms on the inverting node. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated - 4. Connections to other wideband devices on the board can be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils) must be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> for sufficient phase margin and stability. Low parasitic capacitive loads (< 10 pF) do not always require an R<sub>S</sub> because the OPA810 is nominally compensated to operate with a 10-pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed with increase in signal gain (increasing the unloaded phase margin). If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50-\Omega$ environment is normally not necessary onboard, and a higher impedance environment improves distortion. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA810 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device—this total effective impedance must be set to match the trace impedance. If the 6-dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value to obtain sufficient phase margin and stability. This does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, the signal attenuates because of the voltage divider formed by the series output into the terminating impedance. - 5. Take care to design the PCB layout for optimized thermal dissipation. For the extreme case of 125°C operating ambient, using the approximate 134.8°C/W for the SOIC package, and an internal power of 24-V supply × 4.7-mA 125°C supply current gives a maximum internal power dissipation of 113 mW. This power gives a 15°C increase from ambient to junction temperature. Load power adds to this value and this dissipation must also be calculated to determine the worst-case safe operating point. - Socketing a high-speed device such as the OPA810 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can almost make achieving a smooth, stable frequency response impossible. Best results are obtained by soldering the OPA810 onto the board. #### 8.4.1.1 Thermal Considerations The OPA810 does not require a heat sink or airflow in most applications. Maximum allowed junction temperature sets the maximum allowed internal power dissipation. Do not allow the maximum junction temperature to exceed 150°C. Operating junction temperature (T<sub>J</sub>) is given by T<sub>A</sub> + P<sub>D</sub> × $\theta_{JA}$ . The total internal power dissipation (P<sub>D</sub>) is the sum of quiescent power (PDQ) and additional power dissipated in the output stage (PDL) to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. PDL depends on the required output signal and load, but for a grounded resistive load, is at a maximum when the output is fixed at a voltage equal to half of either supply voltage (for equal split-supplies). Under this condition, $P_{DL} = V_S^2 / (4 \times R_L)$ where $R_L$ includes feedback network loading. The power in the output stage and not into the load that determines internal power dissipation. As a worst-case example, compute the maximum T<sub>J</sub> using a DCK (SC70 package) configured as a unity gain buffer, operating on ±12-V supplies at an ambient temperature of 25°C and driving a grounded 500-Ω load. $$P_D = 24 \text{ V} \times 4.7 \text{ mA} + 12^2 / (4 \times 500 \Omega) = 184.8 \text{ mW}$$ Maximum $T_J = 25^{\circ}C + (0.185 \text{ W} \times 190.8^{\circ}C/\text{W}) = 60^{\circ}C$ , which is much less than the maximum allowed junction temperature of 150°C. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 35 ## 8.4.2 Layout Example 図 8-19. Layout Recommendation # 9 Device and Documentation Support # 9.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: - Texas Instruments, OPA2810 Dual-Channel, 27-V, Rail-to-Rail Input/Output FET-Input Operational Amplifier data sheet. - Texas Instruments, ADS9110 18-Bit, 2-MSPS, 15-mW, SAR ADC With Enhanced Performance Features data sheet - Texas Instruments, THS4561 Low-Power, High Supply Range, 70-MHz, Fully Differential Amplifier data sheet - Texas Instruments, OPAx837 Low-Power, Precision, 105-MHz, Voltage-Feedback Op Amp data sheet - Texas Instruments, OPAx378 Low-Noise, 900kHz, RRIO, Precision Operational Amplifier Zerø-Drift Series data sheet - Texas Instruments, REF50xx Low-Noise, Very Low Drift, Precision Voltage Reference data sheet - Texas Instruments, OPA2810DGK Evaluation Module user's guide - Texas Instruments, Single-Supply Op Amp Design Techniques application report - Texas Instruments, Transimpedance Considerations for High-Speed Amplifiers application report - Texas Instruments, Blog: What you need to know about transimpedance amplifiers part 1 - Texas Instruments, Blog: What you need to know about transimpedance amplifiers part 2 - · Texas Instruments, Noise Analysis for High-Speed Op Amps application report - Texas Instruments, TINA model and simulation tool - Texas Instruments, TIDA-01057 Reference Design Maximizing Signal Dynamic Range for True 10 Vpp Differential Input to 20 bit ADC #### 9.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 #### 9.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision D (August 2020) to Revision E (August 2024) | Page | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | ・ 「パッケージ情報」表を更新し、新しい注 2 を追加 | 1 | | Updated table note 1 in Absolute Maximum Ratings | 4 | | Updated CDM specification text in ESD Ratings | | | Updated Figure 6-49, Open-Loop Output Impedance vs Frequency, with corrected data | 19 | | Changes from Revision C (July 2020) to Revision D (August 2020) | Page | | 選択的公開ヘッダーを削除し、ページ 1 に上部ナビゲーション ヘッダーを追加 | 1 | | Changes from Revision B (June 2020) to Revision C (July 2020) | Page | | DCK パッケージのステータスを次のように変更: プレビューから <i>量産出荷中</i> | 1 | | - CONTRACTOR OF CONTRACTOR OF THE WORLD | | | | | | Changes from Revision A (December 2019) to Revision B (June 2020) | Page | | Changes from Revision A (December 2019) to Revision B (June 2020) DBV パッケージのステータスを次のように変更: プレビューから 星産出荷中 | <b>Page</b> | | Changes from Revision A (December 2019) to Revision B (June 2020) DBV パッケージのステータスを次のように変更 : プレビューから 量産出荷中 | Page | | Changes from Revision A (December 2019) to Revision B (June 2020) DBV パッケージのステータスを次のように変更: プレビューから 量産出荷中 Added noise corner information to 10 V, 24 V and 5 V electrical characteristics tables Changed offset voltage test conditions for 10 V, 24 V and 5 V supplies for SOIC, SOT23 and SC70 packages | Page<br>1 | | Changes from Revision A (December 2019) to Revision B (June 2020) DBV パッケージのステータスを次のように変更 : プレビューから量産出荷中 | Page<br>1 | | Changes from Revision A (December 2019) to Revision B (June 2020) DBV パッケージのステータスを次のように変更: プレビューから 量産出荷中 Added noise corner information to 10 V, 24 V and 5 V electrical characteristics tables Changed offset voltage test conditions for 10 V, 24 V and 5 V supplies for SOIC, SOT23 and SC70 packages | <b>Page</b><br>1 | | Changes from Revision A (December 2019) to Revision B (June 2020) DBV パッケージのステータスを次のように変更: プレビューから 量産出荷中 Added noise corner information to 10 V, 24 V and 5 V electrical characteristics tables Changed offset voltage test conditions for 10 V, 24 V and 5 V supplies for SOIC, SOT23 and SC70 packages | Page<br>1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | ( ) | ( ) | | | (-, | (4) | (5) | | (-, | | OPA810IDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1ZQ5 | | OPA810IDBVR.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1ZQ5 | | OPA810IDBVRG4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1ZQ5 | | OPA810IDBVRG4.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1ZQ5 | | OPA810IDBVT | Active | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1ZQ5 | | OPA810IDBVT.B | Active | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1ZQ5 | | OPA810IDCKR | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1GG | | OPA810IDCKR.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1GG | | OPA810IDCKRG4 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1GG | | OPA810IDCKRG4.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1GG | | OPA810IDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 810 | | OPA810IDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 810 | | OPA810IDT | Active | Production | SOIC (D) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 810 | | OPA810IDT.B | Active | Production | SOIC (D) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 810 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Jun-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF OPA810: Automotive : OPA810-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA810IDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA810IDBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA810IDBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA810IDCKR | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | OPA810IDCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | OPA810IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA810IDT | SOIC | D | 8 | 250 | 180.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA810IDBVR | SOT-23 | DBV | 5 | 3000 | 190.0 | 190.0 | 30.0 | | OPA810IDBVRG4 | SOT-23 | DBV | 5 | 3000 | 190.0 | 190.0 | 30.0 | | OPA810IDBVT | SOT-23 | DBV | 5 | 250 | 190.0 | 190.0 | 30.0 | | OPA810IDCKR | SC70 | DCK | 5 | 3000 | 213.0 | 191.0 | 35.0 | | OPA810IDCKRG4 | SC70 | DCK | 5 | 3000 | 213.0 | 191.0 | 35.0 | | OPA810IDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | OPA810IDT | SOIC | D | 8 | 250 | 213.0 | 191.0 | 35.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated