**OPA2830** # OPA2830 デュアル、低消費電力、単一電源、広帯域オペアンプ ### 1 特長 - 広い帯域幅: - 230MHz (ゲイン = +1) - 100MHz (ゲイン = +2) - 低い消費電流: 8.8mA (V<sub>S</sub> = 5V) - フレキシブルな電源電圧範囲: - デュアル電源:±1.5V~±5.5V - シングル電源:3V~11V - シングル電源の場合、入力範囲はグランドまで対応 - 出力スイング:5V 電源で 4.82V - 高いスルーレート:500V/µs - 小さい入力電圧ノイズ:9.2nV/√Hz - パッケージ:VSSOP-8 ## 2 アプリケーション - 単一電源 A/D コンバータ (ADC) の入力バッファ - 単一電源 ビデオ ラインドライバ - CCD イメージング チャネル - 低消費電力超音波 - PLL 積分器 - 携帯型消費者向け電子機器 ### 3 概要 OPA2830 は、デュアル、低消費電力、単一電源、広帯 域、電圧帰還型アンプであり、3V または 5V の単一電源 で動作するよう設計されています。このデバイスは、±5V ま たは +10V 電源での動作もサポートしています。入力範囲 は、負の電源よりも下から始まり、正の電源の 1.8V 内側ま でとなっています。相補的共通エミッタ出力を使用すること により、150Ω を駆動して、どちらの電源からも 25mV 以内 の出力スイングが得られます。また、大きい出力駆動電流 (±75mA)と、小さい差動ゲインおよび位相誤差により、こ のデバイスは単一電源の消費者向けビデオ製品に最適 です。 大きいゲイン帯域幅積 (100MHz) とスルーレート (500V/ us) により低歪み動作を実現しているため、OPA2830 は 3V および 5V CMOS ADC への優れた入力バッファ段と なります。他の低消費電力、単電源のアンプとは異なり、 信号振幅が小さくなるにつれて歪み性能は向上します。 入力電圧ノイズが 9.2nV/√Hz と低いため、広いダイナミッ クレンジでの動作に対応できます。 OPA2830 は業界標準の SO-8 パッケージで供給されま す。OPA2830 は 小型の VSSOP-8 パッケージでも供給 されます。 固定ゲインおよびライン ドライバ アプリケーショ ンについては、**OPA2832** をご検討ください。 ### パッケージ情報 | 部品番号 (1) | パッケージ <sup>(2)</sup> | パッケージ サイズ <sup>(3)</sup> | |----------|----------------------|--------------------------| | OPA2830 | D (SOIC, 8) | 4.9mm × 6mm | | UPA2830 | DGK (VSSOP, 8) | 3mm × 3mm | - セクション 4 を参照してください。 (1) - 詳細については、セクション 11 を参照してください。 (2) - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ (3) ンも含まれます。 DC 結合、3V ADC ドライバ ### **Table of Contents** | 1 特長 1 | 6.12 Typical Characteristics: V <sub>S</sub> = 3V | 19 | |-----------------------------------------------------------------|-----------------------------------------------------------------|----| | 2 アプリケーション1 | 6.13 Typical Characteristics: V <sub>S</sub> = 3V, Differential | | | 3 概要1 | Configuration | 22 | | 4 Device Comparison Table2 | 7 Parameter Measurement Information | 23 | | 5 Pin Configurations and Functions2 | 8 Application and Implementation | | | 6 Specifications3 | 8.1 Application Information | 24 | | 6.1 Absolute Maximum Ratings3 | 8.2 Power Supply Recommendations | 38 | | 6.2 ESD Ratings3 | 8.3 Layout | 38 | | 6.3 Recommended Operating Conditions3 | 9 Device and Documentation Support | 40 | | 6.4 Thermal Information3 | 9.1 Device Support | 40 | | 6.5 Electrical Characteristics V <sub>S</sub> = ±5V4 | 9.2ドキュメントの更新通知を受け取る方法 | 40 | | 6.6 Electrical Characteristics V <sub>S</sub> = 5V6 | 9.3 サポート・リソース | 40 | | 6.7 Electrical Characteristics V <sub>S</sub> = 3V8 | 9.4 Trademarks | | | 6.8 Typical Characteristics: V <sub>S</sub> = ±5V10 | 9.5 静電気放電に関する注意事項 | 40 | | 6.9 Typical Characteristics: V <sub>S</sub> = ±5V, Differential | 9.6 用語集 | | | Configuration13 | 10 Revision History | | | 6.10 Typical Characteristics: V <sub>S</sub> = 5V14 | 11 Mechanical, Packaging, and Orderable | | | 6.11 Typical Characteristics: V <sub>S</sub> = 5V, Differential | Information | 4 | | Configuration18 | | - | | · · | | | # **4 Device Comparison Table** | DESCRIPTION | SINGLES | DUALS | TRIPLES | QUADS | |--------------------------------------|---------|---------|---------|---------| | Rail-to-rail | _ | OPA2830 | _ | OPA4830 | | Rail-to-rail fixed gain | OPA832 | OPA2832 | OPA3832 | _ | | General-purpose (1800V/μs slew rate) | OPA690 | OPA2690 | OPA3690 | _ | | Low-noise, high dc precision | OPA820 | OPA2822 | _ | OPA4820 | # **5 Pin Configurations and Functions** 図 5-1. D Package, 8-Pin SOIC and DGK Package (Top View) ### 表 5-1. Pin Functions | F | PIN | TYPE | DESCRIPTION | |-------|-----|--------|-------------------------------------------------| | NAME | NO. | IIFE | DESCRIPTION | | VIN1- | 2 | Input | Negative (inverting) input signal, channel 1 | | VIN1+ | 3 | Input | Positive (noninverting) input signal, channel 1 | | VIN2- | 6 | Input | Negative (inverting) input signal, channel 2 | | VIN2+ | 5 | Input | Positive (noninverting) input signal, channel 2 | | VOUT1 | 1 | Output | Output, channel 1 | | VOUT2 | 7 | Output | Output, channel 2 | | VS- | 4 | _ | Negative (lowest) power supply | | VS+ | 8 | _ | Positive (highest) power supply | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |--------------------------------------|----------------------------|---------------------|-------------------|-----------------| | V <sub>S</sub> - to V <sub>S</sub> + | Power supply | | ±6.5 | V <sub>DC</sub> | | | Internal power dissipation | See Thermal Informa | tion Table | | | V <sub>ID</sub> | Differential input voltage | | ±2.5 | V | | VI | Input voltage | $(V_{S-}) - 0.5V$ | $(V_{S+}) + 0.3V$ | V | | $T_J$ | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 125 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings causes permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|-----------------------|-----|-----|-----|------| | Vs | Total supply voltage | 3 | 10 | 11 | V | | T <sub>A</sub> | Operating temperature | -40 | | 85 | °C | #### 6.4 Thermal Information | | | OPA | 2830 | | |-----------------------|----------------------------------------------|----------|-------------|------| | | THERMAL METRIC(1) | D (SOIC) | DGK (VSSOP) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 122.6 | 144.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 62.2 | 56.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 70.1 | 77.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 11.9 | 3.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 69.2 | 76.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. English Data Sheet: SBOS309 # 6.5 Electrical Characteristics $V_S = \pm 5V$ at $T_A$ = 25°C<sup>(1)</sup>, G = +2, $R_F$ = 750 $\Omega$ , $R_L$ = 150 $\Omega$ to GND, and $R_{SRC}$ = 375 $\Omega$ (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----------|------|--------------------|--| | AC PERFORMANCE | | | | | | | | | $G = +1, V_O \le 0.2V_{PP}$ | | 290 | | | | | Creatil signs of boardy siddle | $G = +2, V_O \le 0.2V_{PP}$ | 66 | 100 | | NAL 1- | | | Small-signal bandwidth | $G = +5, V_O \le 0.2V_{PP}$ | 16 | 30 | | MHz | | | | G = +10, V <sub>O</sub> ≤ 0.2V <sub>PP</sub> | 8 | 13 | | | | | Gain bandwidth product | G ≥ +10 | 80 | 130 | | MHz | | | Peaking at a gain of +1 | V <sub>O</sub> ≤ 0.2V <sub>PP</sub> | | 4 | | dB | | | Slew rate | G = +2, 2V step, 20% to 80% | 275 | 560 | | V/µs | | | Rise time | 0.5V step, 20% to 80% | | 3.4 | 5.9 | ns | | | Fall time | 0.5V step, 20% to 80% | | 3.6 | 6.0 | ns | | | Settling time to 0.1% | G = +2, 1V step | | 43 | 64 | ns | | | | 2nd-harmonic, $V_O = 2V_{PP}$ , $f = 5MHz$ , $R_L = 150\Omega$ | -55 | -62 | | | | | Hammania diatantian | 2nd-harmonic, V <sub>O</sub> = 2V <sub>PP</sub> , f = 5MHz, R <sub>L</sub> ≥ 500Ω | -58 | -66 | | dD. | | | Harmonic distortion | 3rd-harmonic, $V_O = 2V_{PP}$ , $f = 5MHz$ , $R_L = 150\Omega$ | -50 | -59 | | dBc | | | | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L ≥ 500Ω$ | -65 | -77 | | | | | In most could be made as | f > 1MHz | | 5.6 | 10.6 | | | | Input voltage noise | $f > 1MHz, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 11.6 | nV/√ <del>Hz</del> | | | Input current noise | f > 1MHz | | 3.7 | 5.4 | - A / . / I I I | | | | f > 1MHz, T <sub>A</sub> = -40°C to +85°C | | | 6.4 | pA/√ <del>Hz</del> | | | DC PERFORMANCE | | | | | | | | On an Is an arella manager | V <sub>O</sub> = ±1V | 66 | 74 | | -ID | | | Open-loop voltage gain | $V_{O} = \pm 1V$ , $T_{A} = -40^{\circ}C$ to $+85^{\circ}C$ | 64 | | | — dB | | | land offer the college | | | ±1.5 | ±7.5 | | | | Input offset voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | , | ±9.3 | mV | | | Average offset voltage drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±27 | μV/°C | | | Louis Albertania and | V <sub>CM</sub> = 2V | | 5 | 18 | | | | Input bias current | $V_{CM} = 2V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | | 19 | μA | | | Input bias current drift | V <sub>CM</sub> = 0V, T <sub>A</sub> = -40°C to +85°C | | , | ±46 | nA/°C | | | land the ofference of the company | V <sub>CM</sub> = 2V | | ±0.2 | ±1.1 | | | | Input offset current | $V_{CM} = 2V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | | ±1.5 | μA | | | Input offset current drift | $V_{CM} = 0V$ , $T_A = -40^{\circ}C$ to +85°C | | | ±6 | nA/°C | | | INPUT | | | | l | | | | No matter to make a like an | 0.4V step | | -5.5 | -5.4 | ., | | | Negative input voltage | 0.4V step, T <sub>A</sub> = -40°C to +85°C | | | -5.2 | V | | | D | 0.4V step | 3.1 | 3.2 | | ., | | | Positive input voltage | 0.4V step, T <sub>A</sub> = -40°C to +85°C | 2.9 | | | V | | | 0 | Input-referred | 76 | 80 | | | | | Common-mode rejection ratio (CMRR) | Input-referred, T <sub>A</sub> = -40°C to +85°C | 71 | | | dB | | | land the same and a same a | Differential mode | | 10 2.1 | | k0 !! F | | | Input impedance | Common-mode | 4 | 00 1.2 | | kΩ pF | | Copyright © 2025 Texas Instruments Incorporated 1 # 6.5 Electrical Characteristics $V_S = \pm 5V$ (続き) at $T_A$ = 25°C<sup>(1)</sup>, G = +2, $R_F$ = 750 $\Omega$ , $R_L$ = 150 $\Omega$ to GND, and $R_{SRC}$ = 375 $\Omega$ (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|-------------------------------------------------------------------------------------------------------|-------|-------|----------|-------| | ОUТРUТ | | | | <u>'</u> | | | | $R_L = 1k\Omega$ to GND | ±4.86 | ±4.88 | | V | | Output voltage swing | $R_L = 1k\Omega$ to GND, $T_A = -40$ °C to +85°C | ±4.84 | | | | | | $R_L$ = 150 $\Omega$ to GND | ±4.60 | ±4.64 | | V | | | $R_L = 150\Omega$ to GND, $T_A = -40$ °C to +85°C | ±4.56 | | | | | Current output, sinking and sourcing | V <sub>O</sub> = ±2.75V, V <sub>OS</sub> = 20mV | ±63 | ±82 | | mA | | | $V_O = \pm 2.75 \text{V}, V_{OS} = 20 \text{mV}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}$ | ±53 | | | | | Short-circuit current | Output shorted to ground | | 120 | | mA | | Closed-loop output impedance | G = +2, f ≤ 100kHz | | 0.03 | | Ω | | POWER SUPPLY | | | | | | | Quiescent current | | 7.6 | 9 | 10.6 | mA | | Quiescent current | T <sub>A</sub> = -40°C to +85°C | 6.2 | | 12.2 | ША | | Power-supply rejection ratio (–PSRR) | Input-referred, 1V step | 61 | 66 | | dB | | rower-supply rejection fatio (-FSKK) | Input-referred, T <sub>A</sub> = -40°C to +85°C | 59 | | | uБ | <sup>(1)</sup> Junction temperature = ambient for 25°C specifications. 5 # 6.6 Electrical Characteristics $V_S = 5V$ at T<sub>A</sub> = 25°C<sup>(1)</sup>, G = +2, R<sub>F</sub> = 750 $\Omega$ , and R<sub>L</sub> = 150 $\Omega$ to GND (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------|------------------------------------------------------------------|-----|------------|------|--------------------|--| | AC PERFORMANCE | | | | | | | | | $G = +1, V_O \le 0.2V_{PP}$ | | 230 | | | | | Small-signal bandwidth | $G = +2, V_O \le 0.2V_{PP}$ | 70 | 100 | | MHz | | | oman-signal bandwidth | $G = +5, V_O \le 0.2V_{PP}$ | 15 | 21 | | IVII IZ | | | | $G = +10, V_O \le 0.2V_{PP}$ | 7 | 10 | | | | | Gain bandwidth product | G ≥ +10 | 75 | 100 | | MHz | | | Peaking at a gain of +1 | $V_0 \le 0.2V_{PP}$ | | 4 | | dB | | | Slew rate | G = +2, 2V step, 20% to 80% | 270 | 500 | | V/µs | | | Rise time | 0.5V step, 20% to 80% | | 3.4 | 5.8 | ns | | | Fall time | 0.5V step, 20% to 80% | | 3.4 | 5.8 | ns | | | Settling time to 0.1% | G = +2, 1V step | | 44 | 65 | ns | | | | 2nd-harmonic, $V_O = 2V_{PP}$ , $f = 5MHz$ , $R_L = 150\Omega$ | -52 | -58 | | | | | | 2nd-harmonic, $V_O = 2V_{PP}$ , $f = 5MHz$ , $R_L \ge 500\Omega$ | -56 | -62 | | 15 | | | Harmonic distortion | 3rd-harmonic, $V_O = 2V_{PP}$ , $f = 5MHz$ , $R_L = 150\Omega$ | -50 | -58 | | dBc | | | | 3rd-harmonic, $V_O = 2V_{PP}$ , $f = 5MHz$ , $R_L \ge 500\Omega$ | -65 | -84 | | | | | | f > 1MHz | | 5.8 | 10.3 | / | | | Input voltage noise | f > 1MHz, T <sub>A</sub> = -40°C to +85°C | | | 11.3 | nV/√ <del>Hz</del> | | | | f > 1MHz | | 4 | 5.4 | | | | Input current noise | f > 1MHz, T <sub>A</sub> = -40°C to +85°C | | | 6.4 | pA/√ Hz | | | DC PERFORMANCE | | | | | | | | pen-loop voltage gain | V <sub>O</sub> = ±1V | 66 | 72 | | | | | | $V_O = \pm 1V$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | 64 | | | dB | | | | | | ±0.5 | ±5.5 | | | | Input offset voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±7.0 | mV | | | Average offset voltage drift | T <sub>A</sub> = -40°C to +85°C | | | ±22 | μV/°C | | | | V <sub>CM</sub> = 2.5V | | +5 | +18 | | | | Input bias current | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = -40°C to +85°C | | | +18 | μA | | | Input bias current drift | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = -40°C to +85°C | | | ±46 | nA/°C | | | | V <sub>CM</sub> = 2.5V | | ±0.2 | ±0.9 | | | | Input offset current | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = -40°C to +85°C | | | ±1.3 | μA | | | Input offset current drift | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = -40°C to +85°C | | | ±6 | nA/°C | | | INPUT | | | | | | | | | 0.4V step | | -0.5 | -0.4 | | | | Negative input voltage | 0.4V step, T <sub>A</sub> = -40°C to +85°C | , | | -0.2 | V | | | | 0.4V step | 3.1 | 3.2 | | | | | Positive input voltage | 0.4V step, T <sub>A</sub> = -40°C to +85°C | 2.9 | | | v | | | | Input-referred | 76 | 80 | | | | | Common-mode rejection ratio (CMRR) | Input-referred, T <sub>A</sub> = -40°C to +85°C | 71 | | | dB | | | | Differential mode | | 10 2.1 | | | | | Input impedance | Common-mode | | 100 1.2 | | kΩ pF | | # 6.6 Electrical Characteristics $V_S = 5V$ (続き) at T<sub>A</sub> = $25^{\circ}C^{(1)}$ , G = +2, R<sub>F</sub> = $750\Omega$ , and R<sub>L</sub> = $150\Omega$ to GND (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|-------| | ОUТРUТ | | | | | | | | $G = +5$ , $R_L = 1$ k $Ω$ to 2.5 $V$ | | | 0.09 | | | Output voltage awing low | G = +5, $R_L$ = 1k $\Omega$ to 2.5V, $T_A$ = -40°C to +85°C | | | 0.13 | V | | Output voltage swing low | $G = +5$ , $R_L = 150\Omega$ to 2.5V | | | 0.21 | V | | | G = +5, $R_L$ = 150 $\Omega$ to 2.5V, $T_A$ = -40°C to +85°C | | | 0.26 | | | Output voltage swing high | $G = +5$ , $R_L = 1$ kΩ to 2.5V | 4.91 | | | | | | G = +5, $R_L$ = 1k $\Omega$ to 2.5V, $T_A$ = -40°C to +85°C | 4.87 | | | V | | | $G = +5$ , $R_L = 150\Omega$ to 2.5V | 4.78 | | | | | | G = +5, $R_L$ = 150 $\Omega$ to 2.5V, $T_A$ = -40°C to +85°C | 4.72 | | | | | Command and an indian and a committee | $V_{O} = \pm 0.88 V, V_{OS} = 20 mV$ | ±58 | ±75 | | Λ | | Current output, sinking and sourcing | $V_O = \pm 0.88 \text{V}, V_{OS} = 20 \text{mV}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}$ | ±50 | | | mA | | Short-circuit current | Output shorted to either supply | | 125 | | mA | | Closed-loop output impedance | G = +2, f ≤ 100kHz | | 0.06 | | Ω | | POWER SUPPLY | | | | | | | Outros and summent | | 7.4 | 8.8 | 10 | Λ | | Quiescent current | $T_A = -40$ °C to +85°C | 6.2 | | 11.4 | mA | | Dawer aunthy rejection ratio (DCDD) | Input-referred, 0.5V step | 61 | 66 | | ٩D | | Power-supply rejection ratio (PSRR) | Input-referred, $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | 59 | | | dB | <sup>(1)</sup> Junction temperature = ambient for +25°C specifications. 7 # 6.7 Electrical Characteristics $V_S = 3V$ at $T_A$ = 25°C<sup>(1)</sup>, G = +2, $R_F$ = 750 $\Omega$ , and $R_L$ = 150 $\Omega$ to $V_S/3$ (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|--------------------------------------------------------------------------------|-----|------------|-------|--------------------| | AC PERFORMANCE | | | | | | | | $G = +2, V_O \le 0.2V_{PP}$ | 70 | 90 | | | | Small-signal bandwidth | $G = +5, V_O \le 0.2V_{PP}$ | 15 | 20 | | MHz | | | G = +10, V <sub>O</sub> ≤ 0.2V <sub>PP</sub> | 7.5 | 9 | | | | Gain bandwidth product | G ≥ +10 | 75 | 90 | | MHz | | Slew rate | G = +2, 1V step, 20% to 80% | 135 | 220 | | V/µs | | Rise time | 0.5V step, 20% to 80% | | 3.4 | 5.6 | ns | | Fall time | 0.5V step, 20% to 80% | | 3.4 | 5.6 | ns | | Settling time to 0.1% | G = +2, 1V step | | 46 | 73 | ns | | Harmonic distortion | 2nd-harmonic, $V_O = 1V_{PP}$ , $f = 5MHz$ , $R_L = 150\Omega$ | -56 | -60 | | - dBc | | | 2nd-harmonic, $V_O = 1V_{PP}$ , $f = 5MHz$ , $R_L ≥ 500Ω$ | -59 | -64 | | | | | 3rd-harmonic, $V_O = 1V_{PP}$ , $f = 5MHz$ , $R_L = 150\Omega$ | -59 | -68 | | | | | 3rd-harmonic, $V_O = 1V_{PP}$ , f = 5MHz, $R_L ≥ 500Ω$ | -65 | -72 | | | | Input voltage noise | f > 1MHz | | 5.8 | 10.3 | nV/√ <del>Hz</del> | | | f > 1MHz, T <sub>A</sub> = 0°C to 70°C | | | 10.8 | | | Input current noise | f > 1MHz | | 4 | 5.4 | A / / III | | | f > 1MHz, T <sub>A</sub> = 0°C to 70°C | | | 6.2 | pA/√ <del>Hz</del> | | DC PERFORMANCE | | | | I | | | Open-loop voltage gain | V <sub>O</sub> = ±0.5V | 66 | 72 | | dB | | | V <sub>O</sub> = ±0.5V, T <sub>A</sub> = 0°C to 70°C | 65 | | | | | Input offset voltage | | | ±1.5 | ±7.5 | mV | | | T <sub>A</sub> = 0°C to 70°C | | | ±8.7 | | | Average offset voltage drift | T <sub>A</sub> = 0°C to 70°C | | | ±27 | μV/°C | | Input bias current | V <sub>CM</sub> = 1.0V | | +5 | +18 | μA | | | V <sub>CM</sub> = 1.0V, T <sub>A</sub> = 0°C to 70°C | | | ±18 | | | Input bias current drift | V <sub>CM</sub> = 1.0V, T <sub>A</sub> = 0°C to 70°C | | | ±44 | nA/°C | | Input offset current | V <sub>CM</sub> = 1.0V | | ±0.2 | ±1.1 | μΑ | | | V <sub>CM</sub> = 1.0V, T <sub>A</sub> = 0°C to 70°C | | | ±1.3 | | | Input offset current drift | V <sub>CM</sub> = 1.0V, T <sub>A</sub> = 0°C to 70°C | - | | ±5 | nA/°C | | INPUT | | | | | | | Negative input voltage | 0.4V step | | -0.45 | -0.4 | V | | | T <sub>A</sub> = 0°C to +70°C, 0.4V step | | | -0.27 | | | Positive input voltage | 0.4V step | 1.1 | 1.2 | | V | | | T <sub>A</sub> = 0°C to +70°C, 0.4V step | 1 | | | | | Common-mode rejection ratio (CMRR) | Input-referred | 74 | 80 | | dB | | | Input-referred, T <sub>A</sub> = 0°C to 70°C | 72 | | | dB | | Input impedance | Differential mode | | 10 2.1 | | kΩ pF | | | Common-mode | 4 | 400 1.2 | | | | ОИТРИТ | | | , | | | | Current output, sinking and sourcing | V <sub>O</sub> = ±0.125V, V <sub>OS</sub> = 20mV | ±20 | ±30 | | - mA | | | V <sub>O</sub> = ±0.125V, V <sub>OS</sub> = 20mV, T <sub>A</sub> = 0°C to 70°C | ±18 | | | | | Short-circuit current | Output shorted to either supply | | 120 | | mA | | Closed-loop output impedance | G = +2, f ≤ 100kHz | | 0.06 | | Ω | # 6.7 Electrical Characteristics $V_S = 3V$ (続き) at $T_A = 25^{\circ}C^{(1)}$ , G = +2, $R_F = 750\Omega$ , and $R_L = 150\Omega$ to $V_S/3$ (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | | | |-------------------------------------|----------------------------------------------|-----|-----|-----|-------|--|--|--| | POWER SUPPLY | | | | | | | | | | Quiescent current | | 6.6 | 8.6 | 9.8 | mA | | | | | | $T_A = 0$ °C to +70°C | 6.2 | | 11 | | | | | | Power-supply rejection ratio (PSRR) | Input-referred, 0.3V step | 60 | 64 | | dB | | | | | | Input-referred, T <sub>A</sub> = 0°C to 70°C | 58 | | | | | | | <sup>(1)</sup> Junction temperature = ambient for +25°C specifications. 9 ### 6.8 Typical Characteristics: $V_S = \pm 5V$ at T<sub>A</sub> = 25°C, G = +2V/V, R<sub>F</sub> = 750 $\Omega$ , and R<sub>L</sub> = 150 $\Omega$ to GND (unless otherwise noted); see $\boxtimes$ 8-3 ## 6.8 Typical Characteristics: $V_S = \pm 5V$ (continued) at $T_A$ = 25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , and $R_L$ = 150 $\Omega$ to GND (unless otherwise noted); see $\boxtimes$ 8-3 11 # 6.8 Typical Characteristics: V<sub>S</sub> = ±5V (continued) at $T_A$ = 25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , and $R_L$ = 150 $\Omega$ to GND (unless otherwise noted); see $\boxtimes$ 8-3 # 6.9 Typical Characteristics: $V_S = \pm 5V$ , Differential Configuration At $T_A$ = 25°C, $R_F$ = 604 $\Omega$ (see $\boxtimes$ 7-1), and $R_L$ = 500 $\Omega$ (unless otherwise noted) English Data Sheet: SBOS309 ### 6.10 Typical Characteristics: $V_S = 5V$ at $T_A$ = 25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , $R_L$ = 150 $\Omega$ to $V_S/2$ , and input $V_{CM}$ = 2.5V (unless otherwise noted); see $\boxtimes$ 8-1 ## 6.10 Typical Characteristics: $V_S = 5V$ (continued) at $T_A$ = 25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , $R_L$ = 150 $\Omega$ to $V_S/2$ , and input $V_{CM}$ = 2.5V (unless otherwise noted); see $\boxtimes$ 8-1 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 15 ### 6.10 Typical Characteristics: $V_S = 5V$ (continued) at $T_A$ = 25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , $R_L$ = 150 $\Omega$ to $V_S/2$ , and input $V_{CM}$ = 2.5V (unless otherwise noted); see $\boxtimes$ 8-1 Copyright © 2025 Texas Instruments Incorporated 16 # 6.10 Typical Characteristics: $V_S = 5V$ (continued) at $T_A$ = 25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , $R_L$ = 150 $\Omega$ to $V_S/2$ , and input $V_{CM}$ = 2.5V (unless otherwise noted); see $\boxtimes$ 8-1 17 ### 6.11 Typical Characteristics: $V_S = 5V$ , Differential Configuration at T<sub>A</sub> = 25°C, R<sub>F</sub> = $604\Omega$ , and R<sub>L</sub> = $500\Omega$ differential; see $\boxtimes$ 7-2 (unless otherwise noted) ## 6.12 Typical Characteristics: $V_S = 3V$ at $T_A$ = 25°C, G = +2V/V, and $R_L$ = 150 $\Omega$ to $V_S/3$ (unless otherwise noted); see also $\boxtimes$ 8-2 English Data Sheet: SBOS309 ## 6.12 Typical Characteristics: V<sub>S</sub> = 3V (continued) at T<sub>A</sub> = 25°C, G = +2V/V, and R<sub>L</sub> = 150 $\Omega$ to V<sub>S</sub>/3 (unless otherwise noted); see also $\boxtimes$ 8-2 # 6.12 Typical Characteristics: $V_S = 3V$ (continued) at T<sub>A</sub> = 25°C, G = +2V/V, and R<sub>L</sub> = 150 $\Omega$ to V<sub>S</sub>/3 (unless otherwise noted); see also $\boxtimes$ 8-2 21 # 6.13 Typical Characteristics: $V_S = 3V$ , Differential Configuration at $T_A$ = 25°C, $R_F$ = 604 $\Omega$ , and $R_L$ = 500 $\Omega$ differential; see $\boxtimes$ 7-3 (unless otherwise noted) English Data Sheet: SBOS309 ### 7 Parameter Measurement Information 図 7-1. 10V Differential Configuration Test Circuit 図 7-2. 5V Differential Configuration Test Circuit 図 7-3. 3V Differential Configuration Test Circuit 23 ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information ### 8.1.1 Wideband Voltage-Feedback Operation The OPA2830 is a unity-gain stable, very high-speed voltage-feedback op amp designed for single-supply operation (3V to 10V). The input stage supports input voltages below ground and to within 1.7V of the positive supply. The complementary common-emitter output stage provides an output swing to within 25mV of ground and the positive supply. The OPA2830 is compensated to provide stable operation with a wide range of resistive loads. 図 8-1. AC-Coupled, G = +2, 5V Single-Supply Specification and Test Circuit $\boxtimes$ 8-2 shows the ac-coupled, gain of +2 configuration used for the 3V *Specifications* and *Typical Characteristics*. Voltage swings reported in the *Electrical Characteristics* are taken directly at the input and output pins. For the circuit of $\boxtimes$ 8-2, the total effective load on the output at high frequencies is 150Ω || 1500Ω. The 1.13kΩ and 2.26kΩ resistors at the noninverting input provide the common-mode bias voltage. The parallel combination equals the dc resistance at the inverting input ( $R_F$ ), reducing the dc output offset due to input bias current. Product Folder Links: OPA2830 送信 Copyright © 2025 Texas Instruments Incorporated 図 8-2. AC-Coupled, G = +2, 3V Single-Supply Specification and Test Circuit $\boxtimes$ 8-3 shows the dc-coupled, gain of +2, dual power-supply circuit configuration used as the basis of the $\pm 5V$ *Electrical Characteristics* and *Typical Characteristics*. For test purposes, the input impedance is set to $50\Omega$ with a resistor to ground and the output impedance is set to $150\Omega$ with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins. For the circuit of $\boxtimes$ 8-3, the total effective load is $150\Omega$ || $1.5k\Omega$ . Two optional components are included in $\boxtimes$ 8-3. An additional resistor (348 $\Omega$ ) is included in series with the noninverting input. Combined with the $25\Omega$ dc source resistance looking back towards the signal generator, this configuration gives an input bias current canceling resistance that matches the $375\Omega$ source resistance seen at the inverting input (see the *DC Accuracy and Offset Control* section). In addition to the usual power-supply decoupling capacitors to ground, a $0.01\mu$ F capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional capacitor typically improves the 2nd-harmonic distortion performance by 3dB to 6dB. 図 8-3. DC-Coupled, G = +2, Bipolar Supply Specification and Test Circuit 25 #### 8.1.2 Single-Supply ADC Interface The ADC interface of $\boxtimes$ 8-4 shows a dc-coupled, single-supply ADC driver circuit. Many systems are now requiring 3V to 5V supply capability of both the ADC and ADC driver. The OPA2830 provides excellent performance in this demanding application. The large input and output voltage ranges and low distortion support converters, such as the ADS5203 in the figure on page 1. The input level-shifting circuitry is designed so that $V_{IN}$ can be between 0V and 0.5V, while delivering an output voltage of 1V to 2V for the ADS5203. 図 8-4. DC-Coupled, 3V ADC Driver ### 8.1.3 DC Level-Shifting $\boxtimes$ 8-5 shows the general form of $\boxtimes$ 8-4 as a dc-coupled noninverting amplifier that level-shifts the input up to accommodate the desired output voltage range. Given the desired signal gain (G), and the amount V<sub>OUT</sub> must be shifted up ( $\Delta$ V<sub>OUT</sub>) when V<sub>IN</sub> is at the center of the range, the following equations give the resistor values that produce the desired performance. Assume that R<sub>4</sub> is between 200Ω and 1.5kΩ. - NG = G + V<sub>OUT</sub> / V<sub>S</sub> - R<sub>1</sub> = R<sub>4</sub> / G - $R_2 = R_4 / (NG G)$ - $R_3 = R_4 / (NG 1)^2$ #### where: - NG = $1 + R_4 / R_3$ - V<sub>OLIT</sub> = (G)V<sub>IN</sub> + (NG G)V<sub>S</sub> Ensure that V<sub>IN</sub> and V<sub>OUT</sub> stay within the specified input and output voltage ranges. 図 8-5. DC Level Shifting The circuit of $\boxtimes$ 8-4 is a good example of this type of application. The circuit designed to take V<sub>IN</sub> between 0V and 0.5V and produce V<sub>OUT</sub> between 1V and 2V when using a 3V supply. This means G = 2.00, and $\Delta$ V<sub>OUT</sub> = 1.50V - G × 0.25V = 1.00V. Plugging these values into the previous equations (with R<sub>4</sub> = 750 $\Omega$ ) gives: NG = *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated 2.33, $R_1$ = 375 $\Omega$ , $R_2$ = 2.25k $\Omega$ , and $R_3$ = 563 $\Omega$ . The resistors were changed to the nearest standard values for the circuit of $\boxtimes$ 8-4. ### 8.1.4 AC-Coupled Output Video Line Driver Low-power and low-cost video line drivers often buffer digital-to-analog converter (DAC) outputs with a gain of 2 into a doubly-terminated line. Those interfaces typically require a dc blocking capacitor. For a simple design, that interface often has used a very large value blocking capacitor (220 $\mu$ F) to limit tilt, or SAG, across the frames. $\boxtimes$ 8-7 shows one approach to create a very low high-pass pole location using much lower capacitor values. This circuit gives a voltage gain of 2 at the output pin with a high-pass pole at 8Hz. Given the 150 $\Omega$ load, a simple blocking capacitor approach requires a 133 $\mu$ F value. The two much-lower-valued capacitors give this same low-pass pole using this simple SAG correction circuit of $\boxtimes$ 8-7. The input is shifted slightly positive in $\boxtimes$ 8-7 using the voltage divider from the positive supply. This shift gives about a 200mV input dc offset that shows up at the output pin as a 400mV dc offset when the DAC output is at zero current during the sync tip portion of the video signal. This offset acts to hold the output in the linear operating region. This configuration passes on any power-supply noise to the output with a gain of approximately -20dB; therefore, good supply decoupling is recommended on the power-supply pin. $\boxtimes$ 8-6 shows the frequency response for the circuit of $\boxtimes$ 8-7. This plot shows the 8Hz low-frequency high-pass pole and a high-end cutoff at approximately 100MHz. 図 8-6. Video-Line-Driver Response to Matched Load 図 8-7. Video Line Driver With SAG Correction Product Folder Links: OPA2830 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 #### 8.1.5 Noninverting Amplifier With Reduced Peaking $\boxtimes$ 8-8 shows a noninverting amplifier that reduces peaking at low gains. The resistor R<sub>C</sub> compensates the OPA2830 to have higher Noise Gain (NG), which reduces the ac response peaking (typically 4dB at G = +1 without R<sub>C</sub>) without changing the dc gain. V<sub>IN</sub> needs to be a low impedance source, such as an op amp. 図 8-8. Compensated Noninverting Amplifier The Noise Gain can be calculated as follows: $$G_{1} = 1 + \frac{R_{F}}{R_{G}}$$ (1) $$G_2 = 1 + \frac{R_T + \frac{R_F}{G_1}}{R_C}$$ (2) $$NG = G_1 \times G_2 \tag{3}$$ A unity-gain buffer can be designed by selecting $R_T$ = $R_F$ = 20.0 $\Omega$ and $R_C$ = 40.2 $\Omega$ (do not use $R_G$ ). This gives a noise gain of 2, so the response is similar to the Characteristics Plots with G = +2 giving less peaking. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SBOS309 #### 8.1.6 Single-Supply Active Filter The OPA2830 operating on a single 3V or 5V supply lends well to high-frequency active filter designs. The key additional requirement is to establish the dc operating point of the signal near the supply midpoint for highest dynamic range. 8-9 shows an example design of a 1MHz low-pass Butterworth filter using the Sallen-Key topology. Both the input signal and the gain setting resistor are ac-coupled using $0.1\mu F$ blocking capacitors (actually giving band-pass response with the low-frequency pole set to 32kHz for the component values shown). This configuration allows the midpoint bias formed by the two $1.87k\Omega$ resistors to appear at both the input and output pins. The midband signal gain is set to +4 (12dB) in this case. The capacitor to ground on the noninverting input is intentionally designed at a greater value to dominate input parasitic terms. At a gain of +4, the OPA2830 on a single supply shows 30MHz of small- and large-signal bandwidth. The filter resistor values are slightly adjusted to account for this limited bandwidth in the amplifier stage. Tests of this circuit show a precise 1MHz, -3dB point with a maximally flat pass band (above the 32kHz ac-coupling corner), and a maximum stop-band attenuation of 36dB at the amplifier -3dB bandwidth of 30MHz. 図 8-9. Single-Supply, High-Frequency Active Filter 29 #### 8.1.7 Differential Low-Pass Active Filters The dual OPA2830 offers an easy way to implement low-power differential active filters. On a single supply, $\boxtimes$ 8-10 shows one way to implement a 2nd-order, low-pass filter. This circuit provides a net differential gain of 1 with a precise 5MHz Butterworth response. The signal is ac-coupled (giving a high-pass pole at low frequencies) with the dc operating point for the circuit set by the unity-gain buffer—the BUF602. This buffer gives a very low output impedance to high frequencies to maintain accurate filter characteristics. If the source is a dc coupled signal already biased into the operating range of the OPA2830 input CMR, these capacitors and the midpoint bias can be removed. To get the desired 5MHz cutoff, the input resistors to the filter is actually 119 $\Omega$ . This is implemented in $\boxtimes$ 8-10 as the parallel combination of the two 238 $\Omega$ resistors on each half of the differential input as part of the dc biasing network. If the BUF602 is removed, these resistors must be collapsed back to a single 119 $\Omega$ input resistor. 図 8-10. Single-Supply, 2nd-Order, Low-Pass Sallen-Key Filter Implementing the dc bias in this way also attenuates the differential signal by half. This attenuation is recovered by setting the amplifier gain at 2V/V to get a net unity-gain filter characteristic from input to output. The filter design shown here has also adjusted the resistor values slightly from an calculated value to account for the 100MHz bandwidth in the amplifier stages. The filter capacitors at the noninverting inputs are shown as two separate capacitors to ground. While that is certainly correct to collapse these two capacitors into a single capacitor across the two inputs (which is 50pF for this circuit) to get the same differential filtering characteristic, tests have shown two separate capacitors to a low impedance point act to attenuate the common-mode feedback present in this circuit giving more stable operation in actual implementation. $\boxtimes$ 8-11 shows the frequency response for the filter of $\boxtimes$ 8-10. 図 8-11. 5MHz, 2nd-Order, Butterworth Low-Pass Filter せ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: OPA2830 #### 8.1.8 High-Pass Filters ⊠ 8-12 shows another approach to mid-supply biasing. This method uses a bypassed divider network in place of the buffer used in ⊠ 8-10. The impedance is set by the parallel combination of the resistors forming the divider network, but as frequency increases impedance looks more and more like a short due to the capacitor. Generally, the capacitor value must be two to three orders of magnitude greater than the filter capacitors shown for the circuit to properly work. 図 8-12. 138kHz, 2nd-Order, High-Pass Filter Results showing the frequency response for the circuit of 🗵 8-12 is shown in 🗵 8-13. 図 8-13. Frequency Response for the Filter of 図 8-12 31 ### 8.1.9 High-Performance DAC Transimpedance Amplifier High-frequency video digital-to-analog converters (DACs) sometimes benefit from a low distortion output amplifier to retain the SFDR performance into real-world loads. $\boxtimes$ 8-14 shows a differential output drive implementation. The diagram shows one or more of the signal output currents connected into one or more of the virtual ground summing junctions of the OPA2830, which is set up as a transimpedance stage or *I-V converter*. If the DAC outputs require to terminate to a compliance voltage other than ground for operation, the appropriate voltage level can be applied to the noninverting input of the OPA2830. The dc gain for this circuit is equal to R<sub>F</sub>. At high frequencies, the DAC output capacitance (C<sub>D</sub> in $\boxtimes$ 8-14) produces a zero in the noise gain for the OPA2830 that can cause peaking in the closed-loop frequency response. C<sub>F</sub> is added across R<sub>F</sub> to compensate for this noise gain peaking. To achieve a flat transimpedance frequency response, the pole in each feedback network can be set to: $$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBP}{4\pi R_F C_D}} \tag{4}$$ which gives a cutoff frequency f<sub>-3dB</sub> of approximately: $$f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}}$$ (5) 図 8-14. High-Speed DAC—Differential Transimpedance Amplifier *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated ### 8.1.10 Operating Suggestions Optimizing Resistor Values The OPA2830 is a unity-gain stable, voltage-feedback op amp; therefore, a wide range of resistor values can be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting unity-gain follower application, the feedback connection can be made with a direct short. Less than $200\Omega$ , the feedback network presents additional output loading that can degrade the harmonic distortion performance of the OPA2830. Greater than $1k\Omega$ , the typical parasitic capacitance (approximately 0.2pF) across the feedback resistor can cause unintentional band limiting in the amplifier response. Recommended to target the parallel combination of $R_F$ and $R_G$ (see $\boxtimes$ 8-3) to be less than about 400 $\Omega$ . The combined impedance $R_F \parallel R_G$ interacts with the inverting input capacitance, placing an additional pole in the feedback network, and thus a zero in the forward response. Assuming a 2pF total parasitic on the inverting node, holding $R_F \parallel R_G < 400\Omega$ keeps the pole above 200MHz. This constraint implies that the feedback resistor $R_F$ can increase to several $k\Omega$ at high gains. This is acceptable as long as the pole formed by $R_F$ and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest. In the inverting configuration, an additional design consideration must be noted. $R_G$ becomes the input resistor and therefore the load impedance to the driving source. If impedance matching is desired, $R_G$ can be set equal to the required termination value. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For example, an inverting gain of 2 with a $50\Omega$ input matching resistor (= $R_G$ ) requires a $100\Omega$ feedback resistor, which contributes to output loading in parallel with the external load. In such a case, preferably to increase both the $R_F$ and $R_G$ values, and then achieve the input matching impedance with a third resistor to ground (see $\mathbb{Z}$ 8-15). The total input impedance becomes the parallel combination of $R_G$ and the additional shunt resistor. #### 8.1.11 Bandwidth vs Gain: Noninverting Operation Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the gain bandwidth product (GBP) shown in the *Specifications*. This is designed for dividing GBP by the noninverting signal gain (also called the noise gain, or NG) predicts the closed-loop bandwidth. In practice, this only holds true when the phase margin approaches 90°, as in high-gain configurations. At low gains (increased feedback factors), most amplifier exhibits a more complex response with lower phase margin. The OPA2830 is compensated to give a slightly peaked response in a noninverting gain of 2 (see 8-3). This compensation results in a typical gain of +2 bandwidth of 105MHz, far exceeding that predicted by dividing the 105MHz GBP by 2. Increasing the gain causes the phase margin to approach 90° and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +10, the 10MHz bandwidth shown in the *Electrical Characteristics* agrees with that predicted using the simple formula and the typical GBP of 105MHz. Frequency response in a gain of +2 can be modified to achieve exceptional flatness simply by increasing the noise gain to 3. One method, without affecting the +2 signal gain, is to add an $2.55k\Omega$ resistor across the two inputs (see 8-8). A similar technique can be used to reduce peaking in unity-gain (voltage follower) applications. For example, by using a $750\Omega$ feedback resistor along with a $750\Omega$ resistor across the two op amp inputs, the voltage follower response is similar to the gain of +2 response of 8-2. Further reducing the value of the resistor across the op amp inputs, further dampen the frequency response due to increased noise gain. The OPA2830 exhibits minimal bandwidth reduction going to single-supply (5V) operation as compared with $\pm 5V$ . This minimal reduction is because the internal bias control circuitry retains nearly constant quiescent current as the total supply voltage between the supply pins is changed. Product Folder Links: OPA2830 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 33 #### 8.1.12 Inverting Amplifier Operation All of the familiar op amp application circuits are available to the designer with the OPA2830. $\boxtimes$ 8-15 shows a typical inverting configuration where the I/O impedance and signal gain from $\boxtimes$ 8-1 are retained in an inverting circuit configuration. Inverting operation is one of the more common requirements and offers several performance benefits. Inverting operation also allows the input to be biased at $V_S/2$ without any headroom issues. The output voltage can be independently moved to be within the output voltage range with coupling capacitors or bias adjustment resistors. 図 8-15. AC-Coupled, G = -2 Example Circuit In the inverting configuration, consider three key design considerations. The first consideration is that the gain resistor ( $R_G$ ) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted pair, long PCB trace, or other transmission line conductor), $R_G$ can be set equal to the required termination value and $R_F$ adjusted to give the desired gain. This is the simplest approach and results in optimum bandwidth and noise performance. However, at low inverting gains, the resulting feedback resistor value can present a significant load to the amplifier output. For an inverting gain of 2, setting $R_G$ to $50\Omega$ for input matching eliminates the need for $R_M$ but requires a $100\Omega$ feedback resistor. This configuration has the interesting advantage of the noise gain becoming equal to 2 for a $50\Omega$ source impedance—the same as the noninverting circuits considered previously. The amplifier output now has the $100\Omega$ feedback resistor in parallel with the external load. In general, the feedback resistor is limited to the $200\Omega$ to $1.5k\Omega$ range. In this case, preferably increase both the $R_F$ and $R_G$ values (see 8-15), and then achieve the input matching impedance with a third resistor ( $R_M$ ) to ground. The total input impedance becomes the parallel combination of $R_G$ and $R_M$ . The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and hence influences the bandwidth. For the example in $\boxtimes$ 8-15, the R<sub>M</sub> value combines in parallel with the external $50\Omega$ source impedance (at high frequencies), yielding an effective driving impedance of $50\Omega$ || $57.6\Omega$ = $26.8\Omega$ . This impedance is added in series with R<sub>G</sub> for calculating the noise gain. The resulting noise gain is 2.87 for $\boxtimes$ 8-15, as opposed to only 2 if R<sub>M</sub> can be eliminated as discussed above. The bandwidth can therefore be lower for the gain of -2 circuit of $\boxtimes$ 8-15 (NG = +2.87) than for the gain of +2 circuit of $\boxtimes$ 8-1. The third important consideration in inverting amplifier design is setting the bias current cancellation resistors on the noninverting input (a parallel combination of $R_T = 750\Omega$ ). If this resistor is set equal to the total dc resistance looking out of the inverting node, the output dc error, due to the input bias currents, can be reduced to (input offset current) times $R_F$ . With the dc blocking capacitor in series with $R_G$ , the dc source impedance looking out of 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated the inverting mode is simply $R_F = 750\Omega$ for $\boxtimes$ 8-15. To reduce the additional high-frequency noise introduced by this resistor and power-supply feed-through, $R_T$ is bypassed with a capacitor. ### 8.1.13 Output Current and Voltages The OPA2830 provides outstanding output voltage capability. For the 5V supply, under no-load conditions at 25°C, the output voltage typically swings closer than 90mV to either supply rail. The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the extreme cold temperature. Only at cold start up the output current and voltage decrease to the numbers shown in the tables. As the output transistors deliver power, the junction temperature increases, decreasing the $V_{BE}$ s (increasing the available output voltage swing) and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the overtemperature specifications because the output stage junction temperature is higher than the minimum specified operating ambient. #### 8.1.14 Driving Capacitive Loads One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance which is recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA2830 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective way is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. The Typical Characteristic curves show the recommended $R_S$ versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA2830. Long PC board traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the output pin (see the *Board Layout Guidelines* section). The criterion for setting this $R_S$ resistor is a maximum bandwidth, flat frequency response at the load. For a gain of +2, the frequency response at the output pin is already slightly peaked without the capacitive load, requiring relatively high values of $R_S$ to flatten the response at the load. Increasing the noise gain also reduces the peaking (see $\boxtimes$ 8-8). #### 8.1.15 Distortion Performance The OPA2830 provides good distortion performance into a $150\Omega$ load. Relative to alternatives, this device provides exceptional performance into lighter loads operating on a single 3V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see $\boxtimes$ 8-3) this is sum of R<sub>F</sub> + R<sub>G</sub>, while in the inverting configuration, only R<sub>F</sub> must be included in parallel with the actual load. Running differentially suppresses the 2nd-harmonic; see also the differential *Typical Characteristics*. Product Folder Links: OPA2830 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 35 #### 8.1.16 Noise Performance High slew rate, unity-gain stable, voltage-feedback op amps usually achieve a high slew rate at the expense of a higher input noise voltage. However, the $9.2\text{nV}/\sqrt{\text{Hz}}$ input voltage noise for the OPA2830 is much less than comparable amplifiers. The input-referred voltage noise and the two input-referred current noise terms ( $2.8\text{pA}/\sqrt{\text{Hz}}$ ) combine to give low output noise under a wide variety of operating conditions. $\boxed{2}$ 8-16 shows the op-amp noise-analysis model with all the noise terms included. In this model, all noise terms are taken to be noise-voltage or current-density terms in either $\text{nV}/\sqrt{\text{Hz}}$ or $\text{pA}/\sqrt{\text{Hz}}$ . 図 8-16. Noise Analysis Model The total output spot noise voltage is computed as the square root of the sum of all squared output noise voltage contributors. $\pm$ 6 shows the general form for the output noise voltage using the terms shown in $\boxtimes$ 8-16: $$E_{O} = \sqrt{\left(E_{NI}^{2} + \left(I_{BN}R_{S}\right)^{2} + 4kTR_{S}\right)NG^{2} + \left(I_{BI}R_{F}\right)^{2} + 4kTR_{F}NG}}$$ (6) Dividing this expression by the noise gain (NG = $(1 + R_F / R_G)$ ) gives the equivalent input-referred spot-noise voltage at the noninverting input shown in $\stackrel{>}{\to}$ 7: $$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$ (7) Evaluating these two equations for the circuit and component values shown in $\boxtimes$ 8-1 gives a total-output spotnoise voltage of $19.3 \text{nV}/\sqrt{\text{Hz}}$ and a total-equivalent-input spot-noise voltage of $9.65 \text{nV}/\sqrt{\text{Hz}}$ . This result includes the noise added by the resistors. This total input-referred spot noise voltage is not much greater than the $9.2 \text{nV}/\sqrt{\text{Hz}}$ specification for the op-amp voltage noise alone. English Data Sheet: SBOS309 #### 8.1.17 DC Accuracy and Offset Control The balanced input stage of a wide-band voltage-feedback op amp allows good output dc accuracy in a wide variety of applications. The power-supply current trim for the OPA2830 gives even tighter control than comparable products. Although the high-speed input stage does require relatively high input bias current (typically 5µA out of each input terminal), the close matching between them can be used to reduce the output dc error caused by this current. This is done by matching the dc source resistances appearing at the two inputs. Evaluating the configuration of $\boxtimes$ 8-3 (which has matched dc input resistances), using worst-case +25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to: - (NG = noninverting signal gain at dc) - $\pm (NG \times V_{OS(MAX)}) + (R_F \times I_{OS(MAX)})$ - = $\pm (2 \times 7.5 \text{mV}) \times (375 \Omega \times 1.1 \mu \text{A})$ - = $\pm 15.41$ mV A fine-scale output offset null, or dc operating point adjustment, is often required. Numerous techniques are available for introducing dc offset control into an op amp circuit. Most of these techniques are based on adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input can be considered. Bring the dc offsetting current into the inverting input node through resistor values that are much larger than the signal path resistors. This insure that the adjustment circuit has minimal effect on the loop gain and hence the frequency response. ## 8.2 Power Supply Recommendations #### 8.2.1 Thermal Analysis The maximum desired junction temperature sets the maximum allowed internal power dissipation. Do not exceed the maximum junction temperature of 150°C. The operating junction temperature $(T_J)$ is given by $T_A + P_D \times \theta_{JA}$ . The total internal power dissipation $(P_D)$ is the sum of quiescent power $(P_{DQ})$ and additional power dissipated in the output stage $(P_{DL})$ to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the device. $P_{DL}$ depends on the required output signal and load; however, for resistive loads connected to mid-supply $(V_S/2)$ , $P_{DL}$ is at a maximum when the output is fixed at a voltage equal to $V_S/4$ or $3V_S/4$ . Under this condition, $P_{DL} = V_S^2/4$ (16 × $R_I$ ), where $R_I$ includes feedback network loading. The power in the output stage, and not into the load, determines internal power dissipation. As a worst-case example, compute the maximum $T_J$ using an OPA2830 (VSSOP-8 package) in the circuit of $\boxtimes$ 8-3 operating at the maximum specified ambient temperature of 85°C and driving a 150 $\Omega$ load at 2.5 $V_{DC}$ on both outputs. $$P_D = 10V \times 11.9 \text{mA} + 2 \times [5^2 / (16 \times (150\Omega \parallel 1500\Omega))] = 142 \text{mW}$$ Maximum $T_J = +85^{\circ}C + (0.142W \times 122.6^{\circ}C/W) = 102.5^{\circ}C.$ Although this result is still much less than the specified maximum junction temperature, system reliability considerations require lower junction temperatures. The highest possible internal dissipation occurs if the load requires current to be forced into the output at high output voltages or sourced from the output at low output voltages. This configuration forces a high current through a large internal voltage drop in the output transistors. ### 8.3 Layout ## 8.3.1 Board Layout Guidelines Achieving optimum performance with a high-frequency amplifier like the OPA2830 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include: - a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, capacitance can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins can be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes can be unbroken elsewhere on the board. - **b) Minimize the distance** ( < 0.25") from the power-supply pins to high-frequency $0.1\mu\text{F}$ decoupling capacitors. At the device pins, the ground and power-plane layout can not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Each power-supply connection is always be decoupled with one of these capacitors. An optional supply decoupling capacitor ( $0.1\mu\text{F}$ ) across the two power supplies (for bipolar operation) improve 2nd-harmonic distortion performance. Larger ( $2.2\mu\text{F}$ to $6.8\mu\text{F}$ ) decoupling capacitors, effective at lower frequency, can also be used on the main supply pins. These can be placed somewhat farther from the device and shared among several devices in the same area of the PC board. - c) Carefully select and place external components to preserve high-frequency performance. Resistors must be a very low reactant type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keeping the leads and PCB traces as short as possible. Never use wire-wound type resistors in a high-frequency application. The output pin and inverting input pin are the most sensitive to parasitic capacitance; therefore, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, can also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can Copyright © 2025 Texas Instruments Incorporated degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2pF in shunt with the resistor. For resistor values > $1.5k\Omega$ , this parasitic capacitance can add a pole and/or zero below 500MHz that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The $750\Omega$ feedback used in the Typical Characteristics is a good starting point for design. - d) Connections to other wide-band devices on the board can be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) can be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the typical characteristic curve Recommended R<sub>S</sub> vs Capacitive Load. Low parasitic capacitive loads (< 5pF) do not need an R<sub>S</sub> since the OPA2830 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using micro-strip or strip-line techniques (consult an ECL design handbook for micro-strip and strip-line layout techniques). A $50\Omega$ environment is normally not necessary onboard, and in fact, a higher impedance environment improves the distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA2830 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance can be set to match the trace impedance. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the typical characteristic curve Recommended R<sub>S</sub> vs Capacitive Load. This does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance. - e) Do not socket a high-speed part. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2830 onto the board. #### 8.3.1.1 Input and ESD Protection The OPA2830 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the *Absolute Maximum Ratings* table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in $\boxtimes$ 8-17. 図 8-17. Internal ESD Protection These diodes provide moderate protection to input overdrive voltages greater than the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (that is, in systems with ±15V supply parts driving into the OPA2830), current-limiting series resistors added into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 39 # 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## 9.1 Device Support ### 9.1.1 Design-In Tools #### 9.1.1.1 Demonstration Fixtures Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA2830 with two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in 表 9-1. 表 9-1. Demonstration Fixtures by Package | PRODUCT | PACKAGE | ORDERING<br>NUMBER | LITERATURE<br>NUMBER | | | |-------------|---------|--------------------|----------------------|--|--| | OPA2830ID | SOIC-8 | DEM-OPA-SO-2A | SBOU003 | | | | OPA2830IDGK | VSSOP-8 | DEM-OPA-MSOP-2A | SBOU004 | | | The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA2830 product folder. #### 9.1.1.2 Macro-model and Applications Support Computer simulation of circuit performance using SPICE is often a quick way to analyze the performance of the OPA2830 circuit designs. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role on circuit performance. A SPICE model for the OPA2830 is available through the TI web page (www.ti.com). The applications department is also available for design assistance. These models predict typical small signal AC, transient steps, DC performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the data sheet. These models do not attempt to distinguish between the package types in small-signal AC performance. ## 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 Product Folder Links: OPA2830 #### 9.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 Copyright © 2025 Texas Instruments Incorporated ## 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision D (August 2008) to Revision E (December 2024) | Page | |---|----------------------------------------------------------------------------------------|------------------| | • | ドキュメント全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | 「パッケージ情報」表、「ピンの機能」表、「ESD 定格」、「熱に関する情報」、「推奨動作条件」、「詳<br>追加 | | | | Updated electrical characteristics to match device performance | | | | Updated plots in <i>Typical Characteristics</i> | | | • | Updated thermal analysis with new θ <sub>JA</sub> | 38 | | | | | | C | hanges from Povision C (March 2006) to Povision D (August 2009) | Paga | | _ | hanges from Revision C (March 2006) to Revision D (August 2008) | Page | | _ | Changed rating of storage temperature range in Absolute Maximum Ratings table from -40 | °C to +125°C to- | | _ | | °C to +125°C to- | | • | Changed rating of storage temperature range in Absolute Maximum Ratings table from -40 | °C to +125°C to- | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: OPA2830 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 41 www.ti.com 16-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|---------------------------------------|-----------------------|------|--------------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | OPA2830ID | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 85 | OPA | | | | | | | | | | | 2830 | | OPA2830IDGKR | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | Call TI Nipdauag | Level-2-260C-1 YEAR | -40 to 85 | A59 | | | | | , , , , , , , , , , , , , , , , , , , | | | Nipdau | | | | | OPA2830IDGKR.A | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | Call TI | Level-2-260C-1 YEAR | -40 to 85 | A59 | | OPA2830IDGKR.B | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | Call TI | Level-2-260C-1 YEAR | -40 to 85 | A59 | | OPA2830IDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | (2830, OPA) | | OPA2830IDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | (2830, OPA) | | OPA2830IDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | (2830, OPA) | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 16-Jul-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2830IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2830IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA2830IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA2830IDGKR | VSSOP | DGK | 8 | 2500 | 353.0 | 353.0 | 32.0 | | OPA2830IDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | OPA2830IDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | SMALL OUTLINE INTEGRATED CIRCUIT # NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE PACKAGE ### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated