LMZ30606 JAJSBU9B - JULY 2013-REVISED APRIL 2018 # LMZ30606 6A、2.95V~6V入力、QFNパッケージのパワー・モジュール # 1 特長 - 小さな占有面積で低プロファイルの設計を可能に する完全な統合電源ソリューション - 9mm×11mm×2.8mmのパッケージLMZ30602およびLMZ30604とピン互換 - 最高96%の効率 - 出力電圧を0.8V~3.6Vの広い範囲で設定可能、リファレンス精度±1% - 可変スイッチング周波数(500kHz~2MHz) - 外部クロックに同期 - 調整可能なスロー・スタート - 出力電圧シーケンシング/トラッキング - パワー・グッド出力 - 低電圧誤動作防止(UVLO)をプログラム可能 - 出力過電流保護 - 過熱保護機能 - 動作温度範囲: -40℃~85℃ - 強化された執特性: 12℃/W - EN55022 Class Bの放射要件に準拠シールド付きインダクタを内蔵 - WEBENCH® Power Designerにより、LMZ30606 を使用するカスタム設計を作成 # 2 アプリケーション - ブロードバンドおよび通信インフラストラクチャ - 自動試験機器/医療用機器 - Compact PCI、PCI Express、PXI Express - DSPおよびFPGAのポイント・オブ・ロード・ア プリケーション - 高密度分散電源システム ## 3 概要 LMZ30606 SIMPLE SWITCHER®パワー・モジュールは、使いやすい統合型パワー・ソリューションで、6AのDC/DCコンバータとパワーMOSFET、シールド付きインダクタ、パッシブ部品を組み合わせて、低プロファイルのQFNパッケージに実装しています。外部部品は3個しか使用せず、ループ補償や磁気部品の選択プロセスも不要になります。 9mm×11mm×2.8mmのQFNパッケージはプリント基板に ハンダ付けしやすく、小型のポイント・オブ・ロード設計で、 90%を超える効率、優れた消費電力、接合部から周囲へ 12℃/Wの熱インピーダンスを実現できます。このデバイス は、周囲温度85℃において無気流でも、6Aの定格出力 電流を完全に供給できます。 LMZ30606は、ディスクリートPOL設計と同等の柔軟性および機能セットを備え、高性能DSPおよびFPGAへの電力供給に最適です。先進のパッケージング技術により、標準のQFN実装/試験手法に対応した、堅牢で信頼性の高い電源ソリューションを実現できます。 # アプリケーション概略図 #### **Table 1. Ordering Information** For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet, or see the TI website at www.ti.com. ## 4 Specifications ## 4.1 Absolute Maximum Ratings<sup>(1)</sup> over operating temperature range (unless otherwise noted) | | | | | VALUE<br>MIN MAX | | LINUT | |------------------------------------------|--------------------------|---------------------------------------------------|------------------------------|------------------|--------------------|-------| | | | | | | | UNIT | | | VIN, PWR | GD | | -0.3 | 7 | V | | Langet Mallana | INH/UVLO | , RT/CLK | | -0.3 | 3.3 | V | | Input Voltage | SS/TR, ST | SEL, VAI | OJ . | -0.3 | 3 | V | | | SENSE+ | | VADJ rating must also be met | -0.3 | V <sub>OUT</sub> | V | | | PH | | | -0.6 | 7 | V | | Output Voltage | PH 10 ns, t | transient | | -2 | 7 | V | | | VOUT | VOUT | | -0.6 | VIN | V | | V <sub>DIFF</sub> (GND to exposed therma | al pad) | | | -0.2 | 0.2 | V | | Causea Cumant | RT/CLK, IN | RT/CLK, INH/UVLO | | | ±100 | μΑ | | Source Current | PH | PH | | | Current Limit | Α | | | PH | PH | | | Current Limit | Α | | Sink Current | SS/TR | SS/TR | | | ±100 | μΑ | | | PWRGD | PWRGD | | | 10 | mA | | Operating Junction Temperatu | re | | | -40 | 125 <sup>(2)</sup> | °C | | Storage Temperature, T <sub>stg</sub> | | | | -65 | 150 | °C | | Peak Reflow Case Temperatu | re <sup>(3)</sup> | | | | 250 <sup>(4)</sup> | °C | | Maximum Number of Reflows | Allowed <sup>(3)</sup> | | | | 3 <sup>(4)</sup> | | | Mechanical Shock | Mil-STD-883D, Method 200 | TD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted | | | 1500 | 0 | | Mechanical Vibration | Mil-STD-883D, Method 200 | 07.2, 20- | 2000Hz | | 20 | G | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) See the temperature derating curves in the Typical Characteristics section for thermal information. - (3) For soldering specifications, refer to the Soldering Requirements for BQFN Packages application note. - (4) Devices with a date code prior to week 14 2018 (1814) have a peak reflow case temperature of 240°C with a maximum of one reflow. #### 4.2 Thermal Information | | | LMZ30606 | | |---------------|-----------------------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | RKG39 | UNIT | | | | 39 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 12 | | | ΨЈТ | Junction-to-top characterization parameter <sup>(3)</sup> | 2.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (4) | 9.7 | | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics (SPRA953) application report. - (2) The junction-to-ambient thermal resistance, θ<sub>JA</sub>, applies to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 1 oz. copper and natural convection cooling. Additional airflow reduces θ<sub>JA</sub>. - (3) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JT</sub> \* Pdis + T<sub>T</sub>; where Pdis is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device. - (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JB</sub> \* Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device. #### 4.3 Electrical Characteristics Over -40°C to 85°C free-air temperature, VIN = 3.3 V, $V_{OUT}$ = 1.8 V, $I_{OUT}$ = 6A, $C_{IN1}$ = 47 $\mu F$ ceramic, $C_{IN2}$ = 220 $\mu F$ poly-tantalum, $C_{OUT1}$ = 47 $\mu F$ ceramic, $C_{OUT2}$ = 100 $\mu F$ poly-tantalum (unless otherwise | - | PARAMETER | Т | EST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|----------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------|---------------------|-------|----------------------|-----------| | I <sub>OUT</sub> | Output current | T <sub>A</sub> = 85°C, natural convec | tion | | 0 | | 6 | Α | | V <sub>IN</sub> | Input voltage range | Over I <sub>OUT</sub> range | | | 2.95 <sup>(1)</sup> | | 6 | V | | | | VIN = increasing | | | | 3.05 | 3.135 | | | UVLO | VIN Undervoltage lockout | VIN = decreasing | VIN = decreasing | | | 2.75 | | V | | $V_{OUT(adj)}$ | Output voltage adjust range | Over I <sub>OUT</sub> range | | | 0.8 | | 3.6 | V | | | Set-point voltage tolerance | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0A | $\Gamma_A = 25^{\circ}\text{C}, \ I_{\text{OUT}} = 0\text{A}$ | | | | ±1.0% <sup>(2)</sup> | | | | Temperature variation | -40°C ≤ T <sub>A</sub> ≤ +85°C, I <sub>OUT</sub> : | = 0A | | | ±0.3% | | | | $V_{OUT}$ | Line regulation | Over VIN range, T <sub>A</sub> = 25°0 | C, I <sub>OUT</sub> = 0A | | | ±0.1% | | | | | Load regulation | Over I <sub>OUT</sub> range, T <sub>A</sub> = 25° | С | | | ±0.1% | | | | | Total output voltage variation | Includes set-point, line, loa | ad, and temperature va | riation | | | ±1.5% <sup>(2)</sup> | | | | | | V <sub>OU</sub> - | $_{\Gamma} = 3.3 \text{V}, f_{\text{SW}} = 1 \text{MHz}$ | | 96% | | | | | | | V <sub>OU</sub> - | <sub>Γ</sub> = 2.5V, f <sub>SW</sub> = 1 MHz | | 94% | | | | | | | V <sub>OU</sub> - | <sub>Γ</sub> = 1.8V, f <sub>SW</sub> = 1 MHz | | 92% | | | | | | $VIN = 5 V$ $I_O = 3 A$ | V <sub>OU</sub> - | <sub>Γ</sub> = 1.5V, f <sub>SW</sub> = 1 MHz | | 90% | | | | | | 10 - 571 | V <sub>OUT</sub> | = 1.2V, f <sub>SW</sub> =750 kHz | | 89% | | | | | Efficiency | | V <sub>OUT</sub> : | = 1.0V, f <sub>SW</sub> = 650 kHz | | 87% | | | | η | Efficiency | | $V_{OUT} = 0.8V, f_{SW} = 650 \text{ kHz}$ | | | 85% | | | | | | VIN = 3.3V | $V_{OUT} = 1.8V$ , $f_{SW} = 1$ MHz | | | 92% | | | | | | I <sub>O</sub> = 3 A | $V_{OUT} = 1.5V$ , $f_{SW} = 1$ MHz | | | 90% | | | | | | | V <sub>OUT</sub> : | = 1.2V, f <sub>SW</sub> = 750 kHz | | 89% | | | | | | | V <sub>OUT</sub> : | = 1.0V, f <sub>SW</sub> = 650 kHz | | 87% | | | | | | $V_{OUT} = 0.8V, f_{SW} = 650 \text{ kHz}$ | | | | 85% | | | | | Output voltage ripple | 20 MHz bandwith | | | | 10 | | $mV_{PP}$ | | I <sub>LIM</sub> | Overcurrent threshold | | | | | 9 | | Α | | | | | | Recovery time | | 80 | | μs | | | Transient response | 1.0 A/µs load step from 1. | 5A to 4.5A | V <sub>OUT</sub><br>over/undershoot | | 120 | | mV | | $V_{\text{INH-H}}$ | labibit Control | Inhibit High Voltage | | | | 1.25 | Open (3) | V | | V <sub>INH-L</sub> | - Inhibit Control | Inhibit Low Voltage | | | -0.3 | | 1.0 | V | | I <sub>I(stby)</sub> | Input standby current | INH pin to AGND | | | | 70 | 100 | μΑ | | | | \/ riging | | Good | | 93% | | | | | DWDCD Throobolds | V <sub>OUT</sub> rising | | Fault | | 109% | | | | Power<br>Good | PWRGD Thresholds | \/ folling | | Fault | | 91% | | | | 0000 | | V <sub>OUT</sub> falling | | Good | | 107% | | | | | PWRGD Low Voltage | I(PWRGD) = 0.33 mA | I(PWRGD) = 0.33 mA | | | | 0.3 | V | | $f_{SW}$ | Switching frequency | Over VIN and I <sub>OUT</sub> ranges | Over VIN and I <sub>OUT</sub> ranges, RT/CLK pin OPEN | | | 500 | 600 | kHz | | f <sub>CLK</sub> | Synchronization frequency | | | | 500 | | 2000 | kHz | | V <sub>CLK-H</sub> | CLK High-Level Threshold | CLK Control | | | 2.2 | | 3.3 | V | | V <sub>CLK-L</sub> | CLK Low-Level Threshold | OLK CONTO | | | -0.3 | | 0.4 | V | | CLK_PW | CLK Pulse Width | | | | 75 <sup>(4)</sup> | | | ns | | | Thermal Shutdown | Thermal shutdown | | | | 170 | | °C | | | mormai onutuowii | Thermal shutdown hystere | esis | | | 20 | | °C | The minimum VIN depends on $V_{\text{OUT}}$ and the switching frequency. Please refer to Table 9 for operating limits. The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external R<sub>SET</sub> resistor. This control pin has an internal pullup. Do not place an external pull-up resistor on this pin. If this pin is left open circuit, the device operates when input power is applied. A small low-leakage MOSFET is recommended for control. See the application section for further The maximum synchronization clock pulse width is dependant on VIN, V<sub>OUT</sub>, and the synchronization frequency. See the Synchronization (CLK) section for more information. ## **Electrical Characteristics (continued)** Over -40°C to 85°C free-air temperature, VIN = 3.3 V, $V_{OUT}$ = 1.8 V, $I_{OUT}$ = 6A, $C_{IN1}$ = 47 $\mu$ F ceramic, $C_{IN2}$ = 220 $\mu$ F poly-tantalum, $C_{OUT1}$ = 47 $\mu$ F ceramic, $C_{OUT2}$ = 100 $\mu$ F poly-tantalum (unless otherwise noted) | , | | | | | | | |------------------|----------------------------------------------|------------------------------------|-------------------|--------------------|--------------------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | 0 5.4 | | Ceramic | 47 <sup>(5)</sup> | | | | | CIN | C <sub>IN</sub> External input capacitance | Non-ceramic | | 220(5) | | μF | | | | Ceramic | 47 (6) | 150 | 650 <sup>(7)</sup> | | | C <sub>OUT</sub> | C <sub>OUT</sub> External output capacitance | Non-ceramic | | 100 <sup>(6)</sup> | 2000(7) | μF | | | | Equivalent series resistance (ESR) | | | 25 | mΩ | - (5) A minimum of 47μF of ceramic capacitance is required across the input for proper operation. Locate the capacitor close to the device. An additional 220μF of bulk capacitance is recommended. See Table 6 for more details. - (6) The amount of required output capacitance varies depending on the output voltage (see Table 5). The amount of required capacitance must include at least 47μF of ceramic capacitance. Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See Table 5 and Table 6 for more details. - (7) When using both ceramic and non-ceramic output capacitance, the combined maximum must not exceed 2200µF. #### 4.4 Package Specifications | | LMZ30606 | | | | |-----------------------------|-----------------------------------------------------------------------|------------|--|--| | Weight | | 0.85 grams | | | | Flammability | Meets UL 94 V-O | | | | | MTBF Calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 32.8 MHrs | | | # 5 Device Information ### **FUNCTIONAL BLOCK DIAGRAM** # **Table 2. PIN DESCRIPTIONS** | TERM | IINAL | DECODINE | | | | | | | |--------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | NO. | DESCRIPTION | | | | | | | | | 1 | | | | | | | | | | 5 | Zero VDC reference for the analog control circuitry. These pins should be connected directly to the PCB analog ground plane. Not all pins are connected together internally. All pins must be connected together | | | | | | | | AGND | 29 | externally with a copper plane or pour directly under the module. Connect the AGND copper area to the | | | | | | | | | 33 | PGND copper area at a single point; directly at the pin 37 PowerPAD using multiple vias. See the recommended layout in Figure 36. | | | | | | | | | 34 | recommended layout in Figure 36. | | | | | | | | PowerPAD<br>(PGND) | 37 | This pad provides both an electrical and thermal connection to the PCB. This pad should be connected directly to the PCB power ground plane using multiple vias for good electrical and thermal performance. The same vias should also be used to connect to the PCB analog ground plane. See the recommended layout in Figure 36. | | | | | | | | | 2 | | | | | | | | | | 3 | | | | | | | | | DNC | 15 | Do Not Connect. Do not connect these pins to AGND, to another DNC pin, or to any other voltage. These | | | | | | | | | 16 | pins are connected to internal circuitry. Each pin must be soldered to an isolated pad. | | | | | | | | | 26 | | | | | | | | | INH/UVLO | 28 | Inhibit and UVLO adjust pin. Use an open drain or open collector output logic to control the INH function. A resistor between this pin and AGND adjusts the UVLO voltage. | | | | | | | | | 17 | The second secon | | | | | | | | | 18 | | | | | | | | | | 19 | | | | | | | | | | 20 | | | | | | | | | | 21 | Phase switch node. These pins should be connected by a small copper island under the device for thermal | | | | | | | | PH | 22 | relief. Do not connect any external component to this pin or tie it to a pin of another function. | | | | | | | | - | 23 | | | | | | | | | | 24 | | | | | | | | | | 25 | | | | | | | | | | 39 | | | | | | | | | PWRGD | 27 | Power good fault pin. Asserts low if the output voltage is out of tolerance. A pull-up resistor is required. | | | | | | | | RT/CLK | 4 | This pin automatically selects between RT mode and CLK mode. An external timing resistor adjusts the switching frequency of the device. In CLK mode, the device synchronizes to an external clock. | | | | | | | | SENSE+ | 36 | Remote sense connection. Connect this pin to VOUT at the load for improved regulation. This pin must be connected to VOUT at the load, or at the module pins. | | | | | | | | SS/TR | 6 | Slow-start and tracking pin. Connecting an external capacitor to this pin adjusts the output voltage rise time. A voltage applied to this pin allows for tracking and sequencing control. | | | | | | | | STSEL | 7 | Slow-start or track feature select. Connect this pin to AGND to enable the internal SS capacitor with a SS interval of approximately 1.1 ms. Leave this pin open to enable the TR feature. | | | | | | | | VADJ | 35 | Connecting a resistor between this pin and AGND sets the output voltage above the 0.8V default voltage. | | | | | | | | | 30 | | | | | | | | | VIN | 31 | The positive input voltage power pins, which are referenced to PGND. Connect external input capacitance between these pins and the PGND plane, close to the device. | | | | | | | | | 32 | Detween these pins and the FOND plane, close to the device. | | | | | | | | | 8 | | | | | | | | | | 9 | | | | | | | | | | 10 | | | | | | | | | | 11 | | | | | | | | | VOUT | 12 | Output voltage. Connect output capacitors between these pins and the PGND plane, close to the device. | | | | | | | | | 13 | | | | | | | | | | 14 | | | | | | | | | | 38 | | | | | | | | | | - 30 | | | | | | | | #### RKG PACAKGE 39 PINS (TOP VIEW) # 6 Typical Characteristics (VIN = 5 V) The electrical characteristic data has been developed from actual products tested at $25^{\circ}$ C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a $100 \text{ mm} \times 100 \text{ mm}$ double-sided PCB with 1 oz. copper. Applies to Figure 4. # 7 Typical Characteristics (VIN = 3.3 V) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 6, Figure 7, and Figure 8. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm double-sided PCB with 1 oz. copper. Applies to Figure 9. ## 8 Application Information #### 8.1 Adjusting the Output Voltage The VADJ control sets the output voltage of the LMZ30606. The output voltage adjustment range is from 0.8V to 3.6V. The adjustment method requires the addition of $R_{SET}$ , which sets the output voltage, the connection of SENSE+ to VOUT, and in some cases $R_{RT}$ which sets the switching frequency. The $R_{SET}$ resistor must be connected directly between the VADJ (pin 35) and AGND (pin 33 & 34). The SENSE+ pin (pin 36) must be connected to VOUT either at the load for improved regulation or at VOUT of the module. The $R_{RT}$ resistor must be connected directly between the RT/CLK (pin 4) and AGND (pins 33 & 34). Table 3 gives the standard external $R_{\text{SET}}$ resistor for a number of common bus voltages, along with the recommended $R_{\text{RT}}$ resistor for that output voltage. Table 3. Standard R<sub>SET</sub> Resistor Values for Common Output Voltages | RESISTORS | OUTPUT VOLTAGE V <sub>OUT</sub> (V) | | | | | | | | |-----------------------|-------------------------------------|------|------|------|-------|-------|--|--| | | 0.8 | 1.2 | 1.5 | 1.8 | 2.5 | 3.3 | | | | R <sub>SET</sub> (kΩ) | open | 2.87 | 1.65 | 1.15 | 0.673 | 0.459 | | | | R <sub>RT</sub> (kΩ) | 1200 | 715 | 348 | 348 | 348 | 348 | | | For other output voltages, the value of the required resistor can either be calculated using the following formula, or simply selected from the range of values given in Table 4. $$R_{SET} = \frac{1.43}{\left(\left(\frac{V_{OUT}}{0.799}\right) - 1\right)} (k\Omega)$$ (1) Table 4. Standard R<sub>SET</sub> Resistor Values | | | | | 13E1 110010101 | | | | |----------------------|-----------------------|----------------------|-----------------------|----------------------|-----------------------|------------------------|-----------------------| | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | $R_{RT}$ (k $\Omega$ ) | f <sub>SW</sub> (kHz) | | 0.8 | open | 1200 | 650 | 2.3 | 0.768 | 348 | 1000 | | 0.9 | 11.8 | 1200 | 650 | 2.4 | 0.715 | 348 | 1000 | | 1.0 | 5.83 | 1200 | 650 | 2.5 | 0.673 | 348 | 1000 | | 1.1 | 3.83 | 1200 | 650 | 2.6 | 0.634 | 348 | 1000 | | 1.2 | 2.87 | 715 | 750 | 2.7 | 0.604 | 348 | 1000 | | 1.3 | 2.32 | 715 | 750 | 2.8 | 0.576 | 348 | 1000 | | 1.4 | 1.91 | 715 | 750 | 2.9 | 0.549 | 348 | 1000 | | 1.5 | 1.65 | 348 | 1000 | 3.0 | 0.523 | 348 | 1000 | | 1.6 | 1.43 | 348 | 1000 | 3.1 | 0.499 | 348 | 1000 | | 1.7 | 1.27 | 348 | 1000 | 3.2 | 0.475 | 348 | 1000 | | 1.8 | 1.15 | 348 | 1000 | 3.3 | 0.459 | 348 | 1000 | | 1.9 | 1.05 | 348 | 1000 | 3.4 | 0.442 | 348 | 1000 | | 2.0 | 0.953 | 348 | 1000 | 3.5 | 0.422 | 348 | 1000 | | 2.1 | 0.845 | 348 | 1000 | 3.6 | 0.412 | 348 | 1000 | | 2.2 | 0.825 | 348 | 1000 | | | | | #### 8.2 Capacitor Recommendations for the LMZ30606 Power Supply #### 8.2.1 Capacitor Technologies #### 8.2.1.1 Electrolytic, Polymer-Electrolytic Capacitors When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C. #### 8.2.1.2 Ceramic Capacitors The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output. #### 8.2.1.3 Tantalum, Polymer-Tantalum Capacitors Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications. #### 8.2.2 Input Capacitor The LMZ30606 requires a minimum input capacitance of 47 $\mu$ F of ceramic capacitance. An additional 220 $\mu$ F polymer-tantalum capacitor is recommended for applications with transient load requirements. The combined ripple current rating of the input capacitors must be at least 3000 mArms. Table 6 includes a preferred list of capacitors by vendor. For applications where the ambient operating temperature is less than 0°C, an additional 1 $\mu$ F, X5R or X7R ceramic capacitor placed between VIN and AGND is recommended. #### 8.2.3 Output Capacitor The required output capacitance is determined by the output voltage of the LMZ30606. See Table 5 for the amount of required capacitance. The required output capacitance must include at least one 47 $\mu$ F ceramic capacitor. For applications where the ambient operating temperature is less than 0°C, an additional 100 $\mu$ F polymer-tantalum capacitor is recommended. When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in Table 6 are required. The required capacitance above the minimum is determined by actual transient deviation requirements. See Table 7 for typical transient response values for several output voltage, input voltage and capacitance combinations. Table 6 includes a preferred list of capacitors by vendor. **Table 5. Required Output Capacitance** | V <sub>OUT</sub> RA | NGE (V) | MINIMUM DECLUDED C (VE) | | | | |---------------------|---------|----------------------------------------|--|--|--| | MIN | MAX | MINIMUM REQUIRED C <sub>OUT</sub> (μF) | | | | | 0.8 | < 1.8 | 147 <sup>(1)</sup> | | | | | 1.8 | < 3.3 | 100 <sup>(2)</sup> | | | | | 3.3 | 3.6 | 47 <sup>(2)</sup> | | | | Minimum required must include at least 1 x 47 μF ceramic capacitor plus 1 x 100 μF polymer-tantalum capacitor <sup>(2)</sup> Minimum required must include at least 47 µF of ceramic capacitance. # Table 6. Recommended Input/Output Capacitors (1) | | | | CAPA | CITOR CHARACTERI | STICS | |---------------|--------|--------------------|---------------------------|---------------------|-------------------------| | VENDOR SERIES | | PART NUMBER | WORKING<br>VOLTAGE<br>(V) | CAPACITANCE<br>(µF) | ESR <sup>(2)</sup> (mΩ) | | Murata | X5R | GRM32ER61C476K | 16 | 47 | 2 | | TDK | X5R | C3225X5R0J107M | 6.3 | 100 | 2 | | Murata | X5R | GRM32ER60J107M | 6.3 | 100 | 2 | | TDK | X5R | C3225X5R0J476K | 6.3 | 47 | 2 | | Murata | X5R | GRM32ER60J476M | 6.3 | 47 | 2 | | Sanyo | POSCAP | 10TPE220ML | 10 | 220 | 25 | | Kemet | T520 | T520V107M010ASE025 | 10 | 100 | 25 | | Sanyo | POSCAP | 6TPE100MPB | 6.3 | 100 | 25 | | Sanyo | POSCAP | 2R5TPE220M7 | 2.5 | 220 | 7 | | Kemet | T530 | T530D227M006ATE006 | 6.3 | 220 | 6 | | Kemet | T530 | T530D337M006ATE010 | 6.3 | 330 | 10 | | Sanyo | POSCAP | 2TPF330M6 | 2.0 | 330 | 6 | | Sanyo | POSCAP | 6TPE330MFL | 6.3 | 330 | 15 | (1) Capacitor Supplier Verification Please verify availability of capacitors identified in this table. #### RoHS, Lead-free and Material Details Please consult capacitor suppliers regarding material composition, RoHS status, lead-free status, and manufacturing process requirements. (2) Maximum ESR @ 100kHz, 25°C. # 8.3 Transient Response **Table 7. Output Voltage Transient Response** | $C_{IN1}$ = 1 x 47 µF CERAMIC, $C_{IN2}$ = 220 µF POLYMER-TANTALUM | | | | | | | | | | | |--------------------------------------------------------------------|---------------------|---------------------------|------------------------|----------------------------|-------------------------------|--------------------|--|--|--|--| | | | | | VOLTAGE DE | <b>VOLTAGE DEVIATION (mV)</b> | | | | | | | V <sub>OUT</sub> (V) | V <sub>IN</sub> (V) | C <sub>OUT1</sub> Ceramic | C <sub>OUT2</sub> BULK | 2 A LOAD STEP,<br>(1 A/μs) | 3 A LOAD STEP,<br>(1 A/μs) | RECOVERY TIME (µs) | | | | | | | 3.3 | 47 µF | 330 μF | 35 | 45 | 60 | | | | | | 0.8 | 3.3 | 47 μF | 470 μF | 30 | 40 | 60 | | | | | | 0.8 | .8 | 47 μF | 330 μF | 30 | 40 | 60 | | | | | | | o | 47 μF | 470 μF | 25 | 35 | 60 | | | | | | | 3.3 | 47 μF | 330 μF | 45 | 65 | 60 | | | | | | 1.2 | 3.3 | 47 µF | 470 μF | 40 | 60 | 60 | | | | | | 1.2 | _ | 47 μF | 330 μF | 40 | 65 | 60 | | | | | | | 5 | 47 μF | 470 μF | 35 | 60 | 60 | | | | | | | 3.3 | 47 µF | 220 μF | 65 | 90 | 70 | | | | | | 1.8 | 3.3 | 47 μF | 330 μF | 60 | 85 | 70 | | | | | | 1.0 | 5 | 47 µF | 220 μF | 60 | 85 | 70 | | | | | | | 5 | 47 µF | 330 μF | 50 | 75 | 70 | | | | | | 2.5 | 5 | 3x 47 μF | - | 95 | 150 | 70 | | | | | | 2.5 | <b>3</b> | 3x 47 μF | 100 μF | 85 | 125 | 70 | | | | | | 2.2 | E | 3x 47 μF | - | 120 | 180 | 70 | | | | | | 3.3 | 5 | 3x 47 μF | 100 μF | 100 | 150 | 70 | | | | | #### 8.3.1 Transient Waveforms # 8.4 Application Schematics Figure 19. Typical Schematic VIN = 2.95 V to 6.0 V, VOUT = 1.2 V Figure 20. Typical Schematic VIN = 4.4 V to 6.0 V, VOUT = 3.3 V #### 8.5 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ30606 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.6 Power Good (PWRGD) The PWRGD pin is an open drain output. Once the voltage on the SENSE+ pin is between 93% and 107% of the set voltage, the PWRGD pin pull-down is released and the pin floats. The recommended pull-up resistor value is between 10 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 6 V or less. The PWRGD pin is in a defined state once VIN is greater than 1.2 V, but with reduced current sinking capability. The PWRGD pin achieves full current sinking capability once the VIN pin is above 2.95V. Figure 21 shows the PWRGD waveform during power-up. The PWRGD pin is pulled low when the voltage on SENSE+ is lower than 91% or greater than 109% of the nominal set voltage. Also, the PWRGD pin is pulled low if the input UVLO or thermal shutdown is asserted, or if the INH pin is pulled low. #### 8.7 Power-Up Characteristics When configured as shown in the front page schematic, the LMZ30606 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. The soft-start circuitry introduces a short time delay from the point that a valid input voltage is recognized. Figure 21 shows the start-up waveforms for a LMZ30606, operating from a 5-V input and with the output voltage adjusted to 1.8 V. The waveform is measured with a 3-A constant current load. Figure 21. Start-Up Waveforms #### 8.8 Remote Sense The SENSE+ pin must be connected to V<sub>OUT</sub> at the load, or at the device pins. Connecting the SENSE+ pin to $V_{OUT}$ at the load improves the load regulation performance of the device by allowing it to compensate for any I-R voltage drop between its output pins and the load. An I-R drop is caused by the high output current flowing through the small amount of pin and trace resistance. This should be limited to a maximum of 300 mV. #### NOTE The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the SENSE+ connection, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator. #### 8.9 Output On/Off Inhibit (INH) The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low guiescent current state. The INH pin has an internal pull-up current source, allowing the user to float the INH pin for enabling the device. If an application requires controlling the INH pin, use an open drain/collector device, or a suitable logic gate to interface with the pin. Do not place an external pull-up resistor on this pin. Figure 22 shows the typical application of the inhibit function. Turning Q1 on applies a low voltage to the inhibit control (INH) pin and disables the output of the supply, as shown in Figure 23. If Q1 is turned off, the supply executes a soft-start power-up sequence, as shown in Figure 24. The waveforms were measured with a 3-A constant current load. Figure 22. Typical Inhibit Control #### 8.10 Slow Start (SS/TR) Connecting the STSEL pin to AGND and leaving SS/TR pin open enables the internal SS capacitor with a slow start interval of approximately 1.1 ms. Adding additional capacitance between the SS pin and AGND increases the slow start time. Table 8 shows an additional SS capacitor connected to the SS/TR pin and the STSEL pin connected to AGND. See Table 8 below for SS capacitor values and timing interval. Figure 25. Slow-Start Capacitor (C<sub>SS</sub>) and STSEL Connection **Table 8. Slow-Start Capacitor Values and Slow-Start Time** | C <sub>SS</sub> (pF) | open | 2200 | 4700 | 10000 | 15000 | 22000 | 25000 | |----------------------|------|------|------|-------|-------|-------|-------| | SS Time (msec) | 1.1 | 1.9 | 2.8 | 4.6 | 6.4 | 8.8 | 9.8 | #### 8.11 Overcurrent Protection For protection against load faults, the LMZ30606 uses current limiting. The device is protected from overcurrent conditions by cycle-by-cycle current limiting and frequency foldback. During an overcurrent condition the output current is limited and the output voltage is reduced, as shown in Figure 26. When the overcurrent condition is removed, the output voltage returns to the established voltage, as shown in Figure 27. ## 8.12 Synchronization (CLK) An internal phase locked loop (PLL) has been implemented to allow synchronization between 500 kHz and 2 MHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a minimum pulse width of 75 ns. The maximum clock pulse width must be calculated using Equation 2. The clock signal amplitude must transition lower than 0.4 V and higher than 2.2 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. Applications requiring both RT mode and CLK mode, configure the device as shown in Figure 28. Before the external clock is present, the device works in RT mode and the switching frequency is set by the RT resistor ( $R_{RT}$ ). When the external clock is present, the CLK mode overrides the RT mode. The device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. The device will lock to the external clock frequency approximately 15 $\mu$ s after a valid clock signal is present. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to a lower frequency before returning to the switching frequency set by the RT resistor. $$CLK_PW_{MAX} = \frac{0.75 \times \left(1 - \frac{V_{OUT}}{V_{IN(min)}}\right)}{f_{SW}}$$ (2) Figure 28. CLK/RT Configuration Select the synchronization frequency based on the output voltages of the devices being synchronized. Table 9 shows the allowable $V_{OUT}$ range for a given switching frequency when operating from a typical 5 V bus and a typical 3.3 V bus. For the most optimal solution, synchronize to a frequency in the center of the allowable frequency range. For example, an application requires synchronizing three LMZ30606 devices with output voltages of 1.2V, 1.8V, and 3.3V, all powered from VIN = 5V. Table 9 shows that all three output voltages can be synchronized to any frequency between 600 kHz to 1 MHz. For the most optimal solution, choose 800 kHz as the sychronization frequency. (Values included in the table are based on a resistive load.) Table 9. Synchronization Frequency vs Output Voltage | | | VIN = 5V | (+/- 10%) | %) VIN = 3.3V (+/- 5%) | | | | | |------------------------------------|------------------------|---------------------|-----------|----------------------------|-----|--|--|--| | SYNCHRONIZATION<br>FREQUENCY (kHz) | $R_{RT}$ (k $\Omega$ ) | V <sub>OUT</sub> RA | NGE (V) | V <sub>OUT</sub> RANGE (V) | | | | | | THE GOLING T (MILE) | | MIN | MAX | MIN | MAX | | | | | 500 | open | 0.8 | 1.8 | 0.8 | 2.5 | | | | | 550 | 3400 | 0.8 | 2.2 | 0.8 | 2.5 | | | | | 600 | 1800 | 0.8 | 3.3 | 0.8 | 2.5 | | | | | 650 | 1200 | 0.8 | 3.6 | 0.8 | 2.5 | | | | | 700 | 887 | 0.8 | 3.6 | 0.8 | 2.5 | | | | | 750 | 715 | 0.9 | 3.6 | 0.8 | 2.5 | | | | | 800 | 590 | 0.9 | 3.6 | 0.8 | 2.5 | | | | | 850 | 511 | 1.0 | 3.6 | 0.8 | 2.5 | | | | | 900 | 442 | 1.0 | 3.6 | 0.8 | 2.5 | | | | | 950 | 392 | 1.1 | 3.6 | 0.8 | 2.5 | | | | | 1000 | 348 | 1.1 | 3.6 | 0.8 | 2.5 | | | | | 1250 | 232 | 1.4 | 3.6 | 0.9 | 2.4 | | | | | 1500 | 174 | 1.7 | 3.5 | 1.1 | 2.3 | | | | | 1750 | 137 | 2.0 | 3.4 | 1.3 | 2.3 | | | | Table 9. Synchronization Frequency vs Output Voltage (continued) | | | VIN = 5V | V (+/- 5%) | | | |------------------------------------|------------------------|---------------------|------------|---------------------|---------| | SYNCHRONIZATION<br>FREQUENCY (kHz) | $R_{RT}$ (k $\Omega$ ) | V <sub>OUT</sub> RA | NGE (V) | V <sub>OUT</sub> RA | NGE (V) | | THE GOENOT (MIL) | | MIN | MAX | MIN | MAX | | 2000 | 113 | 2.2 | 3.3 | 1.4 | 2.2 | # 8.13 Sequencing (SS/TR) Many of the common power supply sequencing methods can be implemented using the SS/TR, INH and PWRGD pins. The sequential method is illustrated in Figure 29 using two LMZ30606 devices. The PWRGD pin of the first device is coupled to the INH pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 30 shows sequential turn-on waveforms of two LMZ30606 devices. Simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 31 to the output of the power supply that needs to be tracked or to another voltage reference source. Figure 32 shows simultaneous turn-on waveforms of two LMZ30606 devices. Use Equation 3 and Equation 4 to calculate the values of R1 and R2. R1 = $$\frac{(V_{OUT2} \times 12.6)}{0.799}$$ (k $\Omega$ ) R2 = $\frac{0.799 \times R1}{(V_{OUT2} - 0.799)}$ (k $\Omega$ ) # 8.14 Programmable Undervoltage Lockout (UVLO) The LMZ30606 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 3.135 V(max) with a typical hysteresis of 300 mV. If an application requires a higher UVLO threshold on the VIN pin, the UVLO pin can be configured as shown in Figure 33. Table 10 lists standard values for $R_{\text{UVLO}}$ to adjust the VIN UVLO voltage up. Table 10. Standard Resistor values for Adjusting VIN UVLO | VIN UVLO (V) (typ) | 3.25 | 3.5 | 3.75 | 4.0 | 4.25 | 4.5 | 4.75 | |--------------------------------|------|-----|------|------|------|------|------| | $R_{UVLO}\left(k\Omega\right)$ | 294 | 133 | 86.6 | 63.4 | 49.9 | 42.2 | 35.7 | | Hysteresis (mV) | 325 | 335 | 345 | 355 | 365 | 375 | 385 | #### 8.15 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 170°C typically. The device reinitiates the power up sequence when the junction temperature drops below 150°C typically. #### 8.16 EMI The LMZ30606 is compliant with EN55022 Class B radiated emissions. Figure 34 and Figure 35 show typical examples of radiated emissions plots for the LMZ30606 operating from 5V and 3.3V respectively. Both graphs include the plots of the antenna in the horizontal and vertical positions. #### 8.17 Layout Considerations To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 36, shows a typical PCB layout. Some considerations for an optimized layout are: - Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress. - Place ceramic input and output capacitors close to the module pins to minimize high frequency noise. - Locate additional output capacitors between the ceramic capacitor and the load. - Place a dedicated AGND copper area beneath the LMZ30606. - Connect the AGND and PGND copper area at one point; directly at the pin 37 PowerPad using multiple vias. - Place $R_{SET}$ , $R_{RT}$ , and $C_{SS}$ as close as possible to their respective pins. - Use multiple vias to connect the power planes to internal layers. Figure 37. Typical PGND-Layer Recommended Layout # 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision A (June 2017) to Revision B | Page | |-------------------------------------------------------------------------------------------------------------------|------| | LMZ30606用のWEBENCH®設計リンクを追加 | 1 | | Increased the peak reflow temperature and maximum number of reflows to JEDEC specifications for manufacturability | | | • 「デバイスおよびドキュメントのサポート」セクションを追加 | | | • 「 <i>メカニカル、パッケージ、および注文情報</i> 」セクションを追加 | 27 | | Changes from Original (July 2013) to Revision A | Page | | Added peak reflow and maximum number of reflows information | 2 | # 10 デバイスおよびドキュメントのサポート #### 10.1 デバイス・サポート #### 10.1.1 開発サポート #### 10.1.1.1 WEBENCH®ツールによるカスタム設計 ここをクリックすると、WEBENCH® Power Designerにより、LMZ30606デバイスを使用するカスタム設計を作成できます。 - 1. 最初に、入力電圧(V<sub>IN</sub>)、出力電圧(V<sub>OUT</sub>)、出力電流(I<sub>OUT</sub>)の要件を入力します。 - 2. オプティマイザのダイヤルを使用して、効率、占有面積、コストなどの主要なパラメータについて設計を最適化します。 - 3. 生成された設計を、テキサス・インスツルメンツが提供する他のソリューションと比較します。 WEBENCH Power Designerでは、カスタマイズされた回路図と部品リストを、リアルタイムの価格と部品の在庫情報と併せて参照できます。 ほとんどの場合、次の操作を実行可能です。 - 電気的なシミュレーションを実行し、重要な波形と回路の性能を確認する。 - 熱シミュレーションを実行し、基板の熱特性を把握する。 - カスタマイズされた回路図やレイアウトを、一般的なCADフォーマットでエクスポートする。 - 設計のレポートをPDFで印刷し、同僚と設計を共有する。 WEBENCHツールの詳細は、www.ti.com/WEBENCHでご覧になれます。 #### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™オンライン・コミュニティ TIのE2E(Engineer-to-Engineer)コミュニティ。エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。 設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることが できます。技術サポート用の連絡先情報も参照できます。 #### 10.4 商標 E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 10.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 10.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 11 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 3-Aug-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|--------|-------------------------------|----------------------------|--------------|-------------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | | | | | | | (4) | (5) | | | | LMZ30606RKGR | Active | Production | B1QFN (RKG) 39 | 500 LARGE T&R | Exempt | NIPDAU | Level-3-250C-168 HR | -40 to 85 | (54618, LMZ30606) | | LMZ30606RKGR.B | Active | Production | B1QFN (RKG) 39 | 500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | LMZ30606RKGT | Active | Production | B1QFN (RKG) 39 | 250 SMALL T&R | Exempt | NIPDAU | Level-3-250C-168 HR | -40 to 85 | (54618, LMZ30606) | | LMZ30606RKGT.B | Active | Production | B1QFN (RKG) 39 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 125 | | | LMZ30606RKGTG4 | Active | Production | B1QFN (RKG) 39 | 250 SMALL T&R | Yes | NIPDAU | Level-3-250C-168 HR | -40 to 125 | LMZ30606 | | LMZ30606RKGTG4.B | Active | Production | B1QFN (RKG) 39 | 250 SMALL T&R | Yes | NIPDAU | Level-3-250C-168 HR | -40 to 125 | LMZ30606 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 3-Aug-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 15-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMZ30606RKGR | B1QFN | RKG | 39 | 500 | 330.0 | 24.4 | 9.35 | 11.35 | 3.1 | 16.0 | 24.0 | Q1 | | LMZ30606RKGT | B1QFN | RKG | 39 | 250 | 330.0 | 24.4 | 9.35 | 11.35 | 3.1 | 16.0 | 24.0 | Q1 | | LMZ30606RKGTG4 | B1QFN | RKG | 39 | 250 | 330.0 | 24.4 | 9.35 | 11.35 | 3.1 | 16.0 | 24.0 | Q1 | www.ti.com 15-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|-----|-------------|------------|-------------| | LMZ30606RKGR | B1QFN | RKG | 39 | 500 | 383.0 | 353.0 | 58.0 | | LMZ30606RKGT | B1QFN | RKG | 39 | 250 | 383.0 | 353.0 | 58.0 | | LMZ30606RKGTG4 | B1QFN | RKG | 39 | 250 | 383.0 | 353.0 | 58.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - 1 The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F.\ The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. # RKG (R-PQFN-N39) # PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # RKG (S-PB1QFN-N39) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - E. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. # RKG (S-PB1QFN-N39) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: All linear dimensions are in millimeters. - This drawing is subject to change without notice. - This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. E. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated