LMZ10501 JAJSB28H - MAY 2011 - REVISED OCTOBER 2023 # LMZ10501 最大入力電圧 5.5V の 1A Nano モジュール ## 1 特長 - 出力電流最大 1A - 入力電圧範囲: 2.7V~ 5.5V - 出力電圧範囲:0.6V ~ 3.6V - 最大効率:95% - インダクタ内蔵 - 8 ピンの microSiP フットプリント - 接合部温度範囲:-40℃~125℃ - 可変出力電圧 - 2MHz の固定 PWM スイッチング周波数 - 補償機能を内蔵 - ソフトスタート機能 - 電流制限保護 - サーマル・シャットダウン保護 - 電源オン、電源オフ、およびブラウンアウト状況の入力 電圧 UVLO - 外付け部品はわずか 5 個 分圧抵抗と 3 個のセラミッ ク・コンデンサ - 小型デザイン・サイズ - 低出力電圧リップル - 簡単なコンポーネント選択とシンプルな PCB レイアウ - 高い効率によりシステムの発熱が減少 - WEBENCH® Power Designer により、LMZ10501 を 使用するカスタム設計を作成 V<sub>IN</sub> = 3.6V での標準的な効率 ## 2 アプリケーション - 3.3V および 5V レールからのポイント・オブ・ロード (POL) 変換 - スペースの制約が厳しいアプリケーション - 低出力ノイズのアプリケーション ## 3 概要 LMZ10501 Nano モジュールは使いやすい降圧 DC/DC 設計であり、スペースに制約のあるアプリケーションで最大 1A の負荷を駆動できます。入力コンデンサ、出力コンデ ンサ、小さな V<sub>CON</sub> フィルタ・コンデンサ、2 個の抵抗だけ で、基本的な動作を実現できます。nano モジュールは8 ピンの uSIP フットプリント・パッケージで供給され、インダ クタが内蔵されています。内部の電流制限に基づくソフト スタート機能、電流過負荷保護、サーマル・シャットダウン 機能も搭載されています。 ## パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> | | | |----------|----------------------|--------------------------|--|--| | LMZ10501 | SIL (µSIP、8) | 3.00mm × 2.60mm | | | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合は (2) ピンも含まれます。 放射 EMI (CISPR22) V<sub>IN</sub> = 5V、 V<sub>OUT</sub> = 1.8V、 I<sub>OUT</sub> = 1A ## **Table of Contents** | 1 特長 | | nctional Modes | 11 | |----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------|----------------------| | 2アプリケーション | | nd Implementation | 13 | | 3 概要 | | Information | 13 | | 4 Revision History | | plication | 13 | | 5 Pin Configuration and Functions | 3 8.3 Power Sup | pply Recommendations | 20 | | 6 Specifications | <u>4</u> 8.4 Layout | | | | 6.1 Absolute Maximum Ratings | 4 9 Device and De | ocumentation Support | | | 6.2 ESD Ratings | 4 9.1 Device Su | pport | | | 6.3 Recommended Operating Conditions | 4 9.2 Document | ation Support | | | 6.4 Thermal Information | | の更新通知を受け取る方法 | 23 | | 6.5 Electrical Characteristics | | ソース | 23 | | 6.6 System Characteristics | | S | | | 6.7 Typical Characteristics | | に関する注意事項 | 23 | | 7 Detailed Description | | | | | 7.1 Overview | | Packaging, and Orderable | | | 7.2 Functional Block Diagram | 9 Information | | 24 | | 7.3 Feature Description | | | | | 4 Revision History<br>資料番号末尾の英字は改訂を表しています。そ | の改訂履歴は英語版に準じて | います。 | | | 資料番号末尾の英字は改訂を表しています。 そ<br>Changes from Revision G (July 2018) to F | evision H (October 2023) | | Page | | 資料番号末尾の英字は改訂を表しています。 そ<br>Changes from Revision G (July 2018) to F | evision H (October 2023) | | | | 資料番号末尾の英字は改訂を表しています。そ | evision H (October 2023)<br>の採番方法を更新 | | 1 | | 資料番号末尾の英字は改訂を表しています。そ<br><b>Changes from Revision G (July 2018) to F</b><br>・ ドキュメント全体にわたって表、図、相互参照<br>・ Updated trademark information | evision H (October 2023)<br>の採番方法を更新 | | 9 | | 資料番号末尾の英字は改訂を表しています。 そ Changes from Revision G (July 2018) to F ・ ドキュメント全体にわたって表、図、相互参照 | evision H (October 2023)<br>の採番方法を更新<br>) to Revision G (July 2018) | | 9 Page | | 資料番号末尾の英字は改訂を表しています。そ<br>Changes from Revision G (July 2018) to F<br>・ ドキュメント全体にわたって表、図、相互参照<br>・ Updated trademark information | evision H (October 2023)<br>の採番方法を更新<br>) to Revision G (July 2018) | | 1<br>9<br>Page | | 資料番号末尾の英字は改訂を表しています。そ<br>Changes from Revision G (July 2018) to F<br>・ ドキュメント全体にわたって表、図、相互参照<br>・ Updated trademark information | evision H (October 2023) の採番方法を更新 ) to Revision G (July 2018) | アイコンを追加 | Page | | 資料番号末尾の英字は改訂を表しています。そ<br><b>Changes from Revision G (July 2018) to F</b> • ドキュメント全体にわたって表、図、相互参照 • Updated trademark information | evision H (October 2023) の採番方法を更新 ) to Revision G (July 2018) ス・デザインのナビゲーション・ ax table | アイコンを追加 | Page1 | | 資料番号末尾の英字は改訂を表しています。そ Changes from Revision G (July 2018) to F ドキュメント全体にわたって表、図、相互参照 Updated trademark information | evision H (October 2023) の採番方法を更新 ) to Revision G (July 2018) ス・デザインのナビゲーション・ ax table | アイコンを追加 | Page1 | | 資料番号末尾の英字は改訂を表しています。そ Changes from Revision G (July 2018) to F ドキュメント全体にわたって表、図、相互参照 Updated trademark information | evision H (October 2023) の採番方法を更新 ) to Revision G (July 2018) ス・デザインのナビゲーション・ ax table | アイコンを追加 | Page1 | | 資料番号末尾の英字は改訂を表しています。そ Changes from Revision G (July 2018) to F ドキュメント全体にわたって表、図、相互参照 Updated trademark information | evision H (October 2023) の採番方法を更新 ) to Revision G (July 2018) ス・デザインのナビゲーション・ ax table | アイコンを追加 | Page1144423 | | 資料番号末尾の英字は改訂を表しています。そ Changes from Revision G (July 2018) to F ドキュメント全体にわたって表、図、相互参照 Updated trademark information | evision H (October 2023) の採番方法を更新 | アイコンを追加 | Page111442324 Page | | 資料番号末尾の英字は改訂を表しています。そ Changes from Revision G (July 2018) to F ドキュメント全体にわたって表、図、相互参照 Updated trademark information | evision H (October 2023) の採番方法を更新 ) to Revision G (July 2018) ス・デザインのナビゲーション・ ax table | アイコンを追加 | Page Page 23 24 Page | Product Folder Links: LMZ10501 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # **5 Pin Configuration and Functions** 図 5-1. SIL Package, 8-Pin µSIP 表 5-1. Pin Functions | P | PIN TYPE <sup>(1)</sup> | | DESCRIPTION | |------|-------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | | | DESCRIPTION | | EN | 1 | I | Enable Input. Set this digital input higher than 1.2 V for normal operation. For shutdown, set low. Pin is internally pulled up to VIN and can be left floating for always-on operation. | | VCON | 2 | I | Output voltage control pin. Connect to analog voltage from resisitve divider or DAC/controller to set the VOUT voltage. $V_{OUT}$ = 2.5 x $V_{CON}$ . Connect a small (470pF) capacitor from this pin to SGND to provide noise filtering. | | FB | 3 | I | Feedback of the error amplifier. Connect directly to output capacitor to sense V <sub>OUT</sub> . | | SGND | 4 | I | Ground for analog and control circuitry. Connect to PGND at a single point. | | VOUT | 5 | 0 | Output Voltage. Connected to one terminal of the integrated inductor. Connect output filter capacitor between VOUT and PGND. | | PGND | 6 | I | Power ground for the power MOSFETs and gate-drive circuitry. | | VIN | 7 | I | Voltage supply input. Connect ceramic capacitor between VIN and PGND as close as possible to these two pins. Typical capacitor values are between 4.7 μF and 22 μF. | | VREF | 8 | 0 | 2.35-V voltage reference output. Typically connected to VCON pin through a resistive divider to set the output voltage. | | PAD | | I | The center pad underneath the SIL0008A package is internally tied to SGND. Connect this pad to the ground plane for improved thermal performance. | <sup>(1)</sup> I = input, O = output ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) (3) (2) | | MIN | MAX | UNIT | |--------------------------------------------|----------------|-----------------------|------| | VIN, VREF to SGND | -0.2 | +6.0 | V | | PGND to SGND | -0.2 | +0.2 | V | | EN, FB, VCON | (SGND<br>-0.2) | (VIN +0.2)<br>w/6 max | V | | VOUT | (PGND<br>-0.2) | (VIN +0.2)<br>w/6 max | V | | Junction temperature (T <sub>J-MAX</sub> ) | -40 | 125 | °C | | Maximum lead temperature | | 260 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under セクション 6.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) Absolute Maximum Ratings are limits beyond which damage to the device can occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For the Electrical Characteristics table for specifications and test conditions. - (3) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |--------------------------------------|-----|------|------| | Input voltage | 2.7 | 5.5 | V | | Recommended load current | 0 | 1000 | mA | | Junction temperature, T <sub>J</sub> | -40 | 125 | °C | ## 6.4 Thermal Information | | | | LMZ10501 | | |-----------------------|----------------------------------------------|------------------|----------|------| | | THERMAL METRIC(1) | SIL (µSIP) | UNIT | | | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | SIL0008G Package | 45.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | | 25 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | | 9.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | | 1.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | | 9.1 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | 25 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Junction-to-ambient thermal resistance (R<sub>BJA</sub>) is based on 4-layer board thermal measurements, performed under the conditions and guidelines set forth in the JEDEC standards JESD51-1 to JESD51-11. R<sub>0JA</sub> varies with PCB copper area, power dissipation, and #### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted). Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: V<sub>IN</sub> = 3.6 $V_{r}$ $V_{r}$ = 1.2 $V_{r}$ (1) | | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT | |--------------------------|------------------------------------------------|------------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | SYSTEM PARAM | IETERS | | | | | | | V <sub>REF</sub> × GAIN | Reference voltage × VCON to FB bain | V <sub>IN</sub> = V <sub>EN</sub> = 5.5V, V <sub>CON</sub> = 1.44V | 5.7575 | 5.875 | 5.9925 | V | | GAIN | VCON to FB Gain | V <sub>IN</sub> = 5.5V, V <sub>CON</sub> = 1.44V | 2.4375 | 2.5 | 2.5750 | V/V | | VIN <sub>UVLO</sub> | VIN rising threshold | | 2.24 | 2.41 | 2.64 | V | | VIN <sub>UVLO HYST</sub> | VIN UVLO hysteresis | | 120 | 165 | 200 | mV | | I <sub>SHDN</sub> | Shutdown supply current | $V_{IN} = 3.6V, V_{EN} = 0.5V^{(3)}$ | | 11 | 18 | μA | | Iq | DC bias current into VIN | V <sub>IN</sub> = 5.5V, V <sub>CON</sub> = 1.6V, I <sub>OUT</sub> = 0A | | 6.5 | 9.5 | mA | | R <sub>DROPOUT</sub> | V <sub>IN</sub> to V <sub>OUT</sub> resistance | I <sub>OUT</sub> = 200 mA | | 305 | 575 | mΩ | | I <sub>LIM</sub> | DC output current limit | V <sub>CON</sub> = 1.72V <sup>(4)</sup> | 1025 | 1350 | | mA | | Fosc | Internal oscillator frequency | | 1.75 | 2.0 | 2.25 | MHz | | V <sub>IH,ENABLE</sub> | Enable logic HIGH voltage | | 1.2 | | | V | | V <sub>IL,ENABLE</sub> | Enable logic LOW voltage | | - | | 0.5 | V | | T <sub>SD</sub> | Thermal shutdown | Rising Threshold | | 150 | | °C | | T <sub>SD-HYST</sub> | Thermal shutdown hysteresis | | | 20 | | °C | | D <sub>MAX</sub> | Maximum duty cycle | | | 100% | | | | T <sub>ON-MIN</sub> | Minimum on-time | | | 50 | | ns | | | | 20mm x 20mm board<br>2 layers, 2 oz copper, 0.5W,<br>no airlow | | 77 | | | | $\theta_{JA}$ | SIL0008A Package Thermal<br>Resistance | 15mm x 15mm board<br>2 layers, 2 oz copper, 0.5W,<br>no airlow | 88 | | °C/W | | | | | 10mm x 10mm board<br>2 layers, 2 oz copper, 0.5W,<br>no airlow | | 107 | | | Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate the Average Outgoing Quality Level (AOQL). ### 6.6 System Characteristics The following specifications are specified by design providing the component values in $\boxtimes$ 8-1 are used ( $C_{IN} = C_{OUT} = 10 \mu F$ , 6.3 V, 0603, TDK C1608X5R0J106K). These parameters are not specified by production testing. Unless otherwise stated the following conditions apply: $T_A = 25$ °C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------| | ΔV <sub>OUT</sub> /<br>V <sub>OUT</sub> | voltage and load current | $V_{OUT} = 0.6 \text{ V}$<br>$\Delta V_{IN} = 2.7 \text{ V to } 4.2 \text{ V}$<br>$\Delta I_{OUT} = 0 \text{A to } 1 \text{A}$ | | ±1.75% | | | | ΔV <sub>OUT</sub> /<br>V <sub>OUT</sub> | voltage and load current | $V_{OUT}$ = 1.5 V<br>$\Delta V_{IN}$ = 2.7 V to 5.5 V<br>$\Delta I_{OUT}$ = 0A to 1A | | ±0.92% | | | Product Folder Links: LMZ10501 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Typical numbers are at 25°C and represent the most likely parametric norm. Shutdown current includes leakage current of the high side PFET. Current limit is built-in, fixed, and not adjustable. ## 6.6 System Characteristics (続き) The following specifications are specified by design providing the component values in $\boxtimes$ 8-1 are used ( $C_{IN} = C_{OUT} = 10 \,\mu\text{F}$ , 6.3 V, 0603, TDK C1608X5R0J106K). These parameters are not specified by production testing. Unless otherwise stated the following conditions apply: $T_A = 25^{\circ}\text{C}$ . | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|--------|-----|----------| | ΔV <sub>OUT</sub> /<br>V <sub>OUT</sub> | Output voltage regulation over line voltage and load current | $V_{OUT}$ = 3.6 V $\Delta V_{IN}$ = 4.0 V to 5.5 V $\Delta I_{OUT}$ = 0A to 1A | | ±0.38% | | | | VREF<br>T <sub>RISE</sub> | Rise time of reference voltage | EN = Low to High, V <sub>IN</sub> = 4.2 V<br>V <sub>OUT</sub> = 2.7 V, I <sub>OUT</sub> = 1A | | 10 | | μs | | n | Peak efficiency | V <sub>IN</sub> = 5.0 V, V <sub>OUT</sub> = 3.3 V<br>I <sub>OUT</sub> = 200 mA | | 95% | | | | η | Full load efficiency | V <sub>IN</sub> = 5.0 V, V <sub>OUT</sub> = 3.6 V<br>I <sub>OUT</sub> = 1000 mA | | 91% | | | | V <sub>OUT</sub><br>Ripple | Output voltage ripple | V <sub>IN</sub> = 5.0 V, V <sub>OUT</sub> = 1.8 V<br>I <sub>OUT</sub> = 1000 mA | | 10 | | mV pk-pk | | Line<br>Transient | Line transient response | VIN = 2.7 V to 5.5 V,<br>$T_R = T_F = 10 \mu s$ ,<br>VOUT = 1.8 V, $I_{OUT} = 1000 \text{ mA}$ | | 30 | | mV pk-pk | | Load<br>Transient | Load transient response | $VIN = 5.0 V$ $T_R = T_F = 40 \mu s$ , $V_{OUT} = 1.8 V$ $I_{OUT} = 100 \text{ mA to } 1000 \text{ mA}$ | | 30 | | mV pk-pk | Product Folder Links: LMZ10501 ## **6.7 Typical Characteristics** Unless otherwise specified the following conditions apply: $V_{IN}$ = 3.6 V, $T_A$ = 25°C ## **6.7 Typical Characteristics (continued)** Unless otherwise specified the following conditions apply: $V_{IN}$ = 3.6 V, $T_A$ = 25°C 図 6-7. Conducted EMI $V_{IN}$ = 5.0 V, $V_{OUT}$ = 1.8 V, $I_{OUT}$ = 1-A Default Evaluation Board BOM with Additional 2.2- $\mu$ h 1- $\mu$ f LC Input Filter ## 7 Detailed Description ### 7.1 Overview The LMZ10501 SIMPLE SWITCHER® power converter nano module is an easy-to-use step-down DC-DC solution capable of driving up to 1A load in space-constrained applications. Only an input capacitor, an output capacitor, a small $V_{CON}$ filter capacitor, and two resistors are required for basic operation. The nano module comes in 8-pin LLP footprint package with an integrated inductor. The LMZ10501 operates in fixed 2.0-MHz PWM (Pulse Width Modulation) mode, and is designed to deliver power at maximum efficiency. The output voltage is typically set by using a resistive divider between the built-in reference voltage $V_{REF}$ and the control pin $V_{CON}$ . The $V_{CON}$ pin is the positive input to the error amplifier. The output voltage of the LMZ10501 can also be dynamically adjusted between 0.6 V and 3.6 V by driving the $V_{CON}$ pin externally. Internal current limit based soft-start function, current overload protection, and thermal shutdown are also provided. ### 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Current Limit The LMZ10501 current limit feature protects the module during an overload condition. The circuit employs positive peak current limit in the PFET and negative peak current limit in the NFET switch. The positive peak current through the PFET is limited to 1.7A (typ.). When the current reaches this limit threshold the PFET switch is immediately turned off until the next switching cycle. This behavior continues on a cycle-by-cycle basis until the overload condition is removed from the output. The typical negative peak current limit through the NFET switch is -0.6A (typ.). The ripple of the inductor current depends on the input and output voltages. This means that the DC level of the output current when the peak current limiting occurs will also vary over the line voltage and the output voltage level. Refer to the DC Output Current Limit plots in the *Typical Characteristics* section for more information. #### 7.3.2 Startup Behavior and Soft Start The LMZ10501 features a current limit based soft start circuit in order to prevent large in-rush current and output overshoot as $V_{OUT}$ is ramping up. This is achieved by gradually increasing the PFET current limit threshold to Product Folder Links: LMZ10501 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 the final operating value as the output voltage ramps during startup. The maximum allowed current in the inductor is stepped up in a staircase profile for a fixed number of switching periods in each step. Additionally, the switching frequency in the first step is set at 450kHz and is then increased for each of the following steps until it reaches 2MHz at the final step of current limiting. This current limiting behavior is illustrated in $\boxtimes$ 7-1 and allows for a smooth $V_{OUT}$ ramp up. 図 7-1. Startup Behavior of Current Limit Based Softstart. The soft start rate is also limited by the $V_{CON}$ ramp up rate. The $V_{CON}$ pin is discharged internally through a pull down device before startup occurs. This is done to deplete any residual charge on the $V_{CON}$ filter capacitor and allow the $V_{CON}$ voltage to ramp up from 0V when the part is started. The events that cause $V_{CON}$ discharge are thermal shutdown, UVLO, EN low, or output short circuit detection. The minimum recommended capacitance on $V_{CON}$ is 220pF and the maximum is 1nF. The duration of startup current limiting sequence takes approximately 75µs. After the sequence is completed, the feedback voltage is monitored for output short circuit events. #### 7.3.3 Output Short Circuit Protection 図 7-2. Hiccup Behavior with Persistent Output Short Circuit. Product Folder Links: LMZ10501 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Because the output current is limited during normal startup by the softstart function, the current charging the output capacitor is also limited. This results in a smooth $V_{OUT}$ ramp up to nominal voltage. However, using excessively large output capacitance or $V_{CON}$ capacitance under normal conditions can prevent the output voltage from reaching 0.375 V at the end of the startup sequence. In such cases the module will maintain the described above hiccup mode and the output voltage will not ramp up to final value. To cause this condition, one can have to use unnecessarily large output capacitance for 1A load applications. See the $\frac{1}{2}$ 0.2.2.5 section for guidance on maximum capacitances for different output voltage settings. #### 7.3.4 Thermal Overload Protection The junction temperature of the LMZ10501 must not be allowed to exceed its maximum operating rating of 125°C. Thermal protection is implemented by an internal thermal shutdown circuit which activates at 150°C (typ). When this temperature is reached, the device enters a low power standby state. In this state switching remains off causing the output voltage to fall. Also, the $V_{CON}$ capacitor is discharged to SGND. When the junction temperature falls back below 130°C (typ) normal startup occurs and $V_{OUT}$ rises smoothly from 0V. Applications requiring maximum output current can require derating at elevated ambient temperature. See the $\frac{1}{2}$ $\frac{$ #### 7.4 Device Functional Modes ### 7.4.1 Circuit Operation The LMZ10501 is a synchronous Buck power module using a PFET for the high side switch and an NFET for the synchronous rectifier switch. The output voltage is regulated by modulating the PFET switch on-time. The circuit generates a duty-cycle modulated rectangular signal. The rectangular signal is averaged using a low pass filter formed by the integrated inductor and an output capacitor. The output voltage is equal to the average of the duty-cycle modulated rectangular signal. In PWM mode, the switching frequency is constant. The energy per cycle to the load is controlled by modulating the PFET on-time, which controls the peak inductor current. In current mode control architecture, the inductor current is compared with the slope compensated output of the error amplifier. At the rising edge of the clock, the PFET is turned ON, ramping up the inductor current with a slope of (V<sub>IN</sub> - V<sub>OUT</sub>)/L. The PFET is ON until the current signal equals the error signal. Then the PFET is turned OFF and NFET is turned ON, ramping down the inductor current with a slope of V<sub>OUT</sub> /L. At the next rising edge of the clock, the cycle repeats. An increase of load pulls the output voltage down, resulting in an increase of the error signal. As the error signal goes up, the peak inductor current is increased, elevating the average inductor current and responding to the heavier load. To specify stability, a slope compensation ramp is subtracted from the error signal and internal loop compensation is provided. #### 7.4.2 Input Under Voltage Detection The LMZ10501 implements an under voltage lock out (UVLO) circuit to specify proper operation during startup, shutdown and input supply brownout conditions. The circuit monitors the voltage at the $V_{\text{IN}}$ pin to specify that sufficient voltage is present to bias the regulator. If the under voltage threshold is not met, all functions of the controller are disabled and the controller remains in a low power standby state. #### 7.4.3 Shutdown Mode To shutdown the LMZ10501, pull the EN pin low (< 0.5 V). In the shutdown mode all internal circuits are turned OFF. ## 7.4.4 EN Pin Operation The EN pin is internally pulled up to $V_{IN}$ through a 790-k $\Omega$ (typical) resistor. This allows the nano module to be enabled by default when the EN pin is left floating. In such cases $V_{IN}$ will set EN high when $V_{IN}$ reaches 1.2 V. As the input voltage continues to rise, operation will start after $V_{IN}$ exceeds the under-voltage lockout (UVLO) threshold. To set EN high externally, pull it up to 1.2 V or higher. Note that the voltage on EN must remain at less than VIN+ 0.2 V due to absolute maximum ratings of the device. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 7.4.5 Internal Synchronous Rectification The LMZ10501 uses an internal NFET as a synchronous rectifier to minimize the switch voltage drop and increase efficiency. The NFET is designed to conduct through its intrinsic body diode during the built-in dead time between the PFET on-time and the NFET on-time. This eliminates the need for an external diode. The dead time between the PFET and NFET connection prevents shoot through current from $V_{\text{IN}}$ to PGND during the switching transitions. ### 7.4.6 High Duty Cycle Operation The LMZ10501 features a transition mode designed to extend the output regulation range to the minimum possible input voltage. As the input voltage decreases closer and closer to $V_{OUT}$ , the off-time of the PFET gets smaller and smaller and the duty cycle eventually must reach 100% to support the output voltage. The input voltage at which the duty cycle reaches 100% is the edge of regulation. When the LMZ10501 input voltage is lowered, such that the off-time of the PFET reduces to less than 35ns, the LMZ10501 doubles the switching period to extend the off-time for that $V_{IN}$ and maintain regulation. If $V_{IN}$ is lowered even more, the off-time of the PFET will reach the 35ns mark again. The LMZ10501 will then reduce the frequency again, achieving less than 100% duty cycle operation and maintaining regulation. As $V_{IN}$ is lowered even more, the LMZ10501 will continue to scale down the frequency, aiming to maintain at least 35ns off time. Eventually, as the input voltage decreases further, 100% duty cycle is reached. This behavior of extending the $V_{IN}$ regulation range is illustrated in $\boxtimes$ 7-3. 図 7-3. High Duty Cycle Operation and Switching Frequency Reduction Product Folder Links: LMZ10501 資料に関するフィードバック(ご意見やお問い合わせ) を送信 ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information This section describes a simple design procedure. Alternatively, WEBENCH® can be used to create and simulate a design using the LMZ10501. The WEBENCH® tool can be accessed from the LMZ10501 product folder at http://www.ti.com/product/lmz10501. For designs with typical output voltages (1.2 V, 1.8 V, 2.5 V, 3.3 V), jump to the *Application Curves* section for quick reference designs. ### 8.2 Typical Application 図 8-1. Typical Application Circuit #### 8.2.1 Design Requirements The detailed design procedure is based on the required input and output voltage specifications for the design. The input voltage range of the LMZ10501 is 2.7V to 5.5V. The output voltage range is 0.6V to 3.6V. The output current capability is 1A. ### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ10501 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. Product Folder Links: LMZ10501 In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 #### 8.2.2.2 Setting The Output Voltage The LMZ10501 provides a fixed 2.35-V $V_{REF}$ voltage output. As shown in $\boxtimes$ 8-1 above, a resistive divider formed by $R_T$ and $R_B$ sets the $V_{CON}$ pin voltage level. The $V_{OUT}$ voltage tracks $V_{CON}$ and is governed by the following relationship: $$V_{OUT} = GAIN \times V_{CON}$$ (1) where GAIN is 2.5 V/V from $V_{CON}$ to $V_{FB}$ This equation is valid for output voltages between 0.6 V and 3.6 V and corresponds to $V_{CON}$ voltage between 0.24 V and 1.44 V, respectively. #### 8.2.2.2.1 R<sub>T</sub> And R<sub>B</sub> Selection For Fixed V<sub>OUT</sub> The parameters affecting the output voltage setting are the $R_T$ , $R_B$ , and the product of the $V_{REF}$ voltage × GAIN. The $V_{REF}$ voltage is typically 2.35V. Because $V_{CON}$ is derived from $V_{REF}$ through $R_T$ and $R_B$ , $$V_{CON} = V_{REF} \times R_B / (R_B + R_T)$$ (2) After substitution, $$V_{OUT} = V_{REF} \times GAIN \times R_B / (R_B + R_T)$$ (3) $$R_{T} = (GAIN \times V_{REF} / V_{OUT} - 1) \times R_{B}$$ (4) The ideal product of GAIN $\times$ V<sub>RFF</sub> = 5.875 V. Choose $R_T$ to be between 80kΩ and 300kΩ. Then, $R_B$ can be calculated using $\pm$ 5 below. $$R_B = (V_{OUT} / (5.875 V - V_{OUT})) \times R_T$$ (5) Note that the resistance of $R_T$ must be $\geq 80k\Omega$ . This ensures that the $V_{REF}$ output current loading is not exceeded and the reference voltage is maintained. The current loading on $V_{REF}$ must not be greater than 30 $\mu$ A. #### 8.2.2.2.2 Output Voltage Accuracy Optimization Each nano module is optimized to achieve high $V_{OUT}$ accuracy. $\stackrel{\star}{\to}$ 1 shows that, by design, the output voltage is a function of the $V_{CON}$ voltage and the gain from $V_{CON}$ to $V_{FB}$ . The voltage at $V_{CON}$ is derived from $V_{REF}$ . Therefore, as shown in $\stackrel{\star}{\to}$ 3, the accuracy of the output voltage is a function of the $V_{REF}$ x GAIN product as well as the tolerance of the $R_T$ and $R_B$ resistors. The typical $V_{REF}$ x GAIN product by design is 5.875 V. Each nano module's $V_{REF}$ voltage is trimmed so that this product is as close to the ideal 5.875 V value as possible, achieving high $V_{OUT}$ accuracy. See the *Features Description* section for the $V_{REF}$ x GAIN product tolerance limits. #### 8.2.2.3 Dynamic Output Voltage Scaling The $V_{CON}$ pin on the LMZ10501 can be driven externally by a DAC to scale the output voltage dynamically. The output voltage $V_{OUT}$ = 2.5 V/V x $V_{CON}$ . When driving $V_{CON}$ with a source different than $V_{REF}$ place a 1.5k $\Omega$ resistor in series with the $V_{CON}$ pin. Current limiting the external $V_{CON}$ helps to protect this pin and allows the $V_{CON}$ capacitor to be fully discharged to 0V after fault conditions. ## 8.2.2.4 Integrated Inductor The LMZ10501 includes an inductor with over 1.2A DC current rating and soft saturation profile for up to 2A. This inductor allows for low package height and provides an easy to use, compact solution with reduced EMI. #### 8.2.2.5 Input And Output Capacitor Selection The LMZ10501 is designed for use with low ESR multi-layer ceramic capacitors (MLCC) for its input and output filters. Using a 10 $\mu$ F 0603 or 0805 with 6.3V or 10V rating ceramic input capacitor typically provides sufficient Copyright © 2023 Texas Instruments Incorporated $V_{IN}$ bypass. Use of multiple 4.7 $\mu$ F or 2.2 $\mu$ F capacitors can also be considered. Ceramic capacitors with X5R and X7R temperature characteristics are recommended for both input and output filters. These provide an optimal balance between small size, cost, reliability, and performance for space sensitive applications. The DC voltage bias characteristics of the capacitors must be considered when selecting the DC voltage rating and case size of these components. The effective capacitance of an MLCC is typically reduced by the DC voltage bias applied across its terminals. For example, a typical 0805 case size X5R 6.3 V 10 $\mu$ F ceramic capacitor can only have 4.8 $\mu$ F left in it when a 5.0-V DC bias is applied. Similarly, a typical 0603 case size X5R 6.3V 10 $\mu$ F ceramic capacitor can only have 2.4 $\mu$ F at the same 5.0V DC. Smaller case size capacitors can have even larger percentage drop in value with DC bias. The optimum output capacitance value is application dependent. Too small output capacitance can lead to instability due to lower loop phase margin. On the other hand, if the output capacitor is too large, it can prevent the output voltage from reaching the 0.375 V required voltage level at the end of the startup sequence. In such cases, the output short circuit protection can be engaged and the nano module will enter a hiccup mode as described in the tolerightarrow 7.3.3 section. tolerightarrow 8.1 sets the minimum output capacitance for stability and maximum output capacitance for proper startup for various output voltage settings. Note that the maximum $tolerightarrow C_{OUT}$ value in $tolerightarrow C_{OUT}$ value in the filter capacitance on $tolerightarrow C_{OUT}$ is the maximum recommended value of 1nF and the $tolerightarrow C_{OUT}$ value is less than $tolerightarrow C_{OUT}$ values. 表 8-1. Output Capacitance Range | OUTPUT VOLTAGE | MINIMUM<br>C <sub>OUT</sub> | SUGGESTED<br>C <sub>OUT</sub> | MAXIMUM<br>C <sub>OUT</sub> | |----------------|-----------------------------|-------------------------------|-----------------------------| | 0.6 V | 4.7 μF | 10 μF | 47 μF | | 1 V | 3.3 µF | 10 μF | 47 μF | | 1.2 V | 3.3 µF | 10 μF | 47 μF | | 1.8 V | 3.3 µF | 10 μF | 68 µF | | 2.5 V | 3.3 µF | 10 μF | 100 μF | | 3.3 V | 3.3 µF | 10 μF | 100 μF | Use of multiple 4.7- $\mu$ F or 2.2- $\mu$ F output capacitors can be considered for reduced effective ESR and smaller output voltage ripple. In addition to the main output capacitor, small 0.1- $\mu$ F – 0.01- $\mu$ F parallel capacitors can be used to reduce high frequency noise. ### 8.2.3 Application Curves ## $8.2.3.1 V_{OUT} = 1.2 V$ ## $8.2.3.2 V_{OUT} = 1.8 V$ ## $8.2.3.3 \ V_{OUT} = 2.5 \ V$ ### $8.2.3.4 V_{OUT} = 3.3 V$ ### 8.3 Power Supply Recommendations #### 8.3.1 Voltage Range The voltage of the input supply must not exceed the セクション 6.1 and the セクション 6.3 of the LMZ10501. #### 8.3.2 Current Capability The input supply must be able to supply the required input current to the LMZ10501 converter. The required input current depends on the application's minimum required input voltage ( $V_{IN-MIN}$ ), the required output power ( $V_{OUT} \times I_{OUT-MAX}$ ), and the converter efficiency ( $\eta$ ). $$I_{IN} = V_{OUT} \times I_{OUT-MAX} / (V_{IN-MIN} \times \eta)$$ (6) For example, for a design with 5-V minimum input voltage, 1.8-V output, and 1-A maximum load, considering 82% conversion efficiency, the required input current at steady state is 0.439 A. #### 8.3.3 Input Connection Long input connection cables can cause issues with the normal operation of any buck converter. ### 8.3.3.1 Voltage Drops Using long input wires to connect the supply to the input of any converter adds impedance in series with the input supply. This impedance can cause a voltage drop at the VIN pin of the converter when the output of the converter is loaded. If the input voltage is near the minimum operating voltage, this added voltage drop can cause the converter to drop out or reset. If long wires are used during testing, it is recommended to add some bulk (i.e. electrolytic) capacitance at the input of the converter. #### 8.3.3.2 Stability The added inductance of long input cables together with the ceramic (and low ESR) input capacitor can result in an under damped RLC network at the input of the Buck converter. This can cause oscillations on the input and instability. If long wires are used, it is recommended to add some electrolytic capacitance in parallel with the ceramic input capacitor. The electrolytic capacitor's ESR will improve the damping. Use an electrolytic capacitor with C<sub>ELECTROLYTIC</sub>≥ 4 × C<sub>CERAMIC</sub> and ESR<sub>ELECTROLYTIC</sub>≈ √ (L<sub>CABLE</sub> / C<sub>CERAMIC</sub>) For example, two cables (one for VIN and one for GND), each 1 meter (~3 ft) long with ~1 mm diameter (18AWG), placed 1cm (~0.4 in) apart will form a rectangular loop resulting in about 1.2µH of inductance. The inductance in this example can be decreased to almost half if the input wires are twisted. Based on a 10µF ceramic input capacitor, the recommended parallel $C_{\text{ELECTROLYTIC}}$ is $\geq$ 40 µF. Using a 47-µF capacitor will be sufficient. The recommended ESR<sub>ELECTROLYTIC</sub> $\approx$ 0.35 $\Omega$ or larger, based on about 1.2 µH of inductance and 10 µF of ceramic input capacitance. See application note SNVA489 for more details on input filter design. ### 8.4 Layout #### 8.4.1 Layout Guidelines The board layout of any DC/DC switching converter is critical for the optimal performance of the design. Bad PCB layout design can disrupt the operation of an otherwise good schematic design. Even if the regulator still converts the voltage properly, the board layout can mean the difference between passing or failing EMI regulations. In a Buck converter, the most critical board layout path is between the input capacitor ground terminal and the synchronous rectifier ground. The loop formed by the input capacitor and the power FETs is a path for the high di/dt switching current during each switching period. This loop must always be kept as short as possible when laying out a board for any buck converter. The LMZ10501 integrates the inductor and simplifies the DC/DC converter board layout. Refer to the example layout in $\boxtimes$ 8-26. There are a few basic requirements to achieve a good LMZ10501 layout. - 1. Place the input capacitor $C_{IN}$ as close as possible to the $V_{IN}$ and PGND pins. $V_{IN}$ (pin 7) and PGND (pin 6) on the LMZ10501 are next to each other which makes the input capacitor placement simple. - 2. Place the $V_{CON}$ filter capacitor $C_{VC}$ and the $R_B$ $R_T$ resistive divider as close as possible to the $V_{CON}$ and SGND pins. The $C_{VC}$ capacitor (not $R_B$ ) must be the component closer to the $V_{CON}$ pin, as shown in $\boxtimes$ 8-26. This allows for better bypass of the control voltage set at $V_{CON}$ . - 3. Run the feedback trace (from V<sub>OUT</sub> to FB) away from noise sources. - 4. Connect SGND to a quiet GND plane. - 5. Provide enough PCB area for proper heat sinking. Refer to the *Electrical Characteristics* table for example $\theta_{JA}$ values for different board areas. Also, refer to AN-2020 for additional thermal design hints. Refer to the evaluation board user's guide *LMZ10501SIL* and *LMZ10500SIL SIMPLE SWITCHER® Nano Module Evaluation Board* for a complete board layout example. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 8.4.2 Layout Example 図 8-26. Example Top Layer Board Layout ### 8.4.3 Package Considerations Use the following recommendations when using machine placement: - Use 1.06 mm (42mil) or smaller nozzle size. The pick up area is the top of the inductor which is 1.6 mm × 2 mm. - · Soft tip pick and place nozzle is recommended. - Add 0.05 mm to the component thickness so that the device will be released 0.05 mm (2 mil) into the solder paste without putting pressure or splashing the solder paste. - Slow the pick arm when picking the part from the tape and reel carrier and when depositing the IC on the board. - If the machine releases the component by force, use minimum force or no more than 3 Newtons. #### For manual placement: - Use a vacuum pick up hand tool with soft tip head. - If vacuum pick up tool is not available, use non-metal tweezers and hold the part by sides. - Use minimal force when picking and placing the module on the board. - Using hot air station provides better temperature control and better controlled air flow than a heat gun. - Go to the video section at www.ti.com/product/lmz10501 for a quick video on how to solder rework the LMZ10501. ## 9 Device and Documentation Support ## 9.1 Device Support ### 9.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ10501 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 9.2 Documentation Support ### 9.2.1 Related Documentation - Texas Instruments, AN-2162 Simple Success With Conducted EMI From DC- DC Converters application report - Texas Instruments, LMZ10501SIL and LMZ10500SIL SIMPLE SWITCHER® Nano Module Evaluation Board user's guide ### 9.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 9.5 Trademarks TI E2E™ is a trademark of Texas Instruments. WEBENCH® and SIMPLE SWITCHER® are registered trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 9.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. SIL0008A ## **MECHANICAL DATA** ## MicroSiP - 1.5mm max height ### SYSTEM IN PACKAGE 1. DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS IN PARENTHESIS ARE FOR REFERENCE ONLY. 2. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. 3. NO JEDEC REFERENCE AS OF NOVEMBER 2012. 4. R-uSiP-N8. NOTES: Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## **MECHANICAL DATA** ## SIL0008A ## MicroSiP - 1.5mm max height SYSTEM IN PACKAGE ## **MECHANICAL DATA** # SIL0008A ## MicroSiP - 1.5mm max height SYSTEM IN PACKAGE **SIL0008G** ## **PACKAGE OUTLINE** ## uSiP - 1.5mm max height MICRO SYSTEM IN PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Pick and place nozzle Ø 1.3 mm or smaller recommended. Product Folder Links: LMZ10501 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## **EXAMPLE BOARD LAYOUT** ## **SIL0008G** uSiP - 1.5mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ### **EXAMPLE STENCIL DESIGN** ## **SIL0008G** uSiP - 1.5mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|---------------------| | | (., | (=) | | | (8) | (4) | (5) | | (0) | | LMZ10501SILR | Active | Production | uSiP (SIL) 8 | 3000 LARGE T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 125 | 501<br>0501 421A DG | | LMZ10501SILR.A | Active | Production | uSiP (SIL) 8 | 3000 LARGE T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 125 | 501<br>0501 421A DG | | LMZ10501SILR.B | Active | Production | uSiP (SIL) 8 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | LMZ10501SILT | Active | Production | uSiP (SIL) 8 | 250 SMALL T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 125 | 501<br>0501 421A DG | | LMZ10501SILT.A | Active | Production | uSiP (SIL) 8 | 250 SMALL T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 125 | 501<br>0501 421A DG | | LMZ10501SILT.B | Active | Production | uSiP (SIL) 8 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 18-Jul-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMZ10501SILR | uSiP | SIL | 8 | 3000 | 330.0 | 12.4 | 2.85 | 3.25 | 1.7 | 4.0 | 12.0 | Q1 | | LMZ10501SILT | uSiP | SIL | 8 | 250 | 178.0 | 13.2 | 2.85 | 3.25 | 1.7 | 4.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Jun-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMZ10501SILR | uSiP | SIL | 8 | 3000 | 383.0 | 353.0 | 58.0 | | LMZ10501SILT | uSiP | SIL | 8 | 250 | 223.0 | 194.0 | 35.0 | ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated