LMR14050-Q1

# LMR14050-Q1 SIMPLE SWITCHER® パワーコンバータ、40V、5A、車載用、

# 40µA lo の降圧コンバータ

# 1 特長

- 車載アプリケーション認定済み
- 以下の結果で AEC-Q100 認定済み:
  - デバイス温度グレード 1:動作時周囲温度範囲 -40°C~125°C
  - デバイス HBM ESD 分類レベル H1C
  - デバイス CDM ESD 分類レベル C4A
- 4V ~ 40V の入力電圧範囲
- 5A の連続出力電流
- 非常に小さい動作時静止電流:40µA
- 90mΩ ハイサイド MOSFET
- 最小スイッチ オン時間:75ns
- 電流モード制御
- 200kHz~2.5MHz の可変スイッチング周波数
- 外部クロックへの周波数同期
- スペクトラム拡散オプションによる EMI 低減
- 使いやすさを実現した内部補償
- 高いデューティサイクルでの動作をサポート
- 高精度イネーブル入力
- 1µA のシャットダウン電流
- 外部設定可能なソフトスタート
- 過熱/過電圧/短絡保護
- PowerPAD™ 付き 8 ピン HSOIC パッケージ

# 2 アプリケーション

- 車載用バッテリレギュレーション
- 産業用電源
- テレコムおよびデータコム システム
- 汎用の広範囲な VIN 変動率

# воот RT/SYNC GND 概略回路図

# 3 概要

LMR14050-Q1 は、ハイサイド MOSFET を内蔵した 40V、5A の降圧レギュレータです。4V~40V という幅広 い入力範囲により、産業用から車載用まで、非レギュレー ション電源からの電源調整を行うさまざまなアプリケーショ ン向けに設計されています。広範な製品ファミリには、 LMR14020-Q1とLMR14030-Q1を含む 2A、3.5A の負 荷製品がピン互換のパッケージで供給されています。本レ ギュレータのスリープ モードの静止電流は 40µA であり、 バッテリ駆動システムに適しています。 シャットダウン モー ドの電流も 1µA ときわめて低いことから、バッテリ駆動時 間のさらなる延長が可能です。調整可能なスイッチング周 波数の範囲が広いため、効率と外付け部品のサイズを最 適化できます。内部ループ補償により、ユーザーはループ 補償を設計する煩雑な作業から解放されます。また、本デ バイスの外付け部品の数も最小限で済みます。高精度の イネーブル入力により、レギュレータの制御とシステムの電 源シーケンスが単純化されます。このデバイスには、サイク ル単位の電流制限、熱センシング、過剰な消費電力によ るサーマル シャットダウン、出力過電圧保護などの保護機 能も組み込まれています。

LMR14050-Q1 は、熱抵抗を下げるための露出パッドを 備えた 8 ピン HSOIC または 10 ピン WSON パッケージ で供給されます。

#### 製品情報

| APCHA ITS THE                  |                      |                          |  |  |  |
|--------------------------------|----------------------|--------------------------|--|--|--|
| 部品番号                           | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |  |  |  |
| MR14050SQDDARQ1                |                      |                          |  |  |  |
| IR14050SSQDDARQ1<br>(スペクトラム拡散) | DDA (HSOIC、<br>8)    | 4.9mm × 6mm              |  |  |  |
| MR14050QDPRRQ1                 | DDD (MCON            |                          |  |  |  |
| MR14050SQDPRRQ1<br>(スペクトラム拡散)  | DPR (WSON、<br>10)    | 4mm × 4mm                |  |  |  |

- 詳細については、セクション 10 を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



効率と出力電流との関係



# **Table of Contents**

|   | a                                    |     |
|---|--------------------------------------|-----|
| 1 | 特長                                   | . 1 |
| 2 | アプリケーション                             | 1   |
| 3 | 概要                                   | . 1 |
|   | Pin Configuration and Functions      |     |
|   | Specifications                       |     |
|   | 5.1 Absolute Maximum Ratings         |     |
|   | 5.2 ESD Ratings                      |     |
|   | 5.3 Recommended Operating Conditions | 4   |
|   | 5.4 Thermal Information.             | 5   |
|   | 5.5 Electrical Characteristics       | 5   |
|   | 5.6 Switching Characteristics        | 6   |
|   | 5.7 Typical Characteristics          |     |
| 6 | Detailed Description                 | 9   |
|   | 6.1 Overview                         | 9   |
|   | 6.2 Functional Block Diagram         | . 9 |
|   | 6.3 Feature Description              | 10  |
|   | 6.4 Device Functional Modes          |     |

| 7 Application and Implementation        | 17 |
|-----------------------------------------|----|
| 7.1 Application Information             | 17 |
| 7.2 Typical Application                 |    |
| 7.3 Power Supply Recommendations        | 22 |
| 7.4 Layout                              |    |
| 8 Device and Documentation Support      | 24 |
| 8.1 Device Support                      |    |
| 8.2 Documentation Support               |    |
| 8.3ドキュメントの更新通知を受け取る方法                   |    |
| 8.4 サポート・リソース                           | 24 |
| 8.5 Trademarks                          |    |
| 8.6 静電気放電に関する注意事項                       | 24 |
| 8.7 用語集                                 | 24 |
| 9 Revision History                      | 25 |
| 10 Mechanical, Packaging, and Orderable |    |
| Information                             | 26 |

# 4 Pin Configuration and Functions



図 4-1. DDA Package 8-Pin (HSOIC) Top View



図 4-2. DPR Package 10-Pin (WSON) Top View

# 表 4-1. Pin Functions

| NAME        | 1    | 10.     | TYPE (1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-------------|------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | SO-8 | WSON-10 | TIPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| воот        | 1    | 1       | Р        | Bootstrap capacitor connection for high-side MOSFET driver. Connect a high quality 0.1 µF capacitor from BOOT to SW.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VIN         | 2    | 2, 3    | Р        | Connect to power supply and bypass capacitors $C_{\text{IN}}$ . Path from VIN pin to high frequency bypass $C_{\text{IN}}$ and GND must be as short as possible.                                                                                                                                                                                                                                                                                                                                                                       |  |
| EN          | 3    | 4       | А        | Enable pin, with internal pull-up current source. Pull below 1.2 V to disable. Float or connect to VIN to enable. Adjust the input under voltage lockout with two resistors. See the Enable and Adjusting Under voltage lockout section.                                                                                                                                                                                                                                                                                               |  |
| RT/SYNC     | 4    | 5       | А        | Resistor Timing or External Clock input. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the operating mode returns to frequency programming by resistor. |  |
| FB          | 5    | 7       | А        | Feedback input pin, connect to the feedback divider to set V <sub>OUT</sub> . Do not short this pin to ground during operation.                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| SS          | 6    | 6       | Α        | Soft-start control pin. Connect to a capacitor to set soft-start time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| PGOOD       | N/A  | 8       | А        | Open drain output for power-good flag. Use a 10 k $\Omega$ to 100 k $\Omega$ pull-up resistor to logic rail or other DC voltage no higher than 7V.                                                                                                                                                                                                                                                                                                                                                                                     |  |
| GND         | 7    | 9       | G        | System ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| sw          | 8    | 10      | Р        | Switching output of the regulator. Internally connected to high-side power MOSFET. Connect to power inductor.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Thermal Pad | 9    | 11      | G        | Major heat dissipation path of the die. Must be connected to ground plane on PCB.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

(1) A = Analog, P = Power, G = Ground



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range of -40°C to 125°C (unless otherwise noted) (1)

|                  |                          | MIN  | MAX | UNIT |
|------------------|--------------------------|------|-----|------|
|                  | VIN, EN to GND           | -0.3 | 44  |      |
|                  | BOOT to GND              | -0.3 | 49  |      |
|                  | SS to GND                | -0.3 | 5   |      |
| Input voltages   | FB to GND (DPR package)  | -0.3 | 7   | V    |
|                  | FB to GND (DDA package)  | -0.3 | 5.5 |      |
|                  | RT/SYNC to GND           | -0.3 | 3.6 |      |
|                  | PGOOD to GND             | -0.3 | 7   |      |
|                  | BOOT to SW (DPR package) |      | 6.5 |      |
| Output voltages  | BOOT to SW (DDA package) |      | 5.5 | V    |
|                  | SW to GND                | -3   | 44  |      |
| TJ               | Junction temperature     | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature      | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 5.2 ESD Ratings

|                    |                         |                                              | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 (1) | ±2000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750  | ·    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **5.3 Recommended Operating Conditions**

Over the recommended operating junction temperature range of -40°C to 125°C (unless otherwise noted) (1)

|                |                                                | MIN | MAX  | UNIT   |  |
|----------------|------------------------------------------------|-----|------|--------|--|
|                | VIN                                            | 4   | 40   |        |  |
|                | VOUT                                           | 0.8 | 28   |        |  |
| Buck regulator | BOOT                                           |     | 45   | V      |  |
|                | SW                                             | -1  | 40   |        |  |
|                | FB                                             | 0   | 5    |        |  |
| Control        | EN                                             | 0   | 40   |        |  |
|                | RT/SYNC                                        | 0   | 3.3  | 3<br>V |  |
|                | SS                                             | 0   | 3    | V      |  |
|                | PGOOD to GND                                   | 0   | 5    | ,      |  |
| Fraguanay      | Switching frequency range at RT mode           | 200 | 2500 | Id Ia  |  |
| Frequency      | Switching frequency range at SYNC mode         | 250 | 2300 | kHz    |  |
| Temperature    | Operating junction temperature, T <sub>J</sub> | -40 | 125  | °C     |  |

<sup>(1)</sup> Operating Ratings indicate conditions for which the device is intended to be functional, but do not specify specific performance limits. For specified specifications, see セクション 5.5.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

#### **5.4 Thermal Information**

|                        |                                              | LMR14       | LMR14050-Q1 |      |  |  |
|------------------------|----------------------------------------------|-------------|-------------|------|--|--|
|                        | THERMAL METRIC (1) (2)                       | DDA (HSOIC) | DPR (WSON)  | UNIT |  |  |
|                        |                                              | 8 PINS      | 10 PINS     |      |  |  |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance       | 43.2        | 36.5        | °C/W |  |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 5.2         | 0.3         | °C/W |  |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 16.4        | 13.8        | °C/W |  |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 52.1        | 35.2        | °C/W |  |  |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 7.8         | 3.1         | °C/W |  |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 16.4        | 13.6        | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

#### 5.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise specified, the following conditions apply:  $V_{IN}$  = 4.0 V to 40 V

|                        | PARAMETER                                   | TEST CONDITIONS                                                                             | MIN   | TYP   | MAX   | UNIT |
|------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------|-------|-------|-------|------|
| POWER SUP              | PPLY (VIN PIN)                              | ,                                                                                           |       |       |       |      |
| V <sub>IN</sub>        | Operation input voltage                     |                                                                                             | 4     |       | 40    | V    |
| UVLO                   | Undervoltage lockout thresholds             | Rising threshold                                                                            | 3.5   | 3.7   | 3.9   | V    |
|                        |                                             | Hysteresis                                                                                  |       | 285   |       | mV   |
| I <sub>SHDN</sub>      | Shutdown supply current                     | $V_{EN} = 0 \text{ V}, T_J = 25^{\circ}\text{C}, 4.0 \text{ V} \le V_{IN} \le 40 \text{ V}$ |       | 1.0   | 3.0   | μA   |
| IQ                     | Operating quiescent current (non-switching) | V <sub>FB</sub> = 1.0 V, T <sub>J</sub> = 25°C                                              |       | 40    |       | μA   |
| ENABLE (EN             | I PIN)                                      |                                                                                             |       |       |       |      |
| V <sub>EN_TH</sub>     | EN threshold voltage                        |                                                                                             | 1.05  | 1.20  | 1.38  | V    |
| I <sub>EN_PIN</sub>    | EN PIN current                              | Enable threshold +50 mV                                                                     |       | -4.6  |       |      |
|                        |                                             | Enable threshold –50 mV                                                                     |       | -1.0  |       | μA   |
| I <sub>EN_HYS</sub>    | EN hysteresis current                       |                                                                                             |       | -3.6  |       | μΑ   |
| EXTERNAL S             | SOFT-START                                  |                                                                                             |       |       |       |      |
|                        | I <sub>SS</sub> SS pin current              | T <sub>J</sub> = 25°C                                                                       |       | -3    |       | μΑ   |
| POWER GOO              | DD (PGOOD PIN)                              |                                                                                             |       |       |       |      |
| V <sub>PG_UV</sub>     | Power-good flag under voltage tripping      | POWER GOOD (% of FB voltage)                                                                |       | 94%   |       |      |
|                        | threshold                                   | POWER BAD (% of FB voltage)                                                                 |       | 92%   |       |      |
| V <sub>PG_OV</sub>     | Power-good flag over voltage tripping       | POWER BAD (% of FB voltage)                                                                 |       | 109%  |       |      |
|                        | threshold                                   | POWER GOOD (% of FB voltage)                                                                |       | 107%  |       |      |
| V <sub>PG_HYS</sub>    | Power-good flag recovery hysteresis         | % of FB voltage                                                                             |       | 2%    |       |      |
| I <sub>PG</sub>        | PGOOD leakage current at high level output  | V <sub>Pull-Up</sub> = 5 V                                                                  |       | 10    | 200   | nA   |
| V <sub>PG_LOW</sub>    | PGOOD low level output voltage              | I <sub>Pull-Up</sub> = 1 mA                                                                 |       | 0.1   |       | V    |
| V <sub>IN_PG_MIN</sub> | Minimum VIN for valid PGOOD output          | V <sub>Pull-Up</sub> < 5 V at I <sub>Pull-Up</sub> = 100 μA                                 |       | 1.6   | 1.95  | V    |
| VOLTAGE RI             | EFERENCE (FB PIN)                           |                                                                                             | 1     |       |       |      |
| $V_{FB}$               | Feedback voltage                            | T <sub>J</sub> = 25°C                                                                       | 0.744 | 0.750 | 0.756 | V    |
|                        |                                             | T <sub>J</sub> = -40 °C to 125 °C                                                           | 0.735 | 0.750 | 0.765 | V    |

<sup>(2)</sup> Power rating at a specific ambient temperature T<sub>A</sub> must be determined with a maximum junction temperature (T<sub>J</sub>) of 125°C, which is illustrated in *Recommended Operating Conditions* section.

# 5.5 Electrical Characteristics (続き)

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise specified, the following conditions apply:  $V_{IN}$  = 4.0 V to 40 V

|                     | PARAMETER                      | TEST CONDITIONS                                    | MIN | TYP | MAX  | UNIT |
|---------------------|--------------------------------|----------------------------------------------------|-----|-----|------|------|
| HIGH-SIDE I         | MOSFET                         |                                                    |     |     |      |      |
| R <sub>DS_ON</sub>  | On-resistance                  | V <sub>IN</sub> = 12 V                             |     | 90  | 180  | mΩ   |
| HIGH-SIDE I         | HIGH-SIDE MOSFET CURRENT LIMIT |                                                    |     |     |      |      |
| I <sub>LIMT</sub>   | Current limit                  | $V_{IN}$ = 12 V, $T_J$ = -40°C to 125°C, Open Loop | 5.8 | 7.9 | 10.9 | Α    |
| THERMAL PERFORMANCE |                                |                                                    |     |     |      |      |
| T <sub>SHDN</sub>   | Thermal shutdown threshold     |                                                    |     | 170 |      | °C   |
| T <sub>HYS</sub>    | Hysteresis                     |                                                    |     | 12  |      |      |

# **5.6 Switching Characteristics**

Over the recommended operating junction temperature range of -40°C to 125°C (unless otherwise noted)

|                       | PARAMETER                              | TEST CONDITIONS                                                                  | MIN  | TYP  | MAX  | UNIT  |
|-----------------------|----------------------------------------|----------------------------------------------------------------------------------|------|------|------|-------|
| f                     | Switching frequency                    | $R_T = 11.5 \text{ k}\Omega$                                                     | 1758 | 1912 | 2066 | kHz   |
| t <sub>SW</sub>       | Switching frequency range at SYNC mode |                                                                                  | 250  |      | 2300 | NI IZ |
| F <sub>DITHER</sub>   | Switching frequency dithering          | Spread spectrum option, frequency dithering over center frequency                |      | ±6%  |      |       |
| V <sub>SYNC_HI</sub>  | SYNC clock high level threshold        |                                                                                  | 1.7  |      |      | V     |
| V <sub>SYNC_LO</sub>  | SYNC clock low level threshold         |                                                                                  |      |      | 0.5  | V     |
| T <sub>SYNC_MIN</sub> | Minimum SYNC input pulse width         | Measured at 500 kHz, V <sub>SYNC_HI</sub> > 3 V,<br>V <sub>SYNC_LO</sub> < 0.3 V |      | 30   |      | ns    |
| T <sub>LOCK_IN</sub>  | PLL lock in time                       | Measured at 500 kHz                                                              |      | 100  |      | μs    |
| T <sub>ON_MIN</sub>   | Minimum controllable on time           | V <sub>IN</sub> = 12 V, I <sub>Load</sub> = 1 A                                  |      | 75   |      | ns    |
| D <sub>MAX</sub>      | Maximum duty cycle                     | f <sub>SW</sub> = 200 kHz                                                        |      | 97%  |      |       |

Product Folder Links: LMR14050-Q1

# **5.7 Typical Characteristics**

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 300 kHz, L = 6.5  $\mu$ H,  $C_{OUT}$  = 47  $\mu$ F × 4,  $T_A$  = 25°C





# **5.7 Typical Characteristics (continued)**

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 300 kHz, L = 6.5  $\mu$ H,  $C_{OUT}$  = 47  $\mu$ F × 4,  $T_A$  = 25°C



# 6 Detailed Description

#### 6.1 Overview

The LMR14050-Q1 SIMPLE SWITCHER® power converter regulator is an easy to use step-down DC-DC converter that operates from a 4.0 V to 40 V supply voltage. The device integrates a 90 m $\Omega$  (typical) high-side MOSFET, and is capable of delivering up to 5 A DC load current with exceptional efficiency and thermal performance in a very small design size. The operating current is typically 40  $\mu$ A under no load condition (not switching). When the device is disabled, the supply current is typically 1  $\mu$ A. An extended family is available in 2 A and 3.5 A load options in pin to pin compatible packages.

The LMR14050-Q1 implements constant frequency peak current mode control with sleep mode at light load to achieve high efficiency. The device is internally compensated, which reduces design time, and requires fewer external components. The switching frequency is programmable from 200 kHz to 2.5 MHz by an external resistor R<sub>T</sub>. The LMR14050-Q1 is also capable of synchronization to an external clock within the 250 kHz to 2.3 MHz frequency range, which allows the device to be optimized to fit small board space at higher frequency, or high efficient power conversion at lower frequency.

Other features are included for more comprehensive system requirements, including precision enable, adjustable soft-start time, and approximate 97% duty cycle by BOOT capacitor recharge circuit. These features provide a flexible and easy to use platform for a wide range of applications. Protection features include over temperature shutdown, V<sub>OUT</sub> over voltage protection (OVP), V<sub>IN</sub> under-voltage lockout (UVLO), cycle-by-cycle current limit, and short-circuit protection with frequency fold-back.

# **6.2 Functional Block Diagram**



### **6.3 Feature Description**

#### 6.3.1 Fixed Frequency Peak Current Mode Control

The following operating description of the LMR14050-Q1 refers to the  $\frac{1}{2}$   $\frac{1}{$ 



図 6-1. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)

The LMR14050-Q1 employs fixed frequency peak current mode control. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current to control the ON time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, making design easy, and provides stable operation with almost any combination of output capacitors. The regulator operates with fixed switching frequency at normal load condition. At very light load, the LMR14050-Q1 will operate in Sleep-mode to maintain high efficiency and the switching frequency will decrease with reduced load current.

#### 6.3.2 Slope Compensation

The LMR14050-Q1 adds a compensating ramp to the MOSFET switch current sense signal. This slope compensation prevents sub-harmonic oscillations at duty cycles greater than 50%. The peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range.

### 6.3.3 Sleep-mode

The LMR14050-Q1 operates in Sleep-mode at light load currents to improve efficiency by reducing switching and gate drive losses. If the output voltage is within regulation and the peak switch current at the end of any switching cycle is below the current threshold of 300 mA, the device enters Sleep-mode. The Sleep-mode current threshold is the peak switch current level corresponding to a nominal internal COMP voltage of 400 mV.

When in Sleep-mode, the internal COMP voltage is clamped at 400 mV and the high-side MOSFET is inhibited, and the device draws only 40  $\mu$ A (typical) input quiescent current. Since the device is not switching, the output voltage begins to decay. The voltage control loop responds to the falling output voltage by increasing the internal COMP voltage. The high-side MOSFET is enabled and switching resumes when the error amplifier lifts internal

資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated

COMP voltage above 400 mV. The output voltage recovers to the regulated value, and internal COMP voltage eventually falls below the Sleep-mode threshold at which time the device again enters Sleep-mode.

#### 6.3.4 Low Dropout Operation and Bootstrap Voltage (BOOT)

The LMR14050-Q1 provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the external low side diode conducts. The recommended value of the BOOT capacitor is 0.1 µF. TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 16 V or greater for stable performance over temperature and voltage.

When operating with a low voltage difference from input to output, the high-side MOSFET of the LMR14050-Q1 operates at approximate 97% duty cycle. When the high-side MOSFET is continuously on for 5 or 6 switching cycles (5 or 6 switching cycles for frequency lower than 1 MHz, and 10 or 11 switching cycles for frequency higher than 1 MHz) and the voltage from BOOT to SW drops below 3.2 V, the high-side MOSFET is turned off and an integrated low side MOSFET pulls SW low to recharge the BOOT capacitor.

Since the gate drive current sourced from the BOOT capacitor is small, the high-side MOSFET can remain on for many switching cycles before the MOSFET is turned off to refresh the capacitor. Thus the effective duty cycle of the switching regulator can be high, approaching 97%. The effective duty cycle of the converter during dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, the low side diode voltage and the printed circuit board resistance.

# 6.3.5 Adjustable Output Voltage

The internal voltage reference produces a precise 0.75 V (typical) voltage reference over the operating temperature range. The output voltage is set by a resistor divider from output voltage to the FB pin. TI recommends to use 1% tolerance or better and temperature coefficient of 100 ppm or less divider resistors. Select the low side resistor  $R_{FBB}$  for the desired divider current and use  $\not \equiv 1$  to calculate high-side  $R_{FBT}$ . Larger value divider resistors are good for efficiency at light load. However, if the values are too high, the regulator is more susceptible to noise and voltage errors from the FB input current can become noticeable. TI recommends  $R_{FBB}$  in the range from 10 k $\Omega$  to 100 k $\Omega$  for most applications.



図 6-2. Output Voltage Setting

$$R_{FBT} = \frac{V_{OUT} - 0.75}{0.75} \times R_{FBB} \tag{1}$$

### 6.3.6 Enable and Adjustable Undervoltage Lockout

The LMR14050-Q1 is enabled when the VIN pin voltage rises above 3.7 V (typical) and the EN pin voltage exceeds the enable threshold of 1.2 V (typical). The LMR14050-Q1 is disabled when the VIN pin voltage falls below 3.42 V (typical) or when the EN pin voltage is below 1.2 V. The EN pin has an internal pullup current source (typically  $I_{EN} = 1 \mu A$ ) that enables operation of the LMR14050-Q1 when the EN pin is floating.

Many applications benefit from the employment of an enable divider  $R_{ENT}$  and  $R_{ENB}$  in  $\boxtimes$  6-1 to establish a precision system UVLO level for the stage. System UVLO can be used for supplies operating from utility power as well as battery power. System UVLO can be used for sequencing, making sure of reliable operation, or supply protection, such as a battery. An external logic signal can also be used to drive EN input for system sequencing and protection.

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

11

When EN terminal voltage exceeds 1.2 V, an additional hysteresis current (typically  $I_{HYS}$  = 3.6  $\mu$ A) is sourced out of EN terminal. When the EN terminal is pulled below 1.2 V,  $I_{HYS}$  current is removed. This additional current facilitates adjustable input voltage UVLO hysteresis. Use  $\pm$  2 and  $\pm$  3

式 3 to calculate R<sub>ENT</sub> and R<sub>ENB</sub> for desired UVLO hysteresis voltage.



図 6-3. System UVLO By Enable Dividers

$$R_{ENT} = \frac{V_{START} - V_{STOP}}{I_{HYS}}$$
 (2)

$$R_{ENB} = \frac{V_{EN}}{\frac{V_{START} - V_{EN}}{R_{ENT}} + I_{EN}}$$
(3)

where  $V_{START}$  is the desired voltage threshold to enable LMR14050-Q1,  $V_{STOP}$  is the desired voltage threshold to disable device.

#### 6.3.7 External Soft-start

The LMR14050-Q1 has soft-start pin for programmable output ramp up time. The soft-start feature is used to prevent inrush current impacting the LMR14050-Q1 and the load when power is first applied. The soft-start time can be programed by connecting an external capacitor  $C_{SS}$  from SS pin to GND. An internal current source (typically  $I_{SS}$  = 3  $\mu$ A) charges  $C_{SS}$  and generates a ramp from 0 V to  $V_{REF}$ . The soft-start time can be calculated by  $\pm$  4:

$$t_{SS}(ms) = \frac{C_{SS}(nF) \times V_{REF}(V)}{I_{SS}(\mu A)}$$
(4)

For LMR14050-Q1 in WSON package, the maximum value of C<sub>SS</sub> is 4.7 nF

The soft-start resets while device is disabled or in thermal shutdown.

#### 6.3.8 Switching Frequency and Synchronization (RT/SYNC)

The switching frequency of the LMR14050-Q1 can be programmed by the resistor RT from the RT/SYNC pin and GND pin. The RT/SYNC pin can't be left floating or shorted to ground. To determine the timing resistance for a given switching frequency, use  $\stackrel{>}{\to}$  5 or the curve in  $\stackrel{\boxtimes}{\to}$  6-1 gives typical R<sub>T</sub> values for a given f<sub>SW</sub>.

$$R_{T}(k\Omega) = 42904 \times f_{SW}(kHz)^{-1.088}$$
 (5)



図 6-4. R<sub>T</sub> vs Frequency Curve

表 6-1. Typical Frequency Setting R<sub>T</sub> Resistance

| f <sub>SW</sub> (kHz) | R <sub>T</sub> (kΩ) |
|-----------------------|---------------------|
| 200                   | 133                 |
| 350                   | 73.2                |
| 500                   | 49.9                |
| 750                   | 32.4                |
| 1000                  | 23.2                |
| 1500                  | 15.0                |
| 1912                  | 11.5                |
| 2200                  | 9.76                |

The LMR14050-Q1 switching action can also be synchronized to an external clock from 250 kHz to 2.3 MHz. Connect a square wave to the RT/SYNC pin through either circuit network shown in  $\boxtimes$  6-5. Internal oscillator is synchronized by the falling edge of external clock. The recommendations for the external clock include: high level no lower than 1.7 V, low level no higher than 0.5 V and have a pulse width greater than 30 ns. When using a low impedance signal source, the frequency setting resistor  $R_T$  is connected in parallel with an AC coupling capacitor  $C_{COUP}$  to a termination resistor  $R_{TERM}$  (that is, 50  $\Omega$ ). The two resistors in series provide the default frequency setting resistance when the signal source is turned off. A 10 pF ceramic capacitor can be used for  $C_{COUP}$ .  $\boxtimes$  6-6,  $\boxtimes$  6-7 and  $\boxtimes$  6-8 show the device synchronized to an external system clock.



☑ 6-5. Synchronizing to an External Clock





For spread spectrum option, the internal frequency dithering is disabled if the device is synchronized to an external clock.

式 6 calculates the maximum switching frequency limitation set by the minimum controllable on time and the input to output step down ratio. Setting the switching frequency above this value causes the regulator to skip switching pulses to achieve the low duty cycle required at maximum input voltage.

$$f_{SW(max)} = \frac{1}{t_{ON}} \times \left( \frac{I_{OUT} \times R_{IND} + V_{OUT} + V_{D}}{V_{IN\_MAX} - I_{OUT} \times R_{DS\_ON} + V_{D}} \right)$$
(6)

#### where

- I<sub>OUT</sub> = Output current
- R<sub>IND</sub> = Inductor series resistance
- V<sub>IN MAX</sub> = Maximum input voltage
- V<sub>OUT</sub> = Output voltage
- V<sub>D</sub> = Diode voltage drop
- R<sub>DS ON</sub> = High-side MOSFET switch on resistance
- t<sub>ON</sub> = Minimum on time

# 6.3.9 Power Good (PGOOD)

The LMR14020-Q1 in WSON-10 package has a built in power-good flag shown on PGOOD pin to indicate whether the output voltage is within the regulation level. The PGOOD signal can be used for start-up sequencing of multiple rails or fault protection. The PGOOD pin is an open-drain output that requires a pull-up resistor to an

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

appropriate DC voltage. Voltage seen by the PGOOD pin must never exceed 7 V. A resistor divider pair can be used to divide the voltage down from a higher potential. A typical range of pullup resistor value is 10 k $\Omega$  to 100 k $\Omega$ .

Refer to  $\boxtimes$  6-9. When the FB voltage is within the power-good band, +7% above and -6% below the internal reference  $V_{REF}$  typically, the PGOOD switch is turned off and the PGOOD voltage is pulled up to the voltage level defined by the pullup resistor or divider. When the FB voltage is outside of the tolerance band, +9% above or -8% below  $V_{REF}$  typically, the PGOOD switch is turned on and the PGOOD pin voltage is pulled low to indicate power bad.



図 6-9. Power-Good Flag

#### 6.3.10 Overcurrent and Short-Circuit Protection

The LMR14050-Q1 is protected from over current condition by cycle-by-cycle current limiting on the peak current of the high-side MOSFET. High-side MOSFET over-current protection is implemented by the nature of the Peak Current Mode control. The high-side switch current is compared to the output of the Error Amplifier (EA) minus slope compensation every switching cycle. Please refer to Functional Block Diagram for more details. The peak current of high-side switch is limited by a clamped maximum peak current threshold which is constant. So the peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range.

The LMR14050-Q1 also implements a frequency fold-back to protect the converter in severe over-current or short conditions. The oscillator frequency is divided by 2, 4, and 8 as the FB pin voltage decrease to 75%, 50%, 25% of  $V_{REF}$ . The frequency fold-back increases the off time by increasing the period of the switching cycle, so that it provides more time for the inductor current to ramp down and leads to a lower average inductor current. Lower frequency also means lower switching loss. Frequency fold-back reduces power dissipation and prevents overheating and potential damage to the device.

### 6.3.11 Overvoltage Protection

The LMR14050-Q1 employs an output overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance. The OVP feature minimizes output overshoot by turning off high-side switch immediately when FB voltage reaches to the rising OVP threshold which is nominally 109% of the internal voltage reference  $V_{REF}$ . When the FB voltage drops below the falling OVP threshold which is nominally 107% of  $V_{REF}$ , the high-side MOSFET resumes normal operation.

### 6.3.12 Thermal Shutdown

The LMR14050-Q1 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 170 °C (typical). The high-side MOSFET stops switching when thermal shundown activates. Once the die temperature falls below 158 °C (typical), the device reinitiates the power up sequence controlled by the internal soft-start circuitry.

#### 6.4 Device Functional Modes

#### 6.4.1 Shutdown Mode

The EN pin provides electrical ON and OFF control for the LMR14050-Q1. When  $V_{EN}$  is below 1.0 V, the device is in shutdown mode. The switching regulator is turned off and the quiescent current drops to 1.0  $\mu$ A typically. The LMR14050-Q1 also employs undervoltage lockout protection. If  $V_{IN}$  voltage is below the UVLO level, the regulator is turned off.

#### 6.4.2 Active Mode

The LMR14050-Q1 is in active mode when  $V_{EN}$  is above the precision enable threshold and  $V_{IN}$  is above the UVLO level. The simplest way to enable the LMR14050-Q1 is to connect the EN pin to VIN pin. This action allows self startup when the input voltage is in the operation range: 4.0 V to 40 V. Please refer to  $\frac{1}{2}$  6.3.6 for details on setting these operating levels.

In active mode, depending on the load current, the LMR14050-Q1 is in one of three modes:

- 1. Continuous conduction mode (CCM) with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple.
- 2. Discontinuous conduction mode (DCM) with fixed switching frequency when load current is lower than half of the peak-to-peak inductor current ripple in CCM operation.
- 3. Sleep-mode when internal COMP voltage drop to 400 mV at very light load.

#### 6.4.3 CCM Mode

CCM operation is employed in the LMR14050-Q1 when the load current is higher than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed, output voltage ripple is at a minimum in this mode and the maximum output current of 5 A can be supplied by the LMR14050-Q1.

#### 6.4.4 Light Load Operation

When the load current is lower than half of the peak-to-peak inductor current in CCM, the LMR14050-Q1 operates in DCM. At even lighter current loads, Sleep mode is activated to maintain high efficiency operation by reducing switching and gate drive losses.

Product Folder Links: LMR14050-Q1

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

# 7 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

# 7.1 Application Information

The LMR14050-Q1 is a step down DC-to-DC regulator. The LMR14050-Q1 is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 5 A. The following design procedure can be used to select components for the LMR14050-Q1. This section presents a simplified discussion of the design process.

# 7.2 Typical Application

The LMR14050-Q1 only requires a few external components to convert from wide voltage range supply to a fixed output voltage. A schematic of 5 V / 5 A application circuit based on LMR14050-Q1 in SO-8 package is shown in ☑ 7-1. The external components have to fulfill the needs of the application, but also the stability criteria of the device's control loop.



図 7-1. Application Circuit, 5V Output

#### 7.2.1 Design Requirements

This example details the design of a high frequency switching regulator using ceramic output capacitors. A few parameters must be known to start the design process. These parameters are typically determined at the system level:

表 7-1. Design Parameters

| Input Voltage, V <sub>IN</sub>            | 7 V to 36 V, Typical 12 V |
|-------------------------------------------|---------------------------|
| Output Voltage, V <sub>OUT</sub>          | 5.0 V                     |
| Maximum Output Current I <sub>O_MAX</sub> | 5 A                       |
| Transient Response 0.5 A to 5 A           | 5%                        |
| Output Voltage Ripple                     | 50 mV                     |
| Input Voltage Ripple                      | 400 mV                    |
| Switching Frequency f <sub>SW</sub>       | 300 kHz                   |
| Soft-start time                           | 5 ms                      |

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

17

### 7.2.2 Detailed Design Procedure

#### 7.2.2.1 Output Voltage Set-Point

The output voltage of LMR14050-Q1 is externally adjustable using a resistor divider network. The divider network is comprised of top feedback resistor  $R_{FBT}$  and bottom feedback resistor  $R_{FBB}$ .  $\stackrel{\star}{\to}$  7 is used to determine the output voltage:

$$R_{FBT} = \frac{V_{OUT} - 0.75}{0.75} \times R_{FBB} \tag{7}$$

Choose the value of  $R_{FBT}$  to be 100 k $\Omega$ . With the desired output voltage set to 5 V and the  $V_{FB}$  = 0.75 V, the  $R_{FBB}$  value can then be calculated using  $\not \equiv$  7. The formula yields to a value 17.65 k $\Omega$ . Choose the closest available value of 17.8 k $\Omega$  for  $R_{FBB}$ .

#### 7.2.2.2 Switching Frequency

For desired frequency, use ₹ 8 to calculate the required value for R<sub>T</sub>.

$$R_{T}(k\Omega) = 42904 \times f_{SW}(kHz)^{-1.088}$$
 (8)

For 300 kHz, the calculated  $R_T$  is 86.57 k $\Omega$  and standard value 86.6 k $\Omega$  can be used to set the switching frequency at 300 kHz.

#### 7.2.2.3 Output Inductor Selection

The most critical parameters for the inductor are the inductance, saturation current and the RMS current. The inductance is based on the desired peak-to-peak ripple current  $\Delta i_L$ . Because the ripple current increases with the input voltage, the maximum input voltage is always used to calculate the minimum inductance  $L_{MIN}$ . Use  $\not \equiv 10$  to calculate the minimum value of the output inductor.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. A reasonable value of  $K_{IND}$  must be 20% – 40%. During an instantaneous short or over current operation event, the RMS and peak inductor current can be high. The inductor current rating must be higher than current limit.

$$\Delta i_{L} = \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{V_{IN\_MAX} \times L \times f_{SW}}$$
(9)

$$L_{MIN} = \frac{V_{IN\_MAX} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN\_MAX} \times f_{SW}}$$
(10)

In general, choosing lower inductance in switching power supplies is preferable, because choosing lower inductance usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. But too low of an inductance can generate too large of an inductor current ripple such that over current protection at the full load can be falsely triggered. Too low of an inductance also generates more conduction loss because the RMS current is slightly higher. Larger inductor current ripple also implies larger output voltage ripple with same output capacitors. With peak current mode control, TI does not recommend to have too small of an inductor current ripple. A larger peak current ripple improves the comparator signal to noise ratio.

For this design example, choose  $K_{IND}$  = 0.4, the minimum inductor value is calculated to be 7.17  $\mu$ H, and a nearest standard value is chosen: 8.2  $\mu$ H. A standard 8.2  $\mu$ H ferrite inductor with a capability of 6 A RMS current and 9 A saturation current can be used.

#### 7.2.2.4 Output Capacitor Selection

The output capacitors, C<sub>OUT</sub>, must be chosen with care because the output capacitors directly affect the steady state output voltage ripple, loop stability and the voltage over, undershoot during load current transients.

The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the Equivalent Series Resistance (ESR) of the output capacitors:

$$\Delta V_{OUT\_ESR} = \Delta i_L \times ESR = K_{IND} \times I_{OUT} \times ESR$$
(11)

The other is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{OUT\_C} = \frac{\Delta i_L}{8 \times f_{SW} \times C_{OUT}} = \frac{K_{IND} \times I_{OUT}}{8 \times f_{SW} \times C_{OUT}}$$
(12)

The two components in the voltage ripple are not in phase, so the actual peak-to-peak ripple is smaller than the sum of two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation with presence of large current steps and fast slew rate. When a fast large load increase happens, output capacitors provide the required charge before the inductor current can slew up to the appropriate level. The regulator control loop usually needs three or more clock cycles to respond to the output voltage droop. The output capacitance must be large enough to supply the current difference for three clock cycles to maintain the output voltage within the specified range. 式 13 shows the minimum output capacitance needed for specified output undershoot. When a sudden large load decrease happens, the output capacitors absorb energy stored in the inductor. The catch diode cannot sink current so the energy stored in the inductor results in an output voltage overshoot. 式 14 calculates the minimum capacitance required to keep the voltage overshoot within a specified range.

$$C_{OUT} > \frac{3 \times (I_{OH} - I_{OL})}{f_{SW} \times V_{US}}$$
(13)

$$C_{OUT} > \frac{I_{OH}^2 - I_{OL}^2}{(V_{OUT} + V_{OS})^2 - V_{OUT}^2} \times L$$
(14)

where

- K<sub>IND</sub> = Ripple ratio of the inductor ripple current (Δi<sub>L</sub> / I<sub>OUT</sub>)
- I<sub>OI</sub> = Low level output current during load transient
- I<sub>OH</sub> = High level output current during load transient
- V<sub>US</sub> = Target output voltage undershoot
- V<sub>OS</sub> = Target output voltage overshoot

For this design example, the target output ripple is 50 mV. Presuppose  $\Delta V_{OUT\_ESR} = \Delta V_{OUT\_C} = 50$  mV, and chose  $K_{IND}$  = 0.4. 式 11 yields ESR no larger than 25 m $\Omega$  and 式 12 yields  $C_{OUT}$  no smaller than 33.3 μF. For the target over, undershoot range of this design,  $V_{US} = V_{OS} = 5\% \times V_{OUT} = 250$  mV. The  $C_{OUT}$  can be calculated to be no smaller than 180 μF and 79.2 μF by 式 13 and 式 14 respectively. In summary, the most stringent criteria for the output capacitor is 180 μF. Four 47 μF, 16 V, X7R ceramic capacitors with 5 m $\Omega$  ESR are used in parallel .

#### 7.2.2.5 Schottky Diode Selection

The breakdown voltage rating of the diode is preferred to be 25% higher than the maximum input voltage. The current rating for the diode must be equal to the maximum output current for best reliability in most applications. In cases where the input voltage is much greater than the output voltage the average diode current is lower. In this case, using a diode with a lower average current rating, approximately  $(1-D) \times I_{OUT}$ , is possible. However, the peak current rating must be higher than the maximum load current. A 5 A to 7 A rated diode is a good starting point.

#### 7.2.2.6 Input Capacitor Selection

The LMR14050-Q1 device requires high frequency input decoupling capacitors and a bulk input capacitor, depending on the application. The typical recommended value for the high frequency decoupling capacitor is 4.7  $\mu$ F to 10  $\mu$ F. A high-quality ceramic capacitor type X5R or X7R with sufficiency voltage rating is recommended. To compensate the derating of ceramic capacitors, a voltage rating of twice the maximum input voltage is recommended. Additionally, some bulk capacitance can be required, especially if the LMR14050-Q1 circuit is not located within approximately 5 cm from the input voltage source. This capacitor is used to provide damping to the voltage spike due to the lead inductance of the cable or the trace. For this design, two 2.2  $\mu$ F, X7R ceramic capacitors rated for 100 V are used. Use a 0.1  $\mu$ F for high-frequency filtering and place as close as possible to the device pins.

#### 7.2.2.7 Bootstrap Capacitor Selection

Every LMR14050-Q1 design requires a bootstrap capacitor ( $C_{BOOT}$ ). The recommended capacitor is 0.1  $\mu$ F and rated 16 V or higher. The bootstrap capacitor is located between the SW pin and the BOOT pin. The bootstrap capacitor must be a high-quality ceramic type with an X7R or X5R grade dielectric for temperature stability.

#### 7.2.2.8 Soft-start Capacitor Selection

Use 式 15 to calculate the soft-start capacitor value:

$$C_{SS}(nF) = \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{REF}(V)}$$
(15)

#### where

- C<sub>SS</sub> = Soft-start capacitor value
- I<sub>SS</sub> = Soft-start charging current (3 μA)
- t<sub>SS</sub> = Desired soft-start time

For the desired soft-start time of 5 ms and soft-start charging current of 3.0 μA, 式 15 yields a soft-start capacitor value of 20 nF, a standard 22 nF ceramic capacitor is used.

Product Folder Links: LMR14050-Q1

For design with LMR14050-Q1 in WSON package, the maximum value of C<sub>SS</sub> is 4.7 nF.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

### 7.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 300 kHz, L = 6.5  $\mu$ H,  $C_{OUT}$  = 47  $\mu$ F × 4,  $T_A$  = 25°C







# 7.3 Power Supply Recommendations

The LMR14050-Q1 is designed to operate from an input voltage supply range between 4 V and 40 V. This input supply must be able to withstand the maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMR14050-Q1 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the LMR14050-Q1, additional bulk capacitance can be required in addition to the ceramic input capacitors. The amount of bulk capacitance is not critical, but a 47  $\mu$ F or 100  $\mu$ F electrolytic capacitor is a typical choice .

### 7.4 Layout

# 7.4.1 Layout Guidelines

Layout is a critical portion of good power supply design. The following guidelines help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- 1. The feedback network, resistor R<sub>FBT</sub> and R<sub>FBB</sub>, must be kept close to the FB pin. V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a shielding layer .
- 2. The input bypass capacitor C<sub>IN</sub> must be placed as close as possible to the VIN pin and ground. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the GND pin and PAD.
- 3. The inductor L must be placed close to the SW pin to reduce magnetic and electrostatic noise.
- 4. The output capacitor, C<sub>OUT</sub> must be placed close to the junction of L and the diode D. The L, D, and C<sub>OUT</sub> trace must be as short as possible to reduce conducted and radiated noise and increase overall efficiency.
- 5. The ground connection for the diode,  $C_{\text{IN}}$ , and  $C_{\text{OUT}}$  must be as small as possible and tied to the system ground plane in only one spot (preferably at the  $C_{\text{OUT}}$  ground point) to minimize conducted noise in the system ground plane
- 6. For more detail on switching power supply layout considerations see SNVA021 Application Note AN-1149

Product Folder Links: LMR14050-Q1



# 7.4.2 Layout Example



図 7-10. Layout

# 8 Device and Documentation Support

# 8.1 Device Support

# 8.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。

# 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, AN-1149 Layout Guidelines for Switching Power Supplies application note

#### 8.2.2 Related Products

| Part Number | V <sub>IN</sub> (V) | I <sub>OUT</sub> (A) | Comments                                                                        |
|-------------|---------------------|----------------------|---------------------------------------------------------------------------------|
| LMR14020-Q1 | 4.0 - 40            | 2                    | Non-synchronous step-down converter, I <sub>Q</sub> = 40 μA, sleep mode, spread |
| LMR14030-Q1 | 4.0 - 40            | 3.5                  | spectrum, SO-8 or WSON-10 package                                               |

# 8.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

### 8.4 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 8.5 Trademarks

PowerPAD<sup>™</sup> and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. SIMPLE SWITCHER<sup>®</sup> is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### 8.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 8.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

かせ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *LMR14050-Q1* 



# **9 Revision History**

| Changes from Revision A (February 2016) to Revision B (December 2024)                                                                                                                                                                               | age  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul><li>ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li></ul>                                                                                                                                                                                                     | 1    |
| <ul><li>ドキュメントのタイトルを更新</li></ul>                                                                                                                                                                                                                    | 1    |
| • 文書全体にわたって SIMPLE SWITCHER の商標の後に承認された名詞を追加済み                                                                                                                                                                                                      | 1    |
| <ul> <li>Changed the MAX voltage rating of DDA package for BOOT to SW from 6.5V to 5.5V, and FB to GND from 7V to 5.5V.</li> </ul>                                                                                                                  |      |
| • Changed thermal metrics of DDA package, $R_{\theta JA}$ from 42.5 to 43.2, $\psi_{JT}$ from 9.9 to 5.2, $\psi_{JB}$ 25.4 to 16.4, $R_{\theta JC(top)}$ from 56.1 to 52.1, $R_{\theta JC(bot)}$ from 3.8 to 7.8, $R_{\theta JB}$ from 25.5 to 16.4 |      |
| <ul> <li>Deleted the test condition of "BOOT to SW = 5.8 V" on parameter R<sub>DS ON</sub></li> </ul>                                                                                                                                               |      |
| Deleted the test condition of "BOOT to SW = 5.8 V" on parameter T <sub>ON_MIN</sub>                                                                                                                                                                 |      |
| Changes from Revision * (November 2015) to Revision A (February 2016)                                                                                                                                                                               | Page |
| Added new column for WSON package                                                                                                                                                                                                                   | 3    |
| Added new section for PGOOD                                                                                                                                                                                                                         |      |
| Added PGOOD section                                                                                                                                                                                                                                 | 14   |

25



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

7-Nov-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins           | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|--------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LMR14050QDPRRQ1       | Active     | Production    | WSON (DPR)   10          | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>14050Q    |
| LMR14050QDPRRQ1.A     | Active     | Production    | WSON (DPR)   10          | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>14050Q    |
| LMR14050QDPRTQ1       | Active     | Production    | WSON (DPR)   10          | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>14050Q    |
| LMR14050QDPRTQ1.A     | Active     | Production    | WSON (DPR)   10          | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>14050Q    |
| LMR14050SQDDAQ1       | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 14050Q           |
| LMR14050SQDDAQ1.A     | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 14050Q           |
| LMR14050SQDDARQ1      | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 14050Q           |
| LMR14050SQDDARQ1.A    | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 14050Q           |
| LMR14050SQDPRRQ1      | Active     | Production    | WSON (DPR)   10          | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>1405SQ    |
| LMR14050SQDPRRQ1.A    | Active     | Production    | WSON (DPR)   10          | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>1405SQ    |
| LMR14050SQDPRTQ1      | Active     | Production    | WSON (DPR)   10          | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>1405SQ    |
| LMR14050SQDPRTQ1.A    | Active     | Production    | WSON (DPR)   10          | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | LMR<br>1405SQ    |
| LMR14050SSQDDAQ1      | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1405SQ           |
| LMR14050SSQDDAQ1.A    | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1405SQ           |
| LMR14050SSQDDARQ1     | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1405SQ           |
| LMR14050SSQDDARQ1.A   | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1405SQ           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

# PACKAGE OPTION ADDENDUM

www.ti.com 7-Nov-2025

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

(3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMR14050-Q1:

Catalog: LMR14050

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com 23-May-2025

# TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR14050QDPRRQ1   | WSON            | DPR                | 10 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| LMR14050QDPRTQ1   | WSON            | DPR                | 10 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| LMR14050SQDDARQ1  | SO<br>PowerPAD  | DDA                | 8  | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMR14050SQDPRRQ1  | WSON            | DPR                | 10 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| LMR14050SQDPRTQ1  | WSON            | DPR                | 10 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| LMR14050SSQDDARQ1 | SO<br>PowerPAD  | DDA                | 8  | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 23-May-2025



# \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR14050QDPRRQ1   | WSON         | DPR             | 10   | 3000 | 346.0       | 346.0      | 33.0        |
| LMR14050QDPRTQ1   | WSON         | DPR             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| LMR14050SQDDARQ1  | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| LMR14050SQDPRRQ1  | WSON         | DPR             | 10   | 3000 | 346.0       | 346.0      | 33.0        |
| LMR14050SQDPRTQ1  | WSON         | DPR             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| LMR14050SSQDDARQ1 | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

# **TUBE**



\*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMR14050SQDDAQ1    | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR14050SQDDAQ1.A  | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR14050SSQDDAQ1   | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR14050SSQDDAQ1.A | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |

# DDA (R-PDSO-G8)

# PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



# DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters



# DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月