LMH1297 JAJSHR0E - MARCH 2017 - REVISED JULY 2022 # LMH1297 リクロッカ内蔵 12G UHD-SDI 双方向 I/O # 1 特長 - リクロッカを内蔵した、ユーザー設定可能な適応型ケ ーブル・イコライザまたはケーブル・ドライバ - ST-2082-1 (12G), ST-2081-1 (6G), ST-424 (3G), ST-292 (HD)、ST-259 (SD) をサポート - DVB-ASI および AES10 (MADI) と互換 - 内蔵リクロッカにより、SMPTE レートを 11.88Gbps、 5.94Gbps、2.97Gbps、1.485Gbps、または Divideby-1.001 サブレートおよび 270Mbps にロック - オンチップの 75Ω 終端およびリターン損失補償ネット ワーク - **EQ** (イコライザ) モード: - リクロッカ内蔵の適応型ケーブル・イコライザ - ディエンファシス付きの 100Ω 出力ドライバ - リクロックされた 75Ω ループスルー出力 - EQ モードのケーブル距離 (Belden 1694A、SDI\_OUT 無効): - 11.88Gbps で 75m - 5.94Gbps で 120m - 2.97Gbps で 200m - 1.485Gbps で 300m - 270Mbps で 600m - ケーブル・ドライバ (CD) モード: - リクロッカ内蔵のデュアル差動出力ケーブル・ドライ - 適応型 PCB 入力イコライザ - リクロックされた 100Ω ループバック出力 - 75Ω 出力での自動プリエンファシスおよびスルー・レ ート制御 - 75Ω および 100Ω 出力での極性反転 - 入力信号が存在しない場合の自動パワー・セーブ - 消費電力:25mW (標準値) - ENABLE ピンによるパワー・ダウン制御 - 2.5V 単電源 - EQ モードの消費電力:275mW (標準値) - CD モードの消費電力:305mW (標準値) - ピン、SPI、SMBus インターフェイスによりプログラム可 - -40°C~+85°Cの動作温度範囲 - 5mm × 5mm、32 ピン QFN パッケージ # 2 アプリケーション - SMPTE 互換のシリアル・デジタル・インターフェイス - UHDTV/4K/8K/HDTV/SDTV ビデオ - IP メディア・ゲートウェイ - デジタル・ビデオ処理および編集 # 3 概要 LMH1297 は、12G UHD-SDI 75Ω 双方向 I/O であり、リ クロッカが内蔵されています。このデバイスは、適応型ケー ブル・イコライザとして入力モードに、またはデュアル・ケー ブル・ドライバとして出力モードに構成可能で、システム設 計者は単一の BNC を入力または出力ポートとして柔軟に 使用できるため、UHD ビデオ・ハードウェアの設計が簡単 になります。内蔵のリクロッカは、両方のモードで、最大 11.88Gbps までのサポートされているすべての SMPTE データ・レートへ自動的にロックします。双方向 I/O には、 オンチップの 75Ω 終端およびリターン損失補償ネットワー クがあり、SMPTE の厳格なリターン損失の要件を満たしま す。 追加の 75Ω ドライバ出力により、LMH1297 は各種のシス テム機能をサポートできます。EQ (イコライザ) モードで は、この 2 番目の 75Ω ドライバをループスルー出力として 使用できます。CD (ケーブル・ドライバ) モードでは、この 75Ω ドライバを 2 番目のファンアウト・ケーブル・ドライバと して使用できます。ホスト側の 100Ω ドライバは、CD モー ドでループバック出力として、監視用にも使用できます。 ### デバイス情報<sup>(1)</sup> | 部品番号 | パッケージ | 本体サイズ (公称) | |---------|----------|-----------------| | LMH1297 | QFN (32) | 5.00mm × 5.00mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 Copyright © 2016, Texas Instruments Incorporate #### 概略ブロック図 # **Table of Contents** | 1 特長 | 8.3 Feature Described B.4 Device Function B.5 Register Maps 9 Application and I 9.1 Application Inf 9.2 Typical Application Power Supply R 11 Layout | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | | <u>-</u> | | 7.3 Recommended Operating Conditions7 | , | | 7.4 Thermal Information8 | | | 7.5 Electrical Characteristics8 | | | 7.6 Recommended SMBus Interface Timing | 12.2 Receiving No | | Specifications14 | 12.3 サポート・リソー | | 7.7 Serial Parallel Interface (SPI) Timing | 12.4 Trademarks | | Specifications14 | 12.5 Electrostatic | | 7.8 Typical Characteristics16 | 12.6 Glossary | | 8 Detailed Description | 13 Mechanical, Pag | | 8.1 Overview | Information | | 8.2 Functional Block Diagram | | | 0.2 i dilottottai biook biagraff | | | | | | 6.5 realure Description | 10 | |------------------------------------------------------|------| | 8.4 Device Functional Modes | 26 | | 8.5 Register Maps | 30 | | 9 Application and Implementation | 31 | | 9.1 Application Information | . 31 | | 9.2 Typical Applications | . 32 | | 10 Power Supply Recommendations | 40 | | 11 Layout | 41 | | 11.1 Layout Guidelines | . 41 | | 11.2 Layout Example | . 43 | | 12 Device and Documentation Support | 44 | | 12.1 Documentation Support | . 44 | | 12.2 Receiving Notification of Documentation Updates | 44 | | 12.3 サポート・リソース | . 44 | | 12.4 Trademarks | 44 | | 12.5 Electrostatic Discharge Caution | 44 | | 12.6 Glossary | 44 | | 13 Mechanical, Packaging, and Orderable | | | Information | . 44 | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision D (May 2020) to Revision E (July 2022) | Page | |---|------------------------------------------------------------------------------------------------------|------| | • | 文書全体の表、図、相互参照の採番方法を更新 | 1 | | • | データシート全体にわたって包括的な用語を追加 | 1 | | • | Changed CD <sub>ON IN0</sub> and CD <sub>OFF IN0</sub> Test Condition to "11.88 Gbps PRBS10 pattern" | 8 | | • | Removed 12G/6G from V <sub>DC_WANDER</sub> Test Condition | 8 | | • | Added table note to Serial Parallel Interface (SPI) Timing Specifications | 14 | | | Updated Line-Side Adaptive Cable Equalizer (SDI_IO+ in EQ mode) | | | | Updated Line-Side Output Cable Driver (SDI_IO+ in CD mode, SDI_OUT+ in EQ or CD mode) | | | С | hanges from Revision C (July 2019) to Revision D (May 2020) | Page | | • | Changed HBM ESD rating and added pin 27 description | 7 | | C | hanges from Revision B (September 2017) to Revision C (July 2019) | Page | ドキュメントの最初の公開リリース......1 # 5 概要 (続き) オンチップのリクロッカは高周波数のジッタを減衰させ、クリーンで低ジッタのクロックを使用して、データを完全に再生成します。リクロッカにはループ・フィルタが組み込まれており、入力基準クロックを必要としません。また、LMH1297 には内部的なアイ開口部モニタ、および CDR ロック表示、入力搬送波検出、ハードウェア割り込み用のプログラム可能なピンがあり、システムの診断やボードの起動をサポートします。 LMH1297 は、単一の 2.5V 電源で動作します。このデバイスは小型の $5 \text{mm} \times 5 \text{mm}$ 、32 ピン QFN パッケージで供給されます。 # **6 Pin Configuration and Functions** Copyright © 2016, Texas Instruments Incorporated # 図 6-1. RTV Package 32-Pin QFN (Top View) 表 6-1. Pin Functions | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | | | | | |----------------------|------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | 1/0(1) | DESCRIPTION | | | | | | | HIGH-SPEED DI | HIGH-SPEED DIFFERENTIAL I/OS | | | | | | | | | SDI_IO+ | 2 | I/O, Analog | Single-ended complementary inputs or outputs with on-chip 75-Ω termination at SDI_IO+ and SDI_IO SDI_IO± include integrated return loss networks designed to meet the SMPTE input and output return loss requirements. Connect SDI_IO+ to a BNC through a 4.7-μF, AC-coupling capacitor. SDI_IO- should be similarly AC-coupled and terminated with an external 4.7-μF capacitor and 75-Ω resistor to GND. EQ mode: SDI_IO+ is the 75-Ω input port of the adaptive cable equalizer for SMPTE video applications. CD mode: | | | | | | | | | | SDI_IO+ is the 75-Ω output port of the cable driver for SMPTE video applications. | | | | | | | SDI_OUT- 7 O, Analog | | O, Analog | Single-ended complementary outputs with on-chip 75-Ω termination at SDI_OUT+ and | | | | | | | SDI_OUT+ | 8 | O, Analog | SDI_OUT SDI_OUT± include integrated return loss networks designed to meet the SMPTE output return loss requirements. SDI_OUT± is used as a second cable driver. Connect SDI_OUT+ to a BNC through a 4.7-μF, AC-coupling capacitor. SDI_OUT- should be similarly AC-coupled and terminated with an external 4.7-μF capacitor and 75-Ω resistor to GND. <b>EQ mode:</b> SDI_OUT± can be enabled as a loop-through 75-Ω output port. It outputs the reclocked data from the adaptive cable equalizer to form a loop-through output with adaptive cable equalizer, reclocker, and cable driver. CD mode: SDI_OUT± is the second 75-Ω fan-out cable driver. | | | | | | | INO- | 18 | I, Analog | Differential inputs from host video processor. On-chip $100-\Omega$ differential termination. Requires | | | | | | | IN0+ | 19 | I, Analog | external 4.7-µF, AC-coupling capacitors for SMPTE applications. | | | | | | | OUT0- | 22 | O, Analog | Differential outputs to host video processor. On-chip 100-Ω differential termination. Requires | | | | | | | OUT0+ | 23 | O, Analog | external 4.7-µF, AC-coupling capacitors for SMPTE applications. | | | | | | | CONTROL PINS | | 1 | | | | | | | Submit Document Feedback # 表 6-1. Pin Functions (continued) | PIN | | (4) | 表 6-1. Pin Functions (continued) | | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | - I/O <sup>(1)</sup> | DESCRIPTION | | | OUT0_SEL | 4 | I, LVCMOS | OUT0_SEL enables the use of the 100- $\Omega$ host-side output driver at OUT0±. See 表 8-3 for details. OUT0_SEL is internally pulled high by default (OUT0 disabled). | | | EQ/CD_SEL | 5 | I, LVCMOS | EQ/CD_SEL selects the signal direction of the LMH1297 bidirectional I/O. It configures the LMH1297 as an adaptive equalizer (EQ mode) or as a cable driver (CD mode). See 表 8-2 for details. EQ/CD_SEL is internally pulled low by default (EQ mode). | | | HOST_EQ0 | 9 | I, 4-LEVEL | HOST_EQ0 selects the driver output amplitude and de-emphasis level for OUT0± (in EQ mode) and equalizer setting for IN0± (in CD mode). See 表 8-5 and 表 8-10 for details. | | | MODE_SEL | 12 | I, 4-LEVEL | MODE_SEL enables the SPI or SMBus serial control interface. See 表 8-11 for details. | | | SDI_OUT_SEL | 14 | I, LVCMOS | SDI_OUT_SEL enables the use of the 75-Ω output driver at SDI_OUT±. See 表 8-3 for details. SDI_OUT_SEL is internally pulled high by default (SDI_OUT disabled). | | | OUT_CTRL | 17 | I, 4-LEVEL | OUT_CTRL selects the signal being routed to the output. It is used to enable or bypass the reclocker and to enable or bypass the cable equalizer. See 表 8-7 for details. | | | SDI_VOD | 24 | I, 4-LEVEL | SDI_VOD selects one of four output amplitudes for the cable drivers at SDI_IO± and SDI_OUT±. See 表 8-8 for details. | | | LOCK_N | 27 | O, LVCMOS,<br>OD | LOCK_N is the reclocker lock indicator. LOCK_N is pulled low when the reclocker has acquired lock condition. LOCK_N is a 3.3-V tolerant, open-drain output. It requires an exresistor to a logic supply. LOCK_N can be reconfigured to indicate Carrier Detector (CD_N) or Interrupt (INT_N) through register programming. See セクション 8.3.10. | | | ENABLE | 32 | I, LVCMOS | A logic-high at ENABLE enables normal operation for the LMH1297. A logic-low at ENABLE places the LMH1297 in Power-Down mode. ENABLE is internally pulled high by default. | | | SPI SERIAL CO | NTROL I | NTERFACE, MODI | E_SEL = F (FLOAT) | | | SS_N | 11 | I, LVCMOS | SS_N is the Target Select. When SS_N is at logic Low, it enables SPI access to the LMH1297 target device. SS_N is a 2.5-V LVCMOS input and is internally pulled high by default. | | | MOSI | 13 | I, LVCMOS | MOSI is the SPI serial control data input to the LMH1297 target device when the SPI bus is enabled. MOSI is a 2.5-V LVCMOS input. An external pullup resistor is recommended. | | | MISO | 28 | O, LVCMOS | MISO is the SPI serial control data output from the LMH1297 target device. MISO is a 2.5-V LVCMOS output. | | | SCK | 29 | I, LVCMOS | SCK is the SPI serial input clock to the LMH1297 target device when the SPI interface is enabled. SCK is a 2.5-V LVCMOS input. An external pullup resistor is recommended. | | | SMBUS SERIAL | CONTR | OL INTERFACE, N | IODE_SEL = L (1 KΩ TO VSS) | | | ADDR0 | ADDR0 Strap, 4-LEVEL ADDR[1:0] are 4-level straps, read into the device at power up. They are used to select one of the 16 supported SMBus addresses when SMBus is enabled. See 表 8-12 for details. | | ADDR[1:0] are 4-level straps, read into the device at power up. They are used to select one of the 16 supported SMBus addresses when SMBus is enabled. See 表 8-12 for details. | | | SDA | 13 | I/O, LVCMOS,<br>OD | SDA is the SMBus bidirectional data line to or from the LMH1297 target device when SMBus is enabled. SDA is an open-drain I/O and requires an external pullup resistor to the SMBus termination voltage. SDA is 3.3-V tolerant. | | | ADDR1 | 28 | Strap, 4-LEVEL | ADDR[1:0] are 4-level straps, read into the device at power up. They are used to select one of the 16 supported SMBus addresses when SMBus is enabled. See 表 8-12 for details. | | | SCL | 29 | I/O, LVCMOS,<br>OD | SCL is the SMBus input clock to the LMH1297 target device when SMBus is enabled. It is driven by a LVCMOS open-drain driver from the SMBus controller. SCL requires an external pullup resistor to the SMBus termination voltage. SCL is 3.3-V tolerant. | | # 表 6-1. Pin Functions (continued) | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME NO. | | 1/0 | DESCRIPTION | | | | RESERVED | | | | | | | RSV1 | 10 | | | | | | RSV2 | 15 | | | | | | RSV3 | 16 | _ | Reserved pins. Do not connect. | | | | RSV4 | 25 | | | | | | RSV5 | 26 | | | | | | POWER | | | | | | | VSS | 3, 6, 20 | I, Ground | Ground reference. | | | | VDD_CDR | 21 | I, Power | VDD_CDR powers the reclocker circuitry. It is connected to the same 2.5-V $\pm$ 5% supply as VIN. | | | | VIN | 30 | I, Power | VIN is connected to an external 2.5-V ± 5% power supply. | | | | VDD_LDO is the output of the internal 1.8-V LDO regulator. VDD_LDO output requires are external 1-µF and 0.1-µF bypass capacitor to VSS. The internal LDO is designed to power internal circuitry only. | | | | | | | TEP I Ground | | I, Ground | EP is the exposed pad at the bottom of the RTV package. The exposed pad should be connected to the VSS plane through a 3 × 3 via array. | | | <sup>(1)</sup> I = input, O = output, I/O = input or output, OD = open drain, LVCMOS = 2-state logic, 4-LEVEL = 4-state logic # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |------------------------------------------------------------------|------|------|------| | Supply voltage (VIN, VDD_CDR) | -0.5 | 2.75 | V | | Input voltage for 4-level pins | -0.5 | 2.75 | V | | Input/output voltage for 2-level control pins | -0.5 | 2.75 | V | | SMBus input/output voltage (SDA, SCL) | -0.5 | 4 | V | | SPI input/output voltage (SS_N, MISO, MOSI, and SCK) | -0.5 | 2.75 | V | | High-speed input/output voltage (IN0±, SDI_IO±, OUT0±, SDI_OUT±) | -0.5 | 2.75 | V | | Input current (IN0±, SDI_IO±) | -30 | 30 | mA | | Operating junction temperature | | 125 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|-------------------------------------------------------------------|--------------------------------|-------|------| | | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins except 13, 27, and 29 | ±6000 | | | V <sub>(ESD)</sub> | discharge | | Pins 13, 27, and 29 | ±5000 | V | | | | Charged-device model (CDM), per JEDEC specification JESD2 | 22-C101 <sup>(2)</sup> | ±1500 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------------------|---------------------------------------------------------|------------------------------------|-------|------|-------|--------| | | Supply voltage | VIN, VDD_CDR to VSS | 2.375 | 2.5 | 2.625 | V | | VDD <sub>SMBUS</sub> | SMBus: SDA, SCL open-drain termin | ation voltage | 2.375 | | 3.6 | V | | V | Source launch amplitude before coaxial cable to SDI_IO+ | Normal mode | 0.72 | 0.8 | 0.88 | Vp-p | | V <sub>SDI_IO_LAUNCH</sub> | | Splitter mode | 0.36 | 0.4 | 0.44 | | | V | Source differential launch amplitude | Before 5-inch board trace to IN0± | 300 | | 850 | mVp-p | | V <sub>IN0_LAUNCH</sub> | | Before 20-inch board trace to IN0± | 650 | | 1000 | | | T <sub>JUNCTION</sub> | Operating junction temperature | | | - | 110 | °C | | T <sub>AMBIENT</sub> | Ambient temperature | | -40 | 25 | 85 | °C | | NTps <sub>max</sub> | Maximum supply noise <sup>(1)</sup> | 50 Hz to 1 MHz, sinusoidal | | < 20 | | m\/n n | | IN I Pamax | waxiinum suppiy noise(*) | 1.1 MHz to 50 MHz, sinusoidal | | < 10 | | mVp-p | <sup>(1)</sup> The sum of the DC supply voltage and AC supply noise should not exceed the recommended supply voltage range. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. # 7.4 Thermal Information | | | LMH1297 | | | |-----------------------|----------------------------------------------|---------|------|--| | | UNIT | | | | | | | 32 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 32.5 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 15.0 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 6.5 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 6.5 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.7 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------| | POWER | | | | | | | | | Power dissipation, EQ Mode,<br>Measured with PRBS10, | SDI_OUT± disabled<br>OUT0± enabled | | 275 | | mW | | $PD_{EQ\_MODE}$ | CDR Locked to 11.88 Gbps,<br>VOD = default,<br>HEO/VEO lock monitor<br>disabled | SDI_OUT± enabled<br>OUT0± enabled | | 418 | | mW | | | Power dissipation, CD Mode, Measured with PRBS10, CDR Locked to 11.88 Gbps, VOD = default, HEO/VEO lock monitor disabled | SDI_IO± enabled<br>SDI_OUT± disabled<br>OUT0± disabled | | 305 | | mW | | DD | | SDI_IO± enabled<br>SDI_OUT± disabled<br>OUT0± enabled | | 350 | | mW | | PD <sub>CD_MODE</sub> | | SDI_IO± enabled<br>SDI_OUT± enabled<br>OUT0± disabled | | 442 | | mW | | | | SDI_IO± enabled<br>SDI_OUT± enabled<br>OUT0± enabled | | 485 | | mW | | PD <sub>7</sub> | Power dissipation,<br>Power Save Mode | EQ Mode, Power Save Mode,<br>ENABLE = H, no signal applied at SDI_IO+ | | 25 | | mW | | T DZ | | CD Mode, Power Save Mode,<br>ENABLE = H, no signal applied at IN0± | | 25 | | mW | | | Current consumption, EQ Mode, Measured with PRBS10, CDR Locked to 11.88 Gbps, VOD = default, HEO/VEO lock monitor disabled | SDI_OUT± disabled<br>OUT0± enabled | | 110 | 137 | mA | | IDD <sub>EQ_MODE</sub> | | SDI_OUT± enabled<br>OUT0± enabled | | 167 | 200 | mA | Product Folder Links: LMH1297 over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------|-----|--------------|------| | | | SDI_IO± enabled<br>SDI_OUT± disabled<br>OUT0± disabled | | 122 | 146 | mA | | IDD | Current consumption, CD<br>Mode,<br>Measured with PRBS10,<br>CDR Locked to 11.88 Gbps, | SDI_IO± enabled<br>SDI_OUT± disabled<br>OUT0± enabled | | 140 | 166 | mA | | IDD <sub>CD_MODE</sub> | VOD = default, HEO/VEO lock monitor disabled | SDI_IO± enabled<br>SDI_OUT± enabled<br>OUT0± disabled | | 177 | 211 | mA | | | | SDI_IO± enabled<br>SDI_OUT± enabled<br>OUT0± enabled | | 194 | 230 | mA | | IDD <sub>z</sub> | Current consumption, | EQ Mode, Power Save Mode,<br>ENABLE = H, no signal applied at SDI_IO+ | | 10 | | mA | | DDZ | Power Save Mode | CD Mode, Power Save Mode,<br>ENABLE = H, no signal applied at IN0± | | 10 | | mA | | $IDD_{Z\_PD}$ | Current consumption, | EQ Mode, Power-Down Mode,<br>ENABLE = L, no signal applied at SDI_IO+ | | 10 | 30 | mA | | יים קר_אח | Power-Down Mode | CD Mode, Power-Down Mode,<br>ENABLE = L, no signal applied at IN0± | | 10 | 30 | ША | | IDD | Current consumption, EQ Mode CDR acquiring lock to 11.88 | SDI_OUT± disabled<br>OUT0± enabled | | | 205 | mA | | IDD <sub>TRANS_EQ</sub> | Gbps,<br>VOD = default,<br>HEO/VEO lock monitor enabled | SDI_OUT± enabled<br>OUT0± enabled | | | 260 | mA | | | | SDI_IO± enabled<br>SDI_OUT± disabled<br>OUT0± disabled | | | 200 | mA | | IDD <sub>TRANS_CD</sub> | Current consumption, CD Mode CDR acquiring lock to 11.88 Gbps, | SDI_IO± enabled<br>SDI_OUT± disabled<br>OUT0± enabled | | | 225 | mA | | IDD [RANS_CD | VOD = default,<br>HEO/VEO lock monitor enabled | SDI_IO± enabled<br>SDI_OUT± enabled<br>OUT0± disabled | | | 271 | mA | | | | SDI_IO± enabled<br>SDI_OUT± enabled<br>OUT0± enabled | | | 290 | mA | | LVCMOS DC S | PECIFICATIONS | | | | | | | V <sub>IH</sub> | Logic high input voltage | 2-level input (SS_N, SCK, MOSI, EQ/<br>CD_SEL, SDI_OUT_SEL, OUT0_SEL,<br>ENABLE) | 0.72 ×<br>VIN | | VIN +<br>0.3 | V | | | | 2-level input (SCL, SDA) | 0.7 ×<br>VIN | | 3.6 | V | | V <sub>IL</sub> | Logic low input voltage | 2-level input (SS_N, SCK, MOSI, EQ/<br>CD_SEL, SDI_OUT_SEL, OUT0_SEL,<br>ENABLE, SCL, SDA) | 0 | | 0.3 ×<br>VIN | V | | V <sub>OH</sub> | Logic high output voltage | IOH = -2 mA, (MISO) | 0.8 ×<br>VIN | | VIN | V | | V <sub>OL</sub> | Logic low output voltage | IOL = 2 mA, (MISO) | 0 | | 0.2 ×<br>VIN | V | | JL . | | IOL = 3 mA, (LOCK_N, SDA) | | | 0.4 | V | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------|------|--------------|-----|-------| | | | LVCMOS (EQ/CD_SEL, SDI_OUT_SEL, ENABLE) | | | 15 | μA | | | Input high leakage current | LVCMOS (OUT0_SEL) | | | 65 | μA | | Н | (Vinput = VIN) | LVCMOS (LOCK_N) | | | 10 | μA | | | | SPI mode: LVCMOS (SS_N, SCK, MOSI) | | | 15 | μA | | | | SMBus mode: LVCMOS (SCL, SDA) | | | 10 | μA | | | | LVCMOS (EQ/CD_SEL, SDI_OUT_SEL, ENABLE) | -50 | | | μΑ | | | | LVCMOS (OUT0_SEL) | -15 | | | μΑ | | L | Input low leakage current | LVCMOS (LOCK_N) | -10 | | | μA | | <b>-</b> | (Vinput = GND) | SPI mode: LVCMOS (SCK, MOSI) | -15 | | | μΑ | | | | SPI mode: LVCMOS (SS_N) | -50 | | | μA | | | | SMBus mode: LVCMOS (SCL, SDA) | -10 | | | μΑ | | -LEVEL LOGIC | DC SPECIFICATIONS (APPLY T | O ALL 4-LEVEL INPUT CONTROL PINS) | | | | | | / <sub>LVL_H</sub> | LEVEL-H input voltage | Measured voltage at 4-level pin with external 1 $k\Omega$ to VIN | | VIN | | V | | LVL_F | LEVEL-F default voltage | Measured voltage 4-level pin at default | | 2/3 ×<br>VIN | | V | | / <sub>LVL_R</sub> | LEVEL-R input voltage | Measured voltage at 4-level pin with external 20 kΩ to VSS | | 1/3 ×<br>VIN | | V | | / <sub>LVL_L</sub> | LEVEL-L input voltage | Measured voltage at 4-level pin with external 1 $k\Omega$ to VSS | | 0 | | V | | Ін | Input high leakage current | 4-levels (HOST_EQ0, MODE_SEL,<br>OUT_CTRL, SDI_VOD) | 20 | 45 | 80 | μA | | | (Vinput = VIN) | SMBus mode: 4-levels (ADDR0, ADDR1) | 20 | 45 | 80 | μA | | IL | Input low leakage current | 4-levels (HOST_EQ0, MODE_SEL,<br>OUT_CTRL, SDI_VOD) | -160 | -93 | -40 | μΑ | | | (Vinput = GND) | SMBus mode: 4-levels (ADDR0, ADDR1) | -160 | -93 | -40 | μA | | RECEIVER SPE | CIFICATIONS (SDI_IO+, EQ MOD | DE) | | | ' | | | R <sub>SDI_IO_TERM</sub> | DC input single-ended termination | SDI_IO+ and SDI_IO- to internal common mode bias | 63 | 75 | 87 | Ω | | | | S11, 5 MHz to 1.485 GHz | | -30 | | dB | | ) i | Input return loss at SDI_IO+ | S11, 1.485 GHz to 3 GHz | | -22 | | dB | | RL <sub>SDI_IO_S11</sub> | reference to 75 $\Omega^{(1)}$ | S11, 3 GHz to 6 GHz | | -12 | | dB | | | | S11, 6 GHz to 12 GHz | | -8 | | dB | | / <sub>SDI_IO_CM</sub> | SDI_IO+ DC common-mode voltage | Input DC common-mode voltage at SDI_IO+ or SDI_IO- to GND | | 1.4 | | V | | , | Input DC wonder | SD, input signal at SDI_IO+,<br>Input launch amplitude = 800 mVp-p | | 100 | | mVp-p | | SDI_IO_WANDER | Input DC wander | HD, 3G, 6G, 12G, input signal at SDI_IO+, Input launch amplitude = 800 mVp-p | | 50 | | mVp-p | | RECEIVER SPE | CIFICATIONS (IN0±, CD MODE) | - | | | | | | R <sub>IN0_TERM</sub> | DC input differential termination | Measured across IN0+ to IN0- | 80 | 100 | 120 | Ω | | | | SDD11, 10 MHz – 2.8 GHz | | -22 | | dB | | RL <sub>IN0_SDD11</sub> | Input differential return loss <sup>(1)</sup> | SDD11, 2.8 GHz – 6 GHz | | -16 | | dB | | | | SDD11, 6 GHz – 11.1 GHz | | -10 | | dB | | RL <sub>IN0_SCD11</sub> | Differential to common-mode input conversion <sup>(1)</sup> | SCD11, 10 MHz to 11.1 GHz | | -21 | | dB | Submit Document Feedback over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------|-------| | V <sub>IN0_CM</sub> | DC common-mode voltage | Input common-mode voltage at IN0+ or IN0- to GND | | 2.06 | | V | | CD <sub>ON_IN0</sub> | Signal detect (default) Assert ON threshold level for IN0± | 11.88 Gbps PRBS10 pattern | | 20 | | mVp-p | | CD <sub>OFF_IN0</sub> | Signal detect (default) Deassert OFF threshold level for IN0± | 11.88 Gbps PRBS10 pattern | | 18 | | mVp-p | | DRIVER OUTP | UT (SDI_IO+ AND SDI_OUT+, CD | MODE) | | | <u>'</u> | | | R <sub>OUT_TERM</sub> | DC output single-ended termination | SDI_IO+ and SDI_IO-,<br>SDI_OUT+ and SDI_OUT- to VIN | 63 | 75 | 87 | Ω | | VOD | Output single-ended output | Measure AC signal at SDI_IO+ and SDI_OUT+, with SDI_IO- and SDI_OUT- AC terminated with 75 $\Omega$ SDI_VOD = H | | 840 | | mVp-p | | VOD <sub>CD_OUTP</sub> | voltage | SDI_VOD = F | 720 | 800 | 880 | mVp-p | | | | SDI_VOD = R | | 880 | | mVp-p | | | | SDI_VOD = L | | 760 | | mVp-p | | | Output single-ended output | Measure AC signal at SDI_IO- and SDI_OUT-, with SDI_IO+ and SDI_OUT+ AC terminated with 75 Ω SDI_VOD = H | | 840 | | mVp-p | | VOD <sub>CD_OUTN</sub> | voltage | SDI_VOD = F | 720 | 800 | 880 | mVp-p | | | | SDI_VOD = R | | 880 | | mVp-p | | | | SDI_VOD = L | | 760 | | mVp-p | | PRE <sub>CD_OUTP</sub> | Output pre-emphasis | Output pre-emphasis boost amplitude at SDI_IO+ and SDI_OUT+, programmed to maximum setting through register, measured at SDI_VOD=F | | 2 | | dB | | PRE <sub>CD_OUTN</sub> | Output pre-emphasis | Output pre-emphasis boost amplitude at SDI_IO- and SDI_OUT-, programmed to maximum setting through register, measured at SDI_VOD=F | | 2 | | dB | | | | Measured with PRBS10 pattern, default VOD at 20% – 80% amplitude, default preemphasis enabled 11.88 Gbps | | 34 | 42 | ps | | t <sub>R_F_SDI</sub> | Output rise and fall time <sup>(1)</sup> | 5.94 Gbps | | 36 | 43 | ps | | | | 2.97 Gbps | | 59 | 67 | ps | | | | 1.485 Gbps | | 60 | 73 | ps | | | | 270 Mbps | 400 | 550 | 700 | ps | | | | Measured with PRBS10 pattern, default VOD at 20% – 80% amplitude, default preemphasis enabled 11.88 Gbps | | 3 | 18 | ps | | t <sub>R_F_DELTA</sub> | Output rise and fall time mismatch <sup>(1)</sup> | 5.94 Gbps | | 2.7 | 12 | ps | | | | 2.97 Gbps | | 8.0 | 11 | ps | | | | 1.485 Gbps | | 8.0 | 12 | ps | | | | 270 Mbps | | 72 | 150 | ps | | V <sub>OVERSHOOT</sub> | Output overshoot or undershoot <sup>(1)</sup> | Measured with PRBS10 pattern, default VOD, default pre-emphasis enabled <sup>(3)</sup> 12G/6G/3G/HD/SD | | 5% | | | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|----------| | V <sub>DC_OFFSET</sub> | DC offset | 12G/6G/3G/HD/SD | | ±0.2 | | V | | V <sub>DC_WANDER</sub> | DC wander | 3G/HD/SD with EQ pathological pattern | | 20 | | mV | | | | S22, 5 MHz to 1.485 GHz | | -25 | | dB | | <b>5.</b> | Output return loss at SDI_IO+ | S22, 1.485 GHz to 3 GHz | | -22 | | dB | | RL <sub>CD_S22</sub> | and SDI_OUT+ reference to 75 $\Omega^{(1)}$ | S22, 3 GHz to 6 GHz | | -12 | | dB | | | | S22, 6 GHz to 12 GHz | | -8 | | dB | | DRIVER OUTP | UT (OUT0±, EQ AND CD MODE) | | | , | L | | | R <sub>OUT0_TERM</sub> | DC output differential termination | Measured across OUT0+ and OUT0- | 80 | 100 | 120 | Ω | | | | Measured with 8T pattern<br>HOST_EQ0 = H | | 410 | | mVp-p | | VOD <sub>OUT0</sub> | Output differential voltage at<br>OUT0± | HOST_EQ0 = F | 485 | 560 | 620 | mVp-p | | | 00101 | HOST_EQ0 = R | | 635 | | mVp-p | | | | HOST_EQ0 = L | | 810 | | mVp-p | | | | Measured with 8T pattern<br>HOST_EQ0 = H | | 410 | | mVp-p | | VOD <sub>OUT0 DE</sub> | De-emphasized output<br>differential voltage at OUT0± | HOST_EQ0 = F | | 550 | | mVp-p | | 0010_52 | | HOST_EQ0 = R | | 545 | | mVp-p | | | | HOST_EQ0 = L | | 532 | | mVp-p | | t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time | Measured with 8T Pattern, 20% – 80% amplitude | | 45 | | ps | | DI | Output differential return loss <sup>(1)</sup> | Measured with the device powered up and outputs a 10-MHz clock signal SDD22, 10 MHz – 2.8 GHz | | -24 | | dB | | RL <sub>OUT0-SDD22</sub> | | SDD22, 2.8 GHz – 6 GHz | | -16 | | dB | | | | SDD22, 6 GHz – 11.1 GHz | | -15 | | dB | | RL <sub>OUT0-SCC22</sub> | Output common-mode return loss <sup>(1)</sup> | Measured with the device powered up and outputs a 10-MHz clock signal. SCC22, 10 MHz – 4.75 GHz | | -12 | | dB | | | 1033 | SCC22, 4.75 GHz – 11.1 GHz | | -9 | | dB | | V <sub>OUT0_CM</sub> | AC common-mode voltage on OUT0± <sup>(1)</sup> | Default setting, PRBS31, 11.88 Gbps | | 8 | | mV (rms) | | RECLOCKER ( | OUTPUT JITTER (EQ MODE) | | | | , | | | TJ <sub>EQ_MODE</sub> | Total jitter, reclocked output <sup>(1)</sup> | Measured at OUT0±, with SDI_OUT disabled (BER ≤ 1E-12), PRBS10, TX launch amplitude = 800 mVp-p before cable to SDI_IO+ 11.88 Gbps: 75-m Belden 1694A | | 0.14 | 0.18 | | | | (2) | 5.94 Gbps: 120-m Belden 1694A | | 0.1 | | Ulp-p | | | | 2.97 Gbps: 200-m Belden 1694A | | 0.1 | | | | | | 1.485 Gbps: 300-m Belden 1694A | | 0.1 | | | | | | 270 Mbps: 600-m Belden 1694A | | 0.11 | | | | TJ <sub>RAW</sub> | Total jitter, with CDR bypassed | Measured at OUT0±, with SDI_OUT disabled (BER ≤ 1E-12), PRBS10, TX launch amplitude = 800 mVp-p before cable to SDI_IO+ 125 Mbps: 600-m Belden 1694A | | 0.2 | | Ulp-p | Submit Document Feedback over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------| | AJ <sub>CD_MODE</sub> | Alignment jitter <sup>(1)</sup> | Measured at SDI_IO+ and SDI_OUT+,<br>OUT0± disabled<br>PRBS10, 3G/HD/SD12G/6G/3G/HD/SD | 0.1 | 0.14 | UI | | TMJ <sub>CD_MODE</sub> | Timing jitter <sup>(1)</sup> | Measured at SDI_IO+ and SDI_OUT+,<br>OUT0± disabled<br>PRBS10, 12G/6G/3G/HD/SD | 0.45 | | UI | | RECLOCKER S | SPECIFICATIONS (EQ MODE UNL | ESS OTHERWISE SPECIFIED) | | • | | | | | SMPTE 12G, /1 | 11.88 | | Gbps | | | | SMPTE 12G, /1.001 | 11.868 | | Gbps | | | | SMPTE 6G, /1 | 5.94 | | Gbps | | | | SMPTE 6G, /1.001 | 5.934 | | Gbps | | OCK <sub>RATE</sub> | Reclocker lock data rates | SMPTE 3G, /1 | 2.97 | | Gbps | | | | SMPTE 3G, /1.001 | 2.967 | | Gbps | | | | SMPTE HD, /1 | 1.485 | | Gbps | | | | SMPTE HD, /1.001 | 1.4835 | | Gbps | | | | SMPTE SD, /1 | 270 | | Mbps | | BYPASS <sub>RATE</sub> | Reclocker automatically goes to bypass | MADI | 125 | | Mbps | | $BW_PLL$ | PLL Bandwidth | Applied 0.2 UI input sinusoidal jitter,<br>measure –3-dB bandwidth on input-to-<br>output jitter transfer<br>11.88 Gbps | 13 | | MHz | | | | 5.94 Gbps | 7 | | MHz | | | | 2.97 Gbps | 5 | | MHz | | | | 1.485 Gbps | 3 | | MHz | | | | 270 Mbps | 1 | | MHz | | J <sub>PEAKING</sub> | PLL jitter peaking | 11.88 Gbps, 5.94 Gbps, 2.97 Gbps,<br>1.485 Gbps, 270 Mbps | <0.3 | | dB | | J <sub>TOL_IN</sub> | SDI_IO+ input jitter tolerance | Sinusoidal jitter tolerance,<br>tested at 3G, 6G and 12G,<br>SJ amplitude swept from 1 MHz to 80 MHz,<br>tested at BER ≤ 1E-12, cable equalizer at<br>SDI_IO+ bypassed | 0.65 | | UI | | T <sub>LOCK</sub> | Lock time | SMPTE supported data rates, disable HEO/VEO monitor, cable equalizer at SDI_IO+ bypassed | 5 | | ms | | Γ <sub>ADAPT</sub> | EQ adapt time at EQ Mode | Adaptation time for cable equalizer at SDI_IO+, reclocker bypassed 5 | | | ms | | ΓΕΜΡ <sub>LOCK</sub> | VCO temperature lock range | Measured with temperature ramp of 5°C per min, ramp up and down, –40°C to 85°C 125 operating range at 11.88 Gbps | | | °C | | ΓΙ ΔΤ | Reclocker latency at EQ Mode | Measured from SDI_IO+ to OUT0, 11.88<br>Gbps, SDI_IO+, 75-m Belden 1694A at<br>SDI_IO+ | 1.4 UI +<br>465 | | ps | | TLAT <sub>EQ_MODE</sub> | Neclocker laterity at EQ WIDDE | Measured from SDI_IO+ to SDI_OUT+,<br>11.88 Gbps, SDI_IO+, 75-m Belden 1694A<br>at SDI_IO+ | 1.7 UI +<br>415 | | ps | over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------|--------------------------------------------|-----|-----------------|-----|------| | TI AT Pools | Reclocker latency at CD Mode | Measured from IN0± to SDI_IO+, 11.88 Gbps | | 1.5 UI +<br>175 | | ps | | TLAT <sub>CD_MODE</sub> | Neclocker laterity at CD Mode | Measured from IN0± to SDI_OUT+, 11.88 Gbps | | 1.6 UI +<br>130 | | ps | - (1) This parameter is measured with the LMH1297EVM (Evaluation board for LMH1297). - (2) This limit is ensured by bench characterization and is not production tested. - (3) V<sub>OVERSHOOT</sub> overshoot/undershoot maximum measurements are largely affected by the PCB layout and input test pattern. The maximum value specified in セクション 7.5 for V<sub>OVERSHOOT</sub> is based on bench evaluation across temperature and supply voltages with the LMH1297EVM. # 7.6 Recommended SMBus Interface Timing Specifications over recommended operating supply and temperature ranges unless otherwise specified<sup>(1)</sup> | PARAMETER | | PARAMETER TEST CONDITIONS | | NOM MAX | UNIT | |---------------------|------------------------------------------------|-------------------------------------------------------------|-----|---------|------| | F <sub>SCL</sub> | SMBUS SCL frequency | | 10 | 400 | kHz | | T <sub>BUF</sub> | Bus free time between stop and start condition | See ⊠ 7-1. | 1.3 | | μs | | T <sub>HD:STA</sub> | Hold time after (repeated) start condition. | After this period, the first clock is generated. | 0.6 | | μs | | T <sub>SU:STA</sub> | Repeated start condition setup time | See ☑ 7-1. | 0.6 | | μs | | T <sub>SU:STO</sub> | Stop condition setup time | See ⊠ 7-1. | 0.6 | | μs | | T <sub>HD:DAT</sub> | Data hold time | See ⊠ 7-1. | 0 | | ns | | T <sub>SU:DAT</sub> | Data setup time | See ☑ 7-1. | 100 | | ns | | T <sub>LOW</sub> | Clock low period | See ⊠ 7-1. | 1.3 | | μs | | T <sub>HIGH</sub> | Clock high period | See ☑ 7-1. | 0.6 | | μs | | T <sub>R</sub> | Clock and data rise time | See ☑ 7-1. | | 300 | ns | | T <sub>F</sub> | Clock and data fall time | See ☑ 7-1. | | 300 | ns | | T <sub>POR</sub> | SMBus ready time after POR | Time from minimum VDDIO to SMBus valid write or read access | | 50 | ms | (1) These parameters support SMBus 2.0 specifications. # 7.7 Serial Parallel Interface (SPI) Timing Specifications over recommended operating supply and temperature ranges unless otherwise specified<sup>(1)</sup> (2) | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-------------------|------------------------------|-------------------------|-----|-----|-----|-----------------| | F <sub>SCK</sub> | SPI SCK frequency | | | | 20 | MHz | | T <sub>PH</sub> | SCK pulse width high | See ⊠ 7-2 and ⊠ 7-3 | 40 | | | % SCK<br>period | | T <sub>PL</sub> | SCK pulse width low | See 🗵 7-2 and 🗵 7-3 | 40 | | | % SCK<br>period | | T <sub>SU</sub> | MOSI setup time | | 4 | | | ns | | T <sub>H</sub> | MOSI hold time | ——— See ⊠ 7-2 and ⊠ 7-3 | 4 | | | ns | | T <sub>SSSU</sub> | SS setup time | | 14 | | | ns | | T <sub>SSH</sub> | SS hold time | See ⊠ 7-2 and ⊠ 7-3 | 4 | | | ns | | T <sub>SSOF</sub> | SS off time | | 1 | | | μs | | T <sub>ODZ</sub> | MISO driven-to-tristate time | | | 20 | | ns | | T <sub>OZD</sub> | MISO tristate-to-driven time | See 図 7-2 and 図 7-3 | | 10 | | ns | | T <sub>OD</sub> | MISO output delay time | | | 15 | | ns | (1) Typical SPI load capacitance is 2 pF. (2) It is recommended to initiate SPI access 16 mS after power up. Submit Document Feedback 図 7-1. SMBus Timing Parameters 図 7-2. SPI Timing Parameters (Write Operation) 図 7-3. SPI Timing Parameters (Read Operation) # 7.8 Typical Characteristics T<sub>A</sub> = 25°C and VIN = VDD\_CDR = 2.5 V (unless otherwise noted) # 8 Detailed Description ### 8.1 Overview The LMH1297 is a 12G UHD-SDI 75- $\Omega$ bidirectional I/O with integrated reclocker. This device can be configured either as an adaptive cable equalizer or as a cable driver with integrated reclocker, supporting all SMPTE video rates up to 11.88 Gbps. The bidirectional I/O has an on-chip 75- $\Omega$ termination and return loss compensation network that provides ease of use and meets stringent SMPTE return loss requirements. The LMH1297 allows system designers the flexibility to use a single BNC either as an input or output port, simplifying UHD video hardware designs. **Equalizer mode (EQ mode):** SDI\_IO+ is configured as a 75- $\Omega$ adaptive cable equalizer. The input signal then goes through a reclocker, followed by a 100- $\Omega$ driver with de-emphasis at OUT0±. A second 75- $\Omega$ cable driver provides a reclocked loop-through output of SDI\_IO+ at SDI\_OUT+. This second signal path from SDI\_IO+ to SDI\_OUT+ forms a SDI cable loop-through. Cable Driver mode (CD mode): SDI\_IO+ is configured as a 75- $\Omega$ cable driver with a reclocked signal sourced from IN0±. SDI\_OUT+ serves as a second 75- $\Omega$ cable driver to offer 1:2 fan-out buffering from IN0± to SDI\_IO+ and SDI\_OUT+. The 100- $\Omega$ driver at OUT0± can be used as a host-side loop-back output for monitoring purposes. The on-chip reclocker attenuates high-frequency jitter and fully regenerates the data using a clean, low-jitter clock. The reclocker has a built-in loop filter and does not require any input reference clock. The LMH1297 also has an internal eye opening monitor and a programmable pin for CDR lock indication, input carrier detect, or hardware interrupts to support system diagnostics and board bring-up. The LMH1297 is powered from a single 2.5-V supply with an on-chip 1.8-V LDO regulator. The operating state of the LMH1297 can be configured through control pins, SPI, or SMBus serial control interface. In the absence of an input signal, the LMH1297 automatically goes into Power Save mode. Users can also set the device into power-down operation through the ENABLE control pin. The LMH1297 is offered in a small 5-mm × 5-mm, 32-pin QFN package. ### 8.2 Functional Block Diagram 図 8-1. LMH1297 Block Diagram Overview 注 Only one I/O path can be active at a time. In EQ mode, the cable equalizer at SDI\_IO is enabled, and the SDI\_IO cable driver is powered down. In CD mode, the cable driver at SDI\_IO is enabled, and the SDI\_IO cable equalizer is powered down. ### 8.3 Feature Description The LMH1297 data path consists of several key blocks as shown in the functional block diagram. These key blocks are: - 4-Level Input Pins and Thresholds - Equalizer (EQ) and Cable Driver (CD) Mode Control - Input Carrier Detect - −6-dB Splitter Mode Launch Ampiltude for SDI\_IO+ (EQ Mode Only) - Continuous Time Linear Equalizer (CTLE) - Clock and Data (CDR) Recovery - Internal Eye Opening Monitor (EOM) - Output Function Control - Output Driver Control - Status Indicators and Interrupts #### 8.3.1 4-Level Input Pins and Thresholds The 4-level input configuration pins use a resistor divider to provide four logic states for each control pin. There is an internal $30\text{-k}\Omega$ pullup and a $60\text{-k}\Omega$ pulldown connected to the control pin that sets the default voltage at $2/3 \times VIN$ . These resistors are combined with the external resistor to achieve the desired voltage level. By using the $1\text{-k}\Omega$ pulldown, $20\text{-k}\Omega$ pulldown, no connect, and $1\text{-k}\Omega$ pullup, the optimal voltage levels for each of the four input states are achieved as shown in $\frac{1}{2}$ 8-1. LEVEL SETTING NOMINAL PIN VOLTAGE H Tie 1 kΩ to VIN VIN F Float (leave pin open) $2/3 \times \text{VIN}$ R Tie 20 kΩ to VSS $1/3 \times \text{VIN}$ L Tie 1 kΩ to VSS 0 表 8-1. 4-Level Control Pin Settings Typical 4-Level Input Thresholds: - Internal Threshold between L and R = 0.2 × VIN - Internal Threshold between R and F = 0.5 × VIN - Internal Threshold between F and H = 0.8 × VIN ### 8.3.2 Equalizer (EQ) and Cable Driver (CD) Mode Control The input and output signal flow of the LMH1297 is determined by the EQ/CD\_SEL, OUT0\_SEL, and SDI\_OUT\_SEL pins. #### 8.3.2.1 EQ/CD SEL Control The EQ/CD\_SEL pin selects the I/O as either an input (EQ mode) or an output (CD mode). The logic level applied to the EQ/CD\_SEL pin automatically powers down the unused I/O direction. For example, if the LMH1297 is in EQ mode (EQ/CD\_SEL = L), then the SDI\_IO cable driver is powered down. Submit Document Feedback 表 8-2. EQ/CD\_SEL Pin Settings | | | | <u> </u> | | | | |-----------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | EQ/CD_SEL | INPUT | MODE | NOTES | | | | | L | SDI_IO+ | EQ mode | 75-Ω video input to SDI_IO+. OUT0± automatically enabled. SDI_IO Cable Driver powered down. | | | | | Н | IN0± | CD mode | 100-Ω input to IN0±. SDI_IO+ enabled as a cable driver output. SDI_OUT programmable as a secondary cable driver output. SDI_IO Equalizer powered down. | | | | The EQ/CD\_SEL pin should be strapped at power up for normal operation. After power up, the EQ/CD\_SEL pin state can be dynamically changed from EQ mode to CD mode and vice versa. When changing the EQ/CD\_SEL state after power up, the signal flow to the reclocker is momentarily disturbed, and the chip automatically initiates a CDR reset to relock to the new input signal. ### 8.3.2.2 OUT0\_SEL and SDI\_OUT\_SEL Control The OUT0\_SEL and SDI\_OUT\_SEL pins work in conjunction with the EQ/CD\_SEL pin to select the LMH1297 data-path routes. 表 8-3 shows all possible signal path combinations and typical use cases for each configuration. 表 8-3. LMH1297 Signal Path Combinations | EQ/CD_SEL<br>(MODE) | OUT0_SEL | SDI_OUT_SEL | INPUT | MAIN<br>OUTPUT | LINE SIDE<br>LOOP-THRU<br>OUTPUT | HOST SIDE<br>LOOP-BACK<br>OUTPUT | TYPICAL APPLICATION | |---------------------|----------|-------------|---------|----------------|----------------------------------|----------------------------------|-------------------------------------------------------------| | | Х | Н | SDI_IO+ | OUT0± | | | Adaptive cable equalizer | | (EQ mode) | Х | L | SDI_IO+ | OUT0± | SDI_OUT± | | Adaptive cable equalizer with line-side loop-through output | | | Н | Н | IN0± | SDI_IO+ | | | Single cable driver | | н | Н | L | IN0± | SDI_IO+ | SDI_OUT± | | Dual cable drivers | | (CD mode) | L | Н | IN0± | SDI_IO+ | | OUT0± | Single cable driver with host-side loop-back enabled | | | L | L | IN0± | SDI_IO+ | SDI_OUT± | OUT0± | Dual cable drivers with host-side loop-back enabled | ### 8.3.3 Input Carrier Detect SDI\_IO (in EQ mode) and IN0 have a carrier detect circuit to monitor the presence or absence of an input signal. When the input signal amplitude for the selected input exceeds the carrier detect assert threshold, the LMH1297 operates in normal operation mode. In the absence of an input signal, the LMH1297 automatically goes into Power Save mode to conserve power dissipation. When a valid signal is detected, the LMH1297 automatically exits Power Save mode and returns to the normal operation mode. If the ENABLE pin is pulled low, the LMH1297 is forced into Power-Down mode. In Power Save mode, both the carrier detect circuit and the serial interface remain active. In Power-Down mode, only the serial interface remains active. Users can monitor the status of the carrier detect through register programming. This can be done either by configuring the LOCK\_N pin to output the CD\_N status or by monitoring the carrier detect status register. 表 8-4. Input Carrier Detect Modes of Operation | ENABLE | EQ/CD_SEL | SIGNAL INPUT | OPERATING MODE | |--------|-----------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | н | L | 75-Ω video input at SDI_IO+ | EQ mode, normal operation Carrier detector at SDI_IO+ Serial interface active OUT0 automatically enabled, regardless of OUT0_SEL setting | | Н | L | No signal at SDI_IO+ | Power Save mode Carrier detector at SDI_IO+ Serial interface active | | Н | Н | 100-Ω signal input at IN0± | CD mode, normal operation Carrier detector at IN0± Serial interface active | # 表 8-4. Input Carrier Detect Modes of Operation (continued) | ENABLE | EQ/CD_SEL | SIGNAL INPUT | OPERATING MODE | | | |--------|-----------|----------------------|------------------------------------------------------------------|--|--| | Н | Н | No signal at IN0± | Power Save mode Carrier detector at IN0± Serial interface active | | | | L | Х | Input signal ignored | Power Down mode Forced device power down Serial interface active | | | # 8.3.4 –6-dB Splitter Mode Launch Amplitude for SDI\_IO+ (EQ Mode Only) When placed in EQ mode, the LMH1297 equalizes data transmitted into SDI\_IO through a coaxial cable driven by a SMPTE compatible cable driver with launch amplitude of 800 mVp-p ± 10%. In applications where a 1:2 passive splitter is used, the signal amplitude is reduced by half due to the 6-dB insertion loss of the splitter. The LMH1297 can support –6-dB splitter mode for the SDI\_IO input through register control. For more information, refer to the *LMH1297 Programming Guide*. ### 8.3.5 Continuous Time Linear Equalizer (CTLE) The LMH1297 has two continuous time linear equalizer (CTLE) blocks, one for SDI\_IO in EQ mode and another for IN0 in CD mode. The CTLE compensates for frequency-dependent loss due to the transmission media prior to the device input. The CTLE accomplishes this by applying variable gain to the input signal, thereby boosting higher frequencies more than lower frequencies. The CTLE block extends the signal bandwidth, restores the signal amplitude, and reduces ISI caused by the transmission medium. ### 8.3.5.1 Line-Side Adaptive Cable Equalizer (SDI IO+ in EQ mode) If the LMH1297 is placed in EQ mode (EQ/CD\_SEL = L), adaptive cable equalization is enabled for SDI\_IO. While the LMH1297 is in EQ mode, IN0 EQ is powered down. SDI\_IO has an on-chip 75- $\Omega$ termination to the input common-mode voltage and includes a series return loss compensation network for meeting stringent SMPTE return loss requirements (see $\boxtimes$ 7-8). The cable equalizer is designed with high gain and low noise circuitry to compensate for the insertion loss of a coaxial cable (such as Belden 1694A), which is widely used in broadcast video infrastructures. # 8.3.5.2 Host-Side Adaptive PCB Trace Equalizer (IN0± in CD Mode) If the LMH1297 is placed in CD mode (EQ/CD\_SEL = H), then PCB trace equalization is enabled for IN0. While the LMH1297 is in CD mode, SDI\_IO EQ is powered down. IN0 has an on-chip $100-\Omega$ termination and is designed for AC coupling, requiring a $4.7-\mu F$ , AC-coupling capacitor for minimizing base-line wander. The PCB equalizer can compensate up to 20 inches of board trace at data rates up to 11.88 Gbps. There are two adapt modes for IN0: AM0 manual mode and AM1 adaptive mode. In AM0 manual mode, fixed EQ boost settings are applied through user-programmable control. In AM1 adaptive mode, state machines automatically find the optimal EQ boost from a set of 16 predetermined settings defined in Registers 0x40-0x4F. In CD mode, the HOST\_EQ0 pin determines the IN0 adapt mode and EQ boost level. For normal operation, HOST\_EQ0 = F is recommended. HOST\_EQ0 pin logic settings are shown in $\frac{1}{8}$ 8-5. These HOST\_EQ0 pin settings can be overridden by register control. For more information, refer to the *LMH1297 Programming Guide*. | 20 0 11 00 1 11 0 1 11 1 | | | | | | | | | | | |--------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|--|--|--|--| | HOST_EQ0(1) | IN0± EQ BOOST(2) | RECOMMENDED BOARD<br>TRACE IN0± <sup>(3)</sup> | | | | | | | | | | Н | All Rates: AM0 Manual mode, EQ=0x00 | < 1 inch | | | | | | | | | | F | Normal Operation 12G to 3G Rates: AM1 Adaptive mode 1.5G, 270M Rates: AM0 Manual mode, EQ= 0x00 | 0-20 inches | | | | | | | | | | R | All Rates: AM0 Manual mode, EQ=0x80 | 10-15 inches | | | | | | | | | | L | All Rates: AM0 Manual mode, EQ=0x90 | 20 inches | | | | | | | | | 表 8-5. HOST EQ0 Pin EQ Settings in CD mode (EQ/CD SEL = H) - (1) The HOST\_EQ0 pin is also used to set OUT0 VOD and de-emphasis values. See セクション 8.3.9.2 for more information. - (2) When the LMH1297 is in EQ mode, IN0 EQ settings are ignored, because IN0 EQ is powered down. - (3) Recommended board trace at 11.88 Gbps. #### 8.3.6 Clock and Data (CDR) Recovery After the input signal passes through the CTLE, the equalized data is fed into the clock and data recovery (CDR) block. Using an internal PLL, the CDR locks to the incoming equalized data and recovers a clean internal clock to re-sample the equalized data. The LMH1297 CDR is able to tolerate high input jitter, tracking low-frequency input jitter below the PLL bandwidth while reducing high-frequency input jitter above the PLL bandwidth. The supported data rates are listed in $\frac{1}{8}$ 8-6. 表 8-6. Supported Data Rates | INPUT | DATA RATE | RECLOCKER | |--------------------|-----------------------------------------------------------------------|-----------| | SDI_IO+ (EQ mode), | 11.88 Gbps, 5.94 Gbps, 2.97 Gbps, 1.485 Gbps, 270 Mbps <sup>(1)</sup> | Enable | | IN0± (CD mode) | 125 Mbps | Bypass | (1) The LMH1297 supports divide-by-1.001 lock rates for 11.88 Gbps, 5.94 Gbps, 2.97 Gbps, and 1.485 Gbps. #### 8.3.7 Internal Eye Opening Monitor (EOM) The LMH1297 has an on-chip eye opening monitor (EOM) that can be used to analyze, monitor, and diagnose the post-equalized waveform, just prior to the CDR reclocker. The EOM is operational for 2.97 Gbps and higher data rates. The EOM monitors the post-equalized waveform in a time window that spans one unit interval and a configurable voltage range that spans up to $\pm 400$ mV. The time window and voltage range are divided into 64 steps, so the result of the eye capture is a 64 × 64 matrix of hits, where each point represents a specific voltage and phase offset relative to the main data sampler. The number of hits registered at each point needs to be taken in context with the total number of bits observed at that voltage and phase offset to determine the corresponding probability for that point. The resulting $64 \times 64$ matrix produced by the EOM can be processed by software and visualized in a number of ways. $\boxtimes 8-2$ and $\boxtimes 8-3$ show two common ways to visualize this data. These diagrams depict examples of eye monitor plots implemented by software. The first plot is an example using the EOM data to plot a basic eye using ASCII characters, which can be useful for diagnostic software. The second plot shows the first derivative of the EOM data, revealing the density of hits and the actual waveforms and crossings that comprise the eye. 図 8-3. Internal Eye Monitor Hit Density Plot A common measurement performed by the EOM is the horizontal and vertical eye opening. The horizontal eye opening (HEO) represents the width of the post-equalized eye at 0-V differential amplitude, measured in unit intervals or picoseconds (ps). The vertical eye opening (VEO) represents the height of the post-equalized eye, measured midway between the mean zero crossing of the eye. This position in time approximates the CDR sampling phase. HEO and VEO measurements can be read back through register control. # 8.3.8 Output Function Control The LMH1297 output function control for data routed to outputs SDI\_IO (in CD mode), SDI\_OUT, and OUT0 is configured by the OUT\_CTRL pin. The OUT\_CTRL pin determines whether to bypass the input equalizer, reclocker, or both. In normal operation (OUT\_CTRL = F), both input equalizer and reclocker are enabled. 表 8-7 lists the OUT\_CTRL pin logic settings. These settings can be overridden through register control by applying the appropriate override bit values. For more information, refer to the *LMH1297 Programming Guide*. | EQ/CD_SEL OUT_CTR | | SDI_IO+ CABLE<br>EQUALIZER | IN0± PCB<br>EQUALIZER | RECLOCKER | SUMMARY | |-------------------|------|----------------------------|-----------------------|-----------|------------------------------------------------------------------------------------------------------------------| | | Н | Bypass | N/A | Enable | Input SDI_IO cable equalizer bypassed Reclocker enabled | | L<br>(EO mode) | F | Enable | N/A | Enable | Normal operation Input SDI_IO cable equalizer enabled Reclocker enabled | | (EQ mode) | R | Bypass | N/A | Bypass | Input SDI_IO cable equalizer bypassed Reclocker bypassed | | | L | Enable | N/A | Bypass | Input SDI_IO cable equalizer enabled Reclocker bypassed | | Н | H, F | N/A | Enable | Enable | Normal operation Input IN0 equalizer enabled Reclocker enabled | | (CD mode) | R, L | N/A | Enable | Bypass | Input IN0 equalizer enabled in AM0 manual mode. IN0 EQ settings configurable by HOST_EQ0 pin. Reclocker bypassed | 表 8-7. OUT CTRL Settings for Bypass Modes #### **8.3.9 Output Driver Control** #### 8.3.9.1 Line-Side Output Cable Driver (SDI IO+ in CD mode, SDI OUT+ in EQ or CD mode) The LMH1297 has two output cable driver (CD) blocks, one for SDI\_IO in CD mode and another for SDI\_OUT. These SDI outputs are designed to drive 75- $\Omega$ single-ended coaxial cables at data rates up to 11.88 Gbps. Both SDI\_IO and SDI\_OUT feature an integrated 75- $\Omega$ termination and return loss compensation network for meeting stringent SMPTE return loss requirements (see $\boxtimes$ 7-8). #### 8.3.9.1.1 Output Amplitude (VOD) In CD mode (EQ/CD\_SEL = H), SDI\_IO is enabled as an SDI cable driver output. In either CD or EQ mode, SDI\_OUT is an SDI cable driver output. In EQ mode, SDI\_OUT serves as a loop-through output, and in CD mode, SDI\_OUT serves as a secondary cable driver output. SDI\_IO (in CD mode) and SDI\_OUT are designed for transmission across 75- $\Omega$ single-ended impedance. The nominal SDI cable driver output amplitude (VOD) is 800 mVp-p single-ended. In the presence of long output cable lengths or crosstalk, the SDI\_VOD pin can be used to optimize the cable driver output with respect to the nominal amplitude. $\frac{1}{2}$ 8-8 details VOD settings that can be applied to both SDI\_IO and SDI\_OUT. The SDI\_VOD pin can be overridden through register control. In addition, the nominal VOD amplitude can be changed by register control. For more information, refer to the *LMH1297 Programming Guide*. 表 8-8. SDI\_VOD Settings for Line-Side Output Amplitude | SDI_VOD | DESCRIPTION | | | | | |---------|-----------------------|--|--|--|--| | Н | about +5% of nominal | | | | | | F | 800 mVp-p (nominal) | | | | | | R | about +10% of nominal | | | | | | L | about –5% of nominal | | | | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 8.3.9.1.2 Output Pre-Emphasis In addition to SDI cable driver VOD control, the LMH1297 can add pre-emphasis on the cable driver output to improve output signal integrity when the reclocker recovers a UHD (12G, 6G) or HD (3G, 1.5G) input data rate. By default, the LMH1297 in CD mode automatically enables pre-emphasis to SDI\_IO at UHD (12G, 6G) rates, and pre-emphasis is disabled at SDI\_IO for all other data rates. To minimize the effects of crosstalk on SDI\_IO in either EQ or CD mode, pre-emphasis is disabled by default at SDI\_OUT for all data rates. When enabled, the amount of pre-emphasis applied to the cable driver outputs is determined by register control. If the reclocker is bypassed or if the user desires to disable automatic pre-emphasis, pre-emphasis can be enabled manually through register control. For more information, refer to the *LMH1297 Programming Guide*. #### 8.3.9.1.3 Output Slew Rate SMPTE specifications require different output driver rise and fall times depending on the operating data rate. To meet these requirements, the output edge rate of SDI\_IO and SDI\_OUT is automatically programmed according to the signal recovered by the reclocker. Typical edge rates at the cable driver output are shown in 表 8-9. | 2€ 0-3. ODI_IO allo | obi_oor output Luge Nate | |---------------------|----------------------------------------| | DETECTED DATA RATE | CABLE DRIVER OUTPUT<br>EDGE RATE (TYP) | | 11.88 Gbps | 34 ps | | 5.94 Gbps | 36 ps | | 2.97 Gbps | 59 ps | | 1.485 Gbps | 60 ps | | 270 Mbps | 550 ps | 表 8-9. SDI\_IO and SDI\_OUT Output Edge Rate If the reclocker is bypassed, users must program the desired edge rate manually through register control. For more information, refer to the *LMH1297 Programming Guide*. #### 8.3.9.1.4 Output Polarity Inversion Polarity inversion is supported on both SDI IO and SDI OUT outputs through register control. # 8.3.9.2 Host-Side 100- $\Omega$ Output Driver (OUT0± in EQ or CD mode) OUT0 is a $100-\Omega$ driver output. In EQ mode, OUT0 serves as a host-side output from the SDI\_IO cable equalizer. In CD mode, OUT0 serves as a host-side loop-back output. OUT0 also supports polarity inversion. 注 In EQ mode, OUT0 is enabled by default, regardless of the logic applied to the OUT0 SEL pin. The driver offers users the capability to select higher output amplitude and de-emphasis levels for longer board trace that connects the drivers to their downstream receivers. Driver de-emphasis provides transmitter equalization to reduce the ISI caused by the board trace. In EQ mode, the HOST\_EQ0 pin determines the output amplitude (VOD) and de-emphasis levels applied to the OUT0 PCB driver. In CD mode, the VOD and de-emphasis levels for OUT0 are set by default to 570 mVp-p and -0.4 dB. These settings can be changed through register control if desired. 表 8-10 details the OUT0 VOD and de-emphasis settings that can be applied. The HOST\_EQ0 pin settings can be overridden by register control. When these parameters are controlled by registers, the VOD and de-emphasis levels can be programmed independently. For more information, refer to the *LMH1297 Programming Guide*. | TEXAS<br>INSTRUMENTS | | |----------------------|--| | www.tij.co.jp | | | 表 8-10. HOST | _EQ0 Pin VOD | and DEM Settings | |--------------|--------------|------------------| |--------------|--------------|------------------| | | | _ | <u>_</u> | | | | | | | |---------------------|------------------------|------------------------------------------------|----------|-------------------------------------|--|--|--|--|--| | EQ/CD_SEL<br>(MODE) | HOST_EQ <sup>(1)</sup> | HOST_EQ <sup>(1)</sup> OUT0± VOD OUT0± DE (dB) | | RECOMMENDED BOARD TRACE AT OUT0±(2) | | | | | | | | Н | 400 | 0 | < 1 inch | | | | | | | L | F | 570 | -0.4 | 1-2 inches | | | | | | | (EQ mode) | R | 660 | -2.1 | 4-5 inches | | | | | | | | L | 830 | -4.4 | 8-10 inches | | | | | | | H<br>(CD mode) | Х | 570 | -0.4 | 1-2 inches | | | | | | - The HOST EQ0 pin is also used to set the IN0 EQ values when the LMH1297 is in CD mode. See セクション 8.3.5.2 for more information. - Recommended board trace at 11.88 Gbps. ### 8.3.10 Status Indicators and Interrupts The LOCK N pin is a 3.3-V tolerant, active-low, open-drain output. An external resistor to the logic supply is required. The LOCK N pin can be configured to indicate reclocker lock, input carrier detect, or an interrupt event. ### 8.3.10.1 LOCK N (Lock Indicator) By default, LOCK N is the reclocker lock indicator, and this pin asserts low when the LMH1297 achieves lock to a valid SMPTE data rate. The LOCK N pin functionality can also be configured through register control to indicate CD N (carrier detect) or INT N (interrupt) events. For more information about how to reconfigure the LOCK\_N pin functionality, refer to the LMH1297 Programming Guide. ### 8.3.10.2 CD N (Carrier Detect) The LOCK N pin can be reconfigured through register control to indicate a CD N (carrier detect) event. When configured as a CD N output, the pin asserts low at the end of adaptation after a valid signal is detected by the carrier detect circuit of the selected input. Under register control, this pin can be reconfigured to indicate CD N for SDI\_IO (in EQ mode) or IN0 (in CD mode). For more information about how to configure the LOCK\_N pin for CD N functionality, refer to the LMH1297 Programming Guide. #### 8.3.10.3 INT N (Interrupt) The LOCK N pin can be configured to indicate an INT N (interrupt) event. When configured as an INT N output, the pin asserts low when an interrupt occurs, according to the programmed interrupt masks. Seven separate masks can be programmed through register control as interrupt sources: - If there is a loss of signal (LOS) event on SDI IO in EQ mode (2 separate masks). - If there is a loss of signal (LOS) event on IN0 in CD mode (2 separate masks). - If HEO or VEO falls below a certain threshold after CDR is locked (1 mask). - If a CDR Lock event has occurred (2 separate masks). INT N is a sticky bit, meaning that it will flag after an interrupt occurs and will not clear until read-back. Once the Interrupt Status Register is read, the INT\_N pin will assert high again. For more information about how to configure the LOCK\_N pin for INT\_N functionality, refer to the LMH1297 Programming Guide. # 8.3.11 Additional Programmability The LMH1297 supports extended programmability through SPI or SMBus serial control interface. Such added programmability includes: - Cable EQ Index (CEI) - Digital MUTE<sub>REF</sub> #### 8.3.11.1 Cable EQ Index (CEI) The Cable EQ Index (CEI) indicates the cable EQ boost index used at SDI IO+ in EQ mode. CEI is accessible through ConfigIO Page Reg 0x25[5:0]. The 6-bit setting ranges in decimal value from 0 to 55 (000000'b to 110111'b in binary), with higher values corresponding to larger gain applied at the SDI IO+ input. # 8.3.11.2 Digital MUTE<sub>REF</sub> Digital MUTE<sub>REF</sub> ConfigIO Page Reg 0x03[5:0] sets the threshold for the maximum cable length at SDI\_IO+ to be equalized before muting the outputs. The MUTE<sub>REF</sub> register value is directly proportional to the cable length being equalized. MUTE<sub>REF</sub> is data rate dependent. Follow the steps below to set the MUTE<sub>REF</sub> register setting for any desired SDI rate: - 1. Connect the desired input cable length at which the driver output needs to be muted. - 2. Send video patterns to SDI\_IO+ at the SD rate (270 Mbps). At SD, the Cable EQ Index (CEI) has the largest dynamic range. - 3. Read back ConfigIO Page Reg 0x25[5:0] to record the CEI value. - 4. Copy the CEI value, and write this value to Digital MUTE<sub>REF</sub> ConfigIO Page Reg 0x03[5:0]. ### 8.4 Device Functional Modes The LMH1297 operates in one of two modes: System Management Bus (SMBus) or Serial Peripheral Interface (SPI) mode. To determine the mode of operation, the proper setting must be applied to the MODE\_SEL pin at power up, as detailed in 表 8-11. | 24 | & C-11: MODE_OEE1 III Cettings | | | | | | | | |---------------------------------------------|---------------------------------------------|--|--|--|--|--|--|--| | LEVEL | DESCRIPTION | | | | | | | | | H Reserved for factory testing – do not use | | | | | | | | | | F | Selects SPI Interface for register access | | | | | | | | | R | Reserved for factory testing – do not use | | | | | | | | | L | Selects SMBus Interface for register access | | | | | | | | 表 8-11. MODE\_SEL Pin Settings ### 8.4.1 System Management Bus (SMBus) Mode The SMBus interface can also be used to control the device. If MODE\_SEL = Low (1 k $\Omega$ to VSS), Pins 13 and 29 are configured as SDA and SCL. Pins 11 and 28 are address straps ADDR0 and ADDR1 during power up. The maximum operating speed supported on the SMBUS pins is 400 kHz. | 表 | 3-12. | <b>SMBus</b> | <b>Device</b> | <b>Target</b> | : Addresses | 1) | | |---|-------|--------------|---------------|---------------|-------------|----|--| |---|-------|--------------|---------------|---------------|-------------|----|--| | ADDR0 | ADDR1 | 7-BIT TARGET | 8-BIT WRITE | | | | |---------|---------|---------------|---------------|--|--|--| | (LEVEL) | (LEVEL) | ADDRESS [HEX] | COMMAND [HEX] | | | | | L | L | 2D | 5A | | | | | L | R | 2E | 5C | | | | | L | F | 2F | 5E | | | | | L | Н | 30 | 60 | | | | | R | L | 31 | 62 | | | | | R | R | 32 | 64 | | | | | R | F | 33 | 66 | | | | | R | Н | 34 | 68 | | | | | F | L | 35 | 6A | | | | | F | R | 36 | 6C | | | | | F | F | 37 | 6E | | | | | F | Н | 38 | 70 | | | | | Н | L | 39 | 72 | | | | | Н | R | 3A | 74 | | | | | Н | F | 3B | 76 | | | | | Н | Н | 3C | 78 | | | | <sup>(1)</sup> The 8-bit write command consists of the 7-bit target address (Bits 7:1) with 0 appended to the LSB to indicate an SMBus write. For example, if the 7-bit target address is 0x2D (010 1101'b), the 8-bit write command is 0x5A (0101 1010'b). Product Folder Links: I MH1297 #### 8.4.1.1 SMBus Read and Write Transaction SMBus is a two-wire serial interface through which various system component chips can communicate with the controller. Target devices are identified by having a unique device address. The two-wire serial interface consists of SCL and SDA signals. SCL is a clock output from the controller to all of the target devices on the bus. SDA is a bidirectional data signal between the controller and target devices. The LMH1297 SMBus SCL and SDA signals are open-drain and require external pullup resistors. #### **Start and Stop:** The controller generates Start and Stop patterns at the beginning and end of each transaction. - Start: High-to-low transition (falling edge) of SDA while SCL is high. - Start: High-to-low transition (falling edge) of SDA while SCL is high. 図 8-4. Start and Stop Conditions The controller generates nine clock pulses for each byte transfer. The 9th clock pulse constitutes the ACK cycle. The transmitter releases SDA to allow the receiver to send the ACK signal. An ACK is recorded when the device pulls SDA low, while a NACK is recorded if the line remains high. 図 8-5. Acknowledge (ACK) # 8.4.1.1.1 SMBus Write Operation Format Writing data to a target device consists of three parts, as illustrated in ⊠ 8-6: - 1. The controller begins with a start condition followed by the target device address with the R/ $\overline{W}$ bit set to 0'b. - After an ACK from the target device, the 8-bit register word address is written. - After an ACK from the target device, the 8-bit data is written, followed by a stop condition. 図 8-6. SMBus Write Operation #### 8.4.1.1.2 SMBus Read Operation Format SMBus read operation consists of four parts, as illustrated in 🗵 8-7: - 1. The controller begins with a start condition, followed by the target device address with the R/ W bit set to 0'b. - 2. After an ACK from the target device, the 8-bit register word address is written. - 3. After an ACK from the target device, the controller initiates a restart condition, followed by the Target address with the R/ $\overline{W}$ bit set to 1'b. - 4. After an ACK from the target device, the 8-bit data is read-back. The last ACK is high if there are no more bytes to read, and the last read is followed by a stop condition. 図 8-7. SMBus Read Operation ### 8.4.2 Serial Peripheral Interface (SPI) Mode If MODE SEL = F or H, the LMH1297 is in SPI mode. In SPI mode, the following pins are used for SPI bus communication: - MOSI (Pin 13): Controller Output Target Input - MISO (Pin 28): Controller Input Target Output - SS N (Pin 11): Target Select (Active Low) - SCK (Pin 29): Serial Clock (Input to the LMH1297 target device) #### 8.4.2.1 SPI Read and Write Transactions Each SPI transaction to a single device is 17 bits long and is framed by SS N when asserted low. The MOSI input is ignored, and the MISO output is floated whenever SS N is deasserted (high). The bits are shifted in left-to-right. The first bit is R/ $\overline{W}$ , which is 1'b for read and 0'b for write. Bits A7-A0 are the 8-bit register address, and bits D7-D0 are the 8-bit read or write data. The previous SPI command, address, and data are shifted out on MISO as the current command, address, and data are shifted in on MOSI. In all SPI transactions, the MISO output signal is enabled asynchronously when SS N asserts low. The contents of a single MOSI or MISO transaction frame are shown in 38-8. | 凶 8-8. 17-Bit Single SPI Transaction Frame | | | | | | | | | | | | | | | | | |--------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | R/W | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Product Folder Links: 1 MH1297 #### 8.4.2.2 SPI Write Transaction Format For SPI writes, the R/W bit is 0'b. SPI write transactions are 17 bits per device, and the command is executed on the rising edge of SS\_N. The SPI transaction always starts on the rising edge of the clock. The signal timing for a SPI Write transaction is shown in $\boxtimes$ 7-2. The *prime* values on MISO (for example, A7') reflect the contents of the shift register from the previous SPI transaction and are do not care for the current transaction. 図 8-9. Signal Timing for a SPI Write Transaction #### 8.4.2.3 SPI Read Transaction Format A SPI read transaction is 34 bits per device and consists of two 17-bit frames. The first 17-bit read transaction frame shifts in the address to be read, followed by a dummy transaction second frame to shift out 17-bit read data. The R/W bit is 1'b for the read transaction, as shown in $\boxtimes$ 7-3. The first 17 bits from the read transaction specifies 1-bit of R/W and 8-bits of address A7-A0 in the first 8 bits. The eight 1's following the address are ignored. The second dummy transaction acts like a read operation on address 0xFF and needs to be ignored. However, the transaction is necessary to shift out the read data D7-D0 in the last 8 bits of the MISO output. As with the SPI Write, the *prime* values on MISO during the first 16 clocks are listed as do not care for this portion of the transaction. The values shifted out on MISO during the last 17 clocks reflect the read address and 8-bit read data for the current transaction. 図 8-10. Signal Timing for a SPI Read Transaction #### 8.4.2.4 SPI Daisy Chain The LMH1297 supports SPI daisy-chaining among multiple devices, as shown in ⊠ 8-11. 図 8-11. Daisy-Chain Configuration Each LMH1297 device is directly connected to the SCK and SS\_N pins of the host. The first LMH1297 device in the chain is connected to the host's MOSI pin, and the last device in the chain is connected to the host's MISO pin. The MOSI pin of each intermediate LMH1297 device in the chain is connected to the MISO pin of the previous LMH1297 device, thereby creating a serial shift register. In a daisy-chain configuration of N × LMH1297 devices, the host conceptually sees a shift register of length 17 × N for a basic SPI transaction, during which SS\_N is asserted low for 17 × N clock cycles. ### 8.5 Register Maps The LMH1297 register map is divided into three register pages. These register pages are used to control different aspects of the LMH1297 functionality. A brief summary of the pages is shown below: - 1. **Share Register Page:** this page corresponds to global parameters, such as LMH1297 device ID, I/O direction override, and LOCK\_N status configuration. This is the default page at start-up. Access this page by setting Reg 0xFF[2:0] = 000'b. - 2. **CTLE/CDR Register Page:** this page corresponds to IN0 PCB CTLE, input and output mux settings, CDR settings, and output interrupt overrides. Access this page by setting Reg 0xFF[2:0] = 100'b. - 3. **ConfigIO Register Page:** this page corresponds to SDI\_IO Cable Equalizer settings. This page also controls the OUT0, SDI\_IO, and SDI\_OUT driver output settings. Access this page by setting Reg 0xFF[2:0] = 101'b. For the complete register map, typical device configurations, and proper register reset sequencing, refer to the *LMH1297 Programming Guide*. Submit Document Feedback # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information ### 9.1.1 SMPTE Requirements and Specifications SMPTE specifies several key requirements for the Serial Digital Interface to transport digital video over coaxial cables. Such requirements include return loss, AC coupling, and data rate dependency with rise and fall times. - 1. **Return Loss:** this specification details how closely the port resembles 75-Ω impedance across a specified frequency band. The LMH1297 features a built-in 75-Ω return-loss network on SDI\_IO and SDI\_OUT to minimize parasitics and improve overall signal integrity. - 2. **AC Coupling:** AC-coupling capacitors are required for transporting uncompressed serial data streams with heavy low-frequency content. The use of 4.7-μF, AC-coupling capacitors is recommended to avoid low-frequency DC wander. - 3. **Rise/Fall Time:** output 75-Ω signals are required to meet certain rise and fall timing depending on the data rate. This improves the eye opening observed for the receiving device. The LMH1297 SDI\_IO (in CD mode) and SDI\_OUT cable drivers feature automatic edge rate adjustment to meet SMPTE rise and fall time requirements. TI recommends placing the LMH1297 as close as possible to the 75- $\Omega$ BNC ports to meet SMPTE specifications. #### 9.1.2 Low-Power Optimization in CD Mode In CD mode, the LMH1297 IN0 CTLE operates in either AM1 Adaptive mode or AM0 Manual mode. When operating in AM1, the LMH1297 uses HEO/VEO Lock Monitoring as a key parameter to achieve lock. HEO/VEO Lock Monitoring determines the CTLE boost setting that produces the best horizontal and vertical eye opening after the CTLE. Once AM1 adaptation is complete and the LMH1297 asserts CDR lock at the optimal IN0 CTLE setting, HEO/VEO Lock Monitoring is no longer required to maintain lock. Therefore, HEO/VEO Lock Monitoring can be disabled by setting CTLE/CDR Reg 0x3E[7] = 0'b **after** lock is declared. Disabling HEO/VEO Lock Monitoring optimizes power dissipation in CD mode, reducing the overall power by approximately 25 mW. When operating in AM0, the LMH1297 does not use HEO/VEO Lock Monitoring, because the IN0 CTLE setting is set manually by the user. In AM0, HEO/VEO Lock Monitoring can be disabled at any time. #### 9.1.3 Optimized Loop Bandwidth Settings for Arria 10 FPGA Applications The LMH1297 default loop bandwidth setting is optimized for a wide variety of applications. For applications using the Intel Arria 10 FPGA, further optimization of the loop bandwidth in CD mode may be required. Refer to the *LMH1297 Programming Guide* for detailed register settings when using the LMH1297 in CD mode with the Arria 10 FPGA. ### 9.2 Typical Applications The LMH1297 is a bidirectional I/O with integrated reclocker that supports SDI data rates up to 11.88 Gbps. This device supports multiple configurations and can be programmed as a cable equalizer or cable driver. $\boxtimes$ 9-1 shows a typical application circuit for the LMH1297. Specific examples of typical applications for the LMH1297 as a bidirectional I/O and cable equalizer with loop-through are detailed in the following subsections. Copyright © 2016, Texas Instruments Incorporated 図 9-1. LMH1297 Typical Application Circuit Submit Document Feedback #### 9.2.1 Bidirectional I/O The LMH1297 can be configured as a bidirectional I/O to improve BNC port function flexibility. In EQ mode, the LMH1297 equalizes 75- $\Omega$ SDI input data at SDI\_IO and outputs from OUT0 to an FPGA Rx. SDI\_OUT is used as an optional loop-through SDI output. In CD mode, the LMH1297 equalizes 100- $\Omega$ SDI input data at IN0 and uses the dual cable drivers at SDI\_IO and SDI\_OUT to drive out the SDI signal. OUT0 can be used as a loop-back output for system monitoring. ☑ 9-2 shows a typical application where an LMH1297 is used alongside an SDI FPGA to enable bidirectional I/O port functionality. $Copyright @ 2016, Texas \ Instruments \ Incorporated$ 図 9-2. LMH1297 Bidirectional I/O Application # 9.2.1.1 Design Requirements For general LMH1297 design requirements, reference the guidelines in 表 9-1. For bidirectional I/O application-specific requirements, reference the guidelines in 表 9-2. | 20 ii ziiii i zoi oonoidi zoolgii itoquii onoido | | |-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DESIGN PARAMETER | REQUIREMENTS | | SDI_IO+, SDI_OUT+ AC-coupling capacitors | 4.7-μF capacitors recommended | | SDI_IO-, SDI_OUT- AC-coupling capacitors | 4.7-μF capacitors recommended, AC terminated with 75 Ω to VSS. | | IN0± and OUT0± AC-coupling capacitors | 4.7-μF capacitors recommended | | Input and Output Terminations | Input and output terminations provided internally. Do <b>not</b> add external terminations. | | DC power supply decoupling capacitors | 10-μF and 1-μF bulk capacitors; place close to each device.<br>0.1-μF capacitor; place close to each supply pin. | | VDD_LDO decoupling capacitors | 1-μF and 0.1-μF capacitors; place as close as possible to the device VDD_LDO pin. | | MODE_SEL Pin | SPI: Leave MODE_SEL unconnected (Level F) SMBus: Connect 1 kΩ to VSS (Level L) | | Input Reclocked Data Rate (SDI_IO in EQ mode or IN0 in CD mode) | 11.88 Gbps, 5.94 Gbps, 2.97 Gbps, 1.485 Gbps, or Divide-by-1.001 sub-rates and 270 Mbps. For all other input data rates, the reclocker is automatically bypassed. | 表 9-1. LMH1297 General Design Requirements ### 表 9-2. LMH1297 Bidirectional I/O Requirements | DESIGN PARAMETER | REQUIREMENTS | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EQ/CD_SEL Pin | 1 k $\Omega$ to VSS (Level L) when SDI_IO is used as a cable EQ input 1 k $\Omega$ to VIN (Level H) when SDI_IO is used as a cable driver output | | OUT0_SEL Pin | 1 k $\Omega$ to VSS (Level L) to enable OUT0 for monitoring purposes 1 k $\Omega$ to VIN (Level H) to disable OUT0 (available only in CD mode) | | SDI_OUT_SEL Pin | 1 kΩ to VSS (Level L) to enable cable loop-through (EQ mode) or secondary cable output (CD mode) 1 kΩ to VIN (Level H) to disable cable loop-through (EQ mode) or secondary cable output (CD mode) | #### 9.2.1.2 Detailed Design Procedure The design procedure for bidirectional I/O applications is as follows: - 1. Select a power supply that meets the DC and AC requirements in セクション 7.3. - 2. Choose a small 0402 surface mount ceramic capacitor for AC-coupling capacitors to maintain characteristic impedance. - 3. Choose a high-quality, 75-Ω BNC connector that is capable of supporting 11.88-Gbps applications. Consult a BNC supplier regarding insertion loss, impedance specifications, and recommended footprint for meeting SMPTE return loss. - 4. Follow detailed high-speed layout recommendations provided in $\frac{1}{2}$ $\frac{11.1}{2}$ to ensure optimal signal quality when interconnecting 75-Ω and 100-Ω signals to the LMH1297. - 5. Determine whether SPI or SMBus communication is necessary. If the LMH1297 must be programmed with settings other than what is offered by pin control, users must use SPI or SMBus mode for additional programming. - 6. Configure EQ/CD\_SEL, OUT0\_SEL, and SDI\_OUT\_SEL pins according to the desired default use case. In a bidirectional I/O application, the EQ/CD\_SEL pin or register settings may be modified to switch between EQ mode and CD mode. - 7. Configure the LMH1297 in EQ mode. Tune the HOST\_EQ0 100-Ω driver control pin to equalize the PCB output trace following OUT0±. Use register control for more tuning options if necessary. - 8. Configure the LMH1297 in CD mode. Tune the SDI\_VOD output amplitude control pin for optimal signal quality depending on the cable length attached at SDI\_IO+ and SDI\_OUT+. Use register control for more tuning options if necessary. ### 9.2.1.3 Application Curves Depending on operation in EQ or CD mode, the LMH1297 performance was measured with the test setups shown in $\boxtimes$ 9-3 and $\boxtimes$ 9-4. 図 9-4. Test Setup for LMH1297 in CD Mode The eye diagrams in this subsection show how the LMH1297 improves overall signal integrity in the data path for 75- $\Omega$ coax at SDI\_IO+ when operating in EQ mode and 100- $\Omega$ differential FR4 PCB trace at IN0± when operating in CD mode. Submit Document Feedback EQ mode, measured at OUT0± HOST\_EQ0 = F, SDI\_OUT\_SEL = H, OUT\_CTRL = F 図 9-5. 11.88 Gbps, CC = 75-m Belden 1694A, Reclocked 14 ps/DIV CD mode, measured at SDI\_IO+ HOST\_EQ0 = F, SDI\_OUT\_SEL = H, OUT\_CTRL = F 図 9-6. 11.88 Gbps, TL = 20" FR4, Reclocked 28 ps/DIV EQ mode, measured at OUT0± HOST\_EQ0 = F, SDI\_OUT\_SEL = H, OUT\_CTRL = F 図 9-7. 5.94 Gbps, CC = 120-m Belden 1694A, Reclocked 28 ps/DIV CD mode, measured at SDI\_IO+ HOST\_EQ0 = F, SDI OUT SEL = H, OUT CTRL = F 図 9-8. 5.94 Gbps, TL = 20" FR4, Reclocked 56 ps/DIV EQ mode, measured at OUT0± HOST\_EQ0 = F, SDI\_OUT\_SEL = H, OUT\_CTRL = F 図 9-9. 2.97 Gbps, CC = 200-m Belden 1694A, Reclocked CD mode, measured at SDI\_IO+ HOST\_EQ0 = F, SDI\_OUT\_SEL = H, OUT\_CTRL = F 図 9-10. 2.97 Gbps, TL = 20" FR4, Reclocked 10/Vm 005 #### 9.2.2 Cable Equalizer With Loop-Through The LMH1297 can be configured as a cable equalizer with loop-through output. In EQ mode, the LMH1297 takes in SDI data at the SDI\_IO adaptive cable equalizer input and outputs the reclocked SDI signal at OUT0. Meanwhile, a redundant reclocked loop-through SDI signal is output on SDI\_OUT for system monitoring purposes. № 9-15 shows a typical application of an LMH1297 as a cable loop-through device. In this example, the LMH1297 provides an SDI input to the SDI FPGA. Concurrently, the equalized and reclocked SDI\_IO signal is sent to the loop-through SDI\_OUT cable driver output. Meanwhile, the FPGA sends post-processed SDI data out on an LMH1218 cable driver with integrated reclocker. Copyright © 2016, Texas Instruments Incorporated 図 9-15. LMH1297 Cable Loop-Through Application #### 9.2.2.1 Design Requirements See 表 9-1 in Bidirectional I/O Design Requirements for general LMH1297 design requirements. For cable equalizer with loop-through application-specific requirements, reference the guidelines in 表 9-3. | 20 of Emiliary Capital Edgir Rodanomonic | | | | | | |------------------------------------------|------------------------------------------------------------------|--|--|--|--| | DESIGN PARAMETER | REQUIREMENTS | | | | | | EQ/CD_SEL Pin | 1 kΩ to VSS (Level L) to enable SDI_IO as a cable EQ input | | | | | | OUT0_SEL Pin | 1 kΩ to VSS (Level L) to enable OUT0 as PCB output to the FPGA | | | | | | SDI OUT SEL Pin | 1 kΩ to VSS (Level L) to enable SDI_OUT as a loop-through output | | | | | 表 9-3, LMH1297 Cable Loop-Through Requirements #### 9.2.2.2 Detailed Design Procedure See *Bidirectional I/O Detailed Design Procedure* and follow Steps 1-5. Refer to additional steps below for cable equalizer with loop-through applications. - 1. Configure EQ/CD\_SEL and SDI\_OUT\_SEL pins according to the desired default use case. In a cable loop-through application, the EQ/CD\_SEL pin must be set to Level L so that the LMH1297 operates in EQ mode. Also note that in EQ mode, OUT0 is always enabled, regardless of the logic applied to OUT0 SEL. - 2. Tune the HOST\_EQ0 100- $\Omega$ driver control pin to equalize the PCB output trace following OUT0±. Use register control for more tuning options if necessary. #### 9.2.2.3 Application Curves In EQ mode, the LMH1297 SDI OUT performance was measured with the test setup shown in 🗵 9-16. 図 9-16. Test Setup for LMH1297 Loop-Through in EQ Mode The eye diagrams in this subsection show the LMH1297 75-Ω loop-through output at SDI\_OUT+. ## 10 Power Supply Recommendations The LMH1297 requires decoupling capacitors to ensure a stable power supply. For power supply decoupling, 0.1-µF surface-mount ceramic capacitors must be placed close to each VDD CDR, VDD LDO, and VIN supply pin to VSS. Larger bulk capacitors (for example, 10 μF and 1 μF) are recommended for VDD CDR and VIN. Copyright © 2016, Texas Instruments Incorporated 図 10-1. Recommended Power Supply Decoupling Good supply bypassing requires low inductance capacitors. This can be achieved through an array of multiple small body size surface-mount bypass capacitors to keep low supply impedance. Better results can be achieved through the use of a buried capacitor formed by a VDD and VSS plane separated by 2-4 mil dielectric in a printed-circuit board. Product Folder Links: LMH1297 ## 11 Layout ## 11.1 Layout Guidelines The following guidelines are recommended to optimize the board layout for the LMH1297. #### 11.1.1 Board Stack-Up and Ground References - Choose a suitable board stack-up that supports 75- $\Omega$ single-ended trace and 100- $\Omega$ differential trace routing on the top layer of the board. This is typically done with a Layer 2 ground plane reference for the 100- $\Omega$ differential traces and a Layer 3 ground plane reference for the 75- $\Omega$ single-end traces. - Maintain a distance of at least 5 times the trace width between signal trace and ground reference if they are on the same layer. This prevents unwanted changes in the characteristic impedance. - Maintain a consistent ground plane reference for each high-speed trace from source to endpoint. Ground reference discontinuities lead to characteristic impedance mismatch. #### 11.1.2 High-Speed PCB Trace Routing and Coupling Observe the following general high-speed recommendations for high-speed trace routing: - For differential pairs, maintain a uniform width and gap for each differential pair where possible. When traces must diverge (for example, due to AC-coupling capacitors), ensure that the traces branch out or merge uniformly. - To prevent reflections due to trace routing, ensure that trace bends are at most 45°. Right angle bends should be implemented with at least two 45° corners. Radial bends are ideal. - Avoid using signal vias. If signal vias must be used, a return path (GND) via must be placed near the signal via to provide a consistent ground reference and minimize impedance discontinuities. - · Avoid via stubs by back-drilling as necessary. ### 11.1.2.1 SDI IO± and SDI OUT±: - Use an uncoupled trace with 75-Ω single-ended impedance for signal routing to SDI IO± and SDI OUT±. - The trace width is typically 8-10 mils with reference to a Layer-3 ground plane. ## 11.1.2.2 IN0± and OUT0±: - Use coupled traces with $100-\Omega$ differential impedance for signal routing to IN0± and OUT0±. - The trace width is typically 5-8 mils with reference to a Layer-2 ground plane. #### 11.1.3 Anti-Pads • Place anti-pads (ground relief) on the power and ground planes directly under the 4.7-µF, AC-coupling capacitor and IC landing pads to minimize parasitic capacitance. The size of the anti-pad and the number of layers to use the anti-pad depend on the board stack-up and can be determined by a 3-dimension electromagnetic simulation tool. ## 11.1.4 BNC Connector Layout and Routing - Use a well-designed BNC footprint to ensure the BNC's signal landing pad achieves 75-Ω characteristic impedance. BNC suppliers usually provide recommendations on BNC footprint for best results. - Keep trace length short between the BNC and SDI\_IO±. The trace routing for SDI\_IO+ and SDI\_IO- should be as symmetrical as possible, with approximately equal lengths and equal loading. The same is true for SDI\_OUT+ and SDI\_OUT-. ## 11.1.5 Power Supply and Ground Connections - Connect each supply pin (VDD\_CDR, VIN, VDD\_LDO) directly to the power or ground planes with a short via. The via is usually placed tangent to the supply pins' landing pads with the shortest trace possible. - Power supply decoupling capacitors should be a small physical size (0402 or smaller) and placed close to the supply pins to minimize inductance. The capacitors are commonly placed on the bottom layer and share the ground of the EP (Exposed Pad). Copyright © 2022 Texas Instruments Incorporated #### 11.1.6 Footprint Recommendations - Stencil parameters for the EP (Exposed Pad) such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of the QFN package is highly recommended to improve board assembly yields. If the via and aperture openings are not carefully monitored, the solder may flow unevenly through the EP. Stencil parameters for aperture opening and via locations are shown in the RTV package drawing in total via 13. - The EP of the package must be connected to the ground plane through a 3 × 3 via array. These vias are solder-masked to avoid solder flowing into the plated-through holes during the board manufacturing process. Details about via dimensions are also shown in the RTV package drawing in セクション 13. More information on the QFN style package is provided in QFN/SON PCB Attachment Application Report. Submit Document Feedback ## 11.2 Layout Example The example shown in 図 11-1 demonstrates the LMH1297 layout guidelines highlighted in セクション 11.1. Note: All high speed signal traces are assumed to be on Layer 1 (Top Layer). 図 11-1. LMH1297 High-Speed Trace Layout Example ## 12 Device and Documentation Support ### **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation, see the following: - Texas Instruments. Absolute Maximum Ratings for Soldering - Texas Instruments, LMH1297 Programming Guide - Texas Instruments, QFN/SON PCB Attachment Application Report ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ## 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | LMH1297RTVR | Active | Production | WQFN (RTV) 32 | 1000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVR.A | Active | Production | WQFN (RTV) 32 | 1000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVR.B | Active | Production | WQFN (RTV) 32 | 1000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVT | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVT.A | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVT.B | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVTG4 | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVTG4.A | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | | LMH1297RTVTG4.B | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | L1297 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Jun-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMH1297RTVR | WQFN | RTV | 32 | 1000 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | LMH1297RTVT | WQFN | RTV | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | LMH1297RTVTG4 | WQFN | RTV | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 18-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMH1297RTVR | WQFN | RTV | 32 | 1000 | 182.0 | 182.0 | 20.0 | | LMH1297RTVT | WQFN | RTV | 32 | 250 | 210.0 | 185.0 | 35.0 | | LMH1297RTVTG4 | WQFN | RTV | 32 | 250 | 210.0 | 185.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated