LM7301 JAJS911I-AUGUST 1999-REVISED MAY 2016 # LM7301低消費電力、4MHz GBW、SOT-23パッケージ、 レール・ツー・レール入出力オペアンプ #### 1 特長 - V<sub>S</sub> = 5Vについて(特に記載のない限り標準値) - 5ピンのSOT-23パッケージにより省スペースが可能 - レール・ツー・レールより大きな入力CMVR: -0.25V~5.2V - レール・ツー・レール出力スイング: 0.07V~4.93V - 広いゲイン帯域幅: 4MHz - 低消費電流: 0.6mA - 広い電源電圧範囲: 1.8V~32V - 高いPSRR: 104dB高いCMRR: 93dB - 非常に優れたゲイン: 97dB ## 2 アプリケーション - 携帯機器 - 信号コンディショニング・アンプ/ADCバッファ - アクティブ・フィルタ - モデム - PCMCIAカード #### ゲインと位相 140 140 = 2.7V ٧s 120 120 100 100 OPEN LOOP GAIN (dB) 80 80 = 30 VMARGIN 60 60 $\bar{v}_{\rm S}$ 30V PHASE 40 40 20 20 $V_S = 2.7V$ 0 0 -20 -20 10 100 1k 10k 100k 1M 10M FREQUENCY (Hz) ## 3 概要 LM7301は広範なアプリケーションで高い性能を提供します。LM7301には、レール・ツー・レールより大きな入力範囲、レール・ツー・レール出力スイング、大きな容量性負荷の駆動能力、低い歪みといった特長があります。 このデバイスは、わずか0.6mAの消費電流で4MHzのゲイン帯域幅動作が可能です。大電力のデバイスではバッテリの消耗が激しくて使用できないような、新しいポータブル・アプリケーションをサポートできます。 LM7301は両方の電源レールを超える電圧で駆動可能なため、同相モードの電圧範囲を超過する懸念がなくなります。レール・ツー・レール出力スイングにより、出力において最大のダイナミック・レンジが得られます。低い電源電圧で動作するとき、これは特に重要な機能です。 LM7301は1.8V~32Vの電源で動作し、低消費電力システムで機能する多くのアプリケーションに優れた性能を示します。 信号源のすぐ近くにアンプを配置することで、基板サイズ 削減と、信号の伝送経路の簡素化を実現できます。 LM7301は、薄型形状のPCMCIAカードに容易に適合し ます。 ## 製品情報<sup>(1)</sup> | 型番 | パッケージ | 本体サイズ(公称) | | | |--------|------------|---------------|--|--| | LM7204 | SOIC (8) | 4.90mm×3.91mm | | | | LM7301 | SOT-23 (5) | 2.90mm×1.60mm | | | (1) 提供されているすべてのパッケージについては、巻末の注文情報を参照してください。 ゲインと位相、2.7V電源 | | ٠, | |---|--------| | | | | н | $\sim$ | | 1 | 特長1 | | 7.1 Overview | 12 | |---|------------------------------------------|----|---------------------------------|----| | 2 | アプリケーション1 | | 7.2 Feature Description | 12 | | 3 | 概要 1 | | 7.3 Device Functional Modes | 14 | | 4 | 改訂履歴2 | 8 | Applications and Implementation | 16 | | 5 | Pin Configuration and Functions | | 8.1 Application Information | 16 | | 6 | Specifications4 | | 8.2 Typical Applications | 16 | | U | 6.1 Absolute Maximum Ratings | 9 | Power Supply Recommendations | 19 | | | 6.2 ESD Ratings | | Layout | | | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | 19 | | | 6.4 Thermal Information | | 10.2 Layout Example | 19 | | | 6.5 Electrical Characteristics: 5-V DC | 11 | デバイスおよびドキュメントのサポート | 20 | | | 6.6 Electrical Characteristics: AC | | 11.1 コミュニティ・リソース | 20 | | | 6.7 Electrical Characteristics: 2.2-V DC | | 11.2 商標 | 20 | | | 6.8 Electrical Characteristics: 30-V DC7 | | 11.3 静電気放電に関する注意事項 | 20 | | | 6.9 Typical Characteristics9 | | 11.4 Glossary | 20 | | 7 | Detailed Description | 12 | メカニカル、パッケージ、および注文情報 | 20 | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ## Revision H (March 2013) から Revision I に変更 Page | Re | evision G (March 2013) から Revision H に変更 | Page | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------|------| | <u>•</u> | Changed 57°C to 30°C in Power Dissipation | 15 | | • | Changed 29°C to 21°C in Power Dissipation | 15 | | • | Changed 113°C to 59°C in Power Dissipation | 15 | | • | Changed 58°C to 42°C in Power Dissipation | 15 | | • | 「ESD定格」の表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクション 追加 | 1 | # 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | | 1/0 | DESCRIPTION | | | | |------|---------|--------|-----|----------------------------|--|--|--| | NAME | SOIC | SOT-23 | 1/0 | DESCRIPTION | | | | | -IN | 2 | 4 | I | Inverting input voltage | | | | | +IN | 3 | 3 | I | Noninverting input voltage | | | | | N/C | 1, 5, 8 | _ | _ | No connection | | | | | OUT | 6 | 1 | 0 | Output | | | | | V- | 4 | 2 | I | Negative supply | | | | | V+ | 7 | 5 | I | Positive supply | | | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | MIN | MAX | UNIT | |-----------------------------------------------------|---------------|-----------------|------| | Differential input voltage | | 15 | V | | Voltage at input and output pin | $(V^+) + 0.3$ | $(V^{-}) - 0.3$ | V | | Supply voltage (V <sup>+</sup> - V <sup>-</sup> ) | | 35 | V | | Current at input pin | | ±10 | mA | | Current at output pin <sup>(3)</sup> | | ±20 | mA | | Current at power supply pin | | 25 | mA | | Junction temperature, T <sub>J</sub> <sup>(4)</sup> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (3) Applies to both single-supply and split-supply operation. Continuous short-circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. - (4) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, R<sub>θJA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/R<sub>θJA</sub>. All numbers apply for packages soldered directly into a PC board. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | ٧ | <sup>(1)</sup> JEDEC document JEP155 states that 2500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM MAX | UNIT | |---------------------------------------------------------------|--------------|-----|---------|------| | Supply voltage | | 1.8 | 32 | V | | Operating temperature (2) | | -40 | 85 | °C | | Deckers thermal resistance (D. )(2) | 5-pin SOT-23 | 325 | 325 | °C/W | | Package thermal resistance (R <sub>θJA</sub> ) <sup>(2)</sup> | 8-pin SOIC | 165 | 165 | °C/W | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics. - (2) The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly into a PC board. #### 6.4 Thermal Information | | | LM7 | LM7301 | | | |----------------------|----------------------------------------------|--------------|----------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | D (SOIC) | UNIT | | | | | 5 PINS | 8 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 169 | 120 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 122 | 65 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 30 | 61 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 17 | 16 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 29 | 60 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics: 5-V DC Unless otherwise specified, all limits ensured for $T_A$ = 25°C, $V^+$ = 5V, $V^-$ = 0V, $V_{CM}$ = $V_O$ = $V^+/2$ and $R_L$ > 1M $\Omega$ to $V^+/2$ unless noted that limits apply at the temperature extremes. (1) (2)(3) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------|-------------------------------|-----------------------|------|------|------|------------| | V | Innut offeet value | $T_A = 25^{\circ}C$ | | | 0.03 | 6 | me\/ | | Vos | Input offset voltage | $T_A = T_J$ | | | | 8 | mV | | TCV <sub>OS</sub> | Input offset voltage average drift | $T_A = T_J$ | | | 2 | | μV/°C | | | | V <sub>CM</sub> = 0 V | T <sub>A</sub> = 25°C | | 90 | 200 | | | | Innut bigg gurrant | V <sub>CM</sub> = U V | $T_A = T_J$ | | | 250 | <b>~</b> Λ | | I <sub>B</sub> | Input bias current | V 5 V | T <sub>A</sub> = 25°C | | -40 | -75 | nA | | | | V <sub>CM</sub> = 5 V | $T_A = T_J$ | | | -85 | | | | | V 0.V | T <sub>A</sub> = 25°C | | 0.7 | 70 | | | | land to effect assument | V <sub>CM</sub> = 0 V | $T_A = T_J$ | | | 80 | A | | I <sub>OS</sub> | Input offset current | ., 5., | T <sub>A</sub> = 25°C | | 0.7 | 55 | nA | | | | V <sub>CM</sub> = 5 V | $T_A = T_J$ | | | 65 | | | R <sub>IN</sub> | Input resistance, CM | 0 V ≤ V <sub>CM</sub> ≤ 5 V | | | 39 | | $M\Omega$ | | | | | T <sub>A</sub> = 25°C | 70 | 88 | | | | CMRR | Common mode rejection ratio | 0 V ≤ V <sub>CM</sub> ≤ 5 V | $T_A = T_J$ | 67 | | | dB | | | · | 0 V ≤ V <sub>CM</sub> ≤ 3.5 V | | | 93 | | | | | | | T <sub>A</sub> = 25°C | 87 | 104 | | | | PSRR | Power supply rejection ratio | 2.2 V ≤ V <sup>+</sup> ≤ 30 V | $T_A = T_J$ | 84 | | | dB | | | Input common-mode voltage | | | | 5.1 | | | | $V_{CM}$ | range | CMRR ≥ 65 dB | | | -0.1 | | V | | | | $R_L = 10 \text{ k}\Omega$ | T <sub>A</sub> = 25°C | 14 | 71 | | | | $A_V$ | Large signal voltage gain | $V_O = 4 V_{PP}$ | $T_A = T_J$ | 10 | | | V/mV | | | | | | | 0.07 | 0.12 | | | | | | T <sub>A</sub> = 25°C | | 4.93 | | | | | $R_L = 10 \text{ k}\Omega$ | $R_L = 10 \text{ k}\Omega$ | | 4.88 | | 0.15 | | | | | | $T_A = T_J$ | 4.85 | | | | | $V_{O}$ | Output swing | | | | 0.14 | 0.2 | V | | | | | $T_A = 25$ °C | | | 0.22 | | | | | $R_L = 2 k\Omega$ | | 4.80 | 4.87 | | | | | | | $T_A = T_J$ | 4.78 | | | | | | | | T <sub>A</sub> = 25°C | 8 | 11 | | | | | | Sourcing | $T_A = T_J$ | 5.5 | | | | | I <sub>SC</sub> | Output short-circuit current | | T <sub>A</sub> = 25°C | 6 | 9.5 | | mA | | | | Sinking | $T_A = T_J$ | 5 | 0.0 | | - | | | | T <sub>A</sub> = 25°C | · A - · J | 3 | 0.6 | 1.1 | | | I <sub>S</sub> | Supply current | $T_A = Z_J$ | | | 0.0 | 1.24 | mA | | | | iA — iJ | | | | 1.4 | | <sup>(1)</sup> All limits are ensured by testing or statistical analysis. <sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material. <sup>(3)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that T<sub>J</sub> = T<sub>A</sub>. No ensure of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. #### 6.6 Electrical Characteristics: AC $T_A = 25^{\circ}C$ , $V^+ = 2.2 \text{ V to } 30 \text{ V}$ , $V^- = 0 \text{ V}$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1 \text{ M}\Omega$ to $V^+/2^{(1)}$ | , | , , , , | | | | |----------------|------------------------------|-------------------------------------------------|---------|--------------------| | | PARAMETER | TEST CONDITIONS | TYP (2) | UNIT | | SR | Slew rate | ±4-V Step at V <sub>S</sub> ±6 V | 1.25 | V/µs | | GBW | Gain-bandwidth product | $f = 100 \text{ kHz}, R_L = 10 \text{ k}\Omega$ | 4 | MHz | | e <sub>n</sub> | Input-referred voltage noise | f = 1 kHz | 36 | nV/√ <del>Hz</del> | | i <sub>n</sub> | Input-referred current noise | f = 1 kHz | 0.24 | pA/√ <del>Hz</del> | | T.H.D. | Total harmonic distortion | f = 10 kHz | 0.006% | | Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that T<sub>J</sub> = T<sub>A</sub>. No ensure of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. #### 6.7 Electrical Characteristics: 2.2-V DC Unless otherwise specified, all limits ensured for $T_A$ = 25°C, $V^+$ = 2.2 V, $V^-$ = 0 V, $V_{CM}$ = $V_O$ = $V^+/2$ and $R_L$ > 1 M $\Omega$ to $V^+/2$ unless noted that limits apply at the temperature. (1)(2) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------|----------------------------------------------|-----------------------|-------------|------|------------------------------|-------| | | land offert value | T <sub>A</sub> = 25°C | A = 25°C | | 0.04 | 6 | >/ | | Vos | Input offset voltage | $T_A = T_J$ | | | | 8 | mV | | TCV <sub>OS</sub> | Input offset voltage average drift | $T_A = T_J$ | | | 2 | | μV/°C | | | | V <sub>CM</sub> = 0 V | T <sub>A</sub> = 25°C | | 89 | 200 | | | L | Input hige current | vCW = 0 v | $T_A = T_J$ | | | 250 | nA | | I <sub>B</sub> | Input bias current | V <sub>CM</sub> = 2.2 V | $T_A = 25^{\circ}C$ | <b>−</b> 75 | -35 | | ПА | | | | V <sub>CM</sub> = 2.2 V | $T_A = T_J$ | -85 | | | | | | | V <sub>CM</sub> = 0 V | $T_A = 25^{\circ}C$ | | 0.8 | 70 | | | | Innut offeet ourrent | V <sub>CM</sub> = 0 V | $T_A = T_J$ | | | 80 | nA | | los | Input offset current | V 22V | T <sub>A</sub> = 25°C | | 0.4 | 55 | ΠA | | | | $V_{CM} = 2.2 \text{ V}$ | $T_A = T_J$ | | | 65 | | | R <sub>IN</sub> | Input resistance | 0 V ≤ V <sub>CM</sub> ≤ 2.2 V | | | 18 | | МΩ | | CMRR | Common mode rejection ratio | ratio $0.0 \le V_{CM} \le 2.2.0$ $T_A = T_A$ | T <sub>A</sub> = 25°C | 60 | 82 | | dB | | CIVIRK | Common-mode rejection ratio | | $T_A = T_J$ | 56 | | | ub | | DCDD | | 2.2 V ≤ V <sup>+</sup> ≤ 30 V | T <sub>A</sub> = 25°C | 87 | 104 | | -10 | | PSRR | Power supply rejection ratio | 2.2 V S V S 30 V | $T_A = T_J$ | 84 | | | dB | | | Input common-mode voltage | CMDD CO 4D | | | 2.3 | | V | | $V_{CM}$ | range | CMRR > 60 dB | | | -0.1 | 200<br>250<br>70<br>80<br>55 | V | | ^ | Laura simal valtana nain | $R_1 = 10 \text{ k}\Omega$ | T <sub>A</sub> = 25°C | 6.5 | 46 | | \//\/ | | $A_V$ | Large signal voltage gain | $V_0 = 1.6 V_{PP}$ | $T_A = T_J$ | 5.4 | | | V/mV | | | | | | | 0.05 | 0.08 | V | | | | $R_L = 10 \text{ k}\Omega$ | T <sub>A</sub> = 25°C | | 2.15 | | | | Vo | Output swing | | $T_A = T_J$ | | | 0.1 | | | | | D 010 | T <sub>A</sub> = 25°C | | 0.09 | 0.13 | | | | | $R_1 = 2 \text{ kO}$ | $T_A = T_J$ | | | 0.14 | | <sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material. <sup>(1)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material. All limits are ensured by testing or statistical analysis. ## **Electrical Characteristics: 2.2-V DC (continued)** Unless otherwise specified, all limits ensured for $T_A$ = 25°C, $V^+$ = 2.2 V, $V^-$ = 0 V, $V_{CM}$ = $V_O$ = $V^+/2$ and $R_L$ > 1 M $\Omega$ to $V^+/2$ unless noted that limits apply at the temperature. (1)(2) | PARAMETER | | TES | ST CONDITIONS | MIN | MIN TYP MAX | | | |-----------------|------------------------------|-----------------------|-----------------------|-----|-------------|------|----| | | | Causaina | T <sub>A</sub> = 25°C | 8 | 10.9 | | | | | Output about almost account | Sourcing | $T_A = T_J$ | 5.5 | | | 4 | | I <sub>SC</sub> | Output short-circuit current | 0:-1: | T <sub>A</sub> = 25°C | 6 | 7.7 | | mA | | | | Sinking | $T_A = T_J$ | 5 | | | | | I <sub>S</sub> | Cumply augrent | T <sub>A</sub> = 25°C | | | 0.57 | 0.97 | A | | | Supply current | $T_A = T_J$ | | | | 0.97 | mA | #### 6.8 Electrical Characteristics: 30-V DC Unless otherwise specified, all limits ensured for $T_A = 25^{\circ}C$ , $V^+ = 30$ V, $V^- = 0$ V, $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ unless noted that limits apply at the temperature<sup>(1)</sup> | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------|-------------------------------|-----------------------|-------|------|-------|------------| | | Lament office to continue | | | | 0.04 | 6 | | | Vos | Input offset voltage | | | | | 8 | mv | | TCV <sub>OS</sub> | Input offset voltage average drift | $T_A = T_J$ | | | 2 | | μV/°C | | | | V - 0 V | $T_A = 25^{\circ}C$ | | 103 | 300 | | | | Input high current | $V_{CM} = 0 V$ | $T_A = T_J$ | | | 500 | mV | | I <sub>B</sub> | Input bias current | V 20 V | T <sub>A</sub> = 25°C | -100 | -50 | | | | | | V <sub>CM</sub> = 30 V | $T_A = T_J$ | -200 | | | | | | | | T <sub>A</sub> = 25°C | | 1.2 | 90 | | | | long toffoot ourront | $V_{CM} = 0 V$ | $T_A = T_J$ | | | 190 | <b>~</b> ^ | | los | Input offset current | V 20 V | T <sub>A</sub> = 25°C | | 0.5 | 65 | nA | | | | V <sub>CM</sub> = 30 V | $T_A = T_J$ | | | 135 | | | R <sub>IN</sub> | Input resistance | 0 V ≤ V <sub>CM</sub> ≤ 30 V | 1 | | 200 | | МΩ | | | | 0.1/ 4.1/ 4.00.1/ | T <sub>A</sub> = 25°C | 80 | 104 | | | | | | 0 V ≤ V <sub>CM</sub> ≤ 30 V | $T_A = T_J$ | 78 | | | ID. | | CMRR | Common mode rejection ratio | 0.1/ 4.1/ 4.07.1/ | T <sub>A</sub> = 25°C | 90 | 115 | | ав | | | | 0 V ≤ V <sub>CM</sub> ≤ 27 V | $T_A = T_J$ | 88 | | | | | DODD | Daniel and a state of a state of a | 0.01/ 41/4 4.001/ | T <sub>A</sub> = 25°C | 87 | 104 | | -ID | | PSRR | Power supply rejection ratio | 2.2 V ≤ V <sup>+</sup> ≤ 30 V | $T_A = T_J$ | 84 | | | ав | | ., | Input common-mode voltage | CMDD . 00 dD | · | | 30.1 | | | | $V_{CM}$ | range | CMRR > 80 dB | | -0.1 | | V | | | ^ | Laura signal valtana nain | R <sub>L</sub> = 10 kΩ | T <sub>A</sub> = 25°C | 30 | 105 | | \//\/ | | $A_V$ | Large signal voltage gain | $V_O = 28 V_{PP}$ | $T_A = T_J$ | 20 | | | v/mv | | | | | T <sub>A</sub> = 25°C | | 0.16 | 0.275 | | | ., | Outrast assists | D 4010 | $T_A = T_J$ | | | 0.375 | | | V <sub>O</sub> | Output swing | $R_L = 10 \text{ k}\Omega$ | T <sub>A</sub> = 25°C | 29.75 | 29.8 | | V | | | | | $T_A = T_J$ | 28.65 | | | | | | | Sourcing <sup>(2)</sup> | T <sub>A</sub> = 25°C | 8.8 | 11.7 | | | | | Output also at almost one | | $T_A = T_J$ | 6.5 | | | | | I <sub>SC</sub> | Output short-circuit current | Sinking <sup>(2)</sup> | T <sub>A</sub> = 25°C | 8.2 | 11.5 | | mA | | | | | $T_A = T_J$ | 6 | | | | <sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the devices such that T<sub>J</sub> = T<sub>A</sub>. No ensure of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly into a PC board. # **Electrical Characteristics: 30-V DC (continued)** Unless otherwise specified, all limits ensured for $T_A = 25^{\circ}C$ , $V^+ = 30$ V, $V^- = 0$ V, $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ unless noted that limits apply at the temperature<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|----------------|---------------------|-----|------|------|------| | | Cumply ourrant | $T_A = 25^{\circ}C$ | | 0.72 | 1.3 | A | | IS | Supply current | $T_A = T_J$ | | | 1.35 | mA | ## 6.9 Typical Characteristics $T_A = 25$ °C, $R_L = 1 \text{ M}\Omega$ unless otherwise specified # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** $T_A = 25$ °C, $R_L = 1 \text{ M}\Omega$ unless otherwise specified Figure 7. Noninverting Input Bias Current vs Common Mode Voltage $V_S = \pm 1.1 \text{ V}$ Figure 8. Inverting Input Bias Current vs Common Mode Voltage $V_S = \pm 2.5 \text{ V}$ Figure 9. Noninverting Input Bias Current vs Common Mode Voltage $V_S = \pm 2.5 \text{ V}$ Figure 10. Noninverting Input Bias Current vs Common Mode Voltage $V_S = \pm 15 \text{ V}$ Figure 11. Inverting Input Bias Current vs Common Mode Voltage $V_S = \pm 15 \text{ V}$ Figure 12. $V_O$ vs $I_O$ $V_S$ = ±1.1 V ## **Typical Characteristics (continued)** $T_A = 25$ °C, $R_L = 1 \text{ M}\Omega$ unless otherwise specified Figure 13. $V_O$ vs $I_O$ $V_S$ = ±2.5 V 12 Figure 14. Short-Circuit Current vs Supply Voltage Figure 15. Voltage Noise vs Frequency Figure 16. Current Noise vs Frequency Figure 17. Gain and Phase Figure 18. Gain and Phase, 2.7-V Supply ## 7 Detailed Description #### 7.1 Overview Low supply current, wide bandwidth, input common mode voltage range that includes both rails, rail-to-rail output, good capacitive load driving ability, wide supply voltage (1.8 V to 32 V), and low distortion all make the LM7301 ideal for many diverse applications. The high common-mode rejection ratio and full rail-to-rail input range provides precision performance when operated in noninverting applications where the common-mode error is added directly to the other system errors. ## 7.2 Feature Description #### 7.2.1 Capacitive Load Driving The LM7301 has the ability to drive large capacitive loads. For example, 1000 pF only reduces the phase margin to about 25°. #### 7.2.2 Transient Response The LM7301 offers a very clean, well-behaved transient response. Figure 19, Figure 20, Figure 22, and Figure 23 show the response when operated at gains of +1 and -1 when handling both small and large signals. The large phase margin, typically 70° to 80°, assures clean and symmetrical response. In the large signal scope photos, Figure 19 and Figure 22, the input signal is set to 4.8 V. The output goes to within 100 mV of the supplies cleanly and without overshoot. In the small signal samples, the response is clean, with only slight overshoot when used as a follower. Figure 21 and Figure 24 are the circuits used to make these photos. Figure 19. $A_V = -1$ V/V, Large Signal Behavior (1 V/div, 2 $\mu$ s/div) Figure 20. $A_V = -1$ V/V, Small Signal Behavior (0.2 V/div, 100 $\mu$ s/div) Copyright © 2016, Texas Instruments Incorporated Figure 21. $A_V = -1 \text{ V/V Schematic}$ ## **Feature Description (continued)** Figure 22. A<sub>V</sub> = 1 V/V, Large Signal Behavior (1 V/div, 2 us/div) Figure 23. $A_V = 1 \text{ V/V}$ , Small Signal Behavior (0.2 V/div, 200 $\mu$ s/div) Copyright © 2016, Texas Instruments Incorporated Figure 24. $A_V = 1-V/V$ Schematic #### 7.2.3 Wide Supply Range The high power-supply rejection ratio (PSRR) and common-mode rejection ratio (CMRR) provide precision performance when operated on battery or other unregulated supplies. This advantage is further enhanced by the very wide supply range (2.2 V to 30 V, ensured) offered by the LM7301. In situations where highly variable or unregulated supplies are present, the excellent PSRR and wide supply range of the LM7301 benefit the system designer with continued precision performance, even in such adverse supply conditions. #### 7.2.4 Specific Advantages of 5-Pin SOT-23 (TinyPak) The obvious advantage of the 5-pin SOT-23, TinyPak, is that it can save board space, a critical aspect of any portable or miniaturized system design. The need to decrease overall system size is inherent in any handheld, portable, or lightweight system application. Furthermore, the low profile can help in height limited designs, such as consumer hand-held remote controls, sub-notebook computers, and PCMCIA cards. An additional advantage of the tiny package is that it allows better system performance due to ease of package placement. Because the tiny package is so small, it can fit on the board right where the operational amplifier must be placed for optimal performance, unconstrained by the usual space limitations. This optimal placement of the tiny package allows for many system enhancements that are not easily achieved with the constraints of a larger package. For example, problems such as system noise due to undesired pickup of digital signals can be easily reduced or mitigated. This pickup problem is often caused by long wires in the board layout going to or from an operational amplifier. By placing the tiny package closer to the signal source and allowing the LM7301 output to drive the long wire, the signal becomes less sensitive to such pickup. An overall reduction of system noise results. Often times system designers try to save space by using dual or quad op amps in their board layouts. This causes a complicated board layout due to the requirement of routing several signals to and from the same place on the board. Using the tiny operational amplifier eliminates this problem. Additional space savings parts are available in tiny packages from Texas Instruments, including low-power amplifiers, precision-voltage references, and voltage regulators. ## **Feature Description (continued)** ## 7.2.5 Low-Distortion, High-Output Drive Capability The LM7301 offers superior low-distortion performance, with a total-harmonic-distortion-plus-noise of 0.06% at f = 10 kHz. The advantage offered by the LM7301 is its low distortion levels, even at high output current and low load resistance. See *Stability Considerations* for methods used to ensure stability under all load conditions. #### 7.3 Device Functional Modes #### 7.3.1 Stability Considerations Rail-to-rail output amplifiers like the LM7301 use the collector of the drive transistor(s) at the output pin, as shown in Figure 25. This allows the load to be driven as close as possible towards either supply rail. Figure 25. Simplified Output Stage Block Diagram While this architecture maximizes the load voltage swing range, it increases the dependence of loop gain and subsequently stability, on load impedance and DC load current, compared to a non-rail-to-rail architecture. Thus, with this type of output stage, it is even more crucial to ensure stability by meticulous bench verification under all load conditions, and to apply the necessary compensation or circuit modifications to overcome any instability, if necessary. Any such bench verification should also include temperature, supply voltage, input common mode and output bias point variations as well as capacitive loading. For example, one set of conditions for which stability of the LM7301 amplifier may be compromised is when the DC output load is larger than ±0.5 mA, with input and output biased to mid-rail. Under such conditions, it may be possible to observe open-loop gain response peaking at a high frequency (for example, 200 MHz), which is beyond the expected frequency range of the LM7301 (4 MHz GBW). Without taking any precautions against gain peaking, it is possible to see increased settling time or even oscillations, especially with low closed loop gain and / or light AC loading. It is possible to reduce or eliminate this gain peaking by using external compensation components. One possible scheme that can be applied to reduce or eliminate this gain peaking is shown in Figure 26. Copyright © 2016, Texas Instruments Incorporated Figure 26. Non-Dissipating Snubber Network to Reduce Gain Peaking ## **Device Functional Modes (continued)** The non-dissipating snubber, consisting of $R_c$ and $C_c$ , acts as AC load to reduce high-frequency gain peaking with no DC loading so that total power dissipation is not increased. The increased AC load effectively reduces loop gain at higher frequencies thereby reducing gain peaking due to the possible causes stated in the previous sentence. For the particular set of $R_c$ and $C_c$ values shown in Figure 26, loop gain peaking is reduced by about 25 dB under worst case peaking conditions (I\_source= 2mA DC at around 180 MHz) thus confining loop gain to less than 0 dB and eliminating any possible instability. For best results, it may be necessary to *tune* the values of $R_c$ and $C_c$ in a particular application to consider other subtleties and tolerances. #### 7.3.2 Power Dissipation Although the LM7301 has internal output current limiting, shorting the output to ground when operating on a 30-V power supply will cause the operational amplifier to dissipate about 350 mW. This is a worst-case example. In the 8-pin SOIC package, this will cause a temperature rise of 42°C. In the 5-pin SOT-23 package, the higher thermal resistance will cause a calculated rise of 59°C. This can raise the junction temperature to greater than the absolute maximum temperature of 150°C. Operating from split supplies greatly reduces the power dissipated when the output is shorted. Operating on ±15-V supplies can only cause a temperature rise of 21°C in the 8-pin SOIC and 30°C in the 5-pin SOT-23 package, assuming the short is to ground. ## 8 Applications and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information #### 8.1.1 Handheld Remote Controls The LM7301 offers outstanding specifications for applications requiring good speed/power trade-off. In applications such as remote control operation, where high bandwidth and low power consumption are needed, the LM7301 performance can easily meet these requirements. #### 8.1.2 Remote Microphone in Personal Computers Remote microphones in Personal Computers often use a microphone at the top of the monitor which must drive a long cable in a high noise environment. One method often used to reduce the nose is to lower the signal impedance, which reduces the noise pickup. In this configuration, the amplifier usually requires 30 db to 40 db of gain, at bandwidths higher than most low-power CMOS parts can achieve. The LM7301 offers the tiny package, higher bandwidths, and greater output drive capability than other rail-to-rail input/output parts can provide for this application. #### 8.1.3 Optical Line Isolation for Modems The combination of the low distortion and good load driving capabilities of the LM7301 make it an excellent choice for driving opto-coupler circuits to achieve line isolation for modems. This technique prevents telephone line noise from coupling onto the modem signal. Superior isolation is achieved by coupling the signal optically from the computer modem to the telephone lines; however, this also requires a low distortion at relatively high currents. Due to its low distortion at high-output drive currents, the LM7301 fulfills this need, in this and in other telecom applications. See *Stability Considerations* for methods used to ensure stability under all load conditions. #### 8.2 Typical Applications The circuit shown in Figure 27 uses the wide supply voltage range (1.8 V to 32 V), rail-to-rail input and output voltage capability, and the unity gain stability of the LM7301 to sense the current flow from the power supply to a load, such as a battery being charged, or any other load. The circuit creates a ground-referenced output voltage, which varies linearly with the load current, for easy interface to the rest of the circuitry to create fault-protection, current and power metering, or current regulation functions. Copyright © 2016, Texas Instruments Incorporated Figure 27. High Side Current Sensing ## **Typical Applications (continued)** ## 8.2.1 Design Requirements The output port is designed for easy interface; it is ground-referenced and it produces 0 V with 0 A of load current. A typical stage that follows this stage, an ADC which samples the load current for example, is easily connected to the Q1 collector with no level shifting or additional biasing required. Apart from a wide supply voltage capability, the operational amplifier used in Figure 27 must have an input voltage range that includes the V+ rail voltage to allow *high side* current sensing. Furthermore, it should be unity gain stable and have an output voltage range which is less than one $V_{be}$ from V+. The LM7301 has all these requirements. #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Selecting R<sub>SENSE</sub> Pick the value of $R_{SENSE}$ low enough to minimize its heat / voltage loss while observing Equation 1 for minimum detectable load current, $I_{CHARGE\ MIN}$ , and device offset voltage, $V_{OS}$ : $$R_{SENSE} > \frac{V_{OS}}{I_{CHARGE\_MIN}}$$ (1) With the schematic values shown and LM7301's V<sub>OS</sub> limit of 6 mV: $$I_{CHARGE\_MIN} > 30 \text{ mA}$$ (2) If the system has the ability to be initialized and corrected for initial readings, it may be possible to lower the value of $R_{\text{SENSE}}$ . #### 8.2.2.2 Selecting R1, and R3 Values Pick the R3 / R1 ratio to get the proper full-scale V<sub>OUT</sub> when the maximum load current, I<sub>CHARGE MAX</sub>, flows: $$\frac{R3}{R1} = \frac{V_{OUT}}{R_{SENSE} \times I_{CHARGE\_MAX}}$$ (3) For example, to get 3-V output with 3 A of load current when $R_{SENSE}$ = 0.2 $\Omega$ results in: $$\frac{R3}{R1} = 5 \tag{4}$$ Ensure that the resulting transfer function also satisfies the application's need when the minimum load current, $I_{CHARGE\_MIN}$ is being sensed. In this example, the minimum output voltage will be 30 mV (when $I_{CHARGE\_MIN} = 30$ mA). With the R3/R1 ratio determined, pick the value of R3 for Q1 collector current less than 1 mA at the maximum $V_{OUT}$ , and determine R1 from that. #### 8.2.2.3 R1, R2 Selection Normally, R2 is set equal to R1 to cancel out the error term due to the input bias current, I<sub>B</sub> (approximately 200 nA for the LM7301). #### 8.2.2.4 Error Terms Expressions Here are the expressions for the output change caused by various parameter shifts, evaluated for Figure 27 values with $I_{CHARGE\ MAX}=3$ A: Offset Voltage, $\Delta V_{OS}$ : $$\Delta V_{OUT} = \frac{\Delta V_{OS} \times R3}{R1} = 5\Delta V_{OS} \tag{5}$$ Offset current, IOS: $$\Delta V_{OUT} = \frac{\Delta I_{OS} \times R2 \times R3}{R1} = I_{OS} \times 10 \text{ k}$$ (6) ## Typical Applications (continued) Self-heating of $R_{SENSE}$ causing $\Delta R_{SENSE}$ with $I_{CHARGE\ MAX}$ flowing: $$\Delta V_{OUT} = \Delta R_{SENSE} \times I_{CHARGE\_MAX} \times \frac{R3}{R1} = \Delta R_{SENSE} \times 15$$ (7) ## 8.2.2.5 Frequency Response Depending on the application, it may be useful to have the means to control the upper end of the circuit's frequency response. An example is limiting the circuit's response to high-frequency load current spikes or switching frequencies so that the circuit only reacts to DC or lower frequencies. Capacitor C1 in Figure 27 can be used to accomplish just that. The original circuit has a -3-dB bandwidth close to 4.5 MHz which can be reduced by increasing the value of C1, as shown in Figure 28. Figure 28. Current Sense Frequency Response vs C1 Value ## 8.2.3 Application Curves Figure 29 shows the transfer function of the circuit for several values of $R_{SENSE}$ . Notice that with 1 $\Omega$ , the output is limited to approximately 16 V because of the additional drop across the sense resistor at higher load currents. Figure 30 shows the low-end of the load current is more non-linear for low RSENSE values, as noted in Selecting R<sub>SENSE</sub> due to V<sub>OS</sub>. Higher R<sub>SENSE</sub> values help with this at the expense of a higher loss and voltage drop. $0.1 \Omega$ $0.2 \Omega$ $0.5 \Omega$ 0.1 1.0 ## 9 Power Supply Recommendations The LM7301 is specified for operation from 1.8 V to 32 V (±0.9 V to ±16 V). Being a rail-to-rail input and output device, any operating voltage conditions within the supply voltage range can be accommodated. Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. ## 10 Layout #### 10.1 Layout Guidelines For best operational performance of the device, TI recommends good printed-circuit board (PCB) layout practices. Low-loss, 0.1- $\mu$ F bypass capacitors should be connected between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single supply applications. ## 10.2 Layout Example Copyright © 2016, Texas Instruments Incorporated Figure 31. Schematic Representation Copyright © 2016, Texas Instruments Incorporated Figure 32. Operational Amplifier Board Layout for Noninverting Configuration # 11 デバイスおよびドキュメントのサポート ## 11.1 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.2 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 11.3 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 ## 11.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | LM7301IM5/NOPB | Active | Production | SOT-23 (DBV) 5 | 1000 SMALL T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IM5/NOPB.A | Active | Production | SOT-23 (DBV) 5 | 1000 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IM5X/NOPB | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IM5X/NOPB.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IM5X/NOPB.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IM5X/NOPBG4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IM5X/NOPBG4.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | A04A | | LM7301IMX/NOPB | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LM73<br>01IM | | LM7301IMX/NOPB.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LM73<br>01IM | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM7301IM5/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM7301IM5X/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM7301IM5X/NOPBG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM7301IMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 ### \*All dimensions are nominal | 7 til dilliololololo di o liolililai | | | | | | | | |--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | LM7301IM5/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 | | LM7301IM5X/NOPB | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 | | LM7301IM5X/NOPBG4 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | LM7301IMX/NOPB | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated