

# LM704A0-Q1 45V、10A、車載用、高電力密度向けに設計された高効率降圧コ ンバータ

## 1 特長

- 車載アプリケーション用に AEC-Q100 認定済み:
  - デバイス温度グレード 1:-40℃~+125℃の動作 時周囲温度
- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可
- 同期整流 DC/DC コンバータ、多用途降圧コントローラ と堅牢なパワー MOSFET 付き
  - 幅広い入力電圧範囲:4.5V~45V
  - シャットダウン モード電流:2.3µA
  - 無負荷時 Io を 12V から 5V にレギュレート: 15.5µA
  - 精度 1% の固定 3.3V、5V、12V 出力または可変 出力 (0.8V~36V)
  - 最大 16A の出力電流をイネーブルにするデュアル フェーズ動作、単一出力
- 低 EMI 要件向けの設計
  - CISPR 25 Class 5 準拠
  - ピン選択可能な **±8%** のデュアル ランダム スペクト ラム拡散により、ピーク放射が低減されます
  - スイッチング周波数:200kHz~2.2MHz
  - ピンで構成可能な自動または FPWM 動作
- 堅牢な設計用の本質的な保護機能
  - ヒカップ モードによる過電流の内部保護
  - イネーブル、パワー グッド、サーマル シャットダウン
  - 内部または外部ループ補償
- 6mm × 6mm の熱最適化、RoHS 準拠、鉛フリー メッ キの QFN-29 パッケージ
- WEBENCH® Power Designer により、LM704A0-Q1 を使用するカスタム設計を作成



代表的なアプリケーション回路

## 2 アプリケーション

- 車載用電子システム
- 先進運転支援システム (ADAS)
- インフォテインメントおよびクラスタ

## 3 概要

LM704A0-Q1 は、低 Io で VIN の広い同期整流降圧のフ ァミリで、4.5V~45V の入力電圧範囲用に設計され、 3.3V、5V、12V の固定出力電圧または可変出力で最大 10A の出力電流を供給します。

LM704A0-Q1 はピーク電流モード制御アーキテクチャを 採用しているため、ループ補償が簡単で、過渡応答が高 速であり、負荷およびライン レギュレーションが非常に優 れています。1 対の LM704A0-Q1 コンバータは、最大 20A の出力電流を必要とするアプリケーション向けに、高 精度の電流共有が可能なインターリーブ モード (並列出 力)に設定できます。

LM704A0-Q1 は独自のデュアル ランダム スペクトラム拡 散 (DRSS) 機能を備えており、低周波数の三角波変調と 高周波数のサイクル単位のランダム変調を組み合わせる ことで、広範囲の無線周波数帯域にわたって EMI 性能が 向上します。

## パッケージ情報

| 部品番号       | パッケージ (1)      | パッケージ サイズ <sup>(2)</sup> |
|------------|----------------|--------------------------|
| LM704A0-Q1 | RRX (VQFN, 29) | 6mm × 6mm                |

- 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



代表的な効率、V<sub>OUT</sub> = 5V、f<sub>SW</sub> = 400kHz



LM704A0-Q1 の追加機能として、ユーザー選択可能なダイオード エミュレーションによる軽負荷時消費電流の低減、オープンドレインのパワー グッド フラグによるフォルト報告と出力監視、高精度イネーブル入力、プリバイアスされた負荷への単調なスタートアップ、内蔵 VCC バイアス電源レギュレータ、内部 2.8ms ソフトスタート時間、自動回復機能付きサーマル シャットダウン保護があります。

LM704A0-Q1 コンバータは 6mm × 6mm 熱最適化 29 ピン QFN パッケージで供給されます。3 つのダイ接続パッド (VIN、SW、PGND) により、放熱性能と基板レベルの信頼性 (BLR) が向上しています。



## **Table of Contents**

| 1 特長                                 | 1  |    |
|--------------------------------------|----|----|
| 2 アプリケーション                           | 1  |    |
| 3 概要                                 | 1  |    |
| 4 Pin Configuration and Functions    |    |    |
| 5 Specifications                     | 6  | 8  |
| 5.1 Absolute Maximum Ratings         | 6  |    |
| 5.2 ESD Ratings                      | 6  |    |
| 5.3 Recommended Operating Conditions | 6  |    |
| 5.4 Thermal Information              | 7  |    |
| 5.5 Electrical Characteristics       | 7  |    |
| 5.6 Typical Characteristics          | 10 |    |
| 6 Detailed Description               | 13 |    |
| 6.1 Overview                         | 13 | 9  |
| 6.2 Functional Block Diagram         |    | 10 |
| 6.3 Feature Description              | 15 |    |
| 6.4 Device Functional Modes          | 25 |    |
| 7 Application and Implementation     | 26 |    |

| 7.1 Application Information            | 26        |
|----------------------------------------|-----------|
| 7.2 Typical Applications               |           |
| 7.3 Power Supply Recommendations       |           |
| 7.4 Layout                             |           |
| Device and Documentation Support       |           |
| 8.1 Device Support                     |           |
| 8.2 Documentation Support              |           |
| 8.3ドキュメントの更新通知を受け取る方法                  | 49        |
| 8.4 サポート・リソース                          | 49        |
| 8.5 Trademarks                         | 49        |
| 8.6 静電気放電に関する注意事項                      | 49        |
| 8.7 用語集                                | 49        |
| Revision History                       | <u>50</u> |
| 0 Mechanical, Packaging, and Orderable |           |
| Information                            | 50        |
| 10.1 Tape and Reel Information         | 50        |



## **4 Pin Configuration and Functions**



図 4-1. RRX Package, 29-Pin VQFN (Top View)

表 4-1. Pin Functions

|     | PIN             | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME            | ITPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1   | VIN4            | Р                   | Converter input pins to the drain of the high-side power MOSFET and the VCC regulator (VIN6).                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2   | VIN5            | Р                   | Connect to the input supply and the input filter capacitors. The path from the VIN pin to the input                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | VIN6            | Р                   | capacitors must be as short as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4   | СВООТ           | Р                   | High-side driver supply for the bootstrap gate drive. Connect a 47nF bootstrap capacitor between the CBOOT and SW4 pins. If VCC = 8V is selected, add a $1\Omega$ resistor in series with the bootstrap capacitor.                                                                                                                                                                                                                                                                                |
| 5   | SW4             | Р                   | Switch pin. Connect a 47nF bootstrap capacitor between the CBOOT and SW4 pins. This pin is internally connected to the switch pins SW1, SW2, and SW3. There is no need to route this pin to the other switch pins on a PCB.                                                                                                                                                                                                                                                                       |
| 6   | BIAS            | Р                   | Optional input for an external bias supply. If configured for 3.3V fixed VOUT, connect the BIAS pin to an external bias supply from 5V to 30V. If configured for 5V fixed VOUT, connect the BIAS pin to the VOUT node or an external bias supply from 5V to 30V. If configured for 12V fixed or an adjustable VOUT, connect the BIAS pin to the VOUT node or an external bias supply from 10V to 30V. If the output voltage is above 30V and no external supply is used, tie the BIAS pin to GND. |
| 7   | PG /<br>SYNCOUT | 0                   | Power-Good / Sync Output pin. This pin is an open-collector output that goes low if VOUT is outside of the specified regulation window. PG / SYNCOUT can also be used as a synchronization output to synchronize the internal oscillator of the secondary device to the oscillator of the primary device.                                                                                                                                                                                         |
| 8   | PFM /<br>SYNCIN | I                   | PFM / FPWM mode selection and synchronization input pin. Connect the PFM / SYNCIN pin to VDDA to enable diode emulation mode. Connect the PFM / SYNCIN pin to AGND to operate in Forced PWM (FPWM) mode with continuous conduction at light loads. The PFM / SYNCIN pin can also be used as a synchronization input to synchronize the internal oscillator to an external clock.                                                                                                                  |
| 9   | EN / UVLO       | I                   | Enable / undervoltage lockout pin. Drive this pin high / low to enable / disable the device. If the enable function is not needed, tie this pin to VIN. Connect an external resistor divider network to set UVLO threshold.                                                                                                                                                                                                                                                                       |
| 10  | NC              | Р                   | No connect pin. Leave floating or tie to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Copyright © 2024 Texas Instruments Incorporated



## 表 4-1. Pin Functions (続き)

|     | PIN     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                              |
|-----|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME    | TYPE                | DESCRIPTION                                                                                                                                                                                                                                                              |
| 11  | ISNS+   | I                   | Current sense amplifier input. Connect the ISNS+ pin to the inductor side of the external current sense resistor using a low-current Kelvin connection.                                                                                                                  |
| 12  | VOUT    | I                   | Output voltage sense and the current sense amplifier input. Connect the VOUT pin to the output side of the respective current sense resistor.                                                                                                                            |
| 13  | CONFIG  | I                   | Configuration pin. Connect a resistor to ground to set primary/secondary, spread spectrum enable/ disable, or interleaved operation.                                                                                                                                     |
| 14  | RT      | I                   | Frequency programming pin. A resistor from RT to AGND sets the oscillator frequency between 200kHz and 2.2MHz.                                                                                                                                                           |
| 15  | EXTCOMP | 0                   | External compensation pin. This pin is the output of the transconductance amplifier. If used, connect the compensation network from the EXTCOMP pin to AGND. Connect a $100 \text{k}\Omega$ resistor between the EXTCOMP and VDDA pins to use the internal compensation. |
| 16  | FB      | I                   | Feedback pin. Connect a resistor between FB and VDDA to set the output voltage to 3.3V, 5V or 12V. Connect a resistor divider network from VOUT to FB to set the output voltage level between 0.8V to 36V. The voltage reference setpoint is 0.8V.                       |
| 17  | AGND    | G                   | Analog ground pin. Ground return for the internal voltage reference and analog circuits.                                                                                                                                                                                 |
| 18  | VDDA    | Р                   | Internal analog bias regulator output pin. Connect a $0.1\mu F$ ceramic decoupling capacitor from VDDA to AGND as close as possible to the pins.                                                                                                                         |
| 19  | VCC     | Р                   | VCC bias supply pin. Connect a 4.7μF ceramic capacitors between VCC and PGND as close as possible to the pins.                                                                                                                                                           |
| 20  | SW1     | Р                   | Switch pins. These pins form a switching node that is internally connected to the source terminal of the                                                                                                                                                                 |
| 21  | SW2     | Р                   | buck switch (high-side MOSFET) and the drain terminal of the synchronous rectifier (low-side                                                                                                                                                                             |
| 22  | SW3     | Р                   | MOSFET). Connect to the buck inductor.                                                                                                                                                                                                                                   |
| 23  | PGND1   | G                   |                                                                                                                                                                                                                                                                          |
| 24  | PGND2   | G                   | Power ground pins. These pins form a power ground node for the low-side MOSFET. Connect to the                                                                                                                                                                           |
| 25  | PGND3   | G                   | system ground on a PCB. Path to CIN must be as short as possible.                                                                                                                                                                                                        |
| 26  | PGND4   | G                   |                                                                                                                                                                                                                                                                          |
| 27  | VIN1    | Р                   | Converter input pins to the drain of the high-side power MOSFET. Connect to the input supply and the                                                                                                                                                                     |
| 28  | VIN2    | Р                   | input filter capacitors. The path from the VIN pin to the input capacitors must be as short as possible.                                                                                                                                                                 |
| 29  | VIN3    | Р                   |                                                                                                                                                                                                                                                                          |
| 30  | PGND    | G                   | Controller power ground pin. Connect to the system ground using multiple vias.                                                                                                                                                                                           |

<sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output.

English Data Sheet: SNVSCD2



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range (unless otherwise noted) (1)

|                  |                                                               | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------------------|------|-----|------|
| Pin voltage      | VIN to PGND                                                   | -0.3 | 50  | V    |
| Pin voltage      | SW to PGND                                                    | -0.3 | 50  | V    |
| Pin voltage      | SW to PGND transient < 20ns                                   | -5   | 55  | V    |
| Pin voltage      | CBOOT to SW                                                   | -0.3 | 10  | V    |
| Pin voltage      | CBOOT to SW, transient < 20ns                                 | -2   |     | V    |
| Pin voltage      | EN/UVLO to PGND                                               | -0.3 | 50  | V    |
| Pin voltage      | VDDA, PG/SYNCOUT, FB, CONFIG, PFM/SYNCIN, RT, EXTCOMP to AGND | -0.3 | 6.5 | V    |
| Pin voltage      | VCC to AGND                                                   | -0.3 | 10  | V    |
| Pin voltage      | BIAS to AGND                                                  | -0.3 | 32  | V    |
| Pin voltage      | VOUT, ISNS+ to PGND                                           | -0.3 | 40  | V    |
| Pin voltage      | VOUT to ISNS+                                                 | -0.3 | 0.3 | V    |
| Pin voltage      | PGND to AGND                                                  | -0.3 | 0.3 | V    |
| T <sub>J</sub>   | Operating junction temperature                                | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                           | -55  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings

|                    |                         |                                              |                                              | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------|----------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC Q100-002 (1) |                                              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | charne                                       | Corner pins (1, 8, 9, 16, 17, 22, 23 and 29) | ±750  | v    |
|                    |                         |                                              | Other pins                                   | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **5.3 Recommended Operating Conditions**

Over operating junction temperature range (unless otherwise noted)

|                  |                                  |                                       | MIN  | NOM | MAX  | UNIT |
|------------------|----------------------------------|---------------------------------------|------|-----|------|------|
| V <sub>IN</sub>  | Input supply voltage range       |                                       | 4.5  |     | 45   | V    |
| V <sub>OUT</sub> | Output voltage range             |                                       | 0.8  |     | 36   | V    |
|                  | Pin voltage                      | VIN, EN/UVLO, SW to PGND              | -0.3 |     | 45   | V    |
|                  | Pin voltage                      | CBOOT to SW                           | -0.3 | 8   | 8.5  | V    |
|                  | Pin voltage                      | FB, PFM/SYNCIN, PG/SYNCOUT to AGND    | -0.3 |     | 5.25 | V    |
|                  | Pin voltage                      | VDDA to PGND                          | -0.3 | 5   | 5.25 | V    |
|                  | Pin voltage                      | VCC to PGND (Fixed 3.3V or 5V output) | -0.3 | 5   | 5.25 | V    |
|                  | Pin voltage                      | VCC to PGND                           | -0.3 | 8   | 8.5  | V    |
|                  | Pin voltage                      | BIAS to PGND                          | -0.3 |     | 30   | V    |
|                  | Pin voltage                      | VOUT, ISNS+ to PGND                   | -0.3 |     | 36   | V    |
|                  | PGND to AGND                     |                                       | -0.3 |     | 0.3  | V    |
| OUT              | Output current range, LM704A0-Q1 |                                       | 0    |     | 10   | Α    |
| ₹s               | Sense resistor, LM704A0-Q1       |                                       | 4    |     |      | mΩ   |
| Гј               | Operating junction temperature   | ,                                     | -40  |     | 150  | °C   |

### 5.4 Thermal Information

|                       |                                                                        | LM704               | x0-Q1               |      |
|-----------------------|------------------------------------------------------------------------|---------------------|---------------------|------|
|                       | THERMAL METRIC(1)                                                      | JESD 51-7           | EVM                 | UNIT |
|                       |                                                                        | 29 PINS             | 29 PINS             |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance                                 | 33.5 <sup>(2)</sup> | 18.6 <sup>(3)</sup> | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                              | 31.6                | (4)                 | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                   | 11.7                | (4)                 | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter (T <sub>case-center</sub> ) | 11.5                | 7.2                 | °C/W |
| Ψлт                   | Junction-to-top characterization parameter (T <sub>case-max</sub> )    | -                   | 0.8                 | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter                           | 11.6                | 6.3                 | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.
- (2) The value of R<sub>OJA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated with a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For thermal design information please see the Maximum Ambient Temperature section.
- (3) Refer to the EVM User's Guide for board layout and additional information. For thermal design information please see the Maximum Ambient Temperature section.
- (4) Not applicable to an EVM.

#### 5.5 Electrical Characteristics

 $T_J = -40$ °C to +150°C. Typical values are at  $T_J = 25$ °C and  $V_{IN} = 12$ V (unless otherwise noted)

|                           | PARAMETER                                                                                        | TEST CONDITIONS                                                                                                                                                                                                                                | MIN   | TYP  | MAX   | UNIT |
|---------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| SUPPLY (VIN)              |                                                                                                  |                                                                                                                                                                                                                                                |       |      |       |      |
|                           | V shutdown surrent                                                                               | Non-switching, $V_{EN}$ = 0V, $V_{FB}$ = $V_{REF}$ + 50mV, $T_{J}$ = 25°C                                                                                                                                                                      |       | 2.3  | 4     | μA   |
| I <sub>Q-SD</sub>         | V <sub>IN</sub> shutdown current                                                                 | Non-switching, $V_{EN}$ = 0V, $V_{FB}$ = $V_{REF}$ + 50mV, $T_{J}$ = 125°C                                                                                                                                                                     |       | 2.3  | 8     | μA   |
| I <sub>Q-SBY</sub>        | V <sub>IN</sub> standby current <sup>(1)</sup>                                                   | Non-switching, $0.5V \le V_{EN} \le 1V$ , External COMP, $R_{CONFIG} = 29.4k\Omega$                                                                                                                                                            |       | 350  |       | μA   |
| I <sub>Q-SLEEP1-12V</sub> | V <sub>IN</sub> sleep current, 3.3V fixed output, no load                                        | $ \begin{array}{l} V_{EN} = 5V, \ V_{IN} = 12V, \ V_{BIAS} = 0V, \ V_{VOUT} = \\ 3.3V, \ no-load, \ non-switching, \ V_{PFM/SYNCIN} = \\ 5V, \ R_{FB} = 0\Omega \ to \ VDDA \end{array} $                                                      |       | 10.8 |       | μA   |
| I <sub>Q-SLEEP2-12V</sub> | V <sub>IN</sub> sleep current, 5V fixed output, no load                                          | $\begin{array}{l} V_{EN} = 5\text{V, } V_{IN} = 12\text{V, } V_{BIAS} = 5\text{V, } V_{VOUT} = \\ 5\text{V, } \text{no-load, } \text{non-switching, } V_{PFM/SYNCIN} = \\ 5\text{V, } R_{FB} = 24.9\text{k}\Omega \text{ to VDDA} \end{array}$ |       | 12.2 | 36    | μA   |
| ENABLE (EN / U            | VLO)                                                                                             |                                                                                                                                                                                                                                                |       |      |       |      |
| V <sub>SBY-TH</sub>       | Shutdown-to-standby threshold voltage                                                            | V <sub>EN/UVLO</sub> rising                                                                                                                                                                                                                    |       | 0.55 |       | V    |
| V <sub>EN-TH</sub>        | Enable voltage rising threshold                                                                  | V <sub>EN/UVLO</sub> rising                                                                                                                                                                                                                    | 0.95  | 1.0  | 1.05  | V    |
| V <sub>EN-HYS</sub>       | Enable voltage hysteresis                                                                        |                                                                                                                                                                                                                                                |       | 0.1  |       | V    |
| INTERNAL LDO              | (VCC)                                                                                            |                                                                                                                                                                                                                                                |       |      | '     |      |
| V <sub>VCC1</sub>         | VCC regulation voltage                                                                           | $I_{VCC}$ = 50mA, R <sub>FB</sub> = 0Ω or 24.9kΩ                                                                                                                                                                                               | 4.5   | 5    | 5.5   | V    |
| V <sub>VCC2</sub>         | VCC regulation voltage                                                                           | I <sub>VCC</sub> = 50mA                                                                                                                                                                                                                        | 7     | 8    | 8.5   | V    |
| INTERNAL LDO              | (VDDA)                                                                                           |                                                                                                                                                                                                                                                |       |      | '     |      |
| $V_{VDDA}$                | VDDA regulation voltage                                                                          | I <sub>VDD</sub> = 5mA                                                                                                                                                                                                                         | 4.75  | 5    | 5.25  | V    |
| I <sub>VDDA-CL</sub>      | VDDA short-circuit current limit                                                                 | V <sub>DDA</sub> = 4.5V                                                                                                                                                                                                                        | 10    | 15   | 20    | mA   |
| EXTERNAL BIAS             | S (BIAS)                                                                                         |                                                                                                                                                                                                                                                |       |      | '     |      |
| V <sub>BIAS-TH1</sub>     | $V_{\text{IN}}$ to $V_{\text{BIAS}}$ switchover rising threshold, 12V fixed or adjustable output | R <sub>FB</sub> = 49.9kΩ                                                                                                                                                                                                                       | 8.8   | 9.1  | 9.3   | V    |
| V <sub>BIAS-TH2</sub>     | V <sub>IN</sub> to V <sub>BIAS</sub> switchover rising threshold, 3.3V or 5V fixed output        | $R_{FB} = 0\Omega$ or $24.9k\Omega$                                                                                                                                                                                                            | 4.3   | 4.6  | 4.8   | V    |
| V <sub>BIAS-HYS</sub>     | V <sub>IN</sub> to V <sub>BIAS</sub> switchover hysteresis                                       |                                                                                                                                                                                                                                                |       | 550  |       | mV   |
| REFERENCE VC              | DLTAGE (FB)                                                                                      |                                                                                                                                                                                                                                                |       |      |       |      |
| V <sub>FB</sub>           | Regulated FB voltage                                                                             |                                                                                                                                                                                                                                                | 794   | 800  | 806   | mV   |
| OUTPUT VOLTA              | GE (VOUT)                                                                                        |                                                                                                                                                                                                                                                |       |      |       |      |
| V <sub>OUT1</sub>         | 3.3V output voltage setpoint                                                                     | $R_{FB} = 0\Omega$                                                                                                                                                                                                                             | 3.267 | 3.3  | 3.333 | V    |



## 5.5 Electrical Characteristics (続き)

 $T_1 = -40$ °C to +150°C. Typical values are at  $T_1 = 25$ °C and  $V_{IN} = 12$ V (unless otherwise noted)

|                            | PARAMETER                                                       | TEST CONDITIONS                                                     | MIN   | TYP   | MAX   | UNIT |
|----------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>OUT2</sub>          | 5V output voltage setpoint                                      | R <sub>FB</sub> = 24.9kΩ                                            | 4.95  | 5.0   | 5.05  | V    |
| V <sub>OUT3</sub>          | 12V output voltage setpoint                                     | $R_{FB} = 49.9k\Omega$                                              | 11.88 | 12    | 12.12 | V    |
| ERROR AMPLIFIE             | ER (EXTCOMP)                                                    |                                                                     |       |       |       |      |
| gm-external                | EA transconductance external compensation                       | FB to COMP                                                          | 970   | 1200  |       | μS   |
| 9 <sub>m-NTERNAL</sub>     | EA transconductance internal compensation (1)                   | FB to COMP, EXTCOMP 100kΩ to VDDA                                   |       | 30    |       | μS   |
| I <sub>FB</sub>            | Error amplifier input bias current                              |                                                                     |       |       | 75    | nA   |
| V <sub>COMP-CLAMP</sub>    | COMP clamp voltage                                              | V <sub>FB</sub> = 0V                                                |       | 2.1   |       | V    |
| I <sub>COMP-SRC</sub>      | EA source current                                               | V <sub>COMP</sub> = 1V, V <sub>FB</sub> = 0.65V                     |       | 170   |       | μA   |
| I <sub>COMP-SINK</sub>     | EA sink current                                                 | V <sub>COMP</sub> = 1V, V <sub>FB</sub> = 0.95V                     |       | 170   |       | μA   |
| PULSE FREQUEN              | NCY MODULATION (PFM/SYNCIN)                                     |                                                                     |       |       |       |      |
| V <sub>IL-SYNCIN</sub>     | PFM/SYNCIN input threshold low                                  |                                                                     | 0.8   |       |       | V    |
| V <sub>IH(SYNCIN)</sub>    | PFM/SYNCIN input threshold high                                 |                                                                     |       |       | 1.17  | V    |
| f <sub>SYNC1</sub>         | Synchronization frequency range (220kHz)                        | R <sub>RT</sub> = 100kΩ, ±20 % of the nominal oscillator frequency  | 176   |       | 264   | kHz  |
| f <sub>SYNC2</sub>         | Synchronization frequency range (2.2MHz)                        | $R_{RT}$ = 10k $\Omega$ , ±20 % of the nominal oscillator frequency | 1.76  |       | 2.64  | MHz  |
| t <sub>SYNC-TON-MIN</sub>  | Minimum positive pulse width of external synchronization signal | R <sub>RT</sub> = 10kΩ                                              |       |       | 20    | ns   |
| t <sub>SYNC-TOFF-MIN</sub> | Minimum negative pulse width of external synchronization signal | R <sub>RT</sub> = 10kΩ                                              |       |       | 200   | ns   |
| t <sub>syncin-sw</sub>     | Delay from PFM falling edge to SW rising edge (1)               |                                                                     |       | 35    |       | ns   |
| t <sub>PFM-FILTER</sub>    | SYNCIN to PFM mode                                              |                                                                     | 15    |       | 75    | μs   |
| DUAL RANDOM S              | SPREAD SPECTRUM (DRSS)                                          |                                                                     |       |       |       |      |
| $\Delta f_{C}$             | Distance from the switching frequency                           |                                                                     |       | 8     |       | %    |
| f <sub>m</sub>             | Modulation frequency                                            |                                                                     |       | 10    |       | kHz  |
| SWITCHING FRE              | QUENCY (SW)                                                     |                                                                     |       |       | '     |      |
| f <sub>SW1</sub>           | Switching frequency 1                                           | R <sub>RT</sub> = 100kΩ to AGND                                     | 200   | 220   | 240   | kHz  |
| f <sub>SW2</sub>           | Switching frequency 2                                           | R <sub>RT</sub> = 49.9kΩ to AGND                                    | 400   | 440   | 480   | kHz  |
| f <sub>SW3</sub>           | Switching frequency 3                                           | R <sub>RT</sub> = 22.1kΩ to AGND                                    | 0.85  | 0.95  | 1.05  | MHz  |
| f <sub>SW4</sub>           | Switching frequency 4                                           | $R_{RT}$ = 9.09kΩ to AGND                                           | 2     | 2.2   | 2.4   | MHz  |
| t <sub>ON-MIN</sub>        | Minimum on-time <sup>(1)</sup>                                  |                                                                     |       | 25    |       | ns   |
| t <sub>OFF-MIN</sub>       | Minimum off-time                                                |                                                                     |       | 88    | 126   | ns   |
| POWER GOOD (P              | PG)                                                             | 1                                                                   |       |       |       |      |
| V <sub>PG-UV</sub>         | Power-Good UV trip level                                        | Falling with respect to the regulated voltage                       | 90 %  | 92 %  | 94%   |      |
| V <sub>PG-OV</sub>         | Power-Good OV trip level                                        | Rising with respect to the regulation voltage                       | 108 % | 110 % | 112 % |      |
| V <sub>PG-UV-HYST</sub>    | Power-Good UV hysteresis                                        | Falling with respect to the regulated output                        |       | 3.4 % |       |      |
| V <sub>PG-OV-HYST</sub>    | Power-Good OV hysteresis                                        | Raising with respect to the regulated output                        |       | 3.4 % |       |      |
| t <sub>PG-DEGLITCH</sub>   | Power-Good deglitch filter time                                 | V <sub>OUT</sub> falling or rising                                  |       | 25    |       | μs   |
| V <sub>OL-PG</sub>         | Power-Good voltage                                              | Open collector, I <sub>PG</sub> = 2mA                               |       |       | 0.4   | V    |
|                            | ON OUTPUT (SYNCOUT)                                             | 1                                                                   |       |       |       |      |
| V <sub>SYNCOUT-LTH</sub>   | SYNCOUT low state voltage threshold                             | $R_{CONFIG}$ = 54.9kΩ or 71.5kΩ, $I_{SYNCOUT}$ = 2mA                |       |       | 0.4   | V    |
| V <sub>SYNCOUT-HTH</sub>   | SYNCOUT high state voltage threshold                            | R <sub>CONFIG</sub> = 54.9kΩ or 71.5kΩ, $I_{SYNCOUT}$ = $-2mA$      | 2.0   |       |       | V    |
| STARTUP (SOFT              | START)                                                          |                                                                     |       |       |       |      |
| t <sub>SS</sub>            | Internal fixed soft-start time                                  |                                                                     | 1.9   | 2.8   | 4.4   | ms   |
| INTERNAL HICCU             |                                                                 |                                                                     |       |       |       |      |



## 5.5 Electrical Characteristics (続き)

 $T_J$  = -40°C to +150°C. Typical values are at  $T_J$  = 25°C and  $V_{IN}$  = 12V (unless otherwise noted)

|                           | PARAMETER                           | TEST CONDITIONS                               | MIN | TYP   | MAX | UNIT   |
|---------------------------|-------------------------------------|-----------------------------------------------|-----|-------|-----|--------|
| t <sub>HIC-DLY</sub>      | HICCUP mode activation delay        | V <sub>ISNS+</sub> - V <sub>VOUT</sub> > 60mV |     | 512   |     | CYCLES |
| t <sub>HIC-DURATION</sub> | HICCUP mode fault duration          | V <sub>ISNS+</sub> - V <sub>VOUT</sub> > 60mV |     | 16384 |     | CYCLES |
| OVERCURRENT               | PROTECTION (OCP)                    | ·                                             |     |       |     |        |
| V <sub>CS-TH</sub>        | CS voltage threshold                | Measured from ISNS+ to VOUT                   | 50  | 56    | 62  | mV     |
| t <sub>DELAY-CS</sub>     | CS delay to output                  |                                               |     | 75    |     | ns     |
| G <sub>CS</sub>           | CS amplifier gain <sup>(1)</sup>    |                                               |     | 10    |     | V/V    |
| I <sub>BIAS-CS</sub>      | CS amplifier input bias current (1) |                                               |     | 0.35  |     | μA     |
| V <sub>CS-TH-NEG</sub>    | CS negative voltage threshold       |                                               |     | 30    |     | mV     |
| THERMAL SHUT              | DOWN (TSD)                          |                                               |     |       |     |        |
| T <sub>J-SD</sub>         | Thermal shutdown threshold (1)      | Temperature rising                            |     | 175   |     | °C     |
| T <sub>J-HYS</sub>        | Thermal shutdown hysteresis (1)     |                                               |     | 15    |     | °C     |
|                           |                                     |                                               |     |       |     |        |

<sup>(1)</sup> Specified by design. Not production tested.



## 5.6 Typical Characteristics

 $V_{IN}$  = 12V,  $T_J$  = 25°C, unless otherwise stated.





## **5.6 Typical Characteristics (continued)**

 $V_{IN}$  = 12V,  $T_J$  = 25°C, unless otherwise stated.





## **5.6 Typical Characteristics (continued)**

 $V_{IN}$  = 12V,  $T_J$  = 25°C, unless otherwise stated.





## 6 Detailed Description

### 6.1 Overview

The LM704A0-Q1 is a multi-die, DC/DC converters that features high-side and low-side power MOSFETs and a versatile buck controller with all functions necessary to implement a high-efficiency synchronous buck regulator operating over a wide input voltage range from 4.5V to 45V. The LM704A0-Q1 is configured to provide a fixed 3.3V, 5V, or a 12V output, or an adjustable output between 0.8V and 36V.

Current-mode control using a shunt resistor provides inherent line feedforward, cycle-by-cycle peak current limiting, and easy loop compensation. The device also supports a wide duty cycle range for high input voltage and low dropout applications as well as when a high-voltage conversion ratio (for example, 10-to-1) is required. The oscillator frequency is user-programmable between 200kHz to 2.2MHz. The LM704A0-Q1 can be synchronized to an external clock applied on the PFM / SYNC pin.

An external bias supply can be connected to the BIAS pin to maximize efficiency in high input voltage applications. A user-selectable diode emulation feature enables discontinuous conduction mode (DCM) operation to further improve efficiency and reduce power dissipation during light-load conditions. Fault protection features include current limiting, thermal shutdown, UVLO and remote shutdown capability.

The LM704A0-Q1 incorporates features to simplify the compliance with various EMI standards including CISPR 25 Class 5 that defines automotive EMI requirements. Dual Random Spread Spectrum (DRSS) technique reduces the peak harmonic EMI signature.

LM704A0-Q1 is provided in a 29-pin QFN package with the exposed VIN, SW, and PGND pads to maximize thermal dissipation.



## 6.2 Functional Block Diagram



## **6.3 Feature Description**

## 6.3.1 Input Voltage Range (V<sub>IN</sub>)

The LM704A0-Q1 operational input voltage range is from 4.5V to 45V. The device is intended for step-down conversions from 12V automotive supply rails. The LM704A0-Q1 uses internal LDOs to provide an 8V or 5V VCC bias rail and a 5V VDDA rail for the gate drive and control circuits.

In high input voltage applications, make sure that the VIN and SW pins do not exceed the absolute maximum voltage rating of 50V during line or load transient events. Voltage excursions that exceed the absolute maximum ratings of these pins can damage the IC. Follow PCB board layout recommendations and use high-quality input bypass capacitors to minimize voltage overshoot and ringing.

As  $V_{IN}$  approaches  $V_{OUT}$ , the LM704A0-Q1 skips  $t_{OFF}$  cycles to allow the controller to extend the duty cycle up to approximately 99%. Refer to  $\boxtimes$  6-1.

When in dropout, the output voltage tracks the input voltage and the peak current mode control is open loop. As a result, larger output voltage perturbations due to line and load transients are possible. Additional output capacitance and more aggressive external compensation can improve the output response.

Use 式 1 to calculate when the LM704A0-Q1 enters dropout mode.

$$V_{\rm IN} = V_{\rm OUT} \times \left(\frac{t_{\rm P}}{t_{\rm P} - t_{\rm OFF}}\right) \tag{1}$$

- t<sub>P</sub> is the oscillator period
- t<sub>OFF</sub> is the minimum off time, typical 88ns



図 6-1. Dropout Mode Operation

## 6.3.2 High-Voltage Bias Supply Regulator (VCC, BIAS, VDDA)

The LM704A0-Q1 contains an internal high-voltage VCC bias regulator that provides the bias supply for the gate drivers for the power MOSFETs. The input voltage pin (VIN) can be connected directly to an input voltage source up to 45V. However, when the input voltage is below the VCC setpoint level, the VCC voltage tracks VIN minus a small voltage drop.

If configured for a 3.3V fixed output, the VCC bias regulator output voltage is 5V to allow connecting the BIAS pin to an external supply from 5V to 30V. Similarly, if configured for a 5V fixed output, the VCC bias regulator output voltage is 5V to allow connecting the BIAS pin to the VOUT node or an external supply from 5V to 30V. For a 12V fixed output or an adjustable output, the VCC bias regulator output voltage is 8V to allow connecting the BIAS pin to the VOUT node or an external supply from 10V to 30V.

At power up, the VCC regulator sources current into the capacitor connected to the VCC pin (if EN pin is connected to a voltage greater than 2V). When the VCC voltage exceeds 4.3V, the output is enabled and the soft-start sequence begins. The output remains active unless the VCC voltage falls below the VCC falling UVLO threshold of 4V (typical) or the EN is driven below 900mV (typical). TI recommends that a  $4.7\mu\text{F}$  capacitor is connected from the VCC pin to PGND and placed as close as possible to the device pins.

Internal power dissipation of the VCC regulator can be minimized by connecting the BIAS pin to VOUT or an external supply. If the BIAS voltage is above 9.1V (typical), the input to the VCC regulator switches over from VIN to BIAS. If configured for a 3.3V fixed or a 5V fixed output, the switchover happens at 4.6V (typical). Tie the BIAS pin to AGND if unused. Never connect the BIAS pin to a voltage greater than 32V. If an external supply is connected to the BIAS pin to power the LM704A0-Q1, V<sub>IN</sub> must be greater than the external bias voltage under all conditions to avoid damage to the device.

An internal 5V linear regulator generates the VDDA bias supply from the VCC bias supply. Bypass VDDA with a 100nF ceramic capacitor to achieve a low-noise internal bias rail. Normally VDDA is 5V, however when configured for a fixed 3.3V or a fixed 5V VOUT, the VDDA regulator is disabled in sleep mode while the circuitry, normally powered by the VDDA, is switched over to VOUT as the power source.

## 6.3.3 Enable (EN)

The EN/UVLO pin can be connected to a voltage as high as 45V. The LM704A0-Q1 has a precision enable. When the EN pin is greater than 1V, the output is enabled. If the EN pin is pulled below 0.55V (typical), the LM704A0-Q1 is in shutdown with an  $I_Q$  of 2.3µA (typical) current draw from  $V_{IN}$ . When the enable voltage is between 0.55V (typical) and 1V (typical), the LM704A0-Q1 is in standby mode. When in standby mode, the VCC regulator is enabled, the device is not switching, and the  $I_Q$  current is 350µA (typical). Users can also enable the LM704A0-Q1 with standard CMOS logic drivers. A voltage greater than 2.0V enables the LM704A0-Q1, and a voltage less than 0.4V disables the LM704A0-Q1. However, many applications benefit from using a resistor divider  $R_{UV1}$  and  $R_{UV2}$  as shown in  $\boxtimes$  6-2 to establish a precision UVLO threshold. TI recommends setting the input voltage turn-on threshold at 4.5V or higher when the rise time of the input supply to the LM704A0-Q1 is significantly slower than the internal soft-start time. TI does not recommend leaving the EN pin floating.

Use  $\precsim$  2 to calculate the UVLO resistors given the required input turn-on voltage. The EN voltage hysteresis,  $V_{\text{EN-HYS}}$ , is 100mV or 10% of the EN voltage rising threshold,  $V_{\text{EN-TH}}$ , therefore the input turn-off voltage is 90% of the input turn-on voltage.



図 6-2. Programmable Input Voltage UVLO Turn-on and Turn-off

### 6.3.4 Power-Good Monitor (PG)

The LM704A0-Q1 includes an output voltage monitoring signal for  $V_{\text{OUT}}$  to simplify sequencing and supervision. The power-good function can be used to enable circuits that are supplied by the corresponding voltage rail or to turn on sequenced supplies. The power-good output (PG) switches to a high impedance open-drain state when the output voltage is in regulation. The PG output switches low when the corresponding output voltage drops below the lower power-good threshold (92% typical) or rises above the upper power-good threshold (110% typical). If the upper PG threshold is exceeded when operating in standalone configuration mode, the high-side switch is turned off immediately and the low-side switch is turn on to prevent overvoltage and discharge the output. A 25µs deglitch filter prevents false tripping of the power-good signal during transients. TI recommends a pull-up resistor of 100k $\Omega$  (typical) from PG to the relevant logic rail. PG is asserted low during soft-start and when the buck regulator is disabled via the EN input.

When the LM704A0-Q1 is configured as a primary device, the PG pin is converted to a synchronization clock output for the secondary device. The synchronization signal has logic levels and is 180° out of phase (lagging) with the internal high-side gate driver output of the primary device.

### 6.3.5 Switching Frequency (RT)

The LM704A0-Q1 oscillator is programmed by a resistor between RT and AGND to set an oscillator frequency between 200kHz and 2.2MHz. Calculate the RT resistance for a given switching frequency using ₹ 3.

$$R_{RT}[k\Omega] = \frac{\frac{10^6}{F_{SW}[kHz]} - 53}{45}$$
 (3)

Under low  $V_{IN}$  conditions when the high-side MOSFET on-time exceeds the programmed oscillator period, the LM704A0-Q1 extends the switching period of that channel until the PWM latch is reset by the current sense ramp exceeding the controller compensation voltage. In such an event, the oscillators operate independently and asynchronously until the channel can maintain output regulation at the programmed frequency.

The approximate input voltage level where this occurs is given by  $\not \equiv 4$ , where  $t_{SW}$  is the switching period and  $t_{OFF(min)}$  is the minimum off-time of 88ns.

$$V_{IN(min)} = V_{OUT} \times \left(\frac{t_{SW}}{t_{SW} - t_{OFF(min)}}\right)$$
 (4)

## 6.3.6 Dual Random Spread Spectrum (DRSS)

The LM704A0-Q1 provides a Dual Random Spread Spectrum (DRSS) function which reduces the EMI of the power supply over a wide frequency range. The DRSS function combines a low-frequency triangular modulation profile with a high frequency cycle-by-cycle random modulation profile. The low frequency triangular modulation improves performance in the lower radio frequency bands, while the high frequency random modulation improves performance in the higher radio frequency bands.

Spread spectrum works by converting a narrowband signal into a wideband signal which spreads the energy over multiple frequencies. Industry standards require different spectrum analyzer resolution bandwidth (RBW) settings for different frequency bands. The RBW has an impact on the spread spectrum performance. For example, the CISPR-25 requires 9kHz RBW for the 150kHz to 30MHz frequency band. For frequencies greater than 30MHz, the required RBW is 120kHz. DRSS is able to simultaneously improve the EMI performance in the high and low RBWs with the low-frequency triangular modulation and high-frequency cycle-by-cycle random modulation as shown in  $\boxtimes$  6-3. In the low-frequency band (150kHz -30MHz), the DRSS function can reduce the conducted emissions by as much as 15dB $\mu$ V, and in the high-frequency band (30MHz - 108MHz) by as much as 5dB $\mu$ V.

The DRSS function can be enabled by connecting either a  $41.2k\Omega$  or  $71.5k\Omega$  resistor from the CONFIG pin to AGND. The DRSS function is disabled when an external clock is applied to the PFM / SYNCIN pin.



図 6-3. Dual Random Spread Spectrum Implementation

### 6.3.7 Soft Start

The LM704A0-Q1 has an internal 2.8ms soft-start timer (typical). The soft-start feature allows the regulator to gradually reach the steady-state operating point, thus reducing start-up stresses and surges.

### 6.3.8 Output Voltage Setpoint (FB)

The LM704A0-Q1 outputs can be independently configured for one of the three fixed output voltages with no external feedback resistors, or adjusted to the desired voltage using an external resistor divider network. The output can be configured as a 3.3V output by connecting the FB pin to VDDA, a 5V output by connecting FB through a 24.9k $\Omega$  resistor to VDDA, or 12V by connecting the FB pin through a 49.9k $\Omega$  resistor to VDDA. With the output voltage selection, the VCC bias regulator output level is selected as well as shown in  $\frac{1}{2}$  6-1. The configuration settings are latched and cannot be changed until the input voltage to the LM704A0-Q1 is recycled.

表 6-1. Output Voltage and VCC Voltage Selection

| FB Pin                   | Output Voltage | VCC Voltage |  |  |  |  |
|--------------------------|----------------|-------------|--|--|--|--|
| Short to VDDA            | 3.3V           | 5V          |  |  |  |  |
| 24.9kΩ to VDDA           | 5.0V           | 5V          |  |  |  |  |
| 49.9kΩ to VDDA           | 12V            | 8V          |  |  |  |  |
| Resistor divider to VOUT | 0.8V to 55V    | 8V          |  |  |  |  |

Alternatively, the output voltage can be set using external resistive dividers from the output to the FB pin. The output voltage adjustment range is between 0.8V and 36V. The voltage reference setpoint is 0.8V ( $V_{REF}$ ). Use  $\precsim$  5 to calculate the upper and lower feedback resistors, designated  $R_{FB1}$  and  $R_{FB2}$  respectively.

$$R_{FB1} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_{FB2} \tag{5}$$

The recommended starting value for  $R_{FB2}$  is between  $10k\Omega$  and  $20k\Omega$ .

If a low  $I_Q$  mode is required, be careful when selecting the external resistors. The extra current drawn from the external divider is added to the LM704A0-Q1  $I_{Q-SLEEP}$  current. The divider current reflected to  $V_{IN}$  is divided down by the ratio of  $V_{OUT}/V_{IN}$ .

### 6.3.9 Minimum Controllable On-Time

There are two limitations to the minimum output voltage adjustment range: the LM704A0-Q1 voltage reference of 0.8V and the minimum controllable switch-node pulse width, t<sub>ON(min)</sub>.

 $t_{ON(min)}$  effectively limits the voltage step-down conversion ratio  $V_{OUT}/V_{IN}$  at a given switching frequency. For fixed-frequency PWM operation, the voltage conversion ratio must satisfy  $\pm$  6.

$$\frac{V_{OUT}}{V_{IN}} > t_{ON(min)} \times F_{SW}$$
 (6)

where

- t<sub>ON(min)</sub> is 25ns (typical).
   F<sub>SW</sub> is the switching frequency.

If the desired voltage conversion ratio does not meet the above condition, the LM704A0-Q1 transitions from a fixed switching frequency operation mode to a pulse-skipping mode to maintain output voltage regulation.

For wide  $V_{\text{IN}}$  applications and low output voltages, an alternative is to reduce the LM704A0-Q1 switching frequency to meet the requirement of  $\pm$  6.

### 6.3.10 Error Amplifier and PWM Comparator (FB, EXTCOMP)

The LM704A0-Q1 has a high-gain transconductance amplifier that generates an error current proportional to the difference between the feedback voltage and an internal precision reference (0.8V). The control loop compensation can be configured in two ways. The first is using the internal compensation amplifier, which has a gain of 30 $\mu$ S. To use the internal compensation network connect the EXTCOMP through a 100 $k\Omega$  resistor to the VDDA pin. If a  $100k\Omega$  resistor is not detected, the LM704A0-Q1 defaults to the external loop compensation network. The external loop compensation network is latched and cannot be re-configured easily. When using the external compensation network, the gain of the transconductance amplifier is 1200µS. Typically if higher performance is required to meet a stringent transient response requirement. TI advises to use external compensation configuration. To re-configure the compensation (internal or external) power must be recycled and VCC must be allowed to drop below the VCC<sub>UVLO</sub> threshold.

TI generally recommends a type-II compensation network for peak current-mode control. If no external compensation impedance is detected on power up, the fixed internal compensation network is used.

## 6.3.11 Slope Compensation

The LM704A0-Q1 provides internal slope compensation for stable operation with peak current-mode control and a duty cycle greater than 50%. Calculate the buck inductance to provide a slope compensation contribution equal to one times the inductor downslope using  $\pm 7$ .

$$L_{O(sc)} = \frac{V_{OUT}[V] \times R_{S}[m\Omega]}{24 \times F_{SW}[MHz]}$$
(7)

- A lower inductance value increases the peak-to-peak inductor current, which typically minimizes size and cost, and improves transient response at the cost of reduced light-load efficiency due to higher cores losses and peak currents.
- A higher inductance value decreases the peak-to-peak inductor current, which typically increases the full-load efficiency by reducing switch peak and RMS currents at the cost of requiring larger output capacitors to meet load-transient specifications.

## 6.3.12 Shunt Current Sensing

🗵 6-4 illustrates inductor current sensing using a shunt resistor. This configuration continuously monitors the inductor current to provide accurate overcurrent protection across the operating temperature range. For excellent current sense accuracy and overcurrent protection, use a low inductance ±1% tolerance shunt resistor between the inductor and the output, with a Kelvin connection to the LM704A0-Q1 current sense amplifier.

If the peak differential current signal sensed from ISNS+ to VOUT exceeds the current limit threshold of 56mV, the current limit comparator immediately terminates the high-side gate driver output for cycle-by-cycle current limiting. Calculate the shunt resistance using 式 8.

$$R_{S} = \frac{V_{CS(TH)}}{I_{OUT(CL)} + \frac{\Delta I_{L}}{2}}$$
 (8)

English Data Sheet: SNVSCD2



#### where

- V<sub>CS(TH)</sub> is current sense threshold of 56mV.
- I<sub>OUT(CL)</sub> is the overcurrent setpoint that is set higher than the maximum load current to avoid tripping the
  overcurrent comparator during load transients.
- ΔI<sub>I</sub> is the peak-to-peak inductor ripple current.



図 6-4. Shunt Current Sensing Implementation

The typical current sense delay  $(t_{DELAY(CS)})$  is 75ns. Calculate the resultant inductor current overshoot above the overcurrent threshold using  $\pm 9$ .

$$I_{L(overshoot)} = \frac{(V_{IN} - V_{OUT}) \times t_{DELAY(CS)}}{L_O}$$
(9)

The respective SS voltage is clamped 150mV above FB during an overcurrent condition. 16 overcurrent events must occur before the SS clamp is enabled. This requirement make sure that SS can be pulled low during brief overcurrent events, preventing output voltage overshoot during recovery.

### 6.3.13 Hiccup Mode Current Limiting

The LM704A0-Q1 includes an internal hiccup mode protection function. When an overload condition occurs, a 512-cycle counter starts counting consecutive cycle-by-cycle current limit incidents after the internal soft-start sequence is completed. The 512-cycle counter is reset if four consecutive switching cycles occur without exceeding the current limit threshold. If  $V_{FB} > 400 \text{mV}$  after 512-cycle counts are completed, the counter is restarted. When  $V_{FB} < 400 \text{mV}$  and 512-cycle counts are completed, the internal soft-start output is pulled low and the internal high-side and low-side drivers are disabled. Then, a 16384 counter is enabled. After the counter reaches 16384, the internal soft-start circuit is enabled, and the output re-starts. Note: the Hiccup mode current limit is not enabled during the soft-start time and until the feedback voltage exceeds 0.4V.

## 6.3.14 Device Configuration (CONFIG)

The LM704A0-Q1 can be configured for operation in Standalone Mode (single device) or for operation in single output interleaved mode (two devices) for paralleling the outputs of two devices for high-current applications. When operating in interleaved mode, one of the two devices has to be configured as a primary device while the other device has to be configured as a secondary device. There is also the option to enable or disable the DRSS function as detailed in  $\frac{1}{2}$  6-2.

During device startup, the CONFIG pin is sampled and latched. The configuration cannot be changed "on the fly". The LM704A0-Q1 input voltage must be recycled or EN pin toggled before the device can be reconfigured. 

3 6-5 shows the configuration timing diagram.

When the DRSS function is enabled, the LM704A0-Q1 cannot be synchronized to an external clock.

表 6-2. Configuration Modes

| R <sub>CONFIG</sub> | Mode        | Function  | DRSS     |
|---------------------|-------------|-----------|----------|
| 29.4kΩ              | Standalone  | N/A       | Disabled |
| 41.2kΩ              | Standalone  | N/A       | Enabled  |
| 54.9kΩ              | Interleaved | Primary   | Disabled |
| 71.5kΩ              | Interleaved | Primary   | Enabled  |
| 90.9kΩ              | Interleaved | Secondary | N/A      |



図 6-5. Configuration Timing

21

Product Folder Links: LM704A0-Q1

### 6.3.15 Single-Output Dual-Phase Operation

For single-output, dual-phase operation, two LM704A0-Q1 devices are required. Additional phases cannot be added. Configure the first device as a primary and the second device as a secondary per 表 6-2. This action disables the feedback error amplifier of the secondary device and places feedback error amplifier into a high-impedance state. Connect EXTCOMP pins of the primary and secondary devices together with minimal trace length. Add an external compensation network near the primary device. Internal compensation feature is not supported when operating in dual-phase configuration. The PG / SYNCOUT pin of the primary device must be connected to the PFM / SYNCIN pin of the secondary device. The SYNCOUT of the primary device is 180° out-of-phase and facilitates the interleaved operation. RT pin is not used for the oscillator when the LM704A0-Q1 is configured as a secondary device but instead is used for the slope compensation. RT resistance on the secondary device needs to be the same value as RT resistance on the primary device to make sure of correct operation. The oscillator frequency is derived from the primary device. When operating in Interleaved mode, both devices need to be enabled at the exact same time for start-up. After the regulator has started, pull the secondary EN pin low (< 0.8V) for phase shedding if needed at light load to increase the efficiency.

Configure PFM mode by connecting both the PFM/SYNC pin of the primary and the FB pin of the secondary to the VDDA pin as shown in  $\boxtimes$  6-6.



図 6-6. Simplified Schematic for Single-Output Dual-Phase Operation in PFM Mode

Configure FPWM mode by applying an external synchronization signal to the PFM/SYNCIN pin of the primary or connecting the pin to the AGND and connecting the FB pin of the secondary to the AGND pin as shown in  $\boxtimes$  6-7.



図 6-7. Simplified Schematic for Single-Output Dual-Phase Operation in FPWM Mode

注

While in interleaved mode, if an external SYNCIN signal is applied after the start-up, there is a 2 clock cycle delay before the LM704A0-Q1 locks onto the external sync signal.

In PFM mode, while the primary device is pulse skipping to reduce the  $I_{Q-SLEEP}$  current, the primary device disables the synchronization clock output, therefore the phase shedding is not supported. Phase shedding is only supported in FPWM.

When operating in PFM mode under light load conditions, either primary device or secondary device or both devices can switch.

In FPWM mode, the secondary device can be disabled to reduce the  $I_{Q-SLEEP}$  current, and then the device can be enabled to support higher load currents when needed. When the secondary device enable is recycled the internal soft-start is pulled low, and then the LM704A0-Q1 goes through a normal soft-start turn-on. During the secondary soft-start time (2.8ms typical) there is a phase current imbalance until the soft-start is done. The phase current imbalance is also possible when in dropout as there is no control over the current. Matching the impedance of the outputs of the primary and secondary devices minimizes the phase current imbalance.

For more information, see *Benefits of a Multiphase Buck Converter* and *Multiphase Buck Design From Start to Finish.* 

### 6.3.16 Pulse Frequency Modulation (PFM) / Synchronization

The LM704A0-Q1 provides a diode emulation feature that can be enabled to prevent reverse (drain-to-source) current flow in the low-side MOSFET. When configured for diode emulation (DEM), the low-side MOSFET is switched off when reverse current flow is detected by sensing of the SW voltage using a zero-cross comparator. The benefit of this configuration is lower power loss during light load operation. Note: configuring the device for DEM has an effect of slower response to load transients during light load operation.

The diode emulation feature is configured with the PFM / SYNCIN pin. To enable diode emulation and thus achieve discontinuous conduction mode (DCM) operation at light loads, connect PFM / SYNCIN to VDDA. Note that diode emulation is automatically engaged to prevent reverse current flow during a prebias start-up in PFM. During start up, when the output voltage approaches the regulation set point a gradual change from DCM to CCM occurs, preventing the output voltage overshoot.

If forced pulse-width modulation (FPWM) or continuous conduction mode (CCM) operation is desired, tie PFM / SYNCIN to AGND. Note that the LM704A0-Q1 transitions from PFM to FPWM mode whenever LM704A0-Q1 is reset. The time to transition to FPWM operation is dependent on the output load current. In a typical application,



the transition from PFM to FPWM operation occurs in less than 1ms if the output current is greater than 100mA. Similarly, for the output currents of around 1mA, the transition generally occurs in tens of milliseconds.

To synchronize the LM704A0-Q1 to an external source, apply a logic-level clock (greater than 1.17V) to the PFM / SYNCIN pin. The LM704A0-Q1 can be synchronized to  $\pm 20\%$  of the programmed frequency up to a maximum of 2.2MHz. If there is an RT resistor and a synchronization signal, the LM704A0-Q1 ignores the RT resistor and synchronizes to the external clock. Under low  $V_{IN}$  conditions when the minimum off-time is reached, the synchronization signal is ignored, allowing the switching frequency to be reduced to maintain output voltage regulation.

When in FPWM mode, the time for the LM704A0-Q1 to be synchronized to an external clock frequency is approximately 100µs. If an external clock is applied after startup while operating in PFM mode, the time to synchronize the switching frequency is dependent on the load. In a typical application, switch synchronization and FPWM operation occurs in less than 1ms if the output current exceeds 100mA. Similarly, for the output currents of around 1mA, the synchronization generally occurs in tens of milliseconds.

### 6.3.17 Thermal Shutdown (TSD)

The LM704A0-Q1 includes an internal junction temperature monitor that operates while the device is in active mode. If the temperature exceeds 175°C (typical), thermal shutdown occurs. When entering thermal shutdown, the device:

- 1. Turns off the high-side and low-side MOSFETs.
- 2. Pulls SS and PG pins low.
- 3. Turns off the VCC regulator.
- 4. Initiates a soft-start sequence when the die temperature decreases by the thermal shutdown hysteresis of 15°C (typical).

This protection is a non-latching protection, therefore, the device cycles into and out of thermal shutdown if the fault persists.

### 6.4 Device Functional Modes

#### 6.4.1 Shutdown Mode

The EN / UVLO pin provides ON / OFF control for the LM704A0-Q1. When V<sub>EN</sub> is below 0.55V (typical), the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The guiescent current in shutdown mode drops to 2.3µA (typical). The LM704A0-Q1 also includes undervoltage (UV) protection of the internal bias LDO. If the internal bias supply voltage is below the UV threshold level, the switching regulator remains off.

### 6.4.2 Standby Mode

The internal bias LDO has a lower enable threshold than the switching regulator. When V<sub>EN</sub> is above 0.55V (typical) and below the precision enable threshold of 1V (typical), the internal LDO is on and regulating. The precision enable circuitry is turned on if the LDO output is above the bias rail UV threshold. The switching and output voltage regulation are disabled in standby mode.

## 6.4.3 Active Mode

The LM704A0-Q1 is in active mode when V<sub>EN</sub> is above the precision enable threshold and the internal bias rail is above the UV threshold level. In active mode, the device operates in one of two modes depending on the load current, input voltage, output voltage, and PFM / SYNCIN pin configuration:

- 1. Forced pulse width modulation (FPWM) mode. This mode of operation is configured by tying the PFM / SYNCIN pin to GND or driving with an external clock source. The device operates in continuous conduction mode (CCM) with fixed switching frequency regardless of the load current.
- Pulse frequency modulation (PFM) mode. This mode of operation is configured by tying the PFM / SYNCIN. pin to VDDA. The device operates in discontinuous conduction mode (DCM) if the load current is less than half of the peak-to-peak inductor current, otherwise the device operates in continuous conduction mode (CCM). The transition between CCM and DCM is automatic.

#### 6.4.4 Sleep Mode

The LM704A0-Q1 operates with peak current-mode control such that the compensation voltage is proportional to the peak inductor current. During no-load or light-load conditions, the output capacitor discharges very slowly. As a result, the compensation voltage goes low and the switching is stopped. When the LM704A0-Q1 controller detects 16 missed switching cycles, the LM704A0-Q1 controller enters sleep mode and switches to a low I<sub>O-SI FFP</sub> state to reduce the current drawn from the input. For the LM704A0-Q1 to go into sleep mode, the device must be programmed for PFM mode.

English Data Sheet: SNVSCD2

## 7 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 7.1 Application Information

## 7.1.1 Power Train Components

A comprehensive understanding of the buck regulator power train components is critical to successfully completing a synchronous buck regulator design. The following section discuss the output inductor, input and output capacitors, and EMI input filter.

#### 7.1.1.1 Buck Inductor

For most applications, choose a buck inductance such that the inductor ripple current,  $\Delta I_L$ , is between 30% to 50% of the maximum DC output current at nominal input voltage. Choose the inductance using  $\pm$  10 based on a peak inductor current given by  $\pm$  11.

$$L_{O} = \frac{V_{OUT}}{\Delta I_{L} \times F_{SW}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (10)

$$I_{L(PK)} = I_{OUT} + \frac{\Delta I_L}{2}$$
 (11)

Check the inductor data sheet to make sure that the saturation current of the inductor is well above the peak inductor current of a particular design. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can then concentrate on copper loss and preventing saturation. Low inductor core loss is evidenced by reduced no-load input current and higher light-load efficiency. However, ferrite core materials exhibit a hard saturation characteristic and the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current, higher output voltage ripple, not to mention reduced efficiency and compromised reliability. Note that the saturation current of an inductor generally decreases as the core temperature increases. Of course, accurate overcurrent protection is key to avoiding inductor saturation.

### 7.1.1.2 Output Capacitors

Ordinarily, the output capacitor energy store of the regulator combined with the control loop response are prescribed to maintain the integrity of the output voltage within the dynamic (transient) tolerance specifications. The usual boundaries restricting the output capacitor in power management applications are driven by finite available PCB area, component footprint and profile, and cost. The capacitor parasitics—equivalent series resistance (ESR) and equivalent series inductance (ESL)—take greater precedence in shaping the load transient response of the regulator as the load step amplitude and slew rate increase.

The output capacitor,  $C_{OUT}$ , filters the inductor ripple current and provides a reservoir of charge for step-load transient events. Typically, ceramic capacitors provide extremely low ESR to reduce the output voltage ripple and noise spikes, while tantalum and electrolytic capacitors provide a large bulk capacitance in a relatively compact footprint for transient loading events.

Based on the static specification of peak-to-peak output voltage ripple denoted by  $\Delta V_{OUT}$ , choose an output capacitance that is larger than that given by  $\pm$  12.

$$C_{OUT} \ge \frac{\Delta I_{L}}{8 \times F_{SW} \sqrt{\Delta V_{OUT}^{2} + (R_{ESR} \times \Delta I_{L})^{2}}}$$
(12)

7-1 conceptually illustrates the relevant current waveforms during both load step-up and step-down transitions. As shown, the large-signal slew rate of the inductor current is limited as the inductor current ramps to match the new load-current level following a load transient. This slew-rate limiting exacerbates the deficit of charge in the output capacitor, which must be replenished as rapidly as possible during and after the load stepup transient. Similarly, during and after a load step-down transient, the slew rate limiting of the inductor current adds to the surplus of charge in the output capacitor that must be depleted as quickly as possible.



図 7-1. Load Transient Response Representation Showing C<sub>OUT</sub> Charge Surplus or Deficit

In a typical regulator application of 12V input to low output voltage (for example, 3.3V), the load-off transient represents the worst case in terms of output voltage transient deviation. In that conversion ratio application, the steady-state duty cycle is approximately 28% and the large-signal inductor current slew rate when the duty cycle collapses to zero is approximately -V<sub>OUT</sub>/L. Compared to a load-on transient, the inductor current takes much longer to transition to the required level. The surplus of charge in the output capacitor causes the output voltage to significantly overshoot. In fact, to deplete this excess charge from the output capacitor as quickly as possible, the inductor current must ramp below the nominal level following the load step. In this scenario, a large output capacitance can be advantageously employed to absorb the excess charge and minimize the voltage overshoot.

To meet the dynamic specification of output voltage overshoot during such a load-off transient (denoted as  $\Delta V_{OVFRSHOOT}$  with step reduction in output current given by  $\Delta I_{OUT}$ ), the output capacitance must be larger than:

$$C_{OUT} \ge \frac{L_{O} \times \Delta I_{OUT}^{2}}{(V_{OUT} + \Delta V_{OVERSHOOT})^{2} - V_{OUT}^{2}}$$
(13)

The ESR of a capacitor is provided in the manufacturer data sheet either explicitly as a specification or implicitly in the impedance vs frequency curve. Depending on type, size and construction, electrolytic capacitors have significant ESR,  $5m\Omega$  and above, and relatively large ESL, 5nH to 20 nH. PCB traces contribute some parasitic resistance and inductance as well. Ceramic output capacitors have low ESR and ESL contributions at the switching frequency, and the capacitive impedance component dominates. However, depending on package and voltage rating of the ceramic capacitor, the effective capacitance can drop quite significantly with applied DC voltage and operating temperature.



Ignoring the ESR term in  $\stackrel{\rightarrow}{\Rightarrow}$  12 gives a quick estimation of the minimum ceramic capacitance necessary to meet the output ripple specification. Two to four 47µF, 10V, X7R capacitors in 1206 or 1210 footprint is a common choice for a 5V output. Use  $\stackrel{\rightarrow}{\Rightarrow}$  13 to determine if additional capacitance is necessary to meet the load-off transient overshoot specification.

A composite implementation of ceramic and electrolytic capacitors highlights the rationale for paralleling capacitors of dissimilar chemistries yet complementary performance. The frequency response of each capacitor is accretive in that each capacitor provides desirable performance over a certain portion of the frequency range. While the ceramic provides excellent mid- and high-frequency decoupling characteristics with the low ESR and ESL to minimize the switching frequency output ripple, the electrolytic device with the large bulk capacitance provides low-frequency energy storage to cope with load transient demands.

#### 7.1.1.3 Input Capacitors

Input capacitors are necessary to limit the input ripple voltage to the buck power stage due to switching-frequency AC currents. TI recommends using X7S or X7R dielectric ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the drain of the high-side MOSFET and the source of the low-side MOSFET. The input capacitor RMS current for a single-channel buck regulator is given by 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000 3000

$$I_{CIN(rms)} = \sqrt{D \times \left(I_{OUT}^2 \times (1 - D) + \frac{\Delta I_L^2}{12}\right)}$$
 (14)

The highest input capacitor RMS current occurs at D = 0.5, at which point the RMS current rating of the input capacitors must be greater than half the output current.

Ideally, the DC component of input current is provided by the input voltage source and the AC component by the input filter capacitors. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{OUT} - I_{IN}$ ) during the D interval and sinks  $I_{IN}$  during the 1–D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, the peak-to-peak ripple voltage amplitude is given by  $\pm$  15.

$$\Delta V_{IN} = \frac{I_{OUT} \times D \times (1 - D)}{F_{SW} \times C_{IN}} + I_{OUT} \times R_{ESR}$$
 (15)

The input capacitance required for a particular load current, based on an input voltage ripple specification of  $\Delta V_{IN}$ , is given by  $\stackrel{>}{
m IR}$  16.

$$C_{\text{IN}} \ge \frac{D \times (1 - D) \times I_{\text{OUT}}}{F_{\text{SW}} \times (\Delta V_{\text{IN}} - R_{\text{ESR}} \times I_{\text{OUT}})}$$
(16)

Low-ESR ceramic capacitors can be placed in parallel with higher valued bulk capacitance to provide optimized input filtering for the regulator and damping to mitigate the effects of input parasitic inductance resonating with high-Q ceramics. One bulk capacitor of sufficiently high current rating and two 4.7µF X7R ceramic decoupling capacitors are usually sufficient for most applications. Select the input bulk capacitor based on the ripple current rating and operating temperature range.

Of course, a two-channel buck regulator with 180° out-of-phase interleaved switching provides input ripple current cancellation and reduced input capacitor current stress. The above equations represent valid calculations when one output is disabled and the other output is fully loaded.

#### 7.1.1.4 EMI Filter

Switching regulators exhibit negative input impedance, which is lowest at the minimum input voltage. An underdamped LC filter exhibits a high output impedance at the resonant frequency of the filter. For stability, the filter output impedance must be less than the absolute value of the converter input impedance.

$$Z_{IN} = \left| -\frac{V_{IN(\min)}^2}{P_{IN}} \right| \tag{17}$$

The EMI filter design steps are as follows:

- Calculate the required attenuation of the EMI filter at the switching frequency, where C<sub>IN</sub> represents the
  existing capacitance at the input of the switching converter.
- Input filter inductor L<sub>IN</sub> is usually selected between 1μH and 10μH, but can be lower to reduce losses in a high-current design.
- Calculate input filter capacitor C<sub>F</sub>.



図 7-2. Buck Regulator With π-Stage EMI Filter

By calculating the first harmonic current from the fourier series of the input current waveform and multiplying the result by the input impedance (the impedance is defined by the existing input capacitor  $C_{IN}$ ), a formula is derived to obtain the required attenuation as shown by  $\stackrel{>}{\to}$  18.

Attn = 
$$20\log\left(\frac{I_{L(PEAK)}}{\pi^2 \times F_{SW} \times C_{IN}} \times \sin(\pi \times D_{MAX}) \times \frac{1}{1\mu V}\right) - V_{MAX}$$
 (18)

where

- V<sub>MAX</sub> is the allowed dBμV noise level for the applicable conducted EMI specification, for example CISPR 25 Class 5.
- C<sub>IN</sub> is the existing input capacitance of the buck regulator.
- D<sub>MAX</sub> is the maximum duty cycle.
- I<sub>PEAK</sub> is the peak inductor current.

For filter design purposes, the current at the input can be modeled as a square-wave. Determine the EMI filter capacitance  $C_F$  from  $\not\equiv$  19.

$$C_{\rm F} = \frac{1}{L_{\rm IN}} \left( \frac{10 \frac{|\text{Atm}|}{40}}{2\pi \times F_{\rm SW}} \right)^2 \tag{19}$$

Adding an input filter to a switching regulator modifies the control-to-output transfer function. The output impedance of the filter must be sufficiently small such that the input filter does not significantly affect the loop gain of the buck converter. The impedance peaks at the filter resonant frequency. The resonant frequency of the filter is given by  $\stackrel{>}{\to}$  20.

$$f_{\text{res}} = \frac{1}{2\pi \times \sqrt{L_{\text{IN}} \times C_{\text{F}}}} \tag{20}$$

The purpose of  $R_D$  is to reduce the peak output impedance of the filter at the resonant frequency. Capacitor  $C_D$  blocks the DC component of the input voltage to avoid excessive power dissipation in  $R_D$ . Capacitor  $C_D$  must have lower impedance than  $R_D$  at the resonant frequency with a capacitance value greater than that of the input capacitor  $C_{IN}$ . This prevents  $C_{IN}$  from interfering with the cutoff frequency of the main filter. Added damping is needed when the output impedance of the filter is high at the resonant frequency (Q of filter formed by  $L_{IN}$  and  $C_{IN}$  is too high). An electrolytic capacitor  $C_D$  can be used for damping with a value given by  $\stackrel{\sim}{\to}$  21.

$$C_{\rm D} \ge 4 \times C_{\rm IN} \tag{21}$$

Select the damping resistor R<sub>D</sub> using <del>₹</del> 22.

$$R_{D} = \sqrt{\frac{L_{IN}}{C_{IN}}}$$
 (22)

## 7.1.2 Error Amplifier and Compensation

A Type-II compensator using a transconductance error amplifier (EA) is shown in  $\boxtimes$  7-3. The dominant pole of the EA open-loop gain is set by the EA output resistance, R<sub>OEA</sub>, and effective bandwidth-limiting capacitance, C<sub>BW</sub> as shown by  $\precsim$  23.

$$G_{\text{EA(openloop)}}(s) = -\frac{g_m \cdot R_{\text{O-EA}}}{1 + s \cdot R_{\text{O-EA}} \cdot C_{\text{BW}}}$$
(23)

$$G_{EA(openloop)}(s) = -\frac{g_{m} \times R_{OEA}}{1 + s \times R_{OEA} \times C_{BW}}$$
(24)

The EA high-frequency pole is neglected in the above expression. The compensator transfer function from output voltage to COMP node, including the gain contribution from the (internal or external) feedback resistor network, is calculated in 式 25.

$$G_{c}(s) = \frac{\hat{v}_{c}(s)}{\hat{v}_{out}(s)} = -\frac{V_{REF}}{V_{OUT}} \times \frac{g_{m} \times R_{OEA} \times \left(1 + \frac{s}{\omega_{z1}}\right)}{\left(1 + \frac{s}{\omega_{p1}}\right) \times \left(1 + \frac{s}{\omega_{p2}}\right)}$$
(25)

where

- V<sub>REF</sub> is the feedback voltage reference of 0.8V
- g<sub>m</sub> is the EA gain transconductance of 1200μS
- R<sub>O-EA</sub> is the error amplifier output impedance of 64MΩ

$$\omega_{\rm Z1} = \frac{1}{R_{\rm COMP} \times C_{\rm COMP}} \tag{26}$$

$$\omega_{\rm p1} = \frac{1}{R_{\rm OEA} \times (C_{\rm COMP} + C_{\rm HF} + C_{\rm BW})} \cong \frac{1}{R_{\rm OEA} \times C_{\rm COMP}} \tag{27}$$

$$\omega_{p2} = \frac{1}{R_{COMP} \times (C_{COMP} \mid | (C_{HF} + C_{BW}))} \cong \frac{1}{R_{COMP} \times C_{HF}}$$
(28)

The EA compensation components create a pole close to the origin, a zero, and a high-frequency pole. Typically,  $R_{COMP} << R_{O-EA}$  and  $C_{COMP} >> C_{BW}$  and  $C_{HF}$ , so the approximations are valid. 27-3 circles the poles in red and the zero in blue.



図 7-3. Error Amplifier and Compensation Network

### 7.1.3 Maximum Ambient Temperature

As with any power conversion device, the LM704A0-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient temperature. The internal die temperature (T<sub>1</sub>) is a function of the following:

- · Ambient temperature
- Power loss
- Effective thermal resistance, R<sub>θ,IA</sub>, of the device
- PCB layout

The maximum internal die temperature for the LM704A0-Q1 must be limited to 150°C. This limit establishes a limit on the maximum device power dissipation and, therefore, the load current.  $\neq$  29 shows the relationships between the important parameters. Larger ambient temperatures ( $T_A$ ) and larger values of  $R_{\theta JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the LM704A0-Q1 Quickstart Calculator tool. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly.

$$I_{OUT}|_{MAX} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \times \frac{\eta}{(1 - \eta)} \times \frac{1}{V_{OUT}}$$
(29)

where

- η = efficiency
- T<sub>A</sub> = ambient temperature
- T<sub>J</sub> = junction temperature
- R<sub>θ,JA</sub> = the effective thermal resistance of the IC junction to the air, mainly through the PCB

The correct value of  $R_{\theta JA}$  is more difficult to estimate. As stated in the *Semiconductor and IC Package Thermal Metrics* application report, the JESD 51-7 value of  $R_{\theta JA}$  given in Thermal Information is not valid for design purposes and must not be used to estimate the thermal performance of the device in a real application. The JESD 51-7 values reported in Thermal Information were measured under a specific set of conditions that are rarely obtained in an actual application.

English Data Sheet: SNVSCD2



The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors. The following are the most critical parameters:

- Power dissipation
- Air temperature
- Airflow
- PCB area
- Copper heat-sink area
- Number of thermal vias under or near the package
- · Adjacent component placement

Typical curves of maximum output current versus ambient temperature are shown in *Derating Curves* for a good thermal layout.

Use *Thermal Design Resources* as a guide for thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment.

## 7.1.3.1 Derating Curves

The data in this section was taken on the LM706A0QEVM evaluation board with a device and PCB combination, giving an  $R_{\theta JA}$  of about 19°C/W. Note that the data given in these graphs are for illustration purposes only and the actual performance in any given application depends on all of the previously mentioned factors.



図 7-4. Maximum Output Current versus Ambient Temperature



図 7-5. Maximum Output Current versus Ambient Temperature



Output Configuration 11 5V-ADJ 5V-Fixed 10 Maximum Output Current (A) 8 7 6 5 4 3 2 0 20 60 80 100 120 160 Ambient Temperature (°C)  $F_{SW} = 2.1MHz$  $V_{IN} = 12V$  $R_{\theta JA} = 18.6$ °C/W  $V_{OUT} = 5V$ 

図 7-6. Maximum Output Current versus Ambient Temperature

図 7-7. Maximum Output Current versus Ambient Temperature



## 7.2 Typical Applications

For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation and test results of an LM704A0-Q1-powered implementation, see *Tl Designs* reference design library.

## 7.2.1 Design 1 - High Efficiency, Wide Input, 400kHz Synchronous Buck Regulator

 $\boxtimes$  7-8 shows the schematic diagram of a single-output synchronous buck regulator with the output voltage of 5V and a rated load current of 8A. In this example, the target half-load and full-load efficiencies are 93.5% and 92.5%, respectively, based on a nominal input voltage of 24V that ranges from 8V to 45V. The switching frequency is set at 400kHz by resistor  $R_{RT}$ . An output voltage of 3.3V is also feasible simply by connecting FB to VDDA.



図 7-8. Application Circuit 1 With LM704A0-Q1 Buck Regulator at 400kHz

注

This and subsequent design examples are provided herein to showcase the LM704A0-Q1 converter in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor can be required at the input to make sure of stability, particularly at low input voltage and high output current operating conditions. See Power Supply Recommendations for more detail.

### 7.2.1.1 Design Requirements

表 7-1 shows the intended input, output, and performance parameters for this automotive design example.

表 7-1. Design Parameters

| DESIGN PARAMETER                         | VALUE     |  |
|------------------------------------------|-----------|--|
| Input voltage range (steady-state)       | 8V to 42V |  |
| Min transient input voltage (cold crank) | 5.5V      |  |
| Max transient input voltage (load dump)  | 45V       |  |
| Output voltage                           | 5V        |  |
| Output current                           | 8A        |  |
| Switching frequency                      | 400kHz    |  |
| Output voltage regulation                | ±1%       |  |
| Active current, no load                  | 10μΑ      |  |
| Shutdown current                         | 2.2μΑ     |  |
| Soft-start time                          | 3ms       |  |

The switching frequency is set at 400kHz by resistor  $R_{RT}$ . In terms of control loop performance, the target loop crossover frequency is 30kHz with a phase margin greater than 50°.

The selected buck regulator powertrain components are cited in 表 7-2, and many of the components are available from multiple vendors. This design uses a low-DCR, metal-powder composite inductor, and ceramic output capacitor implementation.

表 7-2. List of Materials for Application Circuit 1

| REFERENCE<br>DESIGNATOR | QTY | SPECIFICATION                                                  | MANUFACTURER      | PART NUMBER          |
|-------------------------|-----|----------------------------------------------------------------|-------------------|----------------------|
| C <sub>IN</sub> 4       | 1   | 4.7μF, 100V, X7S, 1210, ceramic                                | Murata            | GCM32DC72A475KE02L   |
|                         | -   |                                                                | TDK               | CGA6M3X7S2A475K200   |
| C <sub>O</sub> 4        |     | 47μF, 6.3V, X7R, 1210, ceramic, AEC-Q200                       | Murata            | GCM32ER70J476KE19L   |
|                         | 4   | 47με, 0.3V, λ7Κ, 1210, cerailic, ΑΕΟ-Q200                      | Taiyo Yuden       | JMK325B7476KMHTR     |
|                         |     | 47μF, 10V, X7S, 1210, ceramic, AEC-Q200                        | TDK               | CGA6P1X7S1A476M250AC |
| L <sub>O</sub> 1        | 1   | 3.3μH, 5.9mΩ, 10.1A, 6.71 × 6.51 × 6.1mm, AEC-Q200             | Coilcraft         | XGL6060-332MEC       |
|                         | '   | 3.3μH, 10.8mΩ, 15A, 6.45 × 6.65 × 5.8mm, AEC-Q200              | Würth Electronik  | 74439346033          |
| R <sub>S</sub>          | 1   | Shunt, 5mΩ, 0508, 1W, AEC-Q200                                 | Susumu            | KRL3216T4A-M-R005    |
| U <sub>1</sub>          | 1   | LM704A0-Q1 45V, 10A synchronous DC/DC buck converter, AEC-Q100 | Texas Instruments | LM704A0QRRXRQ1       |

Product Folder Links: LM704A0-Q1

35

English Data Sheet: SNVSCD2

#### 7.2.1.2 Detailed Design Procedure

### 7.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM704A0-Q1 device with the WEBENCH Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 7.2.1.2.2 Custom Design With Excel Quickstart Tool

Select components based on the regulator specifications using the LM704A0-Q1 Quickstart Calculator tool available for download from the LM704A0-Q1 product folder.

#### 7.2.1.2.3 Buck Inductor

1. Use 式 30 to calculate the required buck inductance based on a 40% inductor ripple current at nominal input voltages.

$$L_{0} = \frac{V_{OUT}}{\Delta I_{LO} \times F_{SW}} \times \left(1 - \frac{V_{OUT}}{V_{IN(nom)}}\right) = \frac{5V}{3.2A \times 400kHz} \times \left(1 - \frac{5V}{24V}\right) = 3.1\mu H$$
 (30)

2. Select a standard inductor value of 3.3μH. Use 式 31 to calculate the peak inductor currents at maximum steady-state input voltage. Subharmonic oscillation occurs with a duty cycle greater than 50% for peak current-mode control. For design simplification, the LM704A0-Q1 has an internal slope compensation ramp proportional to the switching frequency that is added to the current sense signal to damp any tendency toward subharmonic oscillation.

$$I_{LO(PK)} = I_{OUT} + \frac{\Delta I_{LO}}{2} = I_{OUT} + \frac{V_{OUT}}{2 \times L_O \times F_{SW}} \times \left(1 - \frac{V_{OUT}}{V_{IN(max)}}\right) = 8A + \frac{5V}{2 \times 3.3 \mu H \times 400 kHz} \times \left(1 - \frac{5V}{45V}\right) = 9.68A$$
 (31)

3. Based on 式 7,use 式 32 to cross-check the inductance to set a slope compensation close to the ideal one times the inductor current downslope. The selected 3.3µH has less downslope and is adequate.

$$L_{O(sc)} = \frac{V_{OUT} \times R_S}{24 \times F_{SW}} = \frac{5V \times 5m\Omega}{24 \times 0.4MHz} = 2.6\mu H$$
 (32)

#### 7.2.1.2.4 Current-Sense Resistance

 Calculate the current-sense resistance based on a maximum peak current capability of at least 25% higher than the peak inductor current at full load to provide sufficient margin during start-up and load-on transients. Calculate the current sense resistances using 式 33.

$$R_{S} = \frac{V_{CS(TH)}}{1.25 \times I_{LO(PK)}} = \frac{56mV}{1.25 \times 9.68} = 4.63m\Omega$$
 (33)

where

- V<sub>CS(TH)</sub> is the 56mV current limit threshold.
- 2. Select a standard resistance value of  $5m\Omega$  for the shunt. A 0508 footprint component with wide aspect ratio termination design provides 1-W power rating, low parasitic series inductance, and compact PCB layout.

ww.ti.com/ja-jp

JAJSOR7 - SEPTEMBER 2024

Carefully observe the Layout Guidelines to make sure that noise and DC errors do not corrupt the differential

3. Place the shunt resistor close to the inductor.

current-sense voltages measured at the ISNS+ and VOUT pins.

- 4. Use Kelvin-sense connections, and route the sense lines differentially from the shunt to the LM704A0-Q1.
- 5. The ISNS-to-output propagation delay (related to the current limit comparator, internal logic and power MOSFET gate drivers) causes the peak current to increase above the calculated current limit threshold. For a total propagation delay t<sub>ISNS(delay)</sub> of 40ns, use 式 34 to calculate the worst-case peak inductor current with the output shorted.

$$I_{LOPK(SC)} = \frac{V_{CS(TH)}}{R_S} + \frac{V_{IN(max)} \times t_{ISNS(delay)}}{L_O} = \frac{56mV}{5m\Omega} + \frac{45V \times 45ns}{3.3\mu H} = 11.81A$$
 (34)

6. Based on this result, select an inductor with saturation current greater than 12A across the full operating temperature range.

#### 7.2.1.2.5 Output Capacitors

 Use 式 35 to estimate the output capacitance required to manage the output voltage overshoot during a load-off transient (from full load to no load) assuming a load transient deviation specification of 5% (250mV for a 5V output).

$$C_{OUT} \ge \frac{L_O \times \Delta I_{OUT}^2}{(V_{OUT} + \Delta V_{OVERSHOOT})^2 - V_{OUT}^2} = \frac{3.3 \mu H \times (8A)^2}{(5V + 250 mV)^2 - 5V^2} = 82 \mu F$$
 (35)

- 2. Noting the voltage coefficient of ceramic capacitors where the effective capacitance decreases significantly with applied voltage, select four 47μF, 10V, X7S, 1210 ceramic output capacitors. Generally, when sufficient capacitance is used to satisfy the load-off transient response requirement, the voltage undershoot during a no-load to full-load transient is also satisfactory.
- 3. Use 式 36 to estimate the peak-peak output voltage ripple at nominal input voltage.

$$\Delta V_{OUT} = \sqrt{\left(\frac{\Delta I_{LO}}{8 \times F_{SW} \times C_{OUT}}\right)^2 + \left(R_{ESR} \times \Delta I_{LO}\right)^2} = \sqrt{\left(\frac{3.2A}{8 \times 400 \text{kHz} \times 82 \mu F}\right)^2 + \left(1 \text{m}\Omega \times 3.2A\right)^2} = 12.6 \text{mV}$$
 (36)

where

- R<sub>ESR</sub> is the effective equivalent series resistance (ESR) of the output capacitors.
- 82µF is the total effective (derated) ceramic output capacitance at 5V.
- 4. Use 式 37 to calculate the output capacitor RMS ripple current using and verify that the ripple current is within the capacitor ripple current rating.

$$I_{CO(RMS)} = \frac{\Delta I_{LO}}{\sqrt{12}} = \frac{3.2A}{\sqrt{12}} = 0.92A$$
 (37)

## 7.2.1.2.6 Input Capacitors

A power supply input typically has a relatively high source impedance at the switching frequency. Good-quality input capacitors are necessary to limit the input ripple voltage. As mentioned earlier, dual-channel interleaved operation significantly reduces the input ripple amplitude. In general, the ripple current splits between the input capacitors based on the relative impedance of the capacitors at the switching frequency.

- 1. Select the input capacitors with sufficient voltage and RMS ripple current ratings.
- 2. Use 式 38 to calculate the input capacitor RMS ripple current assuming a worst-case duty-cycle operating point of 50%.

$$I_{CIN(rms)} = I_{OUT} \times \sqrt{D \times (1 - D)} = 8A \times \sqrt{0.5 \times (1 - 0.5)} = 4A$$
 (38)

3. Use 式 39 to find the required input capacitance.

$$C_{\text{IN}} \ge \frac{D \times (1 - D) \times I_{\text{OUT}}}{F_{\text{SW}} \times (\Delta V_{\text{IN}} - R_{\text{ESR}} \times I_{\text{OUT}})} = \frac{0.5 \times (1 - 0.5) \times 8A}{400 \text{kHz} \times (240 \text{mV} - 2 \text{m}\Omega \times 8A)} = 22.3 \mu F$$
 (39)

Product Folder Links: LM704A0-Q1

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

37

where

- ΔV<sub>IN</sub> is the input peak-to-peak ripple voltage specification.
- R<sub>ESR</sub> is the input capacitor ESR.
- 4. Recognizing the voltage coefficient of ceramic capacitors, select five 4.7μF, 100V, X7R, 1210 ceramic input capacitors. Place these capacitors adjacent to the VIN and PGND pins.
- 5. Use a 10nF, 100V, X7R, 0603 ceramic capacitor near the VIN and PGND pins to supply the high di/dt current during MOSFET switching transitions. Such capacitors offer high self-resonant frequency (SRF) and low effective impedance above 100MHz. The result is lower power loop parasitic inductance, thus minimizing switch-node voltage overshoot and ringing for lower conducted and radiated EMI signature. Refer to Layout Guidelines for more detail.

### 7.2.1.2.7 Frequency Set Resistor

Calculate the RT resistance for a switching frequency of 400kHz using the following equation. Choose the nearest standard E96 value of  $54.9k\Omega$ .

$$R_{RT}[k\Omega] = \frac{\frac{10^6}{F_{SW}[kHz]} - 53}{\frac{45}{45}} = \frac{\frac{10^6}{400} - 53}{\frac{45}{45}} = 54.4k\Omega$$
 (40)

#### 7.2.1.2.8 Feedback Resistors

If an output voltage setpoint other than 3.3V or 5V is required (or to measure a bode plot when using either of the fixed output voltage options), determine the feedback resistances using  $\pm 41$ .

$$R_{FB2} = \frac{R_{FB1}}{\left(\frac{V_{OUT}}{V_{RFF}}\right) - 1} = \frac{100k\Omega}{\left(\frac{5V}{0.8V}\right) - 1} = 19.05k\Omega$$
 (41)

#### 7.2.1.2.9 Compensation Components

Choose compensation components for a stable control loop using the procedure outlined as follows.

1. Based on a specified loop gain crossover frequency,  $f_C$ , of 40kHz, use  $\frac{1}{2}$  42 to calculate  $R_{COMP}$ , assuming an effective output capacitance of 82μF. Choose a standard value for  $R_{COMP}$  of 5.36kΩ.

$$R_{COMP} = 2 \times \pi \times f_C \times \frac{V_{OUT}}{V_{REF}} \times \frac{R_S \times G_{CS}}{gm} \times C_{OUT} = 2 \times \pi \times 40 \text{kHz} \times \frac{5V}{0.8V} \times \frac{5m\Omega \times 10}{1200\mu\text{S}} \times 82\mu\text{F} = 5.37\text{k}\Omega \tag{42} \label{eq:42}$$

 To provide adequate phase boost at crossover while also allowing a fast settling time during a load or line transient, select C<sub>COMP</sub> to place a zero at the higher of (1) one tenth of the crossover frequency, or (2) the load pole. Choose a standard value for C<sub>COMP</sub> of 6.8nF.

$$C_{\text{COMP}} = \frac{10}{2 \times \pi \times f_{\text{C}} \times R_{\text{COMP}}} = \frac{10}{2 \times \pi \times 40 \text{kHz} \times 5.36 \text{k}\Omega} = 7.42 \text{nF}$$
 (43)

Such a low capacitance value also helps to avoid output voltage overshoot when recovering from dropout (when the input voltage is less than the output voltage setpoint and  $V_{COMP}$  is railed high).

 Calculate C<sub>HF</sub> to create a pole at the ESR zero and to attenuate high-frequency noise at COMP. C<sub>BW</sub> is the bandwidth-limiting capacitance of the error amplifier. Select a standard value for C<sub>HF</sub> of 47pF.

$$C_{HF} = \frac{1}{2 \times \pi \times f_{ESR} \times R_{COMP}} - C_{BW} = \frac{1}{2 \times \pi \times 500 \text{kHz} \times 5.36 \text{k}\Omega} - 38 \text{pF} = 21 \text{pF}$$

$$(44)$$

注

Set a fast loop with high  $R_{COMP}$  and low  $C_{COMP}$  values to improve the response when recovering from operation in dropout.

## 7.2.1.3 Application Curves









## 7.2.2 Design 2 - High Efficiency 24V to 3.3V 400kHz Synchronous Buck Regulator

☑ 7-19 shows the schematic diagram of a single-output synchronous buck regulator with the output voltage of 3.3V and a rated load current of 10A. In this example, the target half-load and full-load efficiencies are 90.9% and 88.1%, respectively, based on a nominal input voltage of 24V that ranges from 12V to 42V. The switching frequency is set at 400kHz by resistor R<sub>RT</sub>.



図 7-19. Application Circuit 2 With LM704A0-Q1 Buck Regulator at 400kHz



#### 7.2.2.1 Design Requirements

表 7-3 shows the intended input, output, and performance parameters for this automotive design example.

表 7-3. Design Parameters

| DESIGN PARAMETER                         | VALUE      |  |  |  |
|------------------------------------------|------------|--|--|--|
| Input voltage range (steady-state)       | 12V to 42V |  |  |  |
| Min transient input voltage (cold crank) | 5V         |  |  |  |
| Max transient input voltage (load dump)  | 45V        |  |  |  |
| Output voltage                           | 3.3V       |  |  |  |
| Output current                           | 10A        |  |  |  |
| Switching frequency                      | 400kHz     |  |  |  |
| Output voltage regulation                | ±1%        |  |  |  |
| Active current, no load                  | 12µA       |  |  |  |
| Shutdown current                         | 2.2μΑ      |  |  |  |
| Soft-start time                          | 3ms        |  |  |  |

The switching frequency is set at 400kHz by resistor  $R_{RT}$  The selected buck regulator powertrain components are cited in  $\frac{1}{2}$  7-4 and many of the components are available from multiple vendors. This design uses a low-DCR, metal-powder composite inductor and ceramic output capacitor implementation.

表 7-4. List of Materials for Application Circuit 2

| REFERENCE<br>DESIGNATOR | QTY | SPECIFICATION                                                  | MANUFACTURER      | PART NUMBER          |
|-------------------------|-----|----------------------------------------------------------------|-------------------|----------------------|
|                         | 4   | 4.7μF, 100V, X7S, 1210, ceramic                                | Murata            | GCM32DC72A475KE02L   |
| C <sub>IN</sub>         |     | 4.7μ1, 1000, X73, 1210, ceramic                                | TDK               | CGA6M3X7S2A475K200   |
|                         | 4   | 47μF, 10V, X7R, 1210, ceramic, AEC-Q200                        | Murata            | GRM32ER71A476KE15L   |
| C <sub>O</sub>          | 4   | 47μF, 10V, X7S, 1210, ceramic, AEC-Q200                        | TDK               | CNA6P1X7S1A476M250AE |
|                         | 1   | 2.2μH, 3.8mΩ, 21.5A, 11.3 × 10 × 6mm, AEC-Q200                 | Coilcraft         | XGL1060-222MEC       |
| Lo                      |     | 2.2μH, 3.8mΩ, 26A, 11.2 × 10.3 × 6.5mm, AEC-Q200               | Cyntec            | VCHA106E-2R2MS6      |
|                         |     | 2.2μH, 4.1mΩ, 21.4A, 11.2 × 10.3 × 5.4mm, AEC-Q200             | Cyntec            | VCHA105D-2R2MS6      |
| R <sub>S</sub>          | 1   | Shunt, 4mΩ, 0508, 1W, AEC-Q200                                 | Susumu            | KRL2012E-M-R004-F-T5 |
| U <sub>1</sub>          | 1   | LM704A0-Q1 45V, 10A synchronous DC/DC buck converter, AEC-Q100 | Texas Instruments | LM704A0QRRXRQ1       |

## 7.2.2.2 Detailed Design Procedure

See Detailed Design Procedure.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

#### 7.2.2.3 Application Curves







## 7.3 Power Supply Recommendations

The LM704A0-Q1 is designed to operate from a wide input voltage range of 4.5V to 45V. The input supply must be capable of delivering the required input current to the fully-loaded regulator. Estimate the average input current with the following equation.

$$I_{IN} = \frac{P_{OUT}}{V_{IN} \times \eta} \tag{45}$$

where

#### η is the efficiency

If the device is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. A capacitance in the range of 10µF to 47µF is usually sufficient to provide parallel input damping and helps to hold the input voltage steady during large load transients.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The Simple Success with Conducted EMI for DC-DC Converters application report provides helpful suggestions when designing an input filter for any switching regulator.

## 7.4 Layout

#### 7.4.1 Layout Guidelines

Proper PCB design and layout is important in high-current, fast-switching converter circuits (with high current and voltage slew rates) to achieve reliable device operation and design robustness. Furthermore, the EMI performance of the converter depends to a large extent on PCB layout.

The high-frequency power loop of a buck regulator power stage is denoted in red and the topological architecture of a buck regulator means that particularly high di/dt current flows in the components shown in 🗵 7-32. Reducing the parasitic inductance of this loop by minimizing the effective loop area becomes mandatory.



図 7-32. Input Current Loop

The following list summarizes the essential guidelines for PCB layout and component placement to optimize DC/DC converter performance, including thermals and EMI signature,  $\boxtimes$  7-33 shows a recommended layout of the LM704A0-Q1 with optimized placement and routing of the power-stage and small-signal components.

Place the input capacitors as close as possible to the input power pins: The VIN and PGND pins are close together (with a gap in between to increase clearance), thus simplifying input capacitor placement.

English Data Sheet: SNVSCD2



- Ground return paths for both the input and output capacitors must consist of localized top-side planes that connect to the PGND pins.
- Use a solid ground plane on the PCB layer beneath the top layer with the IC: This plane acts as a noise shield and a heat dissipation path. Using the PCB layer directly below the IC minimizes the magnetic field associated with the currents in the switching loops, thus reducing parasitic inductance and switch voltage overshoot and ringing. Use numerous thermal vias near PGND for heatsinking to the inner ground planes.
- Make the VIN, VOUT, and GND bus connections as wide as possible: These paths must be wide and direct
  as possible to reduce any voltage drops on the input or output paths of the converter, thus maximizing
  efficiency.
- Locate the buck inductor close to the SW1, SW2, and SW3 pins: Use a short, wide connection trace from the
  converter SW pins to the inductor. At the same time, minimize the length (and area) of this high-dv/dt surface
  to help reduce capacitive coupling and radiated EMI. Connect the dotted terminal of the inductor to the SW
  pins.
- Place the VCC and BOOT capacitors close to the respective pins: The VCC and BOOT capacitors represent
  the supplies for the internal low-side and high-side MOSFET gate drivers, respectively, and thus carry highfrequency currents. Locate C<sub>VCC</sub> close to the VCC pin and place a GND via at the return terminal to connect
  to the GND plane and thus back to IC GND at the exposed pad. Connect C<sub>BOOT</sub> close to the CBOOT and
  SW4 pins.
- Place the feedback divider as close as possible to the FB pin: Reduce noise sensitivity of the output voltage
  feedback path by placing the resistor divider close to the FB pin, rather than close to the load. This reduces
  the FB trace length and related noise coupling. The FB pin is the input to the voltage-loop error amplifier and
  represents a high-impedance node sensitive to noise. The connection to V<sub>OUT</sub> can be somewhat longer.
  However, this latter trace must not be routed near any noise source (such as the switch node) that can
  capacitively couple into the feedback path of the converter.
- Provide enough PCB area for proper heatsinking: Use sufficient copper area to achieve a low thermal impedance commensurate with the maximum load current and ambient temperature conditions. Provide adequate heatsinking for the LM704A0-Q1 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pad (GND) of the package to the PCB ground plane. If the PCB has multiple copper layers, connect these thermal vias to inner-layer ground planes. Make the top and bottom PCB layers preferably with two-ounce copper thickness (and no less than one ounce).

### 7.4.1.1 Thermal Design and Layout

For a DC/DC converter to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The LM704A0-Q1 is available in a small 6mm × 6mm 29-pin QFN integrated circuit package to cover a range of application requirements. This section summarizes the thermal metrics of this package.

Numerous vias with a 0.3mm diameter connected from the thermal pads to the internal and solder-side plane or planes are vital to help dissipation. In a multi-layer PCB design, a solid GND plane is typically placed on the PCB layer below the power components. Not only does this action provide a plane for the power stage currents to flow but this action also represents a thermally conductive path away from the heat generating devices.

Product Folder Links: LM704A0-Q1

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated



## 7.4.2 Layout Example



図 7-33. PCB Top Layer – High Density, Single-sided Design

## 8 Device and Documentation Support

## 8.1 Device Support

## 8.1.1 Development Support

For development support see the following:

- LM704A0-Q1 Quickstart Calculator tool
- LM704A0-Q1 Simulation Models
- For TI's reference design library, visit TI Designs
- For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center
- · TI Designs:
  - ADAS 8-Channel Sensor Fusion Hub Reference Design with Two 4-Gbps Quad Deserializers
  - Automotive EMI and Thermally Optimized Synchronous Buck Converter Reference Design
  - Automotive High Current, Wide V<sub>IN</sub> Synchronous Buck Controller Reference Design Featuring LM5141-Q1
  - 25W Automotive Start-Stop Reference Design Operating at 2.2 MHz
  - Synchronous Buck Converter for Automotive Cluster Reference Design
  - 137W Holdup Converter for Storage Server Reference Design
  - Automotive Synchronous Buck With 3.3V @ 12.0A Reference Design
  - Automotive Synchronous Buck Reference Design
  - Wide Input Synchronous Buck Converter Reference Design With Frequency Spread Spectrum
  - Automotive Wide V<sub>IN</sub> Front-end Reference Design for Digital Cockpit Processing Units
- Technical articles:
  - High-Density PCB Layout of DC/DC Converters
  - Synchronous Buck Controller Solutions Support Wide V<sub>IN</sub> Performance and Flexibility
  - How to Use Slew Rate for EMI Control

## 8.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM704A0-Q1 device with the WEBENCH Power Designer.

- Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation see the following:

- Application notes:
  - Texas Instruments, Improve High-current DC/DC Regulator Performance for Free with Optimized Power Stage Layout
  - Texas Instruments, AN-2162 Simple Success with Conducted EMI from DC-DC Converters
  - Texas Instruments, Maintaining Output Voltage Regulation During Automotive Cold-Crank with LM5140-Q1 Dual Synchronous Buck Controller
- Analog design journal:

Texas Instruments

- Texas Instruments, Reduce Buck Converter EMI and Voltage Stress by Minimizing Inductive Parasitics
- White papers:
  - Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies
  - Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies
  - Texas Instruments, Valuing Wide V<sub>IN</sub>, Low EMI Synchronous Buck Circuits for Cost-driven, Demanding **Applications**

#### 8.2.1.1 PCB Layout Resources

- Application notes:
  - Texas Instruments, Improve High-current DC/DC Regulator Performance for Free with Optimized Power Stage Layout
  - Texas Instruments, AN-1149 Layout Guidelines for Switching Power Supplies
  - Texas Instruments, AN-1229 Simple Switcher PCB Layout Guidelines
  - Texas Instruments, Low Radiated EMI Layout Made SIMPLE with LM4360x and LM4600x
- Seminars:
  - Texas Instruments, Constructing Your Power Supply Layout Considerations

## 8.2.1.2 Thermal Design Resources

- Application notes:
  - Texas Instruments, AN-2020 Thermal Design by Insight, Not Hindsight
  - AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages
  - Texas Instruments, Semiconductor and IC Package Thermal Metrics
  - Texas Instruments, Thermal Design Made Simple with LM43603 and LM43602
  - Texas Instruments, PowerPAD™Thermally Enhanced Package
  - Texas Instruments, PowerPAD Made Easy
  - Texas Instruments, Using New Thermal Metrics

# 8.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

#### 8.4 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。

#### 8.5 Trademarks

PowerPAD™ and テキサス・インスツルメンツ E2E™ are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 8.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。 テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 8.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

Product Folder Links: LM704A0-Q1



# 9 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2024 | *        | Initial release |

# 10 Mechanical, Packaging, and Orderable Information

The following pages show mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# 10.1 Tape and Reel Information





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM704A0QRRXRQ1 | VQFN            | RRX                | 29   | 3000 | 330.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |





| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM704AQ0RRXRQ1 | VQFN         | RRX             | 29   | 3000 | 367.0       | 367.0      | 35.0        |

English Data Sheet: SNVSCD2

## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LM704A0QRRXRQ1        | Active | Production    | VQFN (RRX)   29 | 3000   LARGE T&R      | ROHS Exempt     | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 704A0Q1          |
| LM704A0QRRXRQ1.A      | Active | Production    | VQFN (RRX)   29 | 3000   LARGE T&R      | ROHS Exempt     | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 704A0Q1          |
| LM704A0QRRXRQ1.B      | Active | Production    | VQFN (RRX)   29 | 3000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 150   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月