





LM61440 JAJSITOC - MAY 2019 - REVISED JUNE 2021

# LM61440 3V~36V、4A、低 EMI の同期整流降圧型コンバー

### 1 特長

- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可

🖥 quality

- 超低 EMI 要件に対して最適化
  - Hotrod™ パッケージと並列入力パスによりスイ ッチ・ノード・リンギングを最小化
  - 並列入力パスにより寄生インダクタンスを最小 化
  - SW ノードの立ち上がり時間を調整可能
- 高信頼性の堅牢なアプリケーション用に設計
  - 42V 過渡に対応
  - 総出カレギュレーション精度:±1%
  - V<sub>OUT</sub> を 1V から V<sub>IN</sub> の 95% まで調整可能
  - 3A 負荷でのドロップアウト:0.3V (標準値)
- あらゆる負荷で高効率の電力変換
  - 無負荷電流: 7μA (13.5V<sub>IN</sub>、3.3V<sub>OUT</sub>)
  - PFM 効率:83% (1mA、13.5V<sub>IN</sub>、5V<sub>OUT</sub>)
  - 低い MOSFET ON 抵抗
    - $R_{DS ON HS} = 41 m\Omega$  (標準値)
    - R<sub>DS ON LS</sub> = 21mΩ (標準値)
  - 外部バイアス・オプションによる効率向上
- スケーラブル電源に好適
  - 次の製品とピン互換:
    - LM61440-Q1 (36V、4A、可変 f<sub>SW</sub>)
    - LM61460 (36V、6A、可変 f<sub>SW</sub>)

### 2 アプリケーション

- **USB Type-C**
- 産業用ロボット: CPU ボード
- 産業用 PC:シングル・ボード・コンピュータ
- 試験および計測機器

#### 3.0 V to 36 V input VIN1 VIN2 PGND1 PGND2 BIAS SW **PGOOD** CROOT EN/SYNC RT RBOOT VCC FB AGND 概略回路図

### 3 概要

LM61440 は、高性能の DC-DC 同期整流降圧型コン バータです。ハイサイドおよびローサイド MOSFET を内蔵しており、3.0V~36Vという広い入力電圧範 囲にわたって最大 4A の出力電流を供給できます。 42V 許容であるため、入力サージ保護設計が簡単で す。LM61440 はドロップアウトからのソフト回復を 実装しているため、出力のオーバーシュートを除去で きます。

LM61440 は EMI ができるだけ小さくなるように特に 設計されています。このデバイスは、SW ノード立ち 上がり時間調整機能、スイッチ・ノードのリンギング が小さい低 EMI の VQFN-HR パッケージ、使いやす く最適化されたピン配置を採用しています。スイッチ ング周波数は、ノイズの影響を受けやすい周波数帯を 避けるため、200kHz~2.2MHz の範囲で設定または 同期できます。またこの周波数は、低い動作周波数で 効率を向上させるようにも、高い動作周波数でソリュ ーションを小型化するようにも選択できます。

自動モードでは、軽負荷動作時の周波数フォールドバ ックが可能であり、わずか 7µA (標準値) の無負荷 時消費電流と、軽負荷時の効率向上を実現できます。 PWM モードと PFM モードの間のシームレスな移 行、非常に小さな MOSFET ON 抵抗、外部バイアス 入力により、負荷範囲全体にわたって非常に優れた効 率が得られます。

電気的特性は、–40℃~+150℃の接合部温度範囲にわ たって規定されています。その他の資料については 「関連資料」をご覧ください。

#### 製品情報

| 部品番号    | パッケージ <sup>(1)</sup> | 本体サイズ (公称)      |
|---------|----------------------|-----------------|
| LM61440 | VQFN-HR (14)         | 4.00mm × 3.50mm |

利用可能なすべてのパッケージについては、このデータシー トの末尾にある注文情報を参照してください。



効率:V<sub>OUT</sub> = 5V、F<sub>SW</sub> = 2200kHz



# **Table of Contents**

| 1 特長                                 | 1              | 8.3 Feature Description                         | 15      |
|--------------------------------------|----------------|-------------------------------------------------|---------|
| 2 アプリケーション                           | 1              | 8.4 Device Functional Modes                     |         |
| 3 概要                                 |                | 9 Application and Implementation                |         |
| 4 Revision History                   |                | 9.1 Application Information                     |         |
| 5 Device Comparison Table            |                | 9.2 Typical Application                         |         |
| 6 Pin Configuration and Functions    | 4              | 10 Power Supply Recommendations                 |         |
| 7 Specifications                     |                | 11 Layout                                       |         |
| 7.1 Absolute Maximum Ratings         |                | 11.1 Layout Guidelines                          |         |
| 7.2 ESD Ratings                      | <u>5</u>       | 11.2 Layout Example                             |         |
| 7.3 Recommended Operating Conditions | <mark>5</mark> | 12 Device and Documentation Support             | 49      |
| 7.4 Thermal Information              | <mark>6</mark> | 12.1 Documentation Support                      | 49      |
| 7.5 Electrical Characteristics       | <mark>6</mark> | 12.2 Receiving Notification of Documentation Up | dates49 |
| 7.6 Timing Characteristics           | 9              | 12.3 サポート・リソース                                  | 49      |
| 7.7 Systems Characteristics          | 10             | 12.4 Trademarks                                 | 49      |
| 7.8 Typical Characteristics          |                | 12.5 静電気放電に関する注意事項                              |         |
| 8 Detailed Description               |                | 12.6 用語集                                        | 49      |
| 8.1 Overview                         |                | 13 Mechanical, Packaging, and Orderable         |         |
| 8.2 Functional Block Diagram         | 14             | Information                                     | 49      |

4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision B (April 2021) to Revision C (June 2021)  | Page |
|-----------------------------------------------------------------|------|
| Added EVM thermal resistance                                    | 6    |
| Changes from Revision A (March 2020) to Revision B (April 2021) | Page |
|                                                                 |      |
| • 文書全体にわたって表、図、相互参照の採番方法を更新                                     |      |
| Changed R <sub>0JA</sub> from 59 to 58.7                        | 6    |
| Changed <sub>B,IC(ton)</sub> from 19 to 26.1                    | 6    |
| Changed V <sub>EN-ACC</sub> from ±8.1% to ±5%                   | 6    |
| Changes from Revision * (May 2019) to Revision A (March 2020)   | Page |
| - デバイス・ステータスを「事前情報」から「量産データ」に変更                                 | 1    |



# **5 Device Comparison Table**

| DEVICE  | ORDERABLE PART<br>NUMBER | REFERENCE PART<br>NUMBER | LIGHT LOAD<br>MODE | SPREAD<br>SPECTRUM | OUTPUT<br>VOLTAGE | SWITCHING FREQUENCY |
|---------|--------------------------|--------------------------|--------------------|--------------------|-------------------|---------------------|
| LM61440 | LM61440AANRJRR           | LM61440AAN               | Auto Mode          | No                 | Adjustable        | Adjustable          |



# **6 Pin Configuration and Functions**



図 6-1. 14-Pin VQFN-HR RJR Package Top View

表 6-1. Pin Functions

| P       | IN  | l/O          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO. | <b>  1/0</b> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| BIAS    | 1   | Р            | Input to internal LDO. Connect to output voltage point to improve efficiency. Connect an optional high quality 0.1-µF to 1-µF capacitor from this pin to ground for improved noise immunity. If output voltage is above 12 V, connect this pin to ground.                                                                                                                                                                                                                                                                                                      |
| vcc     | 2   | 0            | Internal LDO output. Used as supply to internal control circuits. Do not connect to any external loads. Connect a high-quality 1-µF capacitor from this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                           |
| AGND    | 3   | G            | Analog ground for internal circuitry. Feedback and VCC are measured with respect to this pin. Must connect AGND to both PGND1 and PGND2 on PCB.                                                                                                                                                                                                                                                                                                                                                                                                                |
| FB      | 4   | 1            | Output voltage feedback input to the internal control loop. Connect to feedback divider tap point for adjustable output voltage. Do not float or connect to ground.                                                                                                                                                                                                                                                                                                                                                                                            |
| PGOOD   | 5   | 0            | Open-drain power-good status output. Pull this pin up to a suitable voltage supply through a current limiting resistor. High = power OK, low = fault. PGOOD output goes low when EN = low, $V_{IN} > 1$ V.                                                                                                                                                                                                                                                                                                                                                     |
| RT      | 6   | I/O          | Connect this pin to ground through a resistor with value between 5.76 k $\Omega$ and 66.5 k $\Omega$ to set switching frequency between 200 kHz and 2200 kHz. Do not float or connect to ground.                                                                                                                                                                                                                                                                                                                                                               |
| EN/SYNC | 7   | I            | Precision enable input. High = on, Low = off. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable UVLO. See セクション 9. Do not float. EN/SYNC also functions as a synchronization input pin. Used to synchronize the device switching frequency to a system clock. Triggers on rising edge of external clock. A capacitor can be used to AC couple the synchronization signal to this pin. When synchronized to external clock, the device functions in forced PWM and disables the PFM light load efficiency mode. See セクション 8. |
| VIN1    | 8   | Р            | Input supply to the converter. Connect a high-quality bypass capacitor or capacitors from this pin to PGND1. Low impedance connection must be provided to VIN2.                                                                                                                                                                                                                                                                                                                                                                                                |
| PGND1   | 9   | G            | Power ground to internal low-side MOSFET. Connect to system ground. Low impedance connection must be provided to PGND2. Connect a high-quality bypass capacitor or capacitors from this pin to VIN1.                                                                                                                                                                                                                                                                                                                                                           |
| SW      | 10  | 0            | Switch node of the converter. Connect to output inductor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PGND2   | 11  | G            | Power ground to internal low-side MOSFET. Connect to system ground. Low impedance connection must be provided to PGND1. Connect a high-quality bypass capacitor or capacitors from this pin to VIN2.                                                                                                                                                                                                                                                                                                                                                           |
| VIN2    | 12  | Р            | Input supply to the converter. Connect a high-quality bypass capacitor or capacitors from this pin to PGND2. Low impedance connection must be provided to VIN1.                                                                                                                                                                                                                                                                                                                                                                                                |
| RBOOT   | 13  | I/O          | Connect to CBOOT through a resistor. This resistance must be between 0 $\Omega$ and open and determines SW node rise time.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| СВООТ   | 14  | I/O          | High-side driver upper supply rail. Connect a 100-nF capacitor between SW pin and CBOOT. An internal diode connects to VCC and allows CBOOT to charge while SW node is low.                                                                                                                                                                                                                                                                                                                                                                                    |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### 7 Specifications

### 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range of -40°C to +150°C (unless otherwise noted)(1)

|                  | PARAMETER                         | MIN  | MAX                  | UNIT |
|------------------|-----------------------------------|------|----------------------|------|
|                  | VIN1, VIN2 to AGND, PGND          | -0.3 | 42                   | V    |
|                  | RBOOT to SW                       | -0.3 | 5.5                  | V    |
|                  | CBOOT to SW                       | -0.3 | 5.5                  | V    |
|                  | BIAS to AGND, PGND                | -0.3 | 16                   | V    |
| Input Voltage    | EN/SYNC to AGND, PGND             | -0.3 | 42                   | V    |
|                  | RT to AGND, PGND                  | -0.3 | 5.5                  | V    |
|                  | FB to AGND, PGND                  | -0.3 | 16                   | V    |
|                  | PGOOD to AGND, PGND               | 0    | 20                   | V    |
|                  | PGND to AGND <sup>(3)</sup>       | -1   | 2                    | V    |
| Output Valtage   | SW to AGND, PGND <sup>(2)</sup>   | -0.3 | V <sub>IN</sub> +0.3 | V    |
| Output Voltage   | VCC to AGND, PGND                 | -0.3 | 5.5                  | V    |
| Current          | PGOOD sink current <sup>(4)</sup> |      | 10                   | mA   |
| T <sub>J</sub>   | Junction temperature              | -40  | 150                  | °C   |
| T <sub>stg</sub> | Storage temperature               | -40  | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) A voltage of 2 V below GND and 2 V above V<sub>IN</sub> can appear on this pin for ≤ 200 ns with a duty cycle of ≤ 0.01%.
- (3) This specification applies to voltage durations of 100 ns or less. The maximum D.C. voltage should not exceed ± 0.3 V.
- (4) Do not exceed pin's voltage rating.

### 7.2 ESD Ratings

|                       |                                |                                           | MIN   | MAX  | UNIT |
|-----------------------|--------------------------------|-------------------------------------------|-------|------|------|
| V Floatroatatic disch | Electrostatic discharge        | Human body model (HBM) <sup>(1)</sup>     | -2000 | 2000 | \/   |
| V <sub>(ESD)</sub>    | =sp\   Flectrostatic discharge | Charged device model (CDM) <sup>(2)</sup> | -500  | 500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted) (1)

|                |                                                     | MIN | NOM MAX                | UNIT |
|----------------|-----------------------------------------------------|-----|------------------------|------|
| Input voltage  | Input voltage range after start-up                  | 3   | 36                     | V    |
| Output voltage | Output voltage range for adjustable version (2)     | 1   | 0.95 * V <sub>IN</sub> | V    |
| Frequency      | Frequency adjustment range                          | 200 | 2200                   | kHz  |
| Sync frequency | Synchronization frequency range                     | 200 | 2200                   | kHz  |
| Load current   | Output DC current range (3)                         | 0   | 4                      | Α    |
| Temperature    | Operating junction temperature T <sub>J</sub> range | -40 | 150                    | °C   |

<sup>(1)</sup> Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see Electrical Characteristics table.

Copyright © 2021 Texas Instruments Incorporated

<sup>(2)</sup> Under no conditions should the output voltage be allowed to fall below zero volts.

<sup>(3)</sup> Maximum continuous DC current may be derated when operating with high switching frequency and/or high ambient temperature. See Application section for details.



### 7.4 Thermal Information

The value of  $R_{\theta JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For example, with a 4-layer PCB, a  $R_{\theta JA} = 25^{\circ}$ C/W can be achieved. For design information see Maximum Ambient Temperature versus Output Current.

|                       |                                                         | LM61440   |      |
|-----------------------|---------------------------------------------------------|-----------|------|
|                       | THERMAL METRIC (1) (2)                                  | RJR (QFN) | UNIT |
|                       |                                                         | 14 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (LM61460-Q1 EVM) | 25        | °C/W |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (JESD 51-7)      | 58.7      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance               | 26.1      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                    | 19.2      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter              | 1.4       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter            | 19        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance            | -         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature range of -40°C to +150°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 13.5$  V. VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OUT}$  is converter output voltage.

|                           | PARAMETER                                                          | TEST CONDITIONS                                         | MIN  | TYP   | MAX | UNI<br>T |
|---------------------------|--------------------------------------------------------------------|---------------------------------------------------------|------|-------|-----|----------|
| SUPPLY VOLTA              | GE AND CURRENT                                                     |                                                         |      |       |     |          |
|                           | Laurent ann anti-markin (2)                                        | Needed to start up                                      | 3.95 |       |     | V        |
| V <sub>IN_OPERATE</sub>   | Input operating voltage <sup>(2)</sup>                             | Once operating                                          | 3.0  |       |     | V        |
| V <sub>IN_OPERATE_H</sub> | Hysteresis <sup>(2)</sup>                                          |                                                         |      | 1     |     | V        |
| I <sub>Q_VIN</sub>        | Operating quiescent current (not switching) <sup>(3)</sup>         | V <sub>FB</sub> = +5%, V <sub>BIAS</sub> = 5 V          |      | 9     | 18  | μA       |
| I <sub>SD</sub>           | Shutdown quiescent current;<br>measured at VIN pin                 | EN = 0 V, T <sub>J</sub> = 25°C                         |      | 0.6   | 6   | μΑ       |
| ENABLE                    |                                                                    |                                                         |      | ,     |     |          |
| V <sub>EN</sub>           | Enable input threshold voltage - rising                            |                                                         |      | 1.263 |     | ٧        |
| V <sub>EN-ACC</sub>       | Enable input threshold voltage - rising deviation from typical     |                                                         | -5   |       | 5   | %        |
| V <sub>EN-HYST</sub>      | Enable threshold hysteresis as percentage of V <sub>EN</sub> (TYP) |                                                         | 24   | 28    | 32  | %        |
| V <sub>EN-WAKE</sub>      | Enable wake-up threshold                                           |                                                         | 0.4  |       |     | ٧        |
| I <sub>EN</sub>           | Enable pin input current                                           | V <sub>IN</sub> = EN = 13.5 V                           |      | 2.3   |     | nA       |
| V <sub>EN_SYNC</sub>      | Edge height necessary to sync using EN/SYNC pin                    | Rise/fall time <30 ns                                   |      |       | 2.4 | ٧        |
| LDO - VCC                 |                                                                    |                                                         |      |       |     |          |
| V                         | Internal V voltage                                                 | V <sub>BIAS</sub> > 3.4 V, CCM Operation <sup>(2)</sup> |      | 3.3   |     | V        |
| V <sub>CC</sub>           | Internal V <sub>CC</sub> voltage                                   | V <sub>BIAS</sub> = 3.1 V, Non-switching                |      | 3.1   |     | V        |
| V <sub>CC_UVLO</sub>      | Internal V <sub>CC</sub> input under voltage lock-out              | V <sub>CC</sub> rising under voltage threshold          |      | 3.6   |     | ٧        |

Submit Document Feedback

<sup>(2)</sup> The value of R<sub>θJA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application.



Limits apply over the recommended operating junction temperature range of -40°C to +150°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 13.5$  V. VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OLIT}$  is converter output voltage.

|                            | PARAMETER                                                                                | TEST CONDITIONS                                                | MIN  | TYP  | MAX  | UNI<br>T |
|----------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|----------|
| V <sub>CC_UVLO_HYST</sub>  | Internal V <sub>CC</sub> input under voltage lock-out                                    | Hysteresis below V <sub>CC_UVLO</sub>                          |      | 1.1  |      | ٧        |
| FEEDBACK                   |                                                                                          |                                                                |      |      |      |          |
| V <sub>FB_acc</sub>        | Initial reference voltage accuracy                                                       | V <sub>IN</sub> = 3.3 V to 36 V, FPWM Mode                     | -1   |      | 1    | %        |
| I <sub>FB</sub>            | Input current from FB to AGND                                                            | Adjustable versions only, FB = 1 V                             |      | 10   |      | nA       |
| OSCILLATOR                 | ·                                                                                        |                                                                |      |      |      |          |
|                            | Minimum adjustable frequency by R <sub>T</sub> or SYNC                                   | RT = 66.5 kΩ                                                   | 0.18 | 0.2  | 0.22 | MHz      |
| $f_{ADJ}$                  | Adjustable frequency by R <sub>T</sub> or SYNC with 400 kHz setting                      | RT = 33.2 kΩ                                                   | 0.36 | 0.4  | 0.44 | MHz      |
|                            | Maximum adjustable frequency by $R_T$ or SYNC                                            | RT = 5.76 kΩ                                                   | 1.98 | 2.2  | 2.42 | MHz      |
| MOSFETS                    |                                                                                          |                                                                |      |      |      | •        |
| R <sub>DS(ON)_HS</sub>     | Power switch on-resistance                                                               | High side MOSFET R <sub>DS(ON)</sub>                           |      | 41   | 82   | mΩ       |
| R <sub>DS(ON)_LS</sub>     | Power switch on-resistance                                                               | Low side MOSFET R <sub>DS(ON)</sub>                            |      | 21   | 45   | mΩ       |
| V <sub>BOOT_UVLO</sub>     | Voltage on CBOOT pin compared to SW which will turn off high-side switch                 |                                                                |      | 2.1  |      | V        |
| CURRENT LIMIT              | rs                                                                                       |                                                                |      |      |      |          |
| I <sub>L-HS</sub>          | High side switch current limit <sup>(1)</sup>                                            | Duty cycle approaches 0%                                       | 6    | 7    | 8.1  | Α        |
| I <sub>L-LS</sub>          | Low side switch current limit                                                            |                                                                | 4    | 4.8  | 5.4  | Α        |
| I <sub>L-ZC</sub>          | Zero-cross current<br>limit. Positive current direction is<br>out of SW pin              | Auto Mode, static measurement                                  |      | 0.25 |      | Α        |
| I <sub>L-NEG</sub>         | Negative current limit FPWM and SYNC Modes. Positive current direction is out of SW pin. | FPWM operation                                                 |      | -2   |      | Α        |
| I <sub>PK_MIN_0</sub>      | Minimum peak command in Auto<br>Mode / device current rating                             | Pulse duration < 100 ns                                        |      | 25   |      | %        |
| I <sub>PK_MIN_100</sub>    | Minimum peak command in Auto<br>Mode / device current rating                             | Pulse duration > 1 μs                                          |      | 12.5 |      | %        |
| V <sub>HICCUP</sub>        | Ratio of FB voltage to in-regulation FB voltage                                          | Not during soft start                                          |      | 40   |      | %        |
| POWER GOOD                 |                                                                                          |                                                                |      |      |      |          |
| PGD <sub>OV</sub>          | PGOOD upper threshold - rising                                                           | % of V <sub>OUT</sub> setting                                  | 105  | 107  | 110  | %        |
| PGD <sub>U V</sub>         | PGOOD lower threshold - falling                                                          | % of V <sub>OUT</sub> setting                                  | 92   | 94   | 96.5 | %        |
| PGD <sub>HYST</sub>        | PGOOD upper threshold (rising & falling)                                                 | % of V <sub>OUT</sub> setting                                  |      | 1.3  |      | %        |
| V <sub>IN(PGD_VALID)</sub> | Input voltage for proper PGOOD function                                                  |                                                                | 1.0  |      |      | V        |
|                            |                                                                                          | 46 $\mu$ A pullup to PGOOD pin, $V_{IN}$ = 1.0 V, EN = 0 V     |      |      | 0.4  |          |
| $V_{PGD(LOW)}$             | Low level PGOOD function output voltage                                                  | 1 mA pullup to PGOOD pin, $V_{IN}$ = 13.5 V, EN = 0 V          |      |      | 0.4  | V        |
|                            |                                                                                          | 2 mA pullup to PGOOD pin, V <sub>IN</sub> = 13.5 V, EN = 3.3 V |      |      | 0.4  |          |



Limits apply over the recommended operating junction temperature range of -40°C to +150°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 13.5 V. VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OUT}$  is converter output voltage.

|                      | PARAMETER                                                     | TEST CONDITIONS                      | MIN | TYP | MAX | UNI<br>T |  |  |
|----------------------|---------------------------------------------------------------|--------------------------------------|-----|-----|-----|----------|--|--|
| R <sub>PGD</sub>     | D. of DCOOD output                                            | 1 mA pullup to PGOOD pin, EN = 0     |     | 17  | 40  | Ω        |  |  |
|                      | R <sub>DS(ON)</sub> of PGOOD output                           | 1 mA pullup to PGOOD pin, EN = 3.3 V |     | 40  | 90  | Ω        |  |  |
| Iov                  | Pull down current at the SW node under over voltage condition |                                      |     | 0.5 |     | mA       |  |  |
| THERMAL SH           | THERMAL SHUTDOWN                                              |                                      |     |     |     |          |  |  |
| T <sub>SD_R</sub>    | Thermal shutdown rising threshold <sup>(2)</sup>              |                                      | 158 | 168 | 180 | °C       |  |  |
| T <sub>SD_HYST</sub> | Thermal shutdown hysteresis <sup>(2)</sup>                    |                                      |     | 10  |     | °C       |  |  |

- (1) High side current limit is function of duty factor. High side current limit is highest at small duty factor and less at higher duty factors.
- (2) Parameter specified by design, statistical analysis and production testing of correlated parameters.
- (3)  $I_{Q_{VIN}} = I_Q + I_{BIAS} \times (V_{OUT} / V_{IN})$



### 7.6 Timing Characteristics

Limits apply over the recommended operating junction temperature range of -40°C to +150°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 13.5 \text{ V}$ .

| Parameter                 |                                                                                 | Test Condition                                                                       | MIN | TYP | MAX | UNI<br>T |
|---------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|----------|
| SWITCH NOD                | E                                                                               |                                                                                      |     |     |     |          |
| t <sub>ON_MIN</sub>       | Minimum HS switch on time                                                       | V <sub>IN</sub> = 20 V, I <sub>OUT</sub> = 2 A, RBOOT short to CBOOT                 |     | 55  | 70  | ns       |
| t <sub>ON_MAX</sub>       | Maximum HS switch on time                                                       |                                                                                      |     | 9   |     | μs       |
| t <sub>OFF_MIN</sub>      | Minimum LS switch on time                                                       | V <sub>IN</sub> = 4.0 V, I <sub>OUT</sub> = 1 A, RBOOT<br>short to CBOOT             |     | 65  | 85  | ns       |
| t <sub>SS</sub>           | Time from first SW pulse to V <sub>REF</sub> at 90%                             | V <sub>IN</sub> ≥ 4.2 V                                                              | 3.5 | 5   | 7   | ms       |
| t <sub>SS2</sub>          | Time from first SW pulse to release of FPWM lockout if output not in regulation | V <sub>IN</sub> ≥ 4.2 V                                                              | 9.5 | 13  | 17  | ms       |
| t <sub>W</sub>            | Short circuit wait time ("Hiccup" time)                                         |                                                                                      |     | 80  |     | ms       |
| ENABLE                    |                                                                                 |                                                                                      |     |     |     |          |
| t <sub>EN</sub>           | Turn-on delay <sup>(1)</sup>                                                    | C <sub>VCC</sub> = 1 μF, time from EN high to first SW pulse if output starts at 0 V |     | 0.7 |     | ms       |
| t <sub>B</sub>            | Blanking of EN after rising or falling edges <sup>(1)</sup>                     |                                                                                      | 4   |     | 28  | μs       |
| tsync_edge                | Enable sync signal hold time after edge for edge recognition                    |                                                                                      | 100 |     |     | ns       |
| POWER GOOI                | D                                                                               |                                                                                      |     |     |     |          |
| t <sub>PGDFLT(rise)</sub> | Delay time to PGOOD high signal                                                 |                                                                                      | 1.5 | 2   | 2.5 | ms       |
| t <sub>PGDFLT(fall)</sub> | Glitch filter time constant for PGOOD function                                  |                                                                                      |     | 120 |     | μs       |

<sup>(1)</sup> Parameter specified using design, statistical analysis and production testing of correlated parameters; not tested in production.



### 7.7 Systems Characteristics

The following values are specified by design provided that the component values in the typical application circuit are used. Limits apply over the junction temperature range of -40°C to +150°C, unless otherwise noted. Minimum and Maximum limits are derived using test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 13.5 V. VIN1 shorted to VIN2 =  $V_{IN}$ .  $V_{OLIT}$  is output setting. These parameters are not tested in production.

|                          | PARAMETER                                                                                      | TEST CONDITIONS                                                                                     | MIN  | TYP  | MAX | UNI<br>T |  |
|--------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|-----|----------|--|
| EFFICIENCY               |                                                                                                |                                                                                                     |      |      |     |          |  |
|                          |                                                                                                | V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 4 A, R <sub>BOOT</sub> = 0 Ω                             |      | 93   |     |          |  |
| η <sub>5V_2p1MHz</sub>   | Typical 2.1 MHz efficiency                                                                     | $V_{OUT}$ = 5 V, $I_{OUT}$ = 100<br>$\mu$ A, $R_{BOOT}$ = 0 $\Omega$ , $R_{FBT}$ = 1<br>$M\Omega$   |      | 73   |     | %        |  |
|                          |                                                                                                | $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 4 A, $R_{BOOT}$ = 0 $\Omega$                                         |      | 91   |     |          |  |
| η <sub>3p3V_2p1MHz</sub> | Typical 2.1 MHz efficiency                                                                     | $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 100<br>$\mu$ A, $R_{BOOT}$ = 0 $\Omega$ , $R_{FBT}$ = 1<br>$M\Omega$ |      | 71   |     | %        |  |
|                          |                                                                                                | V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 4 A, R <sub>BOOT</sub> = 0 Ω                             |      | 95   |     |          |  |
| η <sub>5V_400kHz</sub>   | Typical 400 kHz efficiency                                                                     | $V_{OUT}$ = 5 V, $I_{OUT}$ = 100 $\mu$ A, $R_{BOOT}$ = 0 $\Omega$ , $R_{FBT}$ = 1 $M\Omega$         |      | 76   |     | %        |  |
| RANGE OF OP              | PERATION                                                                                       |                                                                                                     | ,    |      |     |          |  |
| V <sub>VIN_MIN1</sub>    | V <sub>IN</sub> for full functionality at reduced load, after start-up.                        | V <sub>OUT</sub> set to 3.3 V                                                                       | 3.0  |      |     | V        |  |
| V <sub>VIN_MIN2</sub>    | V <sub>IN</sub> for full functionality at 100% of maximum rated load, after start-up.          | V <sub>OUT</sub> set to 3.3 V                                                                       | 3.95 |      |     | ٧        |  |
| I <sub>Q-VIN</sub>       | Operating quiescent current <sup>(1)</sup>                                                     | $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 0 A, Auto mode, $R_{FBT}$ =1 M $\Omega$                              | 7    |      |     |          |  |
|                          | Operating quiescent current                                                                    | $V_{OUT}$ = 5 V, $I_{OUT}$ = 0 A, Auto mode, $R_{FBT}$ =1 M $\Omega$                                |      | 10   |     | – μA     |  |
| .,                       | Input to output voltage differential to maintain regulation accuracy without inductor DCR drop | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 4 A, -3% output accuracy at 25°C                       |      | 0.4  |     | V        |  |
| V <sub>DROP1</sub>       |                                                                                                | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 4 A, -3% output accuracy at 125°C                      |      | 0.55 |     | <b>v</b> |  |
| V                        | Input to output voltage differential to maintain f <sub>SW</sub> ≥ 1.85MHz, without DCR drop   | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 4 A, -3% regulation accuracy at 25°C                   |      | 0.8  |     | V        |  |
| $V_{DROP2}$              |                                                                                                | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 4 A, -3% regulation accuracy at 125°C                  |      | 1.2  |     | <b>v</b> |  |
| D                        | Maximum quitab duty avala                                                                      | f <sub>SW</sub> =1.85 MHz                                                                           |      | 87   |     | %        |  |
| D <sub>MAX</sub>         | Maximum switch duty cycle                                                                      | While in frequency fold back                                                                        | 98   |      |     | %        |  |
| RBOOT                    |                                                                                                |                                                                                                     |      |      |     |          |  |
| t                        | SW node rise time                                                                              | R <sub>BOOT</sub> = 0 Ω, I <sub>OUT</sub> = 2 A (10% to 80%)                                        | 2.15 |      |     | ns       |  |
| t <sub>RISE</sub>        | SVV HOUR HER WHIR                                                                              | $R_{BOOT}$ = 100 Ω, $I_{OUT}$ = 2 A (10% to 80%)                                                    |      | 2.7  |     | ns       |  |

<sup>(1)</sup> See detailed description for the meaning of this specification and how it can be calculated.

Product Folder Links: LM61440

### 7.8 Typical Characteristics

Unless otherwise specified,  $V_{IN}$  = 13.5 V and  $f_{SW}$  = 400 kHz.









# 8 Detailed Description

#### 8.1 Overview

The LM61440 is a wide input, synchronous peak-current mode buck regulator designed for a wide variety of industrial applications. The regulator can operate over a wide range of switching frequencies including sub-AM band at 400 kHz and above the AM band at 2.1 MHz. This device operates over a wide range of conversion ratios. If minimum on-time or minimum off-time does not support the desired conversion ratio, the frequency is reduced automatically, allowing output voltage regulation to be maintained during input voltage transients with a high operating-frequency setting.

The LM61440 has been designed for low EMI and is optimized for both above and below AM band operation:

- Hotrod<sup>™</sup> package minimizes switch node ringing
- · Parallel input path minimizes parasitic inductance
- · Adjustable SW node rise time

These features together can eliminate shielding and other expensive EMI mitigation measures.

This device is designed to minimize end-product cost and size while operating in demanding automotive high-performance industrial environments. The LM61440 can be set to operate in the range of 200 kHz through 2.2 MHz using its RT pin. Operation at 2.1 MHz allows for the use of small passive components. State-of-the-art current limit function allows the use of the inductors that are optimized for 4-A regulators. In addition, this device has low unloaded current consumption, which is desirable for off-battery, always on applications. The low shutdown current and high maximum operating voltage also allow for the elimination of an external load switch and input transient protection. To further reduce system cost, an advanced PGOOD output is provided, which can often eliminate the use of an external reset or supervisory device.



### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 EN/SYNC Uses for Enable and VIN UVLO

Start-up and shutdown are controlled by the EN/SYNC input and  $V_{IN}$  UVLO. For the device to remain in shutdown mode, apply a voltage below  $V_{EN\_WAKE}$  (0.4 V) to the EN pin. In shutdown mode, the quiescent current drops to 0.6  $\mu$ A (typical). At a voltage above  $V_{EN\_WAKE}$  and below  $V_{EN}$ , VCC is active and the SW node is inactive. Once the EN voltage is above  $V_{EN}$ , the chip begins to switch normally, provided the input voltage is above 3 V.

The EN/SYNC pin cannot be left floating. The simplest way to enable the operation is to connect the EN/SYNC pin to  $V_{IN}$ , allowing self-start-up of the LM61440 when  $V_{IN}$  drives the internal VCC above its UVLO level. However, many applications benefit from the employment of an enable divider network as shown in  $\boxtimes$  8-1, which establishes a precision input undervoltage lockout (UVLO). This can be used for sequencing, preventing re-triggering of the device when used with long input cables, or reducing the occurrence of deep discharge of a battery power source. Note that the precision enable threshold,  $V_{EN}$ , has a 8.1% tolerance. Hysteresis must be enough to prevent re-triggering. External logic output of another IC can also be used to drive the EN/SYNC pin, allowing system power sequencing.



図 8-1. VIN UVLO Using the EN pin

Resistor values can be calculated using 式 1. See セクション 9.2.2.11 for additional information.

$$R_{ENB} = R_{ENT} \cdot \frac{V_{EN}}{V_{ON} - V_{EN}}$$
(1)

where

V<sub>ON</sub> is the desired typical start-up input voltage for the circuit being designed

Note that since the EN/SYNC pin can also be used as an external synchronization clock input. A blanking time,  $t_B$ , is applied to the enable logic after a clock edge is detected. Any logic change within the blanking time is ignored. Blanking time is not applied when the device is in shutdown mode. The blanking time ranges from 4  $\mu$ s to 28  $\mu$ s. To effectively disable the output, the EN/SYNC input must stay low for longer than 28  $\mu$ s.

#### 8.3.2 EN/SYNC Pin Uses for Synchronization

The LM61440 EN/SYNC pin can be used to synchronize the internal oscillator to an external clock. The internal oscillator can be synchronized by AC coupling a positive clock edge into the EN pin, as shown in  $\boxtimes$  8-2. It is recommended to keep the parallel combination value of  $R_{ENT}$  and  $R_{ENB}$  in the 100-k $\Omega$  range.  $R_{ENT}$  is required for synchronization, but  $R_{ENB}$  can be left unmounted. Switching action can be synchronized to an external clock ranging from 200 kHz to 2.2 MHz. The external clock must be off before start-up to allow proper start-up sequencing.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback





図 8-2. Typical Implementation Allowing Synchronization Using the EN Pin

Referring to  $\boxtimes$  8-3, the AC-coupled voltage edge at the EN pin must exceed the SYNC amplitude threshold,  $V_{EN\_SYNC\_MIN}$ , to trip the internal synchronization pulse detector. In addition, the minimum EN/SYNC rising pulse and falling pulse durations must be longer than  $t_{SYNC\_EDGE(MIN)}$  and shorter than the blanking time,  $t_B$ . A 3.3-V or higher amplitude pulse signal coupled through a 1-nF capacitor,  $C_{SYNC}$ , is suggested.



図 8-3. Typical SYNC/EN Waveform

After a valid synchronization signal is applied for 2048 cycles, the clock frequency abruptly changes to that of the applied signal. Also, if the device in use has the spread-spectrum feature, the valid synchronization signal overrides spread spectrum, turning it off, and the clock switches to the applied clock frequency.

### 8.3.3 Clock Locking

Once a valid synchronization signal is detected, a clock locking procedure is initiated. LM61440 devices receive this signal over the EN/SYNC pin. After approximately 2048 pulses, the clock frequency completes a smooth transition to the frequency of the synchronization signal without output variation. Note that while the frequency is adjusted suddenly, phase is maintained so the clock cycle that lies between operation at the default frequency and at the synchronization frequency is of intermediate length. This eliminates very long or very short pulses. Once frequency is adjusted, phase is adjusted over a few tens of cycles so that rising synchronization edges correspond to rising SW node pulses.



図 8-4. Synchronization Process

#### 8.3.4 Adjustable Switching Frequency

A resistor tied from the device RT pin to AGND is used to set operating frequency. Use Equation 2 or refer to  $\boxtimes$  8-5 for resistor values. Note that a resistor value outside of the recommended range can cause the device to shut down. This prevents unintended operation if RT pin is shorted to ground or left open. Do not apply a pulsed signal to this pin to force synchronization. If synchronization is needed, refer to  $\not\sqsubset \not\supset \supset \supset \nearrow$  8.3.2.



図 8-5. Setting Clock Frequency

#### 8.3.5 PGOOD Output Operation

The PGOOD function is implemented to replace a discrete reset device, reducing BOM count and cost. The PGOOD pin voltage goes low when the feedback voltage is outside of the specified PGOOD thresholds (see  $\boxtimes$  7-8). This can occur in current limit and thermal shutdown, as well as while disabled and during normal start-up. A glitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. Output voltage excursions that are shorter than  $t_{PGDFLT\_FALL}$  do not trip the power-good flag. Power-good operation can be best understood by referring to  $\boxtimes$  8-6.

The power-good output consists of an open-drain NMOS, requiring an external pullup resistor to a suitable logic supply or  $V_{OUT}$ . When EN is pulled low, the flag output is also forced low. With EN low, power good remains valid as long as the input voltage is  $\geq$  1 V (typical).



图 8-6. PGOOD Timing Diagram (Excludes OV Events)



#### 表 8-1. Conditions That Cause PGOOD to Signal a Fault (Pull Low)

| FAULT CONDITION INITIATED                                           | FAULT CONDITION ENDS (AFTER WHICH t <sub>PGDFLT(rise)</sub> MUST PASS BEFORE PGOOD OUTPUT IS RELEASED) <sup>(1)</sup>                                                       |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{OUT} < V_{OUT-target} \times PGD_{UV} AND t > t_{PGDFLT(fall)}$ | Output voltage in regulation: $V_{OUT\text{-target}} \times (PGD_{UV} + PGD_{HYST}) < V_{OUT} < V_{OUT\text{-target}} \times (PGD_{OV} - PGD_{HYST})$ (See $\boxtimes$ 7-8) |
| $V_{OUT} > V_{OUT-target} \times PGD_{OV} AND t > t_{PGDFLT(fall)}$ | Output voltage in regulation                                                                                                                                                |
| $T_J > T_{SD\_R}$                                                   | $T_J < T_{SD\_F}$ AND output voltage in regulation                                                                                                                          |
| EN < V <sub>EN</sub> Falling                                        | EN > V <sub>EN</sub> Rising AND output voltage in regulation                                                                                                                |
| V <sub>CC</sub> < V <sub>CC_UVLO</sub> - V <sub>CC_UVLO_HYST</sub>  | $V_{CC} > V_{CC_{UVLO}}$ AND output voltage in regulation                                                                                                                   |

<sup>(1)</sup> As an additional operational check, PGOOD remains low during soft start, defined as until the lesser of either full output voltage reached or t<sub>SS2</sub> has passed since initiation.

### 8.3.6 Internal LDO, VCC UVLO, and BIAS Input

The VCC pin is the output of the internal LDO used to supply the control circuits of the LM61440. The nominal output is 3 V to 3.3 V. The BIAS pin is the input to the internal LDO. This input can be connected to  $V_{OUT}$  to provide the lowest possible input supply current. If the BIAS voltage is less than 3.1 V, VIN1 and VIN2 directly powers the internal LDO.

To prevent unsafe operation, VCC has a UVLO that prevents switching if the internal voltage is too low. See  $V_{CC\_UVLO}$  and  $V_{CC\_UVLO\_HYST}$  in  $\not$   $\not$   $\not$   $\not$   $\not$   $\not$  7.5. Note that these UVLO values and the dropout of the LDO are used to derive minimum  $V_{IN\_OPERATE}$  and  $V_{IN\_OPERATE}$   $\xrightarrow{}$  values.

### 8.3.7 Bootstrap Voltage and V<sub>CBOOT-UVLO</sub> (CBOOT Pin)

The driver of the High-Side (HS) switch requires bias higher than  $V_{IN}$ . The capacitor, CBOOT, connected between CBOOT and SW, works as a charge pump to boost voltage on the CBOOT pin to SW + VCC. A boot diode is integrated on the LM61440 die to minimize external component count. It is recommended that a 100-nF capacitor rated for 10 V or higher is used. The  $V_{BOOT\_UVLO}$  threshold (2.1 V typ.) is designed to maintain proper HS switch operation. If the CBOOT capacitor voltage drops below  $V_{BOOT\_UVLO}$ , then the device initiates a charging sequence, turning on the low-side switch before attempting to turn on the HS switch.

#### 8.3.8 Adjustable SW Node Slew Rate

To allow optimization of EMI with respect to efficiency, the LM61440 is designed to allow a resistor to select the strength of the driver of the high-side FET during turn on. See 🗵 8-7. The current drawn through the RBOOT pin (the dotted loop) is magnified and drawn through from CBOOT (the dashed line). This current is used to turn on the high-side power MOSEFT.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



図 8-7. Simplified Circuit Showing How RBOOT Functions

With RBOOT short circuited to CBOOT, rise time is very fast. As a result, SW node harmonics do not "roll off" until above 150 MHz. A boot resistor of 100  $\Omega$  corresponds to approximately 2.7-ns SW node rise, and this 100- $\Omega$  boot resistor virtually eliminates SW node overshoot. The slower rise time allows energy in SW node harmonics to roll off near 100 MHz under most conditions. Rolling off harmonics eliminates the need for shielding and common mode chokes in many applications. Note that rise time increases with increasing input voltage. Noise due to stored charge is also greatly reduced with higher RBOOT resistance. Switching with slower slew rate also decreases the efficiency.

#### 8.3.9 Spread Spectrum

Spread spectrum is a factory option. To find which devices have spread spectrum enabled, see  $\pm 293$ . The purpose of spread spectrum is to eliminate peak emissions at specific frequencies by spreading these emissions across a wider range of frequencies rather than apart with fixed frequency operation. In most systems containing the LM61440, low frequency-conducted emissions from the first few harmonics of the switching frequency can be easily filtered. A more difficult design criterion is reduction of emissions at higher harmonics that fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node and inductor. The LM61440 uses a  $\pm 2\%$  spread of frequencies which can spread energy smoothly across the FM and TV bands but is small enough to limit subharmonic emissions below the device switching frequency. Peak emissions at the switching frequency of the part are only reduced slightly, by less than 1 dB, while peaks in the FM band are typically reduced by more than 6 dB.

The LM61440 uses a cycle-to-cycle frequency hopping method based on a linear feedback shift register (LFSR). This intelligent pseudo-random generator limits cycle-to-cycle frequency changes to limit output ripple. The pseudo-random pattern repeats at less than 1.5 Hz, which is below the audio band.

The spread spectrum is only available while the clock of the LM61440 devices are free running at their natural frequency. Any of the following conditions overrides spread spectrum, turning it off:

- The clock is slowed during dropout.
- The clock is slowed at light load in auto mode. In FPWM mode, spread spectrum is active even if there is no load.
- At a high input voltage/low output voltage ratio when the device operates at minimum on-time, the internal clock is slowed, disabling spread spectrum. See セクション 7.6.
- · The clock is synchronized with an external clock.

### 8.3.10 Soft Start and Recovery From Dropout

The LM61440 uses a reference-based soft start that prevents output voltage overshoots and large inrush currents during start-up. Soft start is triggered by any of the following conditions:



- Power is applied to the VIN pin of the IC, releasing UVLO.
- EN is used to turn on the device.
- · Recovery from a hiccup waiting period
- Recovery from shutdown due to overtemperature protection

Once soft start is triggered, the IC takes the following actions:

- The reference used by the IC to regulate output voltage is slowly ramped. The net result is that output voltage takes tes to reach 90% of its desired value.
- Operating mode is set to auto, activating diode emulation. This allows start-up without pulling output low if there is a voltage already present on output.

These actions together provide start-up with limited inrush currents and also allow the use of larger output capacitors and higher loading conditions that cause current to border on current limit during start-up without triggering hiccup. See Soft-Start Operation.





Soft start works with both output voltages starting from 0 V on the left curves, or if there is already voltage on the output, as shown on right. In either case, output voltage must reach within 10% of the desired value  $t_{SS}$  after soft start is initiated. During soft start, FPWM and hiccup are disabled. Both hiccup and FPWM are enabled once output reaches regulation or  $t_{SS2}$ , whichever happens first.

#### 図 8-8. Soft-Start Operation

Any time the output voltage falls more than a few percent, the output voltage ramps up slowly. This condition is called recovery from dropout and differs from soft start in three important ways:

- The reference voltage is set to approximately 1% above what is needed to achieve the existing output voltage.
- Hiccup is allowed if output voltage is less than 0.4 times its set point. Note that during dropout regulation itself, hiccup is inhibited.
- FPWM mode is allowed during recovery from dropout. If the output voltage were to suddenly be pulled up by an external supply, the LM61440 can pull down on the output.

Despite being called recovery from dropout, this feature is active whenever output voltage drops to a few percent lower than the set point. This primarily occurs under the following conditions:

- Dropout: When there is insufficient input voltage for the desired output voltage to be generated
- Overcurrent: When there is an overcurrent event that is not severe enough to trigger hiccup

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated





Whether output voltage falls due to high load or low input voltage, once the condition that causes output to fall below its set point is removed, the output climbs at the same speed as during start-up. Even though hiccup does not trigger due to dropout, it can, in principle, be triggered during recovery if output voltage is below 0.4 times the output set point for more than 128 clock cycles.

図 8-9. Recovery From Dropout



図 8-10. Recovery From Dropout ( $V_{OUT}$  = 5 V,  $I_{OUT}$  = 4 A,  $V_{IN}$  = 13.5 V to 4 V to 13.5 V)

#### 8.3.11 Output Voltage Setting

A feedback resistor divider network between the output voltage and the FB pin is used to set output voltage level. See  $\boxtimes$  8-11.



図 8-11. Setting Output Voltage of Adjustable Versions

The LM61440 uses a 1-V reference voltage for the feedback (FB) pin. The FB pin voltage is regulated by the internal controller to be the same as the reference voltage. The output voltage level is then set by the ratio of the resistor divider. Equation 3 can be used to determine  $R_{FBB}$  for a desired output voltage and a given  $R_{FBT}$ . Usually  $R_{FBT}$  is between 10 k $\Omega$  and 1 M $\Omega$ . 100 k $\Omega$  is recommended for  $R_{FBT}$  for improved noise immunity compared to 1 M $\Omega$  and reduced current consumption compared to lower resistance values.



$$R_{FBB} = \frac{R_{FBT}}{V_{OUT} - 1}$$

(3)

In addition, a feedforward capacitor,  $C_{FF}$ , connected in parallel with  $R_{FBT}$  can be required to optimize the transient response.

#### 8.3.12 Overcurrent and Short Circuit Protection

The LM61440 is protected from overcurrent conditions with cycle-by-cycle current limiting on both the high-side and the low-side MOSFETs.

High-side MOSFET overcurrent protection is implemented by the nature of the peak-current mode control. The HS switch current is sensed when the HS is turned on after a short blanking time. Every switching cycle, the HS switch current is compared to either the minimum of a fixed current set point or the output of the voltage regulation loop minus slope compensation. Because the voltage loop has a maximum value and slope compensation increases with duty cycle, HS current limit decreases with increased duty cycle when duty cycle is above 35%.

When the LS switch is turned on, the switch current is also sensed and monitored. Like the high-side device, the low-side device turns off as commanded by the voltage control loop and low-side current limit. If the LS switch current is higher than I<sub>LS Limit</sub> at the end of a switching cycle, the switching cycle is extended until the LS current reduces below the limit. The LS switch is turned off once the LS current falls below its limit, and the HS switch is turned on again as long as at least one clock period has passed since the last time the HS device has turned on.



図 8-12. Current Limit Waveforms

Since the current waveform assumes values between  $I_{L-HS}$  and  $I_{L-LS}$ , the maximum output current is very close to the average of these two values. Hysteretic control is used and current does not increase as output voltage approaches zero.

The LM61440 employs hiccup overcurrent protection if there is an extreme overload, and the following conditions are met for 128 consecutive switching cycles:

- Output voltage is below approximately 0.4 times the output voltage set point.
- Greater than  $t_{SS2}$  has passed since soft start has started; see  $\pm 299328.3.10$ .
- The part is not operating in dropout, which is defined as having minimum off-time controlled duty cycle.

In hiccup mode, the device shuts itself down and attempts to soft start after  $t_W$ . Hiccup mode helps reduce the device power dissipation under severe overcurrent conditions and short circuits. See  $\boxtimes$  8-13.

Once the overload is removed, the device recovers as though in soft start; see 🗵 8-14.



#### 8.3.13 Thermal Shutdown

Thermal shutdown prevents the device from extreme junction temperatures by turning off the internal switches when the IC junction temperature exceeds 165°C (typical). Thermal shutdown does not trigger below 158°C. After thermal shutdown occurs, hysteresis prevents the device from switching until the junction temperature drops to approximately 155°C. When the junction temperature falls below 155°C (typical), the LM61440 attempts to soft start.

While the LM61440 is shut down due to high junction temperature, power continues to be provided to VCC. To prevent overheating due to a short circuit applied to VCC, the LDO that provides power for VCC has reduced current limit while the part is disabled due to high junction temperature. The VCC current limit is reduced to a few milliamperes during thermal shutdown.

#### 8.3.14 Input Supply Current

The LM61440 is designed to have very low input supply current when regulating light loads. This is achieved by powering much of the internal circuitry from the output. The BIAS pin is the input to the LDO that powers the majority of the control circuits. By connecting the BIAS input pin to the output of the regulator, a small amount of current is drawn from the output. This current is reduced at the input by the ratio of  $V_{OUT}/V_{IN}$ .

$$I_{Q_{VIN}(SW)} = I_{EN} + I_{Q_{VIN}} \times \left(\frac{1}{\eta_{eff}}\right) + I_{div} \times \left(\frac{Output\ Voltage}{Input\ Voltage \times \eta_{eff}}\right)$$
(4)

#### where

- I<sub>Q VIN</sub> is the current consumed by the operating (switching) buck converter while unloaded.
- I<sub>Q</sub> is the current drawn from the V<sub>IN</sub> terminal. See I<sub>Q</sub> in セクション 7.5.
- I<sub>EN</sub> is current drawn by the EN terminal. Include this current if EN is connected to VIN. See I<sub>EN</sub> in セクション
   7.5. Note that this current drops to a very low value if connected to a voltage less than 5 V.
- I<sub>div</sub> is the current drawn by the feedback voltage divider used to set output voltage.
- η<sub>eff</sub> is the light-load efficiency of the buck converter with I<sub>Q\_VIN</sub> removed from the input current of the buck converter. η<sub>eff</sub> = 0.8 is a conservative value that can be used under normal operating conditions.

#### 8.4 Device Functional Modes

### 8.4.1 Shutdown Mode

The EN pin provides electrical ON and OFF control of the device. When the EN pin voltage is below 0.4 V, both the converter and the internal LDO have no output voltage and the part is in shutdown mode. In shutdown mode, the quiescent current drops to typically  $0.6 \mu A$ .

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

### 8.4.2 Standby Mode

The internal LDO has a lower EN threshold than the output of the converter. When the EN pin voltage is above 1.1 V (maximum) and below the precision enable threshold for the output voltage, the internal LDO regulates the VCC voltage at 3.3 V typical. The precision enable circuitry is ON once VCC is above its UVLO. The internal power MOSFETs of the SW node remain off unless the voltage on EN pin goes above its precision enable threshold. The LM61440 also employs UVLO protection. If the VCC voltage is below its UVLO level, the output of the converter is turned off.

#### 8.4.3 Active Mode

The LM61440 is in active mode whenever the EN pin is above  $V_{EN}$ ,  $V_{IN}$  is high enough to satisfy  $V_{IN\_OPERATE}$ , and no other fault conditions are present. The simplest way to enable the operation is to connect the EN pin to  $V_{IN}$ , which allows self start-up when the applied input voltage exceeds the minimum  $V_{IN\_OPERATE}$ .

In active mode, depending on the load current, input voltage, and output voltage, the LM61440 is in one of five modes:

- Continuous conduction mode (CCM) with fixed switching frequency when load current is above half of the inductor current ripple.
- · Auto Mode Light Load Operation: PFM when switching frequency is decreased at very light load.
- FPWM Mode Light Load Operation: Discontinuous conduction mode (DCM) when the load current is lower than half of the inductor current ripple.
- Minimum on-time: At high input voltage and low output voltages, the switching frequency is reduced to maintain regulation.
- Dropout mode: When switching frequency is reduced to minimize voltage dropout.

#### 8.4.3.1 CCM Mode

The following operating description of the LM61440 refers to tz/2 = 2 8.2 and to the waveforms in 2 8-15. In CCM, the LM61440 supplies a regulated output voltage by turning on the internal high-side (HS) and low-side (LS) NMOS switches with varying duty cycle (D). During the HS switch on-time, the SW pin voltage,  $V_{SW}$ , swings up to approximately  $V_{IN}$ , and the inductor current,  $i_L$ , increases with a linear slope. The HS switch is turned off by the control logic. During the HS switch off-time,  $t_{OFF}$ , the LS switch is turned on. Inductor current discharges through the LS switch, which forces the  $V_{SW}$  to swing below ground by the voltage drop across the LS switch. The converter loop adjusts the duty cycle to maintain a constant output voltage. D is defined by the on-time of the HS switch over the switching period:

$$D = T_{ON} / T_{SW}$$
 (5)

In an ideal buck converter where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage:

$$D = V_{OUT} / V_{IN}$$
 (6)





図 8-15. SW Voltage and Inductor Current Waveforms in Continuous Conduction Mode (CCM)

## 8.4.3.2 Auto Mode - Light Load Operation

The LM61440 can have two behaviors while lightly loaded. One behavior, called auto mode operation, allows for seamless transition between normal current mode operation while heavily loaded and highly efficient light load operation. The other behavior, called FPWM Mode, maintains full frequency even when unloaded. Which mode the LM61440 operates in depends on which factory option is employed. See t = 500 for options. Note that all parts operate in FPWM mode when synchronizing frequency to an external signal.

In auto mode, light load operation is employed in the LM61440. Light load operation employs two techniques to improve efficiency:

- Diode emulation, which allows DCM operation
- Frequency reduction

Note that while these two features operate together to create excellent light load behavior, they operate independently of each other.

#### 8.4.3.2.1 Diode Emulation

Diode emulation prevents reverse current through the inductor which requires a lower frequency needed to regulate given a fixed peak inductor current. Diode emulation also limits ripple current as frequency is reduced. With a fixed peak current, as output current is reduced to zero, frequency must be reduced to near zero to maintain regulation.





In auto mode, the low-side device is turned off once SW node current is near zero. As a result, once output current is less than half of what inductor ripple would be in CCM, the part operates in DCM which is equivalent to the statement that diode emulation is active.

### 図 8-16. PFM Operation

The device has a minimum peak inductor current setting while in auto mode. Once current is reduced to a low value with fixed input voltage, on-time is constant. Regulation is then achieved by adjusting frequency. This mode of operation is called PFM mode regulation.

#### 8.4.3.2.2 Frequency Reduction

The LM61440 reduces frequency whenever output voltage is high. This function is enabled whenever Comp, an internal signal, is low and there is an offset between the regulation set point of FB and the voltage applied to FB. The net effect is that there is larger output impedance while lightly loaded in auto mode than in normal operation. Output voltage must be approximately 1% high when the part is completely unloaded.



In auto mode, once output current drops below approximately 1/10th the rated current of the part, output resistance increases so that output voltage is 1% high while the buck is completely unloaded.

#### 図 8-17. Steady State Output Voltage versus Output Current in Auto Mode

In PFM operation, a small DC positive offset is required on the output voltage to activate the PFM detector. The lower the frequency in PFM, the more DC offset is needed on  $V_{OUT}$ . If the DC offset on  $V_{OUT}$  is not acceptable, a dummy load at  $V_{OUT}$  or FPWM Mode can be used to reduce or eliminate this offset.

### 8.4.3.3 FPWM Mode - Light Load Operation

Like auto mode operation, FPWM mode operation during light load operation is selected as a factory option.



In FPWM mode, Continuous Conduction (CCM) is possible even if I<sub>OUT</sub> is less than half of I<sub>ripole</sub>.

#### 図 8-18. FPWM Mode Operation

For all devices, in FPWM mode, frequency reduction is still available if output voltage is high enough to command minimum on-time even while lightly loaded, allowing good behavior during faults which involve output being pulled up.

### 8.4.3.4 Minimum On-time (High Input Voltage) Operation

The LM61440 continues to regulate output voltage even if the input-to-output voltage ratio requires an on-time less than the minimum on-time of the chip with a given clock setting. This is accomplished using valley current control. At all times, the compensation circuit dictates both a maximum peak inductor current and a maximum valley inductor current. If for any reason, valley current is exceeded, the clock cycle is extended until valley current falls below that determined by the compensation circuit. If the converter is not operating in current limit, the maximum valley current is set above the peak inductor current, preventing valley control from being used unless there is a failure to regulate using peak current only. If the input-to-output voltage ratio is too high, even though current exceeds the peak value dictated by compensation, the high-side device cannot be turned off quickly enough to regulate output voltage. As a result, the compensation circuit reduces both peak and valley current. Once a low enough current is selected by the compensation circuit, valley current matches that being commanded by the compensation circuit. Under these conditions, the low-side device is kept on and the next clock cycle is prevented from starting until inductor current drops below the desired valley current. Since on-time is fixed at its minimum value, this type of operation resembles that of a device using a Constant On-Time (COT) control scheme; see Valley Current Mode Operation.





In valley control mode, minimum inductor current is regulated, not peak inductor current.

図 8-19. Valley Current Mode Operation

#### 8.4.3.5 Dropout

Dropout operation is defined as any input-to-output voltage ratio that requires frequency to drop to achieve the required duty cycle. At a given clock frequency, duty cycle is limited by minimum off-time. Once this limit is reached, if clock frequency were maintained, output voltage would fall. Instead of allowing the output voltage to drop, the LM61440 extends on-time past the end of the clock cycle until needed peak inductor current is achieved. The clock is allowed to start a new cycle once peak inductor current is achieved or once a pre-determined maximum on-time,  $t_{\text{ON\_MAX}}$ , of approximately 9 µs passes. As a result, once the needed duty cycle cannot be achieved at the selected clock frequency due to the existence of a minimum off-time, frequency drops to maintain regulation. If input voltage is low enough so that output voltage cannot be regulated even with an on-time of  $t_{\text{ON\_MAX}}$ , output voltage drops to slightly below the input voltage,  $V_{\text{DROP1}}$ . For additional information on recovery from dropout, reference Recovery From Dropout.



Output voltage and frequency versus input voltage: If there is little difference between input voltage and output voltage setting, the IC reduces frequency to maintain regulation. If input voltage is too low to provide the desired output voltage at approximately 110 kHz, input voltage tracks output voltage.

図 8-20. Frequency and Output Voltage in Dropout





Switching waveforms while in dropout. Inductor current takes longer than a normal clock to reach the desired peak value. As a result, frequency drops. This frequency drop is limited by  $t_{\text{ON\_MAX}}$ .

図 8-21. Dropout Waveforms



### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The LM61440 step-down DC-to-DC converter is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 4 A. The following design procedure can be used to select components for the LM61440.

### 9.2 Typical Application

図 9-1 shows a typical application circuit for the LM61440. This device is designed to function with a wide range of external components and system parameters. However, the internal compensation is optimized for a certain range of external inductance and output capacitance. As a quick start guide, 表 9-2 provides typical component values for some of the common configurations.



図 9-1. Example Application Circuit

#### 9.2.1 Design Requirements

表 9-1 provides the parameters for the detailed design procedure example:

DESIGN PARAMETER

Input voltage

Input voltage for constant f<sub>SW</sub>

Output voltage

5 V

Maximum output current

Switching frequency

DESIGN PARAMETER

EXAMPLE VALUE

13.5 V (5 V to 36 V)

8 V to 18 V

0 A to 4 A

400 kHz

表 9-1. Detailed Design Parameters

Submit Document Feedback

| TEXAS INSTRUMENTS |  |  |  |  |  |
|-------------------|--|--|--|--|--|
| www.tij.co.jp     |  |  |  |  |  |

| 表 9-2. Typical E | xternal Compone | ent Values |
|------------------|-----------------|------------|
|------------------|-----------------|------------|

| f <sub>SW</sub><br>(kHz) | V <sub>OUT</sub> (V) | L1 (µH) | C <sub>OUT</sub> (RATED) | R <sub>FBT</sub> (kΩ) | R <sub>FBB</sub> (kΩ) | C <sub>BOOT</sub> (µF) | R <sub>BOOT</sub> (Ω) | C <sub>VCC</sub><br>(μF) | C <sub>FF</sub> (pF) | R <sub>FF</sub> (kΩ) |
|--------------------------|----------------------|---------|--------------------------|-----------------------|-----------------------|------------------------|-----------------------|--------------------------|----------------------|----------------------|
| 2100                     | 3.3                  | 1.5     | 3 × 22 μF ceramic        | 100                   | 43.2                  | 0.1                    | 0                     | 1                        | 10                   | 1                    |
| 400                      | 3.3                  | 8.2     | 4 × 22 μF ceramic        | 100                   | 43.2                  | 0.1                    | 0                     | 1                        | 4.7                  | 1                    |
| 2100                     | 5                    | 1.5     | 2 × 22 μF ceramic        | 100                   | 24.9                  | 0.1                    | 0                     | 1                        | 22                   | 1                    |
| 400                      | 5                    | 8.2     | 3 × 22 μF ceramic        | 100                   | 24.9                  | 0.1                    | 0                     | 1                        | 22                   | 1                    |

### 9.2.2 Detailed Design Procedure

The following design procedure applies to ② 9-1 and 表 9-1.

#### 9.2.2.1 Choosing the Switching Frequency

The choice of switching frequency is a compromise between conversion efficiency and overall solution size. Lower switching frequency implies reduced switching losses and usually results in higher system efficiency. However, higher switching frequency allows for the use of smaller inductors and output capacitors, hence, a more compact design.

When choosing operating frequency, the most important consideration is thermal limitations. This constraint typically dominates frequency selection. See Maximum Ambient Temperature versus Output Current for circuits running at 400 kHz and Maximum Ambient Temperature versus Output Current for circuits running at 2.1 MHz. These curves show how much output current can be supported at a given ambient temperature given these switching frequencies. Note that power dissipation is layout-dependent so while these curves are a good starting point, thermal resistance in any design will be different from the estimates used to generate Maximum Ambient Temperature versus Output Current and Maximum Ambient Temperature versus Output Current. The maximum temperature ratings are based on a 100-mm x 80-mm, 4-layer EVM PCB design, LM61460EVM.



図 9-2. Maximum Ambient Temperature versus **Output Current** 



図 9-3. Maximum Ambient Temperature versus **Output Current** 

Two other considerations are what maximum and minimum input voltage the part must maintain its frequency setting. Since the LM61440 adjusts its frequency under conditions in which regulation would normally be prevented by minimum on-time or minimum off time, these constraints are only important for input voltages requiring constant frequency operation.

If foldback is undesirable at high input voltage, then use 式 7:

$$f_{SW} \le \frac{V_{OUT}}{V_{IN}(MAX2) \cdot t_{ON\_MIN}(MAX)} \tag{7}$$



If foldback at low input voltage is a concern, use 式 8:

$$f_{SW} \le \frac{V_{INeff}(MIN2) - V_{OUT}}{V_{INeff}(MIN2) \cdot t_{OFF\_MIN}(MAX)}$$
(8)

where:

- $V_{INeff}(MIN2) = V_{IN}(MIN2) I_{OUT}(MAX) \cdot (R_{DS(ON) HS}(MAX) + DCR(MAX))$
- DCR(MAX) = maximum DCR of the inductor
- t<sub>OFF MIN</sub>(MAX) = see セクション 7.5
- R<sub>DS(ON) HS</sub>(MAX) = see セクション 7.5

The fourth constraint is the rated frequency range of the IC. See  $f_{ADJ}$  in t = 2.5 = 2.7.5. All previously stated constraints (thermal,  $V_{IN}(MAX2)$ ,  $V_{IN}(MIN2)$ , and device-specified frequency range) must be considered when selecting frequency.

Many applications require that the AM band can be avoided. These applications tend to operate at either 400 kHz below the AM band or 2.1 MHz above the AM band. In this example, 400 kHz is chosen.

#### 9.2.2.2 Setting the Output Voltage

The output voltage of LM61440 is externally adjustable using a resistor divider network. The range of recommended output voltage is found in  $\pm \mathcal{D} \supset \mathcal{I} \supset \mathcal{I}$ . The divider network is comprised of R<sub>FBT</sub> and R<sub>FBB</sub>, and closes the loop between the output voltage and the converter. The converter regulates the output voltage by holding the voltage on the FB pin equal to the internal reference voltage, V<sub>REF</sub>. The resistance of the divider is a compromise between excessive noise pickup and excessive loading of the output. Smaller values of resistance reduce noise sensitivity but also reduce the light load efficiency. The recommended value for R<sub>FBT</sub> is 100 kΩ with a maximum value of 1 MΩ. If 1 MΩ is selected for R<sub>FBT</sub>, then a feedforward capacitor must be used across this resistor to provide adequate loop phase margin (see  $\pm \mathcal{D} \supset \mathcal{I} \supset$ 

#### 9.2.2.3 Inductor Selection

The parameters for selecting the inductor are the inductance and saturation current. The inductance is based on the desired peak-to-peak ripple current and is normally chosen to be in the range of 20% to 40% of the maximum output current. Experience shows that the best value for inductor ripple current is 30% of the maximum load current for systems with a fixed input voltage and 25% for systems with a variable input voltage such as the 12 volt battery in a car. Note that when selecting the ripple current for applications with much smaller maximum load than the maximum available from the device, the maximum device current must still be used.  $\Rightarrow$  9 can be used to determine the value of inductance. The constant K is the percentage of inductor current ripple. For this example, K = 0.25 was chosen and an inductance of approximately 8.9  $\mu$ H was found. The next standard value of 8.2  $\mu$ H was selected.

$$L = \frac{V_{IN} - V_{OUT}}{f_{SW} \cdot K \cdot I_{OUT}(MAX)} \cdot \frac{V_{OUT}}{V_{IN}}$$
(9)

The saturation current rating of the inductor must be at least as large as the high-side switch current limit,  $I_{L-HS}$  (see  $\pm 0.9 \pm 2.7.5$ ). This ensures that the inductor does not saturate even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low value, causing the inductor current to rise very rapidly. Although the valley current limit,  $I_{L-LS}$ , is designed to reduce the risk of current run-away, a saturated inductor can cause the current to rise to high values very rapidly. This can lead to component damage; do not allow the inductor to saturate. Inductors with a ferrite core material have very hard saturation characteristics, but usually have lower core losses than powdered iron cores. Powdered iron cores exhibit a soft saturation, allowing some relaxation in the current rating of the inductor. However, they have more core losses at frequencies typically above 1 MHz. In any case, the inductor saturation current must not be less than the device

high-side current limit,  $I_{L-HS}$  (see  $\pm 2 \mathcal{D} \mathcal{I} \mathcal{I} \mathcal{I}_{L-HS}$ ). To avoid subharmonic oscillation, the inductance value must not be less than that given in  $\pm$  10. The maximum inductance is limited by the minimum current ripple required for the current mode control to perform correctly. As a rule-of-thumb, the minimum inductor ripple current must be no less than about 10% of the device maximum rated current under nominal conditions.

$$L \ge 0.5 \cdot \frac{V_{OUT}}{f_{SW}} \tag{10}$$

式 10 assumes that this design must operate with input voltage near or in dropout. If minimum operating voltage for this design is high enough to limit duty factor to below 40%,  $\pm$  9 can be used in place of  $\pm$  10.

Note that choosing an inductor that is larger than the minimum inductance calculated using  $\pm$  9 and  $\pm$  10 results in less output capacitance being needed to limit output ripple but more output capacitance being needed to manage large load transients. See  $\pm 2 > 3 > 9.2.2.4$ .

### 9.2.2.4 Output Capacitor Selection

The value of the output capacitor and its ESR determine the output voltage ripple and load transient performance. The output capacitor is usually determined by the load transient requirements rather than the output voltage ripple.  $\frac{1}{8}$  9-3 can be used to find the output capacitor and  $C_{FF}$  selection for a few common applications. Note that a 1-kΩ  $R_{FF}$  can be used in series with  $C_{FF}$  to further improve noise performance. In this example, improved transient performance is desired giving 2 x 47-μF ceramic as the output capacitor and 22 pF as  $C_{FF}$ .

3.3-V OUTPUT 5-V OUTPUT TRANSIENT FREQUENCY PERFORMANCE CERAMIC OUTPUT CAPACITANCE C<sub>FF</sub> CERAMIC OUTPUT CAPACITANCE CFF 2.1 MHz Minimum  $3 \times 22 \mu F$ 10 pF 2 x 22 µF 22 pF 2.1 MHz Better Transient 2 x 47 uF 33 pF 3 x 22 uF 33 pF 400 kHz 4 x 22 μF 4.7 pF 3 x 22 µF Minimum 10 pF 400 kHz **Better Transient** 5 x 22 µF 33 pF 4 x 22 µF

表 9-3. Recommended Output Ceramic Capacitors and CFF Values

To minimize ceramic capacitance, a low-ESR electrolytic capacitor can be used in parallel with minimal ceramic capacitance. As a starting point for designing with an output electrolytic capacitor, 表 9-4 shows the recommended output ceramic capacitance C<sub>FF</sub> values when using an electrolytic capacitor.

表 9-4. Recommended Electrolytic and Ceramic Capacitor and C<sub>FF</sub> Values

| FREQUENCY | TRANSIENT        | 3.3-V OUTPUT                                        |                 | 5-V OUTPUT                                          |                 |  |
|-----------|------------------|-----------------------------------------------------|-----------------|-----------------------------------------------------|-----------------|--|
|           | PERFORMANCE      | C <sub>OUT</sub>                                    | C <sub>FF</sub> | C <sub>OUT</sub>                                    | C <sub>FF</sub> |  |
| 400 kHz   | Minimum          | 2 x 22 μF ceramic + 1 x 470 μF, 100-mΩ electrolytic | 10 pF           | 2 x 22 μF ceramic + 1 x 470 μF, 100-mΩ electrolytic | 10 pF           |  |
| 400 kHz   | Better Transient | 4 x 22 μF ceramic + 2 x 280 μF,100-mΩ electrolytic  | 33 pF           | 3 x 22 μF ceramic + 1 x 560 μF, 100-mΩ electrolytic | 22 pF           |  |

Most ceramic capacitors deliver far less capacitance than the rating of the capacitor indicates. Be sure to check any capacitor selected for initial accuracy, temperature derating, and voltage derating. 表 9-3 and 表 9-4 have been generated assuming typical derating for 16-V, X7R, automotive grade capacitors. If lower voltage, non-automotive grade, or lower temperature rated capacitors are used, more capacitors than listed are likely to be needed.

#### 9.2.2.5 Input Capacitor Selection

The ceramic input capacitors provide a low impedance source to the converter in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum of 10 µF of ceramic capacitance is required on the input of the device. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and maintain the input voltage during load transients. In addition, a small case size 100-nF ceramic capacitor must be used at each input/ground pin pair, VIN1/PGND1 and VIN2/PGND2, immediately adjacent to the converter. This provides a high-frequency bypass for the control circuits internal

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

to the device. These capacitors also suppress SW node ringing, which reduces the maximum voltage present on the SW node and EMI. The two 100 nF must also be rated at 50 V with an X7R or better dielectric. The VQFN-HR (RJR) package provides two input voltage pins and two power ground pins on opposite sides of the package. This allows the input capacitors to be split, and placed optimally with respect to the internal power MOSFETs, thus improving the effectiveness of the input bypassing. In this example, two 4.7-µF and two 100-nF ceramic capacitors are used, one at each VIN/PGND location. A single 10-µF can also be used on one side of the package.

Many times, it is desirable and necessary to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads or traces are used to connect the input supply to the converter. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with momentary voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitors. The approximate worst case RMS value of this current can be calculated from 式 11 and must be checked against the manufacturers' maximum ratings.

$$I_{RMS} \approx \frac{I_{OUT}}{2}$$

(11)

### 9.2.2.6 BOOT Capacitor

The LM61440 requires a bootstrap capacitor connected between the CBOOT pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the high-side power MOSFET. A high-quality (X7R) ceramic capacitor of 100 nF and at least 10 V is required.

#### 9.2.2.7 BOOT Resistor

A BOOT resistor can be connected between the CBOOT and RBOOT pins. Unless EMI for the application being designed is critical, these two pins can be shorted. A  $100-\Omega$  resistor between these pins eliminates overshoot. Even with 0  $\Omega$ , overshoot and ringing are minimal, less than 2 V if input capacitors are placed correctly. A boot resistor of  $100~\Omega$ , which corresponds to approximately 2.7-ns SW node rise time and decreases efficiency by approximately 0.5% at 2 MHz. To maximize efficiency, 0  $\Omega$  is chosen for this example. Under most circumstances, selecting an RBOOT resistor value above  $100~\Omega$  is undesirable since the resulting small improvement in EMI is not enough to justify further decreased efficiency.

#### 9.2.2.8 VCC

The VCC pin is the output of the internal LDO used to supply the control circuits of the converter. This output requires a 1- $\mu$ F, 16-V ceramic capacitor connected from VCC to AGND for proper operation. In general, avoid loading this output with any external circuitry. However, this output can be used to supply the pullup for the power-good function (see tropial > 8.3.5). A pullup resistor with a value of 100 k $\Omega$  is a good choice in this case. Note, VCC remains high when  $V_{EN\_WAKE} < EN < V_{EN}$ . The nominal output voltage on VCC is 3.3 V. Do not short this output to ground or any other external voltage.

#### 9.2.2.9 BIAS

Because  $V_{OUT}$  = 5 V in this design, the BIAS pin is tied to  $V_{OUT}$  to reduce LDO power loss. The output voltage is supplying the LDO current instead of the input voltage. The power saving is  $I_{LDO} \times (V_{IN} - V_{OUT})$ . The power saving is more significant when  $V_{IN} >> V_{OUT}$  and with higher frequency operation. To prevent  $V_{OUT}$  noise and transients from coupling to BIAS, a series resistor, 1  $\Omega$  to 10  $\Omega$ , can be added between  $V_{OUT}$  and BIAS. A bypass capacitor with a value of 1  $\mu$ F or higher can be added close to the BIAS pin to filter noise. Note the maximum allowed voltage on the BIAS pin is 16 V.

# 9.2.2.10 $C_{FF}$ and $R_{FF}$ Selection

A feedforward capacitor,  $C_{ff}$ , is used to improve phase margin and transient response of circuits which have output capacitors with low ESR. Since this capacitor can conduct noise from the output of the circuit directly

to the FB node of the IC, a 1-k $\Omega$  resistor, R<sub>ff</sub>, can be placed in series with Cff. If the ESR zero of the output capacitor is below 200 kHz, no C<sub>ff</sub> must be used.

If output voltage is less than 2.5 V,  $C_{\rm ff}$  has little effect, so it can be omitted. If output voltage is greater than 14 V,  $C_{\rm ff}$  must not be used since it introduces too much gain at higher frequencies.

#### 9.2.2.11 External UVLO

In some cases, an input UVLO level different than that provided internal to the device is needed. This can be accomplished by using the circuit shown in  $\boxtimes$  9-4. The input voltage at which the device turns on is designated  $V_{ON}$  while the turnoff voltage is  $V_{OFF}$ . First, a value for  $R_{ENB}$  is chosen in the range of 10 kΩ to 100 kΩ, then  $\rightrightarrows$  13 is used to calculate  $R_{ENT}$  and  $V_{OFF}$ .  $R_{ENB}$  is typically set based on how much current this voltage divider must consume.  $R_{ENB}$  can be calculated using  $\rightrightarrows$  12.

$$R_{ENB} = \frac{V_{EN} \cdot V_{IN}}{I_{DIVIDER} \cdot V_{ON}}$$
(12)



図 9-4. UVLO Using EN

$$R_{ENT} = \left(\frac{V_{ON}}{V_{EN}} - 1\right) \cdot R_{ENB}$$

$$V_{OFF} = V_{ON} \cdot (1 - V_{EN-HYST})$$
(13)

#### where

- V<sub>ON</sub> = V<sub>IN</sub> turnon voltage
- V<sub>OFF</sub> = V<sub>IN</sub> turnoff voltage
- I<sub>DIVIDER</sub> = voltage divider current

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



### 9.2.3 Application Curves

Unless otherwise specified, the following conditions apply:  $V_{IN}$  = 13.5 V,  $T_A$  = 25°C. The circuit is shown in ⊠ 9-1, with the appropriate BOM from ₹ 9-5.

























表 9-5. BOM for Typical Application Curves

| V <sub>OUT</sub> | FREQUENCY | R <sub>FBB</sub> | R <sub>T</sub> | C <sub>OUT</sub> | C <sub>IN</sub> + C <sub>HF</sub> | L                    | C <sub>FF</sub> |
|------------------|-----------|------------------|----------------|------------------|-----------------------------------|----------------------|-----------------|
| 3.3 V            | 400 kHz   | 43.2 kΩ          | 33.2 kΩ        | 4 x 22 μF        | 2 x 4.7 µF + 2 x 100 nF           | 8.2 µH (XHMI6060)    | 22 pF           |
| 3.3 V            | 2100 kHz  | 43.2 kΩ          | 6.04 kΩ        | 3 x 22 μF        | 2 x 4.7 µF + 2 x 100 nF           | 1.5 µH (MAPI 4020HT) | 22 pF           |
| 5 V              | 400 kHz   | 24.9 kΩ          | 33.2 kΩ        | 3 x 22 μF        | 2 x 4.7 µF + 2 x 100 nF           | 8.2 µH (XHMI6060)    | 22 pF           |
| 5 V              | 2100 kHz  | 24.9 kΩ          | 6.04 kΩ        | 2 x 22 µF        | 2 x 4.7 µF + 2 x 100 nF           | 1.5 µH (MAPI 4020HT) | 22 pF           |

## 9.2.4 USB Type-C System Example

 $\boxtimes$  9-44 shows a typical application circuit for the LM61460 for a USB Type-C power supply. Note that the data shown in  $\pm 292329.2.4.3$  is taken with the LM61460 device variant.

Product Folder Links: LM61440

Submit Document Feedback



図 9-44. USB Type-C Power Supply

## 9.2.4.1 Design Requirements

表 9-1 provides the parameters for the detailed design procedure example:

表 9-6. Detailed Design Parameters

| DESIGN PARAMETER    | EXAMPLE VALUE |  |  |
|---------------------|---------------|--|--|
| Input voltage       | 20 V          |  |  |
| Output voltage      | 5 V - 20 V    |  |  |
| Output current      | 3 A           |  |  |
| Switching frequency | 500 kHz       |  |  |

## 9.2.4.2 Detailed Design Procedure

See セクション 9.2.2.



## 9.2.4.3 Application Curves

Note that the data shown in  $\pm 29 = 29.2.4.3$  is taken with the LM61460 device variant.





## 10 Power Supply Recommendations

The characteristics of the input supply must be compatible with *Absolute Maximum Ratings* and *Recommended Operating Conditions* in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded converter. The average input current can be estimated with 式 14.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$
(14)

where

η is the efficiency

If the converter is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the converter. The parasitic inductance, in combination with the low-ESR, ceramic input capacitors, can form an under-damped resonant circuit, resulting in overvoltage transients at the input to the converter or tripping UVLO. The parasitic resistance can cause the voltage at the VIN pin to dip whenever a load transient is applied to the output. If the application is operating close to the minimum input voltage, this dip can cause the converter to momentarily shutdown and reset. The best way to solve these kind of issues is to reduce the distance from the input supply to the converter and use an aluminum input capacitor in parallel with the ceramics. The moderate ESR of this type of capacitor helps damp the input resonant circuit and reduce any overshoot or undershoot at the input. A value in the range of 20  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and help hold the input voltage steady during large load transients.

In some cases, a transient voltage suppressor (TVS) is used on the input of converters. One class of this device has a snap-back characteristic (thyristor type). The use of a device with this type of characteristic is not recommended. When the TVS fires, the clamping voltage falls to a very low value. If this voltage is less than the output voltage of the converter, the output capacitors discharge through the device back to the input. This uncontrolled current flow can damage the TVS and cause large input transients.

The input voltage must not be allowed to fall below the output voltage. In this scenario, such as a shorted input test, the output capacitors discharge through the internal parasitic diode found between the VIN and SW pins of the device. During this condition, the current can become uncontrolled, possibly causing damage to the device. If this scenario is considered likely, then a Schottky diode between the input supply and the output must be used.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



## 11 Layout

## 11.1 Layout Guidelines

The PCB layout of any DC-DC converter is critical to the optimal performance of the design. Bad PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, the EMI performance of the converter is dependent on the PCB layout, to a great extent. In a buck converter, the most critical PCB feature is the loop formed by the input capacitor or capacitors and power ground, as shown in ☑ 11-1. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages disrupt the proper operation of the converter. Because of this, the traces in this loop must be wide and short, and the loop area as small as possible to reduce the parasitic inductance. Z 11-2 shows a recommended layout for the critical components for the circuit of the device.

- Place the input capacitor or capacitors as close as possible input pin pairs: VIN1 to PGND1 and VIN2 to PGND2. Each pair of pins are adjacent, simplifying the input capacitor placement. With the VQFN-HR package, there are two VIN/PGND pairs on either side of the package. This provides for a symmetrical layout and helps minimize switching noise and EMI generation. Use a wide VIN plane on a lower layer to connect both of the VIN pairs together to the input supply.
- Place bypass capacitor for VCC close to the VCC pin and AGND pins: This capacitor must routed with short, wide traces to the VCC and AGND pins.
- Use wide traces for the CBOOT capacitor. Place the CBOOT capacitor as close to the device with short, wide traces to the CBOOT and SW pins. It is important to route the SW connection under the device through the gap between VIN2 and RBOOT pins, reducing exposed SW node area. If an RBOOT resistor is used, place as close as possible to CBOOT and RBOOT pins. If high efficiency is desired, RBOOT and CBOOT pins can be shorted. This short must be placed as close as possible to RBOOT and CBOOT pins as possible.
- Place the feedback divider as close as possible to the FB pin of the device: Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to FB and AGND through R<sub>FBB</sub> must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, this latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the converter. For fixed output variants, the FB pin must be directly routed to the output of the device.
- Layer of the PCB beneath the top layer with the IC must be a ground plane: This plane acts as a noise shield and a heat dissipation path. Using the layer directly next to the IC reduces the inclosed area in the input circulating current in the input loop, reducing inductance.
- Provide wide paths for  $V_{IN}$ ,  $V_{OUT}$ , and GND: These paths must be wide and direct as possible to reduce any voltage drops on the input or output paths of the converter and maximizes efficiency.
- Provide enough PCB area for proper heat sinking: Enough copper area must be used to ensure a low R<sub>0.IA</sub>, commensurate with the maximum load current and ambient temperature. Make the top and bottom PCB layers with two-ounce copper and no less than one ounce. If the PCB design uses multiple copper layers (recommended), thermal vias can also be connected to the inner layer heat-spreading ground planes. Note that the package of this device dissipates heat through all pins. Wide traces must be used for all pins except where noise considerations dictate minimization of area.
- Keep switch area small: Keep the copper area connecting the SW pin to the inductor as short and wide as possible. At the same time, the total area of this node must be minimized to help reduce radiated EMI.

Product Folder Links: 1 M61440





図 11-1. Input Current Loop

#### 11.1.1 Ground and Thermal Considerations

As mentioned above, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. The AGND and PGND pins must be connected to the ground planes using vias next to the bypass capacitors. PGND pins are connected directly to the source of the low-side MOSFET switch, and also connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations. The PGND trace, as well as the VIN and SW traces, must be constrained to one side of the ground planes. The other side of the ground plane contains much less noise and must be used for sensitive routes.

TI recommends providing adequate device heat sinking by using vias near ground and  $V_{\text{IN}}$  to connect to the system ground plane or  $V_{\text{IN}}$  strap, both of which dissipate heat. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2 oz / 1 oz / 2 oz. A four-layer board with enough copper thickness and proper layout, provides low current conduction impedance, proper shielding, and lower thermal resistance.



# 11.2 Layout Example



図 11-2. Layout Example

# 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, LM61460-Q1 EVM User's Guide
- Texas Instruments, 30 W Power for Automotive Dual USB Type-C Charge Port Reference Design
- Texas Instruments, EMI Filter Components and Their Nonidealities for Automotive DC/DC Regulators Technical Brief
- Texas Instruments, AN-2020 Thermal Design by Insight, Not Hindsight Application Report
- Texas InstrumentsOptimizing the Layout for the TPS54424/TPS54824 HotRod QFN Package for Thermal Performance Application Report
- Texas Instruments, AN-2162 Simple Success With Conducted EMI From DC-DC Converters Application Report
- Texas Instruments, Practical Thermal Design With DC/DC Power Modules Application Report

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 サポート・リソース

TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 12.4 Trademarks

Hotrod<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### 12.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 12.6 用語集

TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins     | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)     |
|-----------------------|--------|---------------|--------------------|-----------------------|------|-------------------------------|----------------------------|--------------|----------------------|
|                       |        |               |                    |                       |      | (4)                           | (5)                        |              |                      |
| LM61440AANRJRR        | Active | Production    | VQFN-HR (RJR)   14 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR        | -40 to 150   | (6144, 61440)<br>AAN |
| LM61440AANRJRR.A      | Active | Production    | VQFN-HR (RJR)   14 | 3000   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR        | -40 to 150   | (6144, 61440)<br>AAN |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM61440:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

• Automotive : LM61440-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Mar-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM61440AANRJRR | VQFN-<br>HR     | RJR                | 14 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.15       | 8.0        | 12.0      | Q2               |

PACKAGE MATERIALS INFORMATION

www.ti.com 30-Mar-2024



#### \*All dimensions are nominal

| Ì | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | LM61440AANRJRR | VQFN-HR      | RJR             | 14   | 3000 | 367.0       | 367.0      | 38.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated