LM5150-Q1 # LM5150-Q1 広い VIN の車載用低 IQ 昇圧コントローラ # 1 特長 - AEC-Q100 認定済み: - デバイス温度グレード 1:-40°C~+125°Cの動作時 周用温度範囲 - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C4B - 機能安全対応 - 機能安全システムの設計に役立つ資料を利用可 - VOUT ≥ 5V のとき、1.5V~42V の広い VIN 入力範 囲 (絶対最大定格 65V) - 低いシャットダウン電流 (I<sub>O</sub> ≤ 5µA) - 低いスタンバイ電流 (I<sub>O</sub>≤15µA) - 4 つのプログラム可能な出力電圧オプション、2 つの 構成を選択可能 - 6.8V, 7.5V, 8.5V, 10.5V - アイドリング・ストップまたは E-Call 構成 - 220 kHz~2.3 MHz の可変スイッチング周波数 - ウェークアップ・モードとスタンバイ・モードの自動的な 遷移 - 選択可能なクロック同期 - 昇圧ステータス・インジケータ - 1.5A ピーク MOSFET ゲート・ドライバ - 調整可能なサイクル単位の電流制限 - サーマル・シャットダウン - ウェッタブル・フランクと非ウェッタブル・フランク・オプシ ョンの 16 ピン WQFN - WEBENCH® Power Designer により LM5150-Q1 を 使用するカスタム設計を作成 # 2 アプリケーション - 車載用アイドリング・ストップ・システム - 車載用緊急通報システム - バッテリ駆動の昇圧コンパ 代表的なアプリケーション回路 # 3 概要 LM5150-Q1 デバイスは、入力範囲の広い自動昇圧コント ローラです。このデバイスは、自動車のクランキング時に車 両のバッテリから、または車両のバッテリがないときにバッ クアップ・バッテリから、出力電圧を維持するためのプリ昇 圧コンバータとして適しています。 LM5150-Q1 のスイッチング周波数は、220kHz~2.3MHz の範囲で抵抗を使ってプログラム可能です。高速なスイッ チング (2.2MHz 以上) により、AM 帯域との干渉が最小 化され、ソリューション・サイズの小型化と、高速な過渡応 答を実現できます。 LM5150-Q1 は、設定済みのスタンバイ・スレッショルドより も入力または出力電圧が高いときは I<sub>O</sub> の低いスタンバイ・ モードで動作し、出力電圧が設定済みのウェークアップ・ スレッショルドを下回ると自動的にウェークアップします。 このデバイスは、Ioの低いスタンバイ・モードとの間で遷移 を行うことにより、軽負荷時にバッテリ駆動時間を延長しま す。1本の抵抗により、目標出力レギュレーション電圧と、 構成の両方をプログラムできます。その他、低いシャットダ ウン電流、昇圧ステータス・インジケータ、サイクル単位の 可変電流制限、サーマル・シャットダウンなどの機能が搭 載されています。 #### 魁品情報 | | 4DC HH ID TIA | | |-----------|----------------------|-----------------| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | LM5150-Q1 | WQFN (16) | 4.00mm × 4.00mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 効率 (V<sub>LOAD</sub>= 6.8V、F<sub>SW</sub>= 440kHz) # **Table of Contents** | 1 特長 | 1 | 9 Application and Implementation | 23 | |--------------------------------------|---|-------------------------------------------------|-----------------------| | 2アプリケーション | | 9.1 Application Information | | | 3 概要 | | 9.2 Typical Application | | | 4 Revision History | | 9.3 System Examples | | | 5 Device Comparison Table | | 10 Power Supply Recommendations | 36 | | 6 Pin Configuration and Functions | | 11 Layout | 37 | | 7 Specifications | | 11.1 Layout Guidelines | 37 | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | 38 | | 7.2 ESD Ratings | | 12 Device and Documentation Support | 39 | | 7.3 Recommended Operating Conditions | | 12.1 Device Support | 39 | | 7.4 Thermal Information | | 12.2 Receiving Notification of Documentation Up | dates <mark>39</mark> | | 7.5 Electrical Characteristics | | 12.3 サポート・リソース | 39 | | 7.6 Typical Characteristics | | 12.4 Trademarks | 39 | | 8 Detailed Description | | 12.5 Electrostatic Discharge Caution | 39 | | 8.1 Overview | | 12.6 Glossary | 39 | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 40 | | 8.4 Device Functional Modes | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision B (June 2020) to Revision C (October 2021) | Page | |-------------------------------------------------------------------|------| | <ul><li>・ 非ウェッタブル・フランク・オプションを追加</li></ul> | 1 | | ・ 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • Added セクション 5 | 3 | | Changes from Revision A (February 2020) to Revision B (June 2020) | Page | | - セクション 1 に機能安全の箇条書き項目を追加 | 1 | | | | # **5 Device Comparison Table** | PART NUMBER | PACKAGE OUTLINE | WETTABLE (WF)/NON-WETTABLE<br>FLANKS (NON-WF) | |----------------|-----------------|-----------------------------------------------| | LM5150QRUMRQ1 | RUM0016C | WF | | LM5150QRUMTQ1 | ROWOOTOC | VVF | | LM5150QURUMRQ1 | RUM0016F | Non-WF | # **6 Pin Configuration and Functions** 図 6-1. 16-Pin WQFN RUM Package (Top View) 表 6-1. Pin Functions | | PIN | I/O <sup>(1)</sup> | DESCRIPTION | | |-----|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | 1/0(1) | DESCRIPTION | | | 1 | SYNC | ı | External synchronization clock input pin. The internal oscillator is synchronized to an external clock by applying a pulse signal into the SYNC pin in the start-stop configuration. Connect directly to ground if not used or in emergency call configuration. Maximum duty cycle limit can be programmed by controlling the external synchronization clock frequency. | | | 2 | STATUS | 0 | Status indicator with an open-drain output stage. Internal pulldown switch holds the pin low when the device is not boosting. The pin can be left floating if not used. | | | 3 | EN | 1 | Enable pin. If EN is below 1 V, the device is in shutdown mode. The pin must be raised above 2 V to enable the device. Connect directly to VOUT pin for an automatic boost. | | | 4 | VOUT | I/P | Boost output voltage-sensing pin and input to VCC regulator. Connect to the output of the boost converter. | | | 5 | PVCC | O/P | Output of the VCC bias regulator. Decouple locally to PGND using a low-ESR or low-ESL ceramic capacitor located as close to the device as possible. | | | 6 | NC | _ | No internal electrical connection. Leave the pin floating or connect directly to ground. | | | 7 | AVCC | I/P | Analog VCC supply input. Decouple locally to AGND using 0.1- $\mu$ F low-ESR or low-ESL ceramic capacitor located as close to the device as possible. Connect to the PVCC pin through 10- $\Omega$ resistor. | | | 8 | NC | _ | No internal electrical connection. Leave the pin floating or connect directly to ground. | | | 9 | LO | 0 | N-channel MOSFET gate drive output. Connect to the gate of the N-channel MOSFET through a short, low inductance path. | | | 10 | PGND | G | Power ground pin. Connect to the ground connection of the sense resistor through a wide and short path. | | | 11 | AGND | G | Analog ground pin. Connect to the analog ground plane through a wide and short path. | | | 12 | cs | I | Current sense input pin. Connect to the positive side of the current sense resistor through a short path. | | | 13 | COMP | 0 | Output of the internal transconductance error amplifier. The loop compensation components must be connected between this pin and AGND. | | | 14 | RT | I | Switching frequency setting pin. The switching frequency is programmed by a single resistor between RT and AGND. | | | 15 | VSET | ı | Configuration selection and VOUT regulation target programming pin. During initial power on, a resistor between the VSET pin and AGND configures the VOUT regulation target and the configuration. | | # 表 6-1. Pin Functions (continued) | NO. NAME | | I/O <sup>(1)</sup> | DESCRIPTION | |----------|----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1,0 | DESCRIPTION | | 16 | 16 VIN I | | Boost input voltage sensing pin. Connect to the input supply of the boost converter. | | _ | EP | _ | Exposed pad of the package. No internal electrical connection to silicon die. The EP is electrically connected to anchor pads. The EP must be connected to the large ground copper plain to reduce thermal resistance. | | — AP — | | _ | Anchor pad of the package. No internal electrical connection to silicon die. The AP is electrically connected to the EP. The AP can be left floating or soldered to the ground copper. | (1) G = Ground, I = Input, O = Output, P = Power # 7 Specifications # 7.1 Absolute Maximum Ratings Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|-------------------------------------|-------------|------------|------| | | VIN to AGND | -0.3 | 65 | | | | VOUT to AGND | -0.3 | 65 | | | | EN to AGND | -0.3 | 65 | | | | RT to AGND <sup>(2)</sup> | -0.3 | AVCC + 0.3 | | | Innut | SYNC to AGND | -0.3 | 7 | V | | Input | VSET to AGND | -0.3 | 7 | V | | | CS to AGND (DC) | -0.3 | AVCC + 0.3 | | | | CS to AGND (40-ns transient) | -1.0 | AVCC + 0.3 | | | | CS to AGND (20-ns transient) | -2.0 | AVCC + 0.3 | | | | PGND to AGND | -0.3 | 0.3 | | | | LO to AGND (DC) | -0.3 | PVCC + 0.3 | | | | LO to AGND (40-ns transient) | -1.0 | PVCC + 0.3 | | | | LO to AGND (20-ns transient) | -2.0 | PVCC + 0.3 | | | Output | STATUS to AGND <sup>(3)</sup> | -0.3 | 65 | V | | | COMP to AGND <sup>(2)</sup> | -0.3 | AVCC + 0.3 | | | | AVCC to AGND | -0.3 | 7 | | | | PVCC to AVCC | -0.3 | 0.3 | | | TJ | Junction temperature <sup>(4)</sup> | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | <b>–</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The pin voltage is clamped by an internal circuit, and is not specified to have an external voltage applied. - (3) STATUS can go below ground during the STATUS low-to-high transition. The negative voltage on STATUS during this transition is clamped by an internal diode and it does not damage the device. - (4) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C. # 7.2 ESD Ratings | | | | | MIN | MAX | UNIT | |--------------------|--------------------------------------------|---------------------------|---------------------------------------------------------|------|------|------| | | | Human body model (HBM), p | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | 2000 | | | V <sub>(ESD)</sub> | / <sub>(ESD)</sub> Electrostatic discharge | Charged device model | Corner pins | -750 | 750 | V | | | | (CDM), per AEC Q100-011 | Other pins | -500 | 500 | | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # 7.3 Recommended Operating Conditions Submit Document Feedback Over the recommended operating junction temperature range of –40°C to 150°C (unless otherwise specified)(1) | ever the recommended operating juricular temperature range of the recommendation | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|-----|------|------| | | | MIN | NOM | MAX | UNIT | | V <sub>VIN</sub> | Boost input voltage sense | 1.5 | | 42 | V | | V <sub>VOUT</sub> | Boost output voltage sense <sup>(2)</sup> | 5 | | 42 | V | | V <sub>EN</sub> | EN input | 0 | | 42 | V | | V <sub>PVCC</sub> | PVCC voltage <sup>(3)</sup> | 4.5 | 5 | 5.5 | V | | V <sub>SYNC</sub> | SYNC input | 0 | | 5.5 | V | | V <sub>CS</sub> | Current sense input | 0 | | 0.3 | V | | F <sub>SW</sub> | Typical switching frequency | 220 | | 2300 | kHz | Product Folder Links: LM5150-Q1 # www.tij.co.jp Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise specified)(1) | | | MIN | NOM MAX | UNIT | |-------------------|-----------------------------------------------|-----|---------|------| | F <sub>SYNC</sub> | Synchronization pulse frequency | 220 | 2300 | kHz | | TJ | Operating junction temperature <sup>(4)</sup> | -40 | 150 | °C | - (1) Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics. - The device requires minimum 5V at VOUT pin to start up - $V_{PVCC}$ should be less than $V_{VOUT}$ + 0.3 V (3) - (4) High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 125°C. ### 7.4 Thermal Information | | | LM5150-Q1 | | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------| | | $R_{ extsf{BJC(top)}}$ Junction-to-case (top) thermal resistance $R_{ extsf{BJB}}$ Junction-to-board thermal resistance $\Psi_{ extsf{JT}}$ Junction-to-top characterization parameter $\Psi_{ extsf{JB}}$ Junction-to-board characterization parameter | RUM (WQFN) | UNIT | | | | 16 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 44.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 33.4 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 19.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 19.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application ### 7.5 Electrical Characteristics Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over $T_J$ = -40°C to 125°C. Unless otherwise stated, $V_{VOUT}$ = 6.8 V, $R_T$ = 9.09 k $\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------|------|-----|------|------| | SUPPLY CURRENT | | | | | | | | I <sub>SHUTDOWN(VOUT)</sub> | VOUT shutdown current | V <sub>VOUT</sub> = 12 V, V <sub>EN</sub> = 0 V | | 5 | 12 | μΑ | | I <sub>STANDBY(VOUT)</sub> | VOUT standby current (PVCC in regulation, STATUS is low) | $V_{VOUT}$ = 12 V, $V_{EN}$ = 3.3 V, $R_{SET}$ = 90.9 k $\Omega$ | | 15 | 25 | μA | | I <sub>WAKEUP(VOUT)</sub> | VOUT operating current (exclude current into RT resistor) | $V_{VOUT}$ = 10.5 V, $V_{EN}$ = 2.5 V, non-<br>switching, $R_T$ = 9.09 k $\Omega$ | | 1.2 | 2.0 | mA | | I <sub>SHUTDOWN(VIN)</sub> | VIN shutdown current | V <sub>VIN</sub> = 12 V, V <sub>EN</sub> = 0 V | | 0.1 | 0.5 | μΑ | | I <sub>STANDBY(VIN)</sub> | VIN standby current | $V_{VIN}$ = 12 V, $V_{EN}$ = 3.3 V, $R_{SET}$ = 29.4 $k\Omega$ | | 0.1 | 0.5 | μΑ | | I <sub>WAKEUP(VIN)</sub> | VIN operating current | $V_{VIN}$ = 10.5 V, $V_{EN}$ = 2.5 V, non-<br>switching, $R_T$ = 9.09 k $\Omega$ | | 30 | 45 | μA | | VCC REGULATOR | | | | | ' | | | V <sub>VCC-REG-NOLOAD</sub> | PVCC regulation | V <sub>VOUT</sub> = 6.0 V, No load, wake-up mode | 4.75 | 5 | 5.25 | V | | V <sub>VCC-REG-FULLLOAD</sub> | PVCC regulation | V <sub>VOUT</sub> = 5.0 V, I <sub>PVCC</sub> = 70 mA | 4.5 | 4.8 | | V | | V <sub>VCC-UVLO-RISING</sub> | AVCC UVLO threshold | AVCC rising | 4.1 | 4.3 | 4.5 | V | | V <sub>VCC-UVLO-FALLING</sub> | AVCC UVLO threshold | AVCC falling | 3.9 | 4.1 | 4.3 | V | | V <sub>VCC-UVLO-HYS</sub> | AVCC UVLO hysteresis | | | 0.2 | | V | | I <sub>VCC-CL</sub> | PVCC sourcing current limit | V <sub>PVCC</sub> = 0 V, wake-up mode | 75 | | | mA | | ENABLE | | | | | | | | V <sub>EN-RISING</sub> | Enable threshold | EN rising | | 1.7 | 2 | V | | V <sub>EN-FALLING</sub> | Enable threshold | EN falling | 1 | 1.3 | | V | | I <sub>EN</sub> | EN bias current | V <sub>EN</sub> = 42 V | | | 100 | nA | | 6.8-V SETTING | | | | | | | Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over $T_J$ = -40°C to 125°C. Unless otherwise stated, $V_{VOUT}$ = 6.8 V, $R_T$ = 9.09 k $\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|------------------------------------------------------------------------|---------------------------------------------------|-------|-------|-------|------| | V <sub>VOUT-REG</sub> | VOUT regulation target | $R_{SET}$ = 29.4 kΩ or 90.9 kΩ | 6.66 | 6.80 | 6.98 | V | | V <sub>VOUT-WAKEUP</sub> | VOUT wake-up threshold (V <sub>VOUT-REG</sub> + 3%) | $R_{SET}$ = 29.4 kΩ or 90.9 kΩ, VOUT falling | 6.83 | 7.00 | 7.14 | V | | V <sub>VOUT-STANDBY1</sub> | VOUT standby threshold (V <sub>VOUT-REG</sub> + 6%, EC config) | $R_{SET}$ = 90.9 k $\Omega$ , VOUT rising | 7.02 | 7.21 | 7.35 | V | | V <sub>VOUT-STATUS-OFF</sub> | VOUT status off threshold (V <sub>VOUT-REG</sub> + 12%, EC config) | $R_{SET}$ = 90.9 kΩ, VOUT rising | 7.42 | 7.62 | 7.81 | V | | V <sub>VOUT-STANDBY2</sub> | VOUT standby threshold (V <sub>VOUT-REG</sub> + 24%, SS config) | $R_{SET}$ = 29.4 k $\Omega$ , VOUT rising | 8.22 | 8.43 | 8.60 | V | | V <sub>VIN-STANDBY</sub> | VIN standby threshold (V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | $R_{SET}$ = 29.4 kΩ, VIN rising | 7.82 | 8.00 | 8.19 | V | | 7.5-V SETTING | | | | | | | | V <sub>VOUT-REG</sub> | VOUT regulation target | $R_{SET}$ = 19.1 kΩ or 71.5 kΩ | 7.37 | 7.50 | 7.67 | V | | V <sub>VOUT-WAKEUP</sub> | VOUT wake-up threshold (V <sub>VOUT-REG</sub> + 3%) | $R_{SET}$ = 19.1 kΩ or 71.5 kΩ, VOUT falling | 7.52 | 7.73 | 7.88 | V | | V <sub>VOUT-STANDBY1</sub> | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> + 6%, EC config) | $R_{SET}$ = 71.5 kΩ, VOUT rising | 7.74 | 7.95 | 8.11 | V | | V <sub>VOUT-STATUS-OFF</sub> | VOUT status off threshold<br>(V <sub>VOUT-REG</sub> + 12%, EC config) | $R_{SET}$ = 71.5 kΩ, VOUT rising | 8.19 | 8.40 | 8.61 | V | | V <sub>VOUT-STANDBY2</sub> | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> + 24%, SS config) | $R_{SET}$ = 19.1 k $\Omega$ , VOUT rising | 9.07 | 9.30 | 9.46 | V | | V <sub>VIN-STANDBY</sub> | VIN standby threshold (V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | $R_{SET}$ = 19.1 kΩ, VIN rising | 8.50 | 8.73 | 8.93 | V | | 8.5-V SETTING | | | | | | | | V <sub>VOUT-REG</sub> | VOUT regulation target | $R_{SET}$ = 9.53 kΩ or 54.9 kΩ | 8.37 | 8.50 | 8.69 | V | | V <sub>VOUT-WAKEUP</sub> | VOUT wake-up threshold<br>(V <sub>VOUT-REG</sub> + 3%) | $R_{SET}$ = 9.53 kΩ or 54.9 kΩ, VOUT falling | 8.52 | 8.76 | 8.93 | V | | V <sub>VOUT-STANDBY1</sub> | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> + 6%, EC config) | $R_{SET}$ = 54.9 kΩ, VOUT rising | 8.78 | 9.01 | 9.19 | V | | V <sub>VOUT-STATUS-OFF</sub> | VOUT status off threshold (V <sub>VOUT-REG</sub> + 12%, EC config) | $R_{SET}$ = 54.9 kΩ, VOUT rising | 9.28 | 9.52 | 9.75 | V | | V <sub>VOUT-STANDBY2</sub> | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> + 24%, SS config) | $R_{SET}$ = 9.53 k $\Omega$ , VOUT rising | 10.29 | 10.54 | 10.72 | V | | V <sub>VIN-STANDBY</sub> | VIN standby threshold (V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | $R_{SET}$ = 9.53 kΩ, VIN rising | 9.50 | 9.76 | 9.98 | V | | 10.5-V SETTING | | | | | | | | V <sub>VOUT-REG</sub> | VOUT regulation target | $R_{SET}$ = GND or 41.2 k $\Omega$ | 10.31 | 10.50 | 10.75 | V | | V <sub>VOUT-WAKEUP</sub> | VOUT wake-up threshold (V <sub>VOUT-REG</sub> + 3%) | $R_{SET}$ = GND or 41.2 k $\Omega$ , VOUT falling | 10.53 | 10.82 | 11.02 | V | | V <sub>VOUT-STANDBY1</sub> | VOUT standby threshold (V <sub>VOUT-REG</sub> + 6%, EC config) | $R_{SET}$ = 41.2 k $\Omega$ , VOUT rising | 10.84 | 11.13 | 11.33 | V | | V <sub>VOUT-</sub> STATUS-OFF | VOUT status off threshold (V <sub>VOUT-REG</sub> + 12%, EC config) | $R_{SET}$ = 41.2 k $\Omega$ , VOUT rising | 11.46 | 11.76 | 12.04 | V | | V <sub>VOUT-STANDBY2</sub> | VOUT standby threshold<br>(V <sub>VOUT-REG</sub> + 24%, SS config) | R <sub>SET</sub> = GND, VOUT rising | 12.70 | 13.02 | 13.24 | V | | V <sub>VIN-STANDBY</sub> | VIN standby threshold<br>(V <sub>VOUT-WAKEUP</sub> + 1.0 V, SS config) | R <sub>SET</sub> = GND, VIN rising | 11.47 | 11.82 | 12.11 | V | | RT | | | | | | | | V <sub>RT-REG</sub> | RT regulation voltage | | | 1.2 | | V | | CLOCK SYNCHRONIZ | ZATION | | • | | | | | V <sub>SYNC-RISING</sub> | SYNC rising threshold | | | 2.0 | 2.4 | V | Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over $T_J$ = -40°C to 125°C. Unless otherwise stated, $V_{VOUT}$ = 6.8 V, $R_T$ = 9.09 k $\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|-------|-------|------| | V <sub>SYNC-FALLING</sub> | SYNC falling threshold | | 0.4 | 1.5 | | V | | PULSE WIDTH MOD | DULATION AND OSCILLATOR | | | | | | | F <sub>SW1</sub> | Switching frequency | R <sub>T</sub> = 93.1 kΩ | 204 | 239 | 270 | kHz | | F <sub>SW2</sub> | Switching frequency | $R_T = 9.09 \text{ k}\Omega$ | 2100 | 2300 | 2500 | kHz | | F <sub>SW3</sub> | Switching frequency | $R_T = 9.09 \text{ k}\Omega$ ,<br>$F_{\text{SYNC}} = 2.0 \text{ MHz}$ | | 2000 | | kHz | | T <sub>ON-MIN</sub> | Forced minimum on time | SS config, V <sub>COMP</sub> = 0 V | 30 | 50 | 70 | ns | | D | Minimum duty cycle limit (EC config) | $R_T = 9.09 \text{ k}\Omega, V_{VIN} = 1.5 \text{ V}, V_{VOUT} = 6.8 \text{ V}, V_{COMP} = 0 \text{ V}$ | | 60% | | | | D <sub>MIN</sub> | Millimum daty cycle limit (EC comig) | $R_T = 93.1 \text{ k}\Omega, V_{VIN} = 8.4 \text{ V}, V_{VOUT} = 10.5 \text{ V}, V_{COMP} = 0 \text{ V}$ | | 16% | | | | D | Maximum duty avala limit | SS config, $R_T = 9.09 \text{ k}\Omega$ | 83% | 87% | 91.5% | | | $D_{MAX}$ | Maximum duty cycle limit | EC config, $R_T = 93.1 \text{ k}\Omega$ | 83% | 87% | 91.5% | | | CURRENT SENSE | | | | | | | | | | V <sub>VIN</sub> = 5.1 V, V <sub>VOUT</sub> = 6.8 V at 25% DC | 102 | 120 | 138 | mV | | V <sub>CSTH</sub> | Current limit threshold (CS-AGND) <sup>(1)</sup> | V <sub>VIN</sub> = 3.4 V, V <sub>VOUT</sub> = 6.8 V at 50% DC | 102 | 120 | 138 | mV | | | | V <sub>VIN</sub> = 1.7 V, V <sub>VOUT</sub> = 6.8 V at 75% DC | 102 | 120 | 138 | mV | | ERROR AMPLIFIER | | | | | | | | Gm | Transconductance | | | 2 | | mA/V | | | COMP souring current | V <sub>COMP</sub> = 0 V | 312 | | | μΑ | | | COMP sinking current | V <sub>COMP</sub> = 1.5 V | 120 | | | μA | | | COMP clamp voltage | | 2.4 | 2.6 | | V | | | COMP to PWM offset | | | 0.3 | | V | | STATUS | | | | | | | | | Low-state voltage drop | 1-mA sinking | | 0.1 | | V | | | STATUS rise to LO delay | 5-kΩ pullup to 5 V | 4 | 5 | 6 | μs | | MOSFET DRIVER | | | | | | | | | High-state voltage drop | 50-mA sinking | | 0.075 | | V | | | Low-state voltage drop | 50-mA sourcing | | 0.055 | | V | | THERMAL SHUTDO | WN (TSD) | | | | | | | | Thermal shutdown threshold | Temperature rising | | 175 | | °C | | | Thermal shutdown hysteresis | | | 15 | | °C | | | | | | | | | <sup>(1)</sup> $V_{CL}$ at the current limit comparator input is 10 x $V_{CSTH}$ # 7.6 Typical Characteristics 図 7-8. Efficiency vs Load Current ( $V_{LOAD}$ = 6.8 V, $F_{SW}$ = 440 kHz, SS Configuration) # **8 Detailed Description** ### 8.1 Overview The LM5150-Q1 device is a wide input range automotive boost controller designed for automotive start-stop or emergency-call applications. The device can maintain the output voltage from a vehicle battery during automotive cranking or from a back-up battery during the loss of vehicle battery. The wide input range of the device covers automotive load dump transient. The control method is based upon peak current mode control. To extend the battery life time, the LM5150-Q1 features a low $I_Q$ standby mode with automatic wake-up and standby control. The device stays in low $I_Q$ standby mode when the boost operation is not required, and automatically enters wake-up mode when the output voltage drops below the preset wake-up threshold. High value feedback resistors are included inside the device to minimize leakage current in the low $I_Q$ standby mode. The LM5150-Q1 operates in one of two selectable configurations when waking up. In Start-Stop configuration (SS configuration), the device runs at a fixed switching frequency without any pulse skipping until it enters standby mode, which helps to have a fixed EMI spectrum. In Emergency-Call configuration (EC configuration), the device will skip pulses as it automatically alternates between low $I_Q$ standby mode and wake-up mode to extend the battery life in light load conditions. The LM5150-Q1 switching frequency is programmable from 220 kHz to 2.3 MHz. Fast switching ( $\geq$ 2.2 MHz) minimizes AM band interference and allows for a small solution size and fast transient response. A single resistor at the VSET pin programs the target output regulation voltage as well as the configuration. This eliminates the need for an external feedback resistor divider which enables low $I_Q$ operation. The device also features clock synchronization in the SS configuration, low quiescent current in shutdown mode, a boost status indicator, adjustable cycle-by-cycle current will limit, and thermal shutdown protection. ### 8.2 Functional Block Diagram # 8.3 Feature Description ### 8.3.1 Enable (EN Pin) When the EN pin voltage is less than 1 V, the LM5150-Q1 is in shutdown mode with all other functions disabled. To turn on the internal VCC regulator and begin start-up sequence, the EN pin voltage must be greater than 2 V. If the EN pin is controlled by user input, it is recommended to supply a voltage greater than 3 V at the EN pin. If the EN pin is not controlled by user input, connect the EN pin to the VOUT pin directly. See セクション 8.4 for more detailed information. ### 8.3.2 High Voltage VCC Regulator (PVCC, AVCC Pin) The LM5150-Q1 contains an internal high voltage VCC regulator. The VCC regulator turns on when the EN pin voltage is greater than 2 V. The VCC regulator is sourced from the VOUT pin and provides 5 V (typical) bias supply for the N-channel MOSFET driver and other internal circuits. The VCC regulator sources current into the capacitor connected to the PVCC pin with a minimum of 75-mA capability when the LM5150-Q1 is in the wake-up mode and during the device configuration period. The maximum sourcing capability is decreased to 17 mA in standby mode. The recommended PVCC capacitor is 4.7 $\mu$ F to 10 $\mu$ F. In normal operation, the PVCC pin voltage is either 5 V or V<sub>VOUT</sub> + 0.3 V, whichever is lower. The AVCC pin is the analog bias supply input of the LM5150-Q1. The recommended AVCC capacitor is $0.1-\mu F$ . Connect to the PVCC pin through $10-\Omega$ resistor. ### 8.3.3 Power-On Voltage Selection (VSET Pin) During initial power on, the VOUT regulation target and the configuration are configured by a resistor connected between the VSET and the AGND pins. The configuration starts when the EN pin voltage is greater than 2 V and the AVCC voltage crosses the AVCC UVLO threshold, and requires typically 50 µs to finish. To reset and reconfigure, EN should be toggled below 1 V or AVCC/VOUT must be fully discharged. 図 8-1. Power-On Voltage Selection The VOUT regulation target can be programmed to 6.8 V, 7.5 V, 8.5 V, or 10.5 V with the appropriate resistor with 5% tolerance. The configuration can be selected as either SS or EC configuration. The LM5150-Q1 will not switch during the 50-µs configuration time. 表 8-1. VSET Resistors(1) | CONFIGURATION | EMERGENCY-CALL STA | | | | | | TART-STOP | | | |------------------------|--------------------|--------|--------|--------|--------|--------|-----------|--------|--| | VOUT regulation target | 6.8 V | 7.5 V | 8.5 V | 10.5 V | 6.8 V | 7.5 V | 8.5 V | 10.5 V | | | R <sub>SET</sub> [Ω] | 90.9 k | 71.5 k | 54.9 k | 41.2 k | 29.4 k | 19.1 k | 9.53 k | Ground | | (1) If other output regulation targets are required, contact the sales office/distributors for availability. ### 8.3.4 Switching Frequency (RT Pin) The switching frequency of the LM5150-Q1 is set by a single RT resistor connected between the RT and the AGND pins. The resistor value to set the switching frequency ( $F_{SW}$ ) is calculated using $\pm$ 1. $$R_{T} = \frac{2.233 \times 10^{10}}{F_{SW\_RT(TYPICAL)}} - 619 \Omega$$ (1) The RT pin is regulated to 1.2 V by the internal RT regulator during wake-up. ### 8.3.5 Clock Synchronization (SYNC Pin in SS Configuration) In SS configuration, the switching frequency of the LM5150-Q1 can be synchronized to an external clock by directly applying a pulse signal to the SYNC pin. The internal clock of the LM5150-Q1 is synchronized at the rising edge of the external clock. The device ignores the rising edge input during forced off-time. If the minimum input supply voltage of the boost converter is greater than $\frac{1}{4}$ of the VOUT regulation target ( $V_{VOUT-REG}$ ), the frequency of the external synchronization pulse ( $F_{SYNC}$ ) should be within +15% and -15% of the typical free-running switching frequency ( $F_{SW(TYPICAL)}$ ) $$0.85 \times F_{SW\_RT(TYPICAL)} \le F_{SYNC} \le 1.15 \times F_{SW\_RT(TYPICAL)}$$ (2) In this range, a maximum 1:4 (V<sub>SUPPLY</sub>:V<sub>LOAD</sub>) step-up ratio is allowed. A higher step-up ratio can be achieved by supplying a lower frequency synchronization pulse. 1:5 step-up ratio can be achieved by selecting $F_{SYNC}$ within -25% and -15% of the $F_{SW-RT(TYPICAL)}$ . $$0.75 \times F_{SW\_RT(TYPICAL)} \le F_{SYNC} \le 0.85 \times F_{SW\_RT(TYPICAL)}$$ (3) In this range, a maximum 1:5 (V<sub>SUPPLY</sub>:V<sub>LOAD</sub>) step-up ratio is allowed. ### 8.3.6 Current Sense, Slope Compensation, and PWM (CS Pin) The LM5150-Q1 features a low-side current sense amplifier with a gain of 10, and provides an internal slope compensation ramp to prevent subharmonic oscillation at high duty cycle. The device generates the slope compensation ramp using a sawtooth current source with a slope of 30 $\mu$ A × F<sub>SW</sub> (typical). This current flows through an internal 2-k $\Omega$ resistor and out of the CS pin. The slope compensation ramp is determined by the RT resistor and is 60 mV × F<sub>SW</sub> (typical) at the input of the current sense amplifier and 600 mV × F<sub>SW</sub> (typical) at the output of the current sense amplifier. The slope compensation ramp can be increased by adding an external slope resistor (R<sub>SL</sub>) between the sense resistor (R<sub>S</sub>) and the CS pin, but take extra care when using R<sub>SL</sub>, because the peak current limit is affected by adding R<sub>SL</sub>. See $\forall P > 3 > 8.3.7$ for more detailed information. Submit Document Feedback 図 8-2. Current Sensing and Slope Compensation According to peak current mode control theory, the slope of the compensation ramp must be greater than half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle. Therefore, the minimum amount of slope compensation should satisfy the following inequality: $$0.5 \times \frac{(V_{LOAD} + V_F) - V_{SUPPLY}}{L_M} \times R_S \times Margin < 30 \mu A \times (2k\Omega + R_{SL}) \times F_{SW} \tag{4}$$ $V_F$ is a forward voltage drop of D1, the external diode. 1.2 is recommended as a margin to cover non-ideal factors. If required, $R_{SL}$ can be added to increase the slope of the compensation ramp from half to 82% of the slope of the sensed inductor current during the falling slope. The typical $R_{SL}$ value is calculated using $\not \equiv 5$ . The maximum $R_{SL}$ value is 1 k $\Omega$ $$0.82 \times \frac{(V_{LOAD} + V_F) - V_{SUPPLY}}{L_M} \times R_S = 30 \mu A \times (2k\Omega + R_{SL}) \times F_{SW}$$ (5) The PWM comparator in $\boxtimes$ 8-2 compares the sum of sensed inductor current, the slope compensation ramp, and a 0.3-V (typical) internal COMP-to-PWM offset with the COMP pin voltage (V<sub>COMP</sub>), and terminates the present cycle if the sum is greater than V<sub>COMP</sub>. ### 8.3.7 Current Limit (CS Pin) The LM5150-Q1 features cycle-by-cycle peak current limit without subharmonic oscillation at high duty cycle. If the sum of the sensed inductor current and the slope compensation ramp exceeds the current limit threshold at the current limit comparator input ( $V_{CL}$ ), the current limit comparator immediately terminates the present cycle. To minimize the peak current limit variation due to changes in either the supply voltage or the output voltage, the device features a variable current limit threshold which is calculated using $\sharp$ 6. $$V_{CL} = 1.2 + 0.6 \times \frac{(V_{VOUT} - V_{VIN})}{V_{VOUT-REG}}[V]$$ (6) Cycle-by-cycle peak inductor current limit (I<sub>PEAK-CI</sub>) in steady state calculated as follows: $$I_{PEAK-CL} = \frac{V_{CL} - 10 \times 30 \mu A \times (2k\Omega + R_{SL}) \times \frac{F_{SW\_RT}}{F_{SYNC}} \times D}{10 \times R_{S}}$$ (7) $$D = 1 - \frac{V_{SUPPLY}}{V_{LOAD} + V_F}$$ (8) $F_{SYNC}$ is included in the equation because the peak amplitude of the slope compensation varies with the frequency of the external synchronization clock. Substitute $F_{SW}$ RT for $F_{SYNC}$ if clock synchronization is not used. Boost converters have a natural pass-through path from the supply to the load through the high-side power diode (D1). Due to this path, boost converters cannot provide current limit protection when the output voltage is close to or less than the input supply voltage. A small external RC filter ( $R_F$ , $C_F$ ) at the CS pin is required to overcome the leading edge spike of the current sense signal. Select an $R_F$ value which is greater than 30 $\Omega$ and a $C_F$ value which is greater than 1 nF. Due to the effect of the filter, the peak current limit is not valid when the on-time is less than 2 × $R_F$ × $C_F$ . ### 8.3.8 Feedback and Error Amplifier (COMP Pin) The LM5150-Q1 includes internal feedback resistors which are set based on the VSET pin resistor selection. These feedback resistors are disconnected from the VOUT pin in standby mode to minimize quiescent current. The feedback resistor divider is connected to an internal transconductance error amplifier which features high output resistance ( $R_O = 10~M\Omega$ ) and wide bandwidth (BW = 3 MHz). The internal transconductance error amplifier sources current which is proportional to the difference between the feedback resistor divider voltage and the internal reference. The output of the error amplifier is connected to the COMP pin, allowing the use of a Type 2 loop compensation network. $R_{COMP}$ , $C_{COMP}$ and optional $C_{HF}$ loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. This compensation network creates a pole at very low frequency ( $F_{DP}$ ), a mid-band zero ( $F_{Z\_EA}$ ), and a high frequency pole ( $F_{P\_EA}$ ). See 29.2.2.8 for more detailed information. #### 8.3.9 Automatic Wake-Up and Standby The LM5150-Q1 wakes up when $V_{VOUT}$ drops below the VOUT wake-up threshold. The device goes into standby when $V_{VOUT}$ rises above the VOUT standby threshold in EC or SS configuration or when $V_{VIN}$ rises above the VIN standby threshold in SS configuration. The VOUT wake-up threshold is typically 3% higher than the VOUT regulation target. The STATUS output is released in 3 µs (with a 50-k $\Omega$ pullup resistor to 5 V) after the wake-up event. The LO driver is enabled 6 µs after the STATUS output starts rising. 図 8-3. Automatic Wake-Up and Standby Control Submit Document Feedback In SS configuration, the VOUT standby threshold is typically 24% higher than the VOUT regulation target. The VIN standby threshold is typically 1 V higher than the VOUT wake-up threshold in SS configuration. To prevent chatter, the forward voltage drop of diode D1 must be less than 0.95 V. See $\boxtimes$ 8-7. 図 8-4. Automatic Wake-Up and Standby Operation in the SS Configuration (With Fast V<sub>SUPPLY</sub> Fall and Slow Switching) 図 8-5. Automatic Wake-Up and Standby Operation in the SS Configuration (With Slow V<sub>SUPPLY</sub> Fall and Fast Switching) In EC configuration, the VOUT standby threshold is typically 6% higher than the VOUT regulation target. Because of the minimum duty cycle limit (see $2992 \times 8.4.3.2$ ), the LM5150-Q1 alternates between the wakeup and the low $I_Q$ standby modes at medium or light load. See $\boxtimes$ 8-8. 図 8-6. Automatic Wake-Up and Standby Operation in EC Configuration To minimize output undershoot when waking up, the LM5150-Q1 boosts the VOUT regulation target during the first 128 cycles after the wake-up event. The regulation target becomes 3% higher than the original regulation target for 64 cycles, 2% higher for the next 32 cycles and 1% higher for the final 32 cycles. The VOUT pin voltage can rise up above the VOUT standby threshold even if switching stops at the VOUT standby threshold because the energy stored in the inductor transfers to the output capacitor when switching stops. See セクション 8.4 for more information about the automatic wake-up and standby operation. ### 8.3.10 Boost Status Indicator (STATUS Pin) STATUS is an open-drain output and requires a pullup resistor between 5 k $\Omega$ and 100 k $\Omega$ . The pin is pulled up after V<sub>VOUT</sub> falls below the VOUT wake-up threshold, and is toggled to a low logic state when V<sub>VIN</sub> rises above the VIN standby threshold in SS configuration or when V<sub>VOUT</sub> rises above the VOUT status off-threshold in EC configuration. The pin is also pulled to ground when EN < 1 V and VOUT is greater than about 2 V, when AVCC < V<sub>VCC-UVLO-FALLING</sub> or during thermal shutdown. #### 8.3.11 Maximum Duty Cycle Limit, Minimum Input Supply Voltage When designing a boost converter, the maximum duty cycle should be reviewed at the minimum supply voltage. The minimum input supply voltage which can achieve the target output voltage is estimated from $\pm$ 9. $$V_{SUPPLY(MIN)} \approx (V_{VOUT-REG} + V_F) \times (1 - D_{MAX}) \times \frac{F_{SYNC}}{F_{SW\_RT}} + I_{SUPPLY(MAX)} \times R_{DCR} + I_{SUPPLY(MAX)} \times (R_{DS(ON)} + R_S) \times D_{MAX}$$ (9) ### where - I<sub>SUPPLY(MAX)</sub> is the maximum input current - R<sub>DCR</sub> is the DC resistance of the inductor - R<sub>DS(ON)</sub> is the on-resistance of the MOSFET Substitute $F_{SW\_RT}$ for $F_{SYNC}$ if the clock synchronization is not used. The minimum input supply voltage can be decreased by supplying $F_{SYNC}$ which is less than $F_{SW\_RT}$ . This maximum duty cycle limit ( $D_{MAX}$ ) is 87% (typical), but can fall down below 80% if the external synchronization clock frequency is higher than $0.85 \times F_{SW \, (TYPICAL)}$ . Select an $F_{SYNC}$ which is within –25% and –15% of the $F_{SW \, (TYPICAL)}$ if 1:5 step-up ratio is required with clock synchronization. The minimum input supply voltage can be further decreased by supplying a lower frequency external synchronization clock. See $\forall D \forall \exists V \in S$ 8.3.5 for more information. ### 8.3.12 MOSFET Driver (LO Pin) The LM5150-Q1 provides an N-channel MOSFET driver which can source or sink a peak current of 1.5 A. The driver is powered by the 5-V VCC regulator and is enabled when the EN pin voltage is greater than 2 V and the AVCC pin voltage is greater than the AVCC UVLO threshold. #### 8.3.13 Thermal Shutdown Internal thermal shutdown is provided to protect the LM5150-Q1 if the junction temperature exceeds 175°C (typical). When thermal shutdown is activated, the device is forced into a low power thermal shutdown state with the MOSFET driver and the VCC regulator disabled. After the junction temperature is reduced (typical hysteresis is 15°C), the device is re-enabled. #### 8.4 Device Functional Modes #### 8.4.1 Shutdown Mode If the EN pin voltage is below 1 V, the LM5150-Q1 is in shutdown mode with all functions disabled except EN. In shutdown mode, the device reduces the VOUT pin current consumption to below 5.25 $\mu$ A (typical) and the STATUS pin is pulled to ground. The device can be enabled by raising the EN pin above 2 V and operates in either the standby mode or the wake-up mode if $V_{AVCC}$ is greater than the AVCC UVLO threshold. 表 8-2. State of Each Pin in Shutdown Mode | STATUS | SYNC | RT | COMP | EN | VOUT | PVCC/AVCC | LO | CS | VIN | VSET | |----------|----------|----------|----------|---------|-----------------------|-----------|----------|----------|-------------------------|----------| | Grounded | Disabled | Disabled | Disabled | Enabled | I <sub>Q</sub> ≤ 5 μA | Disabled | Grounded | Disabled | I <sub>Q</sub> ≈ 0.1 μA | Disabled | ### 8.4.2 Standby Mode If VOUT is greater than the VOUT standby threshold or VIN is greater than the VIN standby threshold in the SS mode, the LM5150-Q1 enters into standby mode. In standby mode, most functions are disabled, including the thermal shutdown, to minimize the current consumption. The VOUT wake-up monitor is enabled in standby mode to allow wake-up if the VOUT voltage drops below the VOUT wake-up threshold. The VCC regulator reduces the sourcing capability to 17 mA in standby mode and the AVCC UVLO comparator is disabled. The VOUT standby threshold effectively fulfills the overvoltage protection (OVP) function. ### 表 8-3. State of Each Pin in Standby Mode | STATUS | SYNC | RT | COMP | EN | VOUT | PVCC/AVCC | LO | CS | VIN | VSET | |-------------------------|----------|----------|----------|---------|------------------------------------------------------------|----------------------------------------------|----------|----------|-------------------------|----------| | Released or<br>Grounded | Disabled | Disabled | Disabled | Enabled | l <sub>Q</sub> ≤ 15 μA. VOUT<br>wake-up monitor<br>enabled | Enabled I <sub>PVCC</sub> capability ≈ 17 mA | Grounded | Disabled | I <sub>Q</sub> ≈ 0.1 μA | Disabled | #### 8.4.3 Wake-Up Mode The LM5150-Q1 wakes up from standby mode if VOUT drops below the VOUT wake-up threshold. There are two configurations when the device wakes up. One is start-stop configuration (SS configuration) and the other is emergency-call configuration (EC configuration). The configuration is selectable by the VSET resistor (see 表 8-1). ### 8.4.3.1 Start-Stop Configuration (SS Configuration) 図 8-7. Typical Start-Stop Application The LM5150-Q1 runs at fixed switching frequency without any pulse skipping in SS configuration. The device turns on the LO driver every cycle with $T_{ON-MIN}$ until entering into standby mode, which helps to prevent EMI spectrum shifts. Because the MOSFET turns on every cycle, the boost converter output can be above the regulation target if the required on-time is less than $T_{ON-MIN}$ when the boost supply voltage is close to the VOUT regulation target or the load current is very small. The output voltage will rise above the VOUT regulation target if the one of the inequalities below is true. $$D \times \frac{1}{F_{SW}} < T_{ON-MIN} \tag{10}$$ $$\frac{\left(V_{SUPPLY} \times T_{ON-MIN}\right)^{2}}{2 \times L_{M}} \times \frac{F_{SW}}{\left(V_{LOAD} + V_{F} - V_{SUPPLY}\right)} > I_{LOAD} \tag{11}$$ In SS configuration, the LM5150-Q1 enters into the standby mode if VOUT is greater than the VOUT standby threshold—which is 24% higher than the VOUT regulation target—or if VIN is greater than the VIN standby threshold. Submit Document Feedback # 8.4.3.2 Emergency-Call Configuration (EC Configuration) 図 8-8. Typical Emergency Call Application The EC configuration achieves high efficiency at light/medium load by alternating between the wake-up and low $I_Q$ standby modes. In EC configuration, the LM5150-Q1 limits the minimum duty cycle programmed by $V_{VOUT}$ and $V_{VIN}$ . The minimum duty cycle limit is calculated using $\not\equiv$ 12. $$D_{MIN} = 0.75 \times \left(1 - \frac{V_{VIN}}{V_{VOUT-REG}}\right)$$ (12) Due to this minimum duty cycle limit, the boost converter sources more current than required when the load current is relatively small. As a result, the output voltage increases and eventually crosses the VOUT standby threshold which is typically 6% higher than the VOUT regulation target. The LM5150-Q1 then goes into the low $I_Q$ standby mode. The LM5150-Q1 wakes up when VOUT drops below the VOUT wake-up threshold which is typically 3% higher than the VOUT regulation target. The device alternates between these two modes when the inequality below is true. $$\frac{\left(V_{\text{SUPPLY}} \times \frac{D_{\text{MIN}}}{F_{\text{SW}}}\right)^{2}}{2 \times L_{\text{M}}} \times \frac{F_{\text{SW}}}{\left(V_{\text{LOAD}} + V_{\text{F}} - V_{\text{SUPPLY}}\right)} > I_{\text{LOAD}}$$ (13) Assuming $V_{LOAD} = V_{VOUT-REG}$ and $V_{SUPPLY} = V_{VIN}$ , the skip cycle operation starts when the inequality below is true. $$\frac{\left(V_{SUPPLY} \times 0.75 \times \left(\frac{V_{LOAD} - V_{SUPPLY}}{V_{LOAD}}\right)\right)^{2}}{2 \times L_{M} \times F_{SW} \times \left(V_{LOAD} + V_{F} - V_{SUPPLY}\right)} > I_{LOAD}$$ (14) Copyright © 2021 Texas Instruments Incorporated In EC configuration, the LM5150-Q1 does not generate any pulse if $V_{COMP}$ is less than the 0.3 V and the required minimum duty cycle limit is zero. If the peak current limit is triggered before reaching the minimum duty cycle, the device terminates the LO driver output immediately. If VOUT is greater than the VOUT status-off threshold (typically 12% higher than the VOUT regulation target), the LM5150-Q1 pulls the STATUS pin low. In EC configuration, light load efficiency is proportional with the inductor current ripple ratio. ## 表 8-4. State of Each Pin in Wake-Up Mode | STATUS | SYNC | RT | COMP | EN | VOUT | PVCC/AVCC | LO | cs | VIN | VSET | |----------|---------------------------------------|---------|---------|---------|---------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|---------|-------------------------------------------------------------------------------------------|----------| | Released | Enabled in<br>SS<br>configuratio<br>n | Enabled | Enabled | Enabled | VOUT standby<br>monitor is enabled.<br>VOUT status-off<br>monitor is enabled<br>in EC<br>configuration. | Enabled I <sub>PVCC</sub> capability ≈ 75 mA | PWM | Enabled | I <sub>Q</sub> ≈ 30 μA.<br>VIN status-off<br>monitor is<br>enabled in SS<br>configuration | Disabled | # 表 8-5. Start-Stop versus Emergency-Call Configuration | CONFIGURATION | START-STOP | EMERGENCY-CALL | | | | |-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--| | VOUT regulation options | 6.8 V, 7.5 V, 8 | 3.5 V, 10.5 V | | | | | VSET resistor value [Ω] | 29.4 k, 19.1 k, 9.53 k, GND | 90.9 k, 71.5 k, 54.9 k, 41.2 k | | | | | Clock Synchronization | Yes | No, SYNC should be grounded | | | | | VOUT wake-up threshold [V] | $V_{\text{VOUT-RE}}$ | G × 1.03 | | | | | VOUT standby threshold [V] | V <sub>VOUT-REG</sub> × 1.24 | V <sub>VOUT-REG</sub> × 1.06 | | | | | VOUT status-off threshold [V] | N/A | V <sub>VOUT-REG</sub> × 1.12 | | | | | VIN standby threshold [V] | V <sub>VOUT-REG</sub> × 1.03 + 1.0 V | N/A | | | | | STATUS pin control (Open-drain with pullup resistor) | Released by VOUT wake-up<br>Pulled down by VIN standby | Released by VOUT wake-up<br>Pulled down by VOUT status-off | | | | | At heavy load when V <sub>VIN</sub> « V <sub>VOUT</sub> | Pulse width mod | dulation (PWM) | | | | | At light/no load when V <sub>VIN</sub> « V <sub>VOUT</sub> | LO turns on at every cycle in wake-up alternating between wake-up | | | | | | | Minimum on-time is limited | Minimum duty cycle is limited | | | | | When V <sub>VIN</sub> ≈ V <sub>VOUT</sub> or V <sub>VIN</sub> ≥ V <sub>VOUT</sub> | LO turns on at every cycle in wake-up configuration. On-time is limited by T <sub>ON-MIN</sub> . VOUT goes out of regulation. | Duty cycle can drop to 0%. No pulses if V <sub>COMP</sub> < 0.3 V and D <sub>MIN</sub> ≤ 0%. | | | | | Maximum duty-cycle limit | Typically 87% | | | | | Product Folder Links: LM5150-Q1 # 9 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information The LM5150-Q1 is a non-synchronous boost controller. The following design procedure can be used to select the external components for the LM5150-Q1. Alternately, the WEBENCH® software can be used to generate complete designs. The WEBENCH software uses an iterative design procedure and accesses comprehensive data bases of components when generating a design. This section presents a simplified discussion of the design process. ### 9.1.1 Bypass Switch / Disconnection Switch Control The STATUS pin can be used to control an external bypass switch, which turns on when the boost is in standby mode, or to control an external disconnection switch that turns off when the boost is in standby mode. In $\boxtimes$ 9-1, a P-channel MOSFET is used to connect the boost supply input to the load directly when the boost is in standby mode. This bypass switch can be turned on slowly, but it must be turned off fast after the STATUS pin is pulled up by the wake-up event. The STATUS pin is rated to the absolute maximum 65 V. 図 9-1. Bypass Switch Control Example In 🗵 9-2, a P-channel MOSFET is used to disconnect the boost supply output from the battery when boost is not required. This disconnection switch can be turned off slowly, but it must be turned on fast after the STATUS pin is pulled up by the wake-up event. 図 9-2. Disconnection Switch Control Example ### 9.1.2 Loop Response The open-loop transfer function of a boost regulator is defined as the product of modulator transfer function and feedback transfer function. The modulator transfer function of a current mode boost regulator including a power stage with an embedded current loop can be simplified as a one load pole ( $F_{LP}$ ), one ESR zero ( $F_{Z\_ESR}$ ), and one Right Half Plane (RHP) zero ( $F_{RHP}$ ) system, which can be explained as follows. Modulator transfer function is defined as follows: $$\frac{\hat{V}_{LOAD}(s)}{\hat{V}_{COMP}(s)} = A_{M} \times \frac{\left(1 + \frac{s}{2\pi \times F_{Z\_ESR}}\right) \times \left(1 - \frac{s}{2\pi \times F_{RHP}}\right)}{\left(1 + \frac{s}{2\pi \times F_{LP}}\right)}$$ (15) where $$A_{M} = \frac{R_{LOAD}}{R_{S} \times 10} \times \frac{D'}{2}$$ $$F_{LP} = \frac{2}{2\pi \times R_{LOAD} \times C_{OUT}} [Hz]$$ $$F_{Z_{ESR}} = \frac{1}{2\pi \times R_{ESR} \times C_{OUT}} [Hz]$$ $$F_{RHP} = \frac{R_{LOAD} \times (D')^{2}}{2\pi \times L_{M}} [Hz]$$ R<sub>ESR</sub> is the equivalent series resistance (ESR) of the output capacitor which is specified in the capacitor data sheet. $R_{COMP}$ , $C_{COMP}$ , and $C_{HF}$ (see $\boxtimes$ 9-3) configure the error amplifier gain and phase characteristics to produce a stable voltage loop with fast response. This compensation network creates a dominant pole at low frequency ( $F_{DP}$ EA), a mid-band zero ( $F_{Z}$ EA), and a high frequency pole ( $F_{P}$ EA). The feedback transfer function is defined as follows: $$-\frac{\hat{V}_{COMP(S)}}{\hat{V}_{LOAD(S)}} = A_{FB} \times \frac{\left(1 + \frac{s}{2\pi \times F_{Z\_EA}}\right)}{\left(1 + \frac{s}{2\pi \times F_{DP\_EA}}\right) \times \left(1 + \frac{s}{2\pi \times F_{P\_EA}}\right)}$$ (16) where $$\begin{split} & A_{FB} = \frac{1.2}{V_{LOAD}} \times R_O \times Gm \\ \bullet & F_{DP\_EA} = \frac{1}{2\pi \times R_O \times C_{COMP}} [Hz] \\ \bullet & F_{Z\_EA} = \frac{1}{2\pi \times R_{COMP} \times C_{COMP}} [Hz] \\ \bullet & F_{P\_EA} = \frac{1}{2\pi \times R_{COMP} \times C_{COMP}} [Hz] \\ \bullet & \bullet & \frac{1}{2\pi \times R_{COMP} \times \left(\frac{C_{COMP} \times C_{HF}}{C_{COMP} + C_{HF}}\right)} \approx \frac{1}{2\pi \times R_{COMP} \times C_{HF}} [Hz] \\ \bullet & \bullet & \bullet & \bullet & \bullet \end{split}$$ $R_O$ ( $\approx$ 10 $M\Omega$ ) is the output resistance of the error amplifier and Gm ( $\approx$ 2 mA/V) is the transconductance of the error amplifier. Assuming $F_{LP}$ is canceled by $F_{Z\_EA}$ , $F_{RHP}$ is much higher than crossover frequency ( $F_{CROSS}$ ), and $F_{Z\_ESR}$ is either canceled by $F_{P\_EA}$ or $F_{Z\_ESR}$ is much higher than $F_{CROSS}$ , the open-loop transfer function can be simplified as follows: $$T(s) = A_{M} \times A_{FB} \times \frac{1}{\left(1 + \frac{s}{2\pi \times F_{DP\_EA}}\right)}$$ (17) Because |T(s)| = 1 at the crossover frequency, the crossover frequency can be simply estimated using those assumptions. $$F_{CROSS} \approx \frac{\sqrt{\left[A_{M} \times A_{FB}\right]^{2} - 1}}{2\pi \times R_{O} \times C_{COMP}} [Hz]$$ (18) Copyright © 2021 Texas Instruments Incorporated # 9.2 Typical Application The LM5150-Q1 requires a minimum number of external components to work. ☑ 9-3 includes all optional components as an example. 図 9-3. Typical Circuit With Optional Components ### 9.2.1 Design Requirements 表 9-1 lists the design parameters for 図 9-3. **DESIGN PARAMETER VALUE Target Application** Start-stop Minimum Input Supply Voltage (V<sub>SUPPLY(MIN)</sub>) 2.5 V Target Output Voltage (V<sub>LOAD</sub>) 8.5 V 2.94 A (≈ 25 Watt) Maximum Load Current (I<sub>LOAD</sub>) 440 kHz Switching Frequency (FSW) 0.7 V D1 Diode Forward Voltage Drop 0.6 (= 60%) Maximum Inductor Current Ripple Ratio (RR) Estimated Full Load Efficiency (Eff) 0.8 (= 80%)Current Limit Margin (M<sub>CL</sub>) 1.2 (= 120%) F<sub>LP</sub> over F<sub>CROSS</sub> (K1) $0.15 (F_{LP} = 0.15 \times F_{CROSS})$ F<sub>Z EA</sub> over F<sub>LP</sub> (K2) $3 (F_{Z EA} = 3 \times F_{LP})$ 表 9-1. Design Example Parameters #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM5150-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. www.tij.co.jp The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 9.2.2.2 R<sub>SET</sub> Resistor Select the value of R<sub>SET</sub>, referring to $\frac{1}{8}$ 8-1. 9.53 k $\Omega$ is chosen to target 8.5 V in SS configuration. In general, about 5% to approximately 10% output undershoot should be considered when selecting the VOUT regulation target. # 9.2.2.3 R<sub>T</sub> Resistor The value of R<sub>T</sub> for 440-kHz switching frequency is calculated as follows: $$R_{T} = \frac{2.233 \times 10^{10}}{F_{SW\_RT(TYPICAL)}} - 619 = \frac{2.233 \times 10^{10}}{440 \text{ k}} - 619 = 50.1 \text{ k}\Omega$$ (19) A standard value of 49.9 k $\Omega$ is chosen for RT. In general, higher frequency boost converters are smaller and faster, but they also have higher switching losses and lower efficiency. ### 9.2.2.4 Inductor Selection (L<sub>M</sub>) When selecting the inductor, consider three key parameters: inductor current ripple ratio (RR), falling slope of the inductor current, and RHP zero frequency (F<sub>RHP</sub>). Inductor current ripple ratio is selected to have a balance between core loss and copper loss. The falling slope of the inductor current must be low enough to prevent subharmonic oscillation at high duty cycle (additional R<sub>SI</sub> resistor is required if not). Higher F<sub>RHP</sub> (= lower inductance) allows a higher crossover frequency and is always preferred when using a smaller value output capacitor. The inductance value can be selected to set the inductor current ripple between 30% and 70% of the average inductor current as a good compromise between RR, F<sub>RHP</sub>, and inductor falling slope. In this example, 60% ripple ratio (RR = 0.6) is selected as the maximum inductor current ripple ratio (the inductor current ripple ratio is the biggest when D = 0.33). The target inductance value is calculated as follows: $$L_{M(TARGET)} = \frac{0.14 \times R_{LOAD}}{RR \times F_{SW}} = \frac{0.14 \times \frac{8.5}{2.94}}{0.6 \times 440k} = 1.53 \mu [H]$$ (20) $$L_{M(GUIDE)} = \frac{\left(V_{LOAD} - V_{SUPPLY(MIN)}\right) \times V_{SUPPLY(MIN)}}{F_{SW} \times V_{LOAD} \times I_{LOAD}} = \frac{(8.5 - 2.5) \times 2.5}{440 \text{k} \times 8.5 \times 2.94} = 1.36 \mu \text{[H]}$$ $$(21)$$ If the target inductance is smaller than the value calculated using 3, 21, consider adding the slope compensation resistor (R<sub>SI</sub> ), as mentioned in セクション 9.2.2.6, or select a smaller RR and recalculate the inductance using 式 A standard value of 1.5 µH is chosen for L<sub>M</sub>. The required inductor saturation current rating is estimated after selecting R<sub>S</sub> and R<sub>SI</sub>. Copyright © 2021 Texas Instruments Incorporated # 9.2.2.5 Current Sense (R<sub>S</sub>) Based on the assumptions that 20% of current limit margin ( $M_{CL}$ = 1.2), 80% estimated efficiency (Eff = 0.8) at full load and no $R_{SL}$ populated, $R_{S}$ is calculated using $\vec{\pm}$ 22 and $\vec{\pm}$ 23. $$R_{S} = \frac{1.2 + 0.6 \times \frac{(V_{VOUT} - V_{VIN})}{V_{VOUT-REG}} - 10 \times 30 \mu A \times (2k\Omega + R_{SL}) \times \frac{F_{SW\_RT}}{F_{SYNC}} \times D}{10 \times \left(\frac{V_{LOAD} \times I_{LOAD}}{V_{SUPPLY(MIN)} \times Eff} + \frac{1}{2} \times \frac{V_{SUPPLY(MIN)} \times D \times \frac{1}{F_{SYNC}}}{L_{M}}\right) \times M_{CL}} \times M_{CL}$$ (22) $$R_{S} = \frac{1.2 + 0.6 \times \frac{(8.5 - 2.5)}{8.5} - 10 \times 30 \mu \times (2k + 0) \times 1 \times \left(1 - \frac{2.5}{8.5 + 0.7}\right)}{10 \times \left(\frac{8.5 \times 2.94}{2.5 \times 0.8} + \frac{1}{2} \times \frac{2.5 \times \left(1 - \frac{2.5}{8.5 + 0.7}\right) \times \frac{1}{440k}}{1.5u}\right) \times 1.2} = 7.12 \text{m}[\Omega]$$ (23) Substitute $F_{SW\ RT}$ for $F_{SYNC}$ if the clock synchronization is not used. A standard value of 7 m $\Omega$ is chosen for R<sub>S</sub>. A low-ESL resistor is recommended to minimize the error caused by the ESL. # 9.2.2.6 Slope Compensation Ramp (R<sub>SL</sub>) The minimum inductance value which can prevent subharmonic oscillation without $R_{SL}$ is calculated using $\stackrel{\prec}{\propto}$ 24. If the selected inductance value is less than the minimum inductance calculated using $\stackrel{\prec}{\propto}$ 24, add a slope compensation resistor ( $R_{SL}$ ) externally. $$L_{M(MIN)} = 0.5 \times \frac{\left(V_{LOAD} + V_{F}\right) - V_{SUPPLY(MIN)}}{60m \times F_{SW}} \times R_{S} \times Margin = 0.5 \times \frac{(8.5 + 0.7) - 2.5}{60m \times 440k} \times 7m \times 1.2 = 1.07 \mu [H] \tag{24}$$ 1.2 is the recommended margin to cover non-ideal factors. If needed, use $\gtrsim 25$ to find the R<sub>SL</sub> value which matches the typical amount of slope compensation. $$R_{SL} = 0.82 \times \frac{\left(V_{LOAD} + V_{F}\right) - V_{SUPPLY(MIN)}}{L_{M} \times F_{SW} \times 30 \mu A} \times R_{S} - 2k[\Omega]$$ (25) In this example, $R_{SL}$ is not populated because the selected inductance value, 1.5 $\mu$ H, is greater than the minimum required inductance from $\gtrsim 24$ . After selecting $R_S$ and $R_{SL}$ , the peak inductor current at current limit ( $I_{PEAK-CL}$ ) can be calculated. Setting the inductor saturation current rating higher than the $I_{PEAK-CL}$ is recommended. $$I_{PEAK-CL} = \frac{V_{CL} - 10 \times 30 \mu A \times (2k\Omega + R_{SL}) \times \frac{F_{SW\_RT}}{F_{SYNC}} \times D}{10 \times R_{S}} + \frac{V_{SUPPLY(MIN)}}{L_{M}} \times T_{D}[A]$$ (26) $$I_{PEAK-CL} = \frac{1.2 + 0.6 \times \frac{(8.5 - 2.5)}{8.5} - 10 \times 30 \mu \times 2k \times 1 \times \left(1 - \frac{2.5}{8.5 + 0.7}\right)}{10 \times 7m} + \frac{2.5}{1.5u} \times 20n = 16.9[A] \tag{27}$$ T<sub>D</sub> is the typical propagation delay of current limit. ### 9.2.2.7 Output Capacitor (C<sub>OUT</sub>) There are a few ways to select the proper value of output capacitor ( $C_{OUT}$ ). The output capacitor value can be selected based on output voltage ripple, output overshoot, or undershoot due to load transient. In this example, $C_{OUT}$ is selected based on output undershoot because the waking up performance is similar with no-load to full-load transient performance. The output undershoot becomes smaller by increasing $F_{CROSS}$ or by decreasing $F_{LP}$ : a smaller $C_{OUT}$ is allowed by increasing $F_{CROSS}$ or by decreasing $F_{LP}$ . To increase $F_{CROSS}$ , $F_{SW}$ , and $F_{RHP}$ must be increased because the maximum $F_{CROSS}$ is, in general, limited at 1/10 of $F_{RHP}$ at $V_{SUPPLY(MIN)}$ or 1/10 of $F_{SW}$ whichever is lower. $F_{RHP}$ is calculated using $\gtrsim$ 28. $$F_{RHP} = \frac{R_{LOAD} \times \left(\frac{V_{SUPPLY(MIN)}}{V_{LOAD} + V_F}\right)^2}{2\pi \times L_M} = \frac{\frac{8.5}{2.94} \times \left(\frac{2.5}{8.5 + 0.7}\right)^2}{2\pi \times 1.5u} = 22.6k[Hz]$$ (28) $F_{CROSS}$ is selected at 1/10 of $F_{RHP}$ or 1/10 of $F_{SW}$ , whichever is lower. $$\frac{\mathsf{F}_{\mathsf{RHP}}}{\mathsf{10}} = 2.27\,\mathsf{kHz} \tag{29}$$ $$\frac{F_{SW}}{10} = \frac{440 \text{ k}}{10} = 44 \text{ kHz} \tag{30}$$ In this example, 2.27 kHz is selected as a target $F_{CROSS}$ and $F_{LP}$ is selected to be 340 Hz (K1 = 0.15). In general, there is about 5% or less undershoot with $F_{LP}$ = 0.1 × $F_{CROSS}$ (K1 = 0.1) and 10% or less undershoot with $F_{LP}$ = 0.2 × $F_{CROSS}$ (K1 = 0.2) during 0% to 100% load transient. The recommended K1 factor range is from 0.02 to 0.2. $F_{IP}$ is calculated using $\pm 31$ . $$F_{LP} = \frac{2}{2\pi \times R_{LOAD} \times C_{OUT}} [Hz]$$ (31) The minimum required output capacitance value is calculated using 式 32. $$C_{OUT} = \frac{2}{2\pi \times R_{LOAD} \times F_{LP}} = \frac{2}{2\pi \times \frac{8.5}{2.94} \times 340} = 324 \,\mu\text{F}$$ (32) The maximum output ripple current is calculated at the minimum input supply voltage as follows: $$I_{\text{RIPPLE\_COUT(MAX)}} = \frac{V_{\text{LOAD}} \times I_{\text{LOAD}}}{2 \times V_{\text{SUPPLY(MIN)}}} = \frac{8.5 \times 2.94}{2 \times 2.5} = 5[A] \tag{33}$$ The ripple current rating of the output capacitors must be enough to handle the output ripple current. By using multiple output capacitors, the ripple current can be split. In practice, ceramic capacitors are placed closer to the diode and the MOSFET than the bulk aluminum capacitors to absorb the majority of the ripple current. (35) In this example, three 100-µF capacitors are placed in parallel to ensure ripple current capability. If high-ESR capacitors are used for the output capacitor, additional 10-µF ceramic capacitors can be placed close to the switching components to minimize switching noise. ### 9.2.2.8 Loop Compensation Component Selection and Maximum ESR Based on 式 18, C<sub>COMP</sub> is calculated as follows: $$C_{COMP(over \ damping)} = \frac{\sqrt{[A_{M} \times A_{FB}]^{2} - 1}}{2\pi \times R_{O} \times F_{CROSS}} = \frac{\sqrt{\left[\frac{R_{LOAD}}{R_{S} \times 10} \times \frac{D'}{2} \times \frac{1.2}{V_{LOAD}} \times R_{O} \times Gm\right]^{2} - 1}}{2\pi \times R_{O} \times F_{CROSS}}$$ $$\sqrt{\frac{\frac{8.5}{2.94}}{7m \times 10} \times \frac{2.5}{2} \times \frac{1.2}{8.5} \times 10M \times 2m}}_{= 111nF}$$ (34) By selecting $C_{COMP}$ following $\stackrel{\star}{\to}$ 34, the typical phase margin is set to 90° and the loop response is overdamped. In this example, $F_{Z\_EA}$ is placed at three times higher frequency than $F_{LP}$ to have lower phase margin but faster settling time (K2 = $\stackrel{\star}{3}$ , target $F_{Z\_EA}$ is 1.02 kHz). Recommended range of $F_{Z\_EA}$ is from 1 × $F_{LP}$ to 4 × $F_{LP}$ (1 ≤ K2 ≤ 4). Practical crossover frequency will vary with K2 with a range of 0.5 × $F_{CROSS}$ to 1.0 × $F_{CROSS}$ . $$C_{COMP} = \frac{C_{COMP(over damping)}}{K2} = \frac{111n}{3} = 37 \text{ nF}$$ (36) A standard value of 33 nF is chosen for C<sub>COMP</sub>. $R_{COMP}$ is selected to set the error amplifier zero at 1.02 kHz. $$R_{COMP} = \frac{1}{2\pi \times C_{COMP} \times F_{Z\_EA}} = \frac{1}{2\pi \times 33 \text{ n} \times 1.02 \text{ k}} = 4.73 \text{ k}\Omega$$ (37) A standard value of 4.64 k $\Omega$ is chosen for R<sub>COMP</sub>. $C_{HF}$ is usually used to create a pole at high frequency ( $F_{P\_EA}$ ) to cancel $F_{Z\_ESR}$ . By using a small ESR capacitor, which can place $F_{Z\_ESR}$ greater than 10 × $F_{CROSS}$ , the output capacitor ESR would not affect the loop stability. The maximum ESR, which does not affect the loop response, is calculated using $\pm$ 38. $$R_{ESR(MAX)} = \frac{1}{2\pi \times C_{OUT} \times F_{CROSS} \times 10} = \frac{1}{2\pi \times 330 \ \mu F \times 2.27 \ k\Omega \times 10} = 21 \ m\Omega \tag{38}$$ ### 9.2.2.9 PVCC Capacitor, AVCC Capacitor, and AVCC Resistor The PVCC capacitor supplies the peak transient current to the LO driver. The value of PVCC capacitor ( $C_{PVCC}$ ) must be 4.7 $\mu$ F or higher and must be a high-quality, low-ESR, ceramic capacitor. $C_{PVCC}$ must be placed close to the PVCC pin and the PGND pin. A value of 4.7 $\mu$ F is selected for this design example. The AVCC capacitor must be placed close to the device. The recommended AVCC capacitor value is 0.1 $\mu$ F. The AVCC resistor should be placed between PVCC and AVCC pins. The recommended AVCC resistor value is 10 $\Omega$ . ### 9.2.2.10 VOUT Filter (C<sub>VOUT</sub>, R<sub>VOUT</sub>) The VOUT pin is the input of the internal VCC regulator and also is the input of the output voltage sensing. To minimize noise at the VOUT pin, a 1- $\mu$ F capacitor must be placed at the VOUT pin in most cases. If multiple output capacitors are used, one of them can be placed at the VOUT pin as $C_{VOUT}$ . The VOUT capacitor must be a high-quality, low-ESR, ceramic capacitor and must be placed close to the device. A resistor can be added at Product Folder Links: LM5150-Q1 the VOUT pin ( $R_{VOUT}$ ) to form a RC filter (see $\boxtimes$ 9-3). In this case, the maximum resistor value should be less than or equal to 2 $\Omega$ . #### 9.2.2.11 Input Capacitor The input capacitors reduce the input voltage ripple. Assuming high-quality ceramic capacitors are used for the input capacitors, the maximum input voltage ripple can be calculated by using $\pm 39$ . $$V_{RIPPLY(CIN)} = \frac{V_{LOAD}}{32 \times L_{M} \times C_{IN} \times F_{SW}^{2}} [V]$$ (39) The required input capacitor value is a function of the impedance of the source power supply. More input capacitors are required if the impedance of the source power supply is not low enough. In the example, three 10-µF ceramic capacitors are used. #### 9.2.2.12 MOSFET Selection The MOSFET gate driver of the LM5150-Q1 is powered by the internal 5-V VCC regulator. The MOSFET driven by the LM5150-Q1 must have a logic-level gate threshold with its on-resistance specified at 4.5 V or lower and must be rated to handle the maximum output voltage plus any switch node ringing. The maximum gate charge is limited by the 75-mA PVCC sourcing current limit, and is calculated as follows: $$Q_{G(@5V)} < \frac{75m}{F_{SW}} [C] \tag{40}$$ A leadless package is preferred for high switching-frequency designs. The MOSFET gate capacitance should be small enough so that the gate voltage is fully discharged during the off-time. #### 9.2.2.13 Diode Selection A Schottky is the preferred type for D1 diode due to its low forward voltage drop and small reverse recovery charge. Low reverse leakage current is important parameter when selecting the Schottky diode. The diode must be rated to handle the maximum output voltage plus any switching node ringing. Also, it must be able to handle the average output current. To prevent chatter between wake-up and standby, the forward voltage drop of the D1 diode must be less than 0.95 V at full load. ### 9.2.2.14 Efficiency Estimation The total loss of the boost converter ( $P_{TOTAL}$ ) can be expressed as the sum of the losses in the LM5150-Q1 ( $P_{IC}$ ), MOSFET power losses ( $P_Q$ ), diode power losses ( $P_D$ ), inductor power losses ( $P_L$ ), and the loss in the sense resistor ( $P_{RS}$ ). $$P_{TOTAL} = P_{IC} + P_{Q} + P_{D} + P_{L} + P_{RS}[W]$$ (41) P<sub>IC</sub> can be separated into gate driving loss (P<sub>G</sub>) and the losses caused by quiescent current (P<sub>IQ</sub>). $$P_{IC} = P_G + P_{IQ}[W] \tag{42}$$ Each power loss is approximately calculated as follows: $$P_{G} = Q_{G(@5V)} \times V_{VOUT} \times F_{SW}[W]$$ (43) $$P_{IQ} = V_{VOUT} \times I_{VOUT} + V_{VIN} \times I_{VIN}[W]$$ (44) I<sub>VIN</sub> and I<sub>VOUT</sub> values in each mode can be found in the supply current section of セクション 7.5. P<sub>Q</sub> can be separated into switching loss (P<sub>Q(SW)</sub>) and conduction loss (P<sub>Q(COND)</sub>). Copyright © 2021 Texas Instruments Incorporated $$P_{Q} = P_{Q(SW)} + P_{Q(COND)}[W]$$ (45) Each power loss is approximately calculated as follows: $$P_{Q(SW)} = 0.5 \times (V_{VOUT} + V_F) \times I_{SUPPLY} \times (t_R + t_F) \times F_{SW}[W]$$ (46) $t_R$ and $t_F$ are the rise and fall times of the low-side N-channel MOSFET device. $I_{SUPPLY}$ is the input supply current of the boost converter. $$P_{Q(COND)} = D \times I_{SUPPLY}^{2} \times R_{DS(ON)}[W]$$ (47) $R_{DS(ON)}$ is the on-resistance of the MOSFET and is specified in the MOSFET data sheet. Consider the $R_{DS(ON)}$ increase due to self-heating. P<sub>D</sub> can be separated into diode conduction loss (P<sub>VF</sub>) and reverse recovery loss (P<sub>RR</sub>). $$P_{D} = P_{VF} + P_{RR}[W] \tag{48}$$ Each power loss is approximately calculated as follows: $$P_{VF} = (1-D) \times V_F \times I_{SUPPLY}[W]$$ (49) $$P_{RR} = V_{LOAD} \times Q_{RR} \times F_{SW}[W]$$ (50) Q<sub>RR</sub> is the reverse recovery charge of the diode and is specified in the diode data sheet. Reverse recovery characteristics of the diode strongly affect efficiency, especially when the output voltage is high. $P_L$ is the sum of DCR loss ( $P_{DCR}$ ) and AC core loss ( $P_{AC}$ ). DCR is the DC resistance of inductor which is mentioned in the inductor data sheet. $$P_{L} = P_{DCR} + P_{AC}[W]$$ (51) Each power loss is approximately calculated as follows: $$P_{DCR} = I_{SUPPLY}^{2} \times R_{DCR}[W]$$ (52) $$P_{AC} = K \times \Delta I^{\beta} F_{SW}^{\alpha}[W]$$ (53) $$\Delta I = \frac{V_{SUPPLY} \times D \times \frac{1}{F_{SYNC}}}{L_{M}}$$ (54) $\Delta I$ is the peak-to-peak inductor current ripple. K, $\alpha$ , and $\beta$ are core dependent factors which can be provided by the inductor manufacturer. P<sub>RS</sub> is calculated as follows: $$P_{RS} = D \times I_{SUPPLY}^{2} \times R_{S}[W]$$ (55) Efficiency of the power converter can be estimated as follows: $$Efficiency = \frac{V_{LOAD} \times I_{LOAD}}{P_{TOTAL} + V_{LOAD} \times I_{LOAD}} \times 100[\%]$$ (56) # 9.2.3 Application Curves # 9.3 System Examples # 9.3.1 Lower Standby Threshold in SS Configuration By connecting the VIN pin to the VOUT pin, the current limit threshold at the current limit comparator input ( $V_{CL}$ ) is set to 1.2 V. In SS configuration, the VOUT standby threshold is ignored. The device goes into the standby mode when VOUT > VIN standby threshold. 図 9-6. Lower Standby Threshold in SS Configuration ### 9.3.2 Dithering Using Dither Enabled Device Dithering is achieved by connecting DITH output to the RT pin through a resistor. 図 9-7. Dithering Using Dither Enabled Device LM5141 # 9.3.3 Clock Synchronization With LM5140 Clock synchronization can be achieved by connecting SYNCOUT of the LM5140 to SYNC. 図 9-8. Clock Synchronization With LM5140 # 9.3.4 Dynamic Frequency Change Switching frequency can be changed dynamically during operation by changing the RT resistor. 図 9-9. Dynamic Frequency Change # 9.3.5 Dithering Using an External Clock If a low-frequency clock is available, dithering can be achieved by injecting a ramp signal into RT. 図 9-10. Dithering Using an External Clock # 10 Power Supply Recommendations The LM5150-Q1 is designed to operate from a power supply or a battery whose voltage range is from 1.5 V to 42 V. The input power supply should be able to supply the maximum boost supply voltage and handle the maximum input current at 1.5 V. The impedance of the power supply and battery including cables must be low enough that an input current transient does not cause an excessive drop. Additional input ceramic capacitors can be required at the supply input of the converter. # 11 Layout # 11.1 Layout Guidelines The performance of switching converters heavily depends on the quality of the PCB layout. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimize generation of unwanted EMI. - Place Q1, D1, and R<sub>S</sub> first. - Place ceramic C<sub>OUT</sub> and make the switching loop (C<sub>OUT</sub>-D1-Q1-R<sub>S</sub>-C<sub>OUT</sub>) as small as possible. - Leave copper area next to D1 for thermal dissipation. - Place LM5150-Q1 close to R<sub>S</sub>. - Place C<sub>PVCC</sub> as close to the device as possible between PVCC and PGND. - Connect PGND directly to the center of the sense resistor using a wide and short trace. - Connect CS to the center of the sense resistor. Connect through vias if required. Connect filter capacitor between CS pin and exposed pad. - Connect AGND directly to the analog ground plain and connect to R<sub>SET</sub>, R<sub>T</sub>, and C<sub>COMP</sub>. - Connect the exposed pad to the analog ground plain and the power ground plain through vias. - · Connect LO directly to the gate of Q1. - Make the switching signal loop (LO-Q1-R<sub>S</sub>-PGND-LO) as small as possible. - Place C<sub>VOUT</sub> as close to the device as possible. - The LM5150-Q1 has an exposed thermal pad to aid power dissipation. Adding several vias under the exposed pad helps conduct heat away from the device. Connect the vias to a large ground plane on the bottom layer. # 11.2 Layout Example 図 11-1. LM5150-Q1 PCB Layout Example # 12 Device and Documentation Support ## 12.1 Device Support ### 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 12.1.2 Development Support ### 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM5150-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. WEBENCH® are registered trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 ### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | LM5150QRUMRQ1 | Active | Production | WQFN (RUM) 16 | 2000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>Q | | LM5150QRUMRQ1.A | Active | Production | WQFN (RUM) 16 | 2000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>Q | | LM5150QRUMTQ1 | Active | Production | WQFN (RUM) 16 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>Q | | LM5150QRUMTQ1.A | Active | Production | WQFN (RUM) 16 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>Q | | LM5150QURUMRQ1 | Active | Production | WQFN (RUM) 16 | 2000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>QU | | LM5150QURUMRQ1.A | Active | Production | WQFN (RUM) 16 | 2000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>QU | | LM5150QWRUMRQ1 | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LM5150<br>QW | | LM5150QWRUMRQ1.A | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>QW | | LM5150QWRUMTQ1 | Active | Production | WQFN (RUM) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LM5150<br>QW | | LM5150QWRUMTQ1.A | Active | Production | WQFN (RUM) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | LM5150<br>QW | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. NSTRUMENTS # **PACKAGE MATERIALS INFORMATION** www.ti.com 11-Aug-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM5150QRUMRQ1 | WQFN | RUM | 16 | 2000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | | LM5150QRUMTQ1 | WQFN | RUM | 16 | 250 | 180.0 | 12.4 | 4.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | | LM5150QURUMRQ1 | WQFN | RUM | 16 | 2000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | | LM5150QWRUMRQ1 | WQFN | RUM | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | LM5150QWRUMTQ1 | WQFN | RUM | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 11-Aug-2025 #### \*All dimensions are nominal | 7 111 011110110110110 0110 11011111101 | | | | | | | | |----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | LM5150QRUMRQ1 | WQFN | RUM | 16 | 2000 | 367.0 | 367.0 | 38.0 | | LM5150QRUMTQ1 | WQFN | RUM | 16 | 250 | 213.0 | 191.0 | 35.0 | | LM5150QURUMRQ1 | WQFN | RUM | 16 | 2000 | 367.0 | 367.0 | 38.0 | | LM5150QWRUMRQ1 | WQFN | RUM | 16 | 3000 | 367.0 | 367.0 | 35.0 | | LM5150QWRUMTQ1 | WQFN | RUM | 16 | 250 | 210.0 | 185.0 | 35.0 | # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated