









LM5013-Q1

JAJSOF6 - APRIL 2022

## LM5013-Q1 車載用、超低 IQ、100V 入力、3.5A 非同期整流降圧 DC/DC コンバー 夕

### 1 特長

- 車載アプリケーション用に AEC-Q100 認定済み
  - デバイス温度グレード 1:周囲温度範囲:-40℃~ +125°C
- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可
- 高信頼性の堅牢なアプリケーション用に設計
  - 広い入力電圧範囲:6V~100V
  - 40°C~+150°Cの接合部温度範囲
  - 固定 3.5ms の内部ソフトスタート・タイマ
  - ピーク電流制限保護
  - 入力 UVLO およびサーマル・シャットダウン保護機
- 超低 EMI 要件に最適化
  - CISPR 25 class 5 規格に適合
- スケーラブルな車載用電源に最適
  - LM5163-Q1 および LM5164-Q1 とピン互換 (100V、0.5A または 1A)
  - 短い最小オン時間 / オフ時間:50ns
  - 無負荷時のスリープ電流:10μA
  - シャットダウン時の静止電流:3.1µA
- 統合によりソリューションのサイズとコストを低減
  - COT モード制御アーキテクチャ
  - 100V、0.25Ω のパワー MOSFET を内蔵
  - 1.2V の内部基準電圧
  - ループ補償部品が不要
  - VCC バイアス・レギュレータとブート・ダイオードを 内蔵
- WEBENCH® Power Designer により、LM5013-Q1 を使用するカスタム・レギュレータ設計を作成

## 2 アプリケーション

- ハイブリッド、電動、パワートレイン・システム
- インバータおよびモータ制御
- 産業用輸送

#### 3 概要

LM5013-Q1 非同期整流降圧コンバータは、広い入力電 圧範囲でレギュレーションを行えるよう設計されており、必 要な外付けサージ抑制部品は最小限です。制御可能な 最短オン時間は 50ns で、大きな降圧率を使用できるた め、48V 公称入力から低電圧レールへの直接降圧変換 が可能になり、システムの複雑性とソリューションのコストを 下げることができます。 LM5013-Q1 は最低 6 V の入力電 圧ディップ中も動作し、必要に応じて 100% に近いデュー ティ・サイクルで動作するため、高性能 48V バッテリ車載 アプリケーションおよび MHEV/EV システムに最適です。

ハイサイド・パワー MOSFET を内蔵した LM5013-Q1 は、最大 3.5A の出力電流を供給できます。コンスタント・ オン時間 (COT) 制御アーキテクチャにより、スイッチング 周波数はほぼ一定で、負荷およびライン過渡応答が非常 に優れています。 LM5013-Q1 の追加機能には、軽負荷 時の効率を上げるための超低 Io 動作、革新的なピーク過 電流保護、内蔵 VCC バイアス電源およびブートストラッ プ・ダイオード、高精度のイネーブルおよび入力 UVLO、 自動復元機能付きのサーマル・シャットダウン保護が含ま れます。オープン・ドレインの PGOOD インジケータによ り、シーケンシング、フォルト・レポート、出力電圧監視を行 えます。

LM5013-Q1 は車載用 AEC-Q100 グレード 1 認証を取 得済みです。このデバイスは、8 ピンの SO PowerPAD™ パッケージで供給されます。ピン・ピッチは 1.27mm であ り、高電圧アプリケーションに適した間隔です。

#### 製品情報

| -400 119 194 |                      |                 |  |  |  |  |  |  |  |
|--------------|----------------------|-----------------|--|--|--|--|--|--|--|
| 部品番号         | パッケージ <sup>(1)</sup> | 本体サイズ (公称)      |  |  |  |  |  |  |  |
| LM5013-Q1    | SO PowerPAD (8)      | 4.89mm × 3.90mm |  |  |  |  |  |  |  |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。







代表的な応用回路の効率、V<sub>OUT</sub> = 12V



## **Table of Contents**

| 1 特長                                 | 1 8 Application and Implementation          | . 17 |
|--------------------------------------|---------------------------------------------|------|
| 2 アプリケーション                           |                                             | . 17 |
| 3 概要                                 | O O T                                       | . 17 |
| 4 Revision History                   | O Davier Comply Decomposedations            | 24   |
| 5 Pin Configuration and Functions    | 40 14                                       | 25   |
| 6 Specifications                     | 40 4 L O i -l - li                          | . 25 |
| 6.1 Absolute Maximum Ratings         |                                             | . 27 |
| 6.2 ESD Ratings                      | 44 Davilaa amal Daarrii amaadadaa Orrii ama | 30   |
| 6.3 Recommended Operating Conditions | 44 4 B . O .                                | 30   |
| 6.4 Thermal Information              |                                             | . 30 |
| 6.5 Electrical Characteristics       | 44.0 D N                                    | . 31 |
| 6.6 Typical Characteristics          | 44 4 21 10 1 11.2                           | 31   |
| 7 Detailed Description1              | 44 E T                                      | . 31 |
| 7.1 Overview                         |                                             | . 31 |
| 7.2 Functional Block Diagram         |                                             | . 31 |
| 7.3 Feature Description              |                                             |      |
| 7.4 Device Functional Modes          |                                             | . 31 |
|                                      |                                             |      |

## **4 Revision History**

| DATE       | REVISION | NOTES           |  |  |
|------------|----------|-----------------|--|--|
| April 2022 | *        | Initial release |  |  |



## **5 Pin Configuration and Functions**



図 5-1. 8-Pin SO PowerPAD DDA Package (Top View)

表 5-1. Pin Functions

| Pin Name NO. |                  | Type <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|--------------|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|              |                  | Type                | Description                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| GND          | 1                | G                   | Ground connection for internal circuits                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| VIN          | 2                | P/I                 | Regulator supply input pin to high-side power MOSFET and internal bias regulator. Connect directly to the input supply of the buck converter with short, low impedance paths.                                                                                                                                                                                                                          |  |  |  |  |
| EN/UVLO      | 3                | I                   | Precision enable and undervoltage lockout (UVLO) programming pin. If the EN/UVLO voltage is below 1.1 V, the converter is in shutdown mode with all functions disabled. If the UVLO voltage is greater than 1.1 V and below 1.5 V, the converter is in standby mode with the internal VCC regulator operational and no switching. If the EN/UVLO voltage is above 1.5 V, the start-up sequence begins. |  |  |  |  |
| RON          | 4                | I                   | On-time programming pin. A resistor between this pin and GND sets the buck switch on time.                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| FB           | 5                | I                   | Feedback input of voltage regulation comparator                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| PGOOD        | 6                | 0                   | Power-good indicator. This pin is an open-drain output pin. Connect to a source voltage through an external pullup resistor between 10 k $\Omega$ to 100 k $\Omega$ .                                                                                                                                                                                                                                  |  |  |  |  |
| BST          | BST 7 P/I SW 8 P |                     | Bootstrap gate-drive supply. Required to connect a high-quality 2.2-nF, 50-V X7R ceramic capacitor between BST and SW to bias the internal high-side gate driver.                                                                                                                                                                                                                                      |  |  |  |  |
| SW           |                  |                     | Switching node that is internally connected to the source of the high-side NMOS buck switch.  Connect to the switching node of the power inductor and schottky diode.                                                                                                                                                                                                                                  |  |  |  |  |
| EP           | _                | _                   | Exposed pad of the package. No internal electrical connection. Connect the EP to the GND pin and connect to a large copper plane to reduce thermal resistance.                                                                                                                                                                                                                                         |  |  |  |  |

(1) G = Ground, I = Input, O = Output, P = Power



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

Over operating junction temperature range (unless otherwise noted) (1)

|                       | <u> </u>                       | MIN  | MAX   | UNIT |
|-----------------------|--------------------------------|------|-------|------|
|                       | VIN to GND                     | -0.3 | 100   |      |
|                       | SW to GND                      | -1.5 | 100   |      |
|                       | SW to GND, <20-ns transient    | -3   |       |      |
| Pin voltage           | BST to GND                     | -3   | 105.5 | V    |
| Fill voltage          | BST to SW                      | -0.3 | 5.5   | V    |
|                       | EN/UVLO to GND                 | -0.3 | 100   |      |
|                       | FB, RON to GND                 | -0.3 | 5.5   |      |
|                       | PGOOD to GND                   | -0.3 | 14    |      |
| Boostrap<br>capacitor | External BST to SW capacitor   | 1.5  | 2.5   | nF   |
| TJ                    | Operating junction temperature | -40  | 150   | °C   |
| T <sub>stg</sub>      | Storage temperature            | -65  | 150   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent damage to the device. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operation Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |                         |                                                                                        |             | ±2000<br>±500 | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------------------------|-------------|---------------|------|
|                    |                         | Human body model (HBM), per AEC-Q100-002 <sup>(1)</sup> HBM ESD Classification Level 2 |             | ±2000         | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charge device model (CDM), per AEC-Q100-011,                                           | All pins    | ±500          | V    |
|                    |                         | CDM ESD Classification Level C4B                                                       | Corner pins | ±750          | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification

#### **6.3 Recommended Operating Conditions**

Over the operating junction temperature range (unless otherwise noted)

|                  | , 97                           |                | MIN  | NOM | MAX   | UNIT |
|------------------|--------------------------------|----------------|------|-----|-------|------|
| V <sub>IN</sub>  | Input voltage voltage range    |                | 6    |     | 100   | V    |
|                  | Pin voltage                    | SW to GND      | -0.3 |     | 100   | V    |
|                  | Pin voltage                    | BST to GND     | -0.3 |     | 105.5 | V    |
|                  | Pin voltage                    | BST to SW      | -0.3 |     | 5.5   | V    |
|                  | Pin voltage                    | FB, RON to GND | -0.3 |     | 5.5   | V    |
|                  | Pin voltage                    | EN/UVLO to GND | -0.3 |     | 100   | V    |
|                  | PGOOD to GND                   |                | -0.3 |     | 14    | V    |
| I <sub>OUT</sub> | Output current range           |                |      | 3.0 | 3.5   | А    |
|                  | F <sub>SW</sub>                |                |      |     | 1000  | kHz  |
| t <sub>ON</sub>  | Programmable on time           |                | 50   |     | 1000  | ns   |
| C <sub>BST</sub> | External BST to SW capacitance |                |      |     | 2.2   | nF   |
| TJ               | Operating junction temperature |                | -40  |     | 150   | °C   |



## **6.4 Thermal Information**

|                       | THERMAL METRIC <sup>(1)</sup>                          | DDA (SOIC) | UNIT |
|-----------------------|--------------------------------------------------------|------------|------|
|                       | THERMAL METRIC                                         | 8 PINS     | UNII |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (LM5013-Q1 EVM) | 29.0       | °C/W |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance                 | 34.8       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance              | 22.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                   | 9.5        | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance           | 1.3        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter           | 9.4        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter             | 0.3        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $T_J = -40$ °C to +150°C,  $V_{IN} = 24$  V. Typical values are at  $T_J = 25$ °C and  $V_{EN/UVLO} = 2$  V (unless otherwise noted).

|                         | PARAMETER                                  | TEST CONDITIONS                                                        | MIN   | TYP  | MAX   | UNIT |
|-------------------------|--------------------------------------------|------------------------------------------------------------------------|-------|------|-------|------|
| SUPPLY CURRE            | NT                                         |                                                                        |       |      |       |      |
| Q-SHUTDOWN              | VIN shutdown current                       | V <sub>EN</sub> = 0 V                                                  |       | 3.1  | 9.9   | μA   |
| I <sub>Q-SLEEP</sub>    | VIN sleep current                          | $V_{EN}$ = 2.5 V, $V_{FB}$ = 1.5 V, $V_{BST}$ –SW = 5 V, non-switching |       | 10   | 20    | μA   |
| Q-STANDBY               | VIN standby current                        | V <sub>EN</sub> = 1.2 V                                                |       | 25   | 40    | μA   |
| Q-ACTIVE                | VIN active current                         | V <sub>EN</sub> = 2.5 V                                                | ,     | 450  |       | μA   |
| EN/UVLO                 |                                            |                                                                        | ,     |      |       |      |
| V <sub>SD-RISING</sub>  | Shutdown threshold                         |                                                                        |       |      | 1.1   | V    |
| V <sub>SD-FALLING</sub> | Shutdown threshold                         |                                                                        | 0.45  |      |       | V    |
| V <sub>EN-RISING</sub>  | EN threshold                               |                                                                        | 1.43  | 1.5  | 1.6   | V    |
| V <sub>EN-FALLING</sub> | EN threshold                               |                                                                        | 1.35  | 1.4  | 1.47  | V    |
| FEEDBACK VOL            | TAGE                                       |                                                                        |       |      |       |      |
| $V_{REF}$               | FB regulation voltage                      |                                                                        | 1.181 | 1.2  | 1.218 | V    |
| TIMING                  |                                            |                                                                        |       |      |       |      |
| t <sub>ON1</sub>        | On time1                                   | $V_{VIN}$ = 12 V, $R_{RON}$ = 75 k $\Omega$                            |       | 2550 |       | ns   |
| t <sub>ON2</sub>        | On time2                                   | V <sub>VIN</sub> = 12 V, R <sub>RON</sub> = 25 kΩ                      |       | 830  |       | ns   |
| t <sub>ON3</sub>        | On time3                                   | V <sub>VIN</sub> = 48 V, R <sub>RON</sub> = 75 kΩ                      |       | 625  |       | ns   |
| t <sub>ON4</sub>        | On time4                                   | V <sub>VIN</sub> = 48 V, R <sub>RON</sub> = 25 kΩ                      |       | 245  |       | ns   |
| t <sub>ON5</sub>        | On time5                                   | $V_{VIN}$ = 100 V, $R_{RON}$ = 75 k $\Omega$                           |       | 330  |       | ns   |
| t <sub>ON6</sub>        | On time6                                   | $V_{VIN}$ = 100 V, $R_{RON}$ = 25 k $\Omega$                           |       | 128  |       | ns   |
| PGOOD                   |                                            |                                                                        |       |      |       |      |
| V <sub>PG-UTH</sub>     | FB upper threshold for PGOOD high to low   | V <sub>FB</sub> rising                                                 | 1.1   | 1.14 | 1.2   | V    |
| V <sub>PG-LTH</sub>     | FB lower threshold for PGOOD high to low   | V <sub>FB</sub> falling                                                | 1.05  | 1.08 | 1.12  | V    |
| V <sub>PG-HYS</sub>     | PGOOD upper and lower threshold hysteresis | V <sub>FB</sub> falling                                                |       | 60   |       | mV   |
| R <sub>PG</sub>         | PGOOD pulldown resistance                  | V <sub>FB</sub> = 1 V                                                  |       | 8    |       | Ω    |
| BOOTSTRAP               | <u> </u>                                   |                                                                        |       |      |       |      |
| V <sub>BST-UV</sub>     | Gate drive UVLO                            | V <sub>BST</sub> falling                                               |       | 2.4  | 3.4   | V    |
| POWER SWITCH            | IES                                        |                                                                        |       |      |       |      |
| R <sub>DSON-HS</sub>    | High-side MOSFET R <sub>DSON</sub>         | I <sub>SW</sub> = -100 mA                                              |       | 0.25 |       | Ω    |
| SOFT START              |                                            |                                                                        |       |      |       |      |
| t <sub>SS</sub>         | Internal soft start                        |                                                                        | 1.75  | 3.5  | 4.75  | ms   |
| CURRENT LIMIT           | • '                                        | 1                                                                      |       |      |       |      |
| I <sub>PEAK</sub>       | Peak current limit threshold               |                                                                        | 3.7   | 4.2  | 5     | Α    |



## **6.5 Electrical Characteristics (continued)**

 $T_J = -40^{\circ}\text{C to } + 150^{\circ}\text{C}, \ V_{\text{IN}} = 24 \ \text{V}. \ \text{Typical } \underline{\text{values are at } T_J = 25^{\circ}\text{C and}} \ \underline{\text{V}_{\text{EN/UVLO}}} = 2 \ \text{V (unless otherwise noted)}.$ 

|                    | PARAMETER                                 | TEST CONDITIONS    | MIN | TYP N | ЛАХ | UNIT |
|--------------------|-------------------------------------------|--------------------|-----|-------|-----|------|
| T <sub>J-SD</sub>  | Thermal shutdown threshold <sup>(1)</sup> | Temperature rising |     | 175   |     | °C   |
| T <sub>J-HYS</sub> | Thermal shutdown hysteresis (1)           |                    |     | 10    |     | °C   |

(1) Specified by design, not product tested



## **6.6 Typical Characteristics**

At  $T_A$  = 25°C,  $V_{OUT}$  = 12 V,  $L_O$  = 33  $\mu H$ ,  $R_{RON}$  = 105  $k\Omega$ , unless otherwise specified





## **6.6 Typical Characteristics (continued)**

At T<sub>A</sub> = 25°C, V<sub>OUT</sub> = 12 V, L<sub>O</sub> = 33  $\mu$ H, R<sub>RON</sub> = 105 k $\Omega$ , unless otherwise specified







## 7 Detailed Description

## 7.1 Overview

The LM5013-Q1 is an easy-to-use, ultra-low  $I_Q$  constant on-time (COT) non-synchronous step-down buck regulator. With an integrated high-side power MOSFET, the LM5013-Q1 is a low-cost, highly efficient buck converter that operates from a wide input voltage of 6 V to 100 V, delivering up to 3.5-A DC load current. The LM5013-Q1 is available in an 8-pin SO PowerPAD package with 1.27-mm pin pitch for adequate spacing in high-voltage applications. This constant on-time (COT) converter is ideal for low-noise, high-current, and fast load transient requirements, operating with a predictive on-time switching pulse. Over the input voltage range, input voltage feedforward is employed to achieve a quasi-fixed switching frequency. A controllable on time as low as 50 ns permits high step-down ratios and a minimum forced off time of 50 ns provides extremely high duty cycles, allowing  $V_{IN}$  to drop close to  $V_{OUT}$  before frequency foldback occurs. At light loads, the device transitions into an ultra-low  $I_Q$  mode to maintain high efficiency and prevent draining battery cells connected to the input when the system is in standby. The LM5013-Q1 implements a peak current limit detection circuit to ensure robust protection during output short circuit conditions. Control loop compensation is not required for this regulator, reducing design time and external component count.

The LM5013-Q1 incorporates additional features for comprehensive system requirements:

- · Power-rail sequencing and fault reporting
- · Internally-fixed soft start
- Open-drain power good
- Monotonic start-up into prebiased loads
- Precision enable for programmable line undervoltage lockout (UVLO)
- Smart cycle-by-cycle current limit for optimal inductor sizing
- · Thermal shutdown with automatic recovery

These features enable a flexible and easy-to-use platform for a wide range of applications. The LM5013-Q1 supports a wide range of end-equipment systems requiring a regulated output from a high input supply where the transient voltage deviates from the DC level. The following are examples of such end equipment systems:

- 48-V automotive systems
- · High cell-count battery-pack systems
- · Hybrid, electric, and powertrain systems
- Inverter and motor control

The pin arrangement is designed for a simple layout requiring only a few external components.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Control Architecture

The LM5013-Q1 step-down switching converter employs a constant on-time (COT) control scheme. The COT control scheme sets a fixed on time,  $t_{\text{ON}}$ , of the high-side FET using a timing resistor ( $R_{\text{ON}}$ ).  $t_{\text{ON}}$  is adjusted as  $V_{\text{IN}}$  changes and is inversely proportional to the input voltage to maintain a fixed frequency when in continuous conduction mode (CCM). After  $t_{\text{ON}}$  expires, the high-side FET remains off until the feedback pin is equal or below the 1.2-V reference voltage. To maintain stability, the feedback comparator requires a minimal ripple voltage that is in-phase with the inductor current during the off time. Furthermore, this change in feedback voltage during the off time must be large enough to dominate any noise present at the feedback node. The minimum recommended ripple voltage is 20 mV. See  $\frac{1}{2}$  7-1 for different types of ripple injection schemes that ensure stability over the full input voltage range.

During a rapid start-up or a positive load step, the regulator operates with minimum off times until regulation is achieved. This feature enables extremely fast load transient response with minimum output voltage undershoot. When regulating the output in steady-state operation, the off time automatically adjusts itself to produce the SW-pin duty cycle required for output voltage regulation to maintain a fixed switching frequency. In CCM, the switching frequency,  $F_{SW}$ , is programmed by the  $R_{RON}$  resistor. Use  $\stackrel{1}{\bowtie}$  1 to calculate the switching frequency.



$$F_{SW}\left(kHz\right) = \frac{V_{OUT}(V) \cdot 2500}{R_{RON}(k\Omega)}$$

(1)

表 7-1. Ripple Generation Methods



 $\overline{\mathcal{R}}$  7-1 presents three different methods for generating appropriate voltage ripple at the feedback node. Type-1 ripple generation method uses a single resistor, R<sub>ESR</sub>, in series with the output capacitor. The generated voltage ripple has two components: capacitive ripple caused by the inductor ripple current charging and discharging the output capacitor and resistive ripple caused by the inductor ripple current flowing into the output capacitor and through series resistance, R<sub>ESR</sub>. The capacitive ripple component is out-of-phase with the inductor current and decrease monotonically during the off time. The resistive ripple component is in-phase with the inductor current and decreases monotonically during the off time. The resistive ripple must exceed the capacitive ripple at V<sub>OUT</sub> for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters with multiple on-time bursts in close succession followed by a long off time. The lowest cost equations define the value of the series resistance R<sub>ESR</sub> to ensure sufficient in-phase ripple at the feedback node.

Type-2 ripple generation uses a  $C_{FF}$  capacitor in addition to the series resistor. As the output voltage ripple is directly AC-coupled by  $C_{FF}$  to the feedback node, the  $R_{ESR}$  and ultimately the output voltage ripple, are reduced by a factor of  $V_{OUT}$  /  $V_{FB1}$ .

Type-3 ripple generation uses an RC network consisting of  $R_A$  and  $C_A$ , and the switch node voltage to generate a triangular ramp that is in-phase with the inductor current. This triangular wave is the AC-coupled into the feedback node with capacitor  $C_B$ . Because this circuit does not use output voltage ripple, it is suited for applications where low output voltage ripple is critical. The AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-time (COT) Regulator Designs Application Note provides additional details on this topic.

#### Note

For all methods specified, 12 mV is the minimum FB ripple voltage. 20 mV is calculated as a conservative figure. For wide- $V_{\rm IN}$  ranges, calculating for 20 mV can be insufficient to achieve 12-mV FB ripple at minimum input voltage. Careful evaluation should be done to ensure the minimum ripple requirement is fulfilled, or the design can be faced with large output ripple/irregular switching at the application minimum output voltage.

### 7.3.2 Internal VCC Regulator and Bootstrap Capacitor

The LM5013-Q1 contains an internal linear regulator that is powered from VIN with a nominal output of 5 V, eliminating the need for an external capacitor to stabilize the linear regulator. The internal VCC regulator supplies current to internal circuit blocks including the asynchronous FET driver and logic circuits. The input pin (VIN) can be connected directly to line voltages up to 100 V. As the power MOSFET has a low total gate charge,

use a low bootstrap capacitor value to reduce the stress on the internal regulator. It is required to select a highquality ceramic bootstrap capacitor with an effective value of 2.2-nF, 50-V X7R as specified in the Absolute Maximum Ratings. VCC does not have current limit protection, so selecting a higher value capacitance stresses the internal VCC regulator and can damage the device. A lower capacitance than required is not sufficient to drive the internal gate of the power MOSFET. An internal diode connects from the VCC regulator to the BST pin to replenish the charge in the high-side gate drive bootstrap capacitor when the SW voltage is low.

#### 7.3.3 Regulation Comparator

The feedback voltage at FB is compared to an internal 1.2-V reference. The LM5013-Q1 voltage regulation loop regulates the output voltage by maintaining the FB voltage equal to the internal reference voltage, V<sub>REF</sub>. A resistor divider programs the ratio from output voltage, V<sub>OUT</sub>, to FB.

For a target V<sub>OUT</sub> setpoint, use 式 2 to calculate R<sub>FB2</sub> based on the selected R<sub>FB1</sub>.

$$R_{FB2} = \frac{1.2 \text{ V}}{\text{V}_{\text{OUT}} - 1.2 \text{ V}} \cdot R_{FB1}$$
(2)

TI recommends selecting  $R_{FB1}$  in the range of 100 k $\Omega$  to 1 M $\Omega$  for most applications. A larger  $R_{FB1}$  consumes less DC current, which is mandatory if light-load efficiency is critical.  $R_{FB1}$  larger than 1 M $\Omega$  is not recommended as the feedback path becomes more susceptible to noise. It is important to route the feedback trace away from the noisy area of the PCB and minimize the feedback node size. It is important to route the feedback trace away from the noisy areas of the PCB and minimize the feedback node size. FB resistors, type 3 ripple injection resistors, or both should be kept close to the device pin.

#### 7.3.4 Internal Soft Start

The LM5013-Q1 employs an internal soft-start control ramp that allows the output voltage to gradually reach a steady-state operating point, thereby reducing start-up stresses and current surges. The soft-start feature produces a controlled, monotonic output voltage start-up. The soft-start time is internally set to 3.5 ms.

#### 7.3.5 On-Time Generator

The on time of the LM5013-Q1 high-side FET is determined by the R<sub>RON</sub> resistor and is inversely proportional to the input voltage,  $V_{IN}$ . The inverse relationship with  $V_{IN}$  results in a nearly constant frequency as  $V_{IN}$  is varied. Use 式 3 to calculate the on time.

$$t_{ON}(\mu s) = \frac{R_{RON}(k\Omega)}{V_{IN}(V) \cdot 2.5}$$
(3)

Use  $\pm 4$  to determine the R<sub>RON</sub> resistor to set a specific switching frequency in CCM.

$$R_{RON}(k\Omega) = \frac{V_{OUT}(V) \cdot 2500}{F_{SW}(kHz)}$$
(4)

Select  $R_{RON}$  for a minimum on time (at maximum  $V_{IN}$ ) greater than 50 ns for proper operation. In addition to this minimum on time, the maximum frequency for this device is limited to 1 MHz.

#### 7.3.6 Current Limit

The LM5013-Q1 manages overcurrent conditions with cycle-by-cycle current limiting of the peak inductor current. The current sensed in the high-side MOSFET is compared every switching cycle to the current limit threshold (4.5 A). There is a 100-ns leading-edge blanking time following the high-side MOSFET turn-on transition to eliminate false tripping off the current limit comparator. To protect the converter from potential current runaway conditions, the LM5013-Q1 includes a toff timer that is proportional to VIN and VOUT that is enabled if a 4.5-A peak current limit is detected. As shown in Z 7-1, if the peak current in the high-side MOSFET

exceeds 4.5 A (typical), the present cycle is immediately terminated regardless of the programmed on time ( $t_{ON}$ ), the high-side MOSFET is turned off and the  $t_{OFF}$  timer is activated. This allows the peak inductor current to fall from 4.5-A peak to an acceptable value to ensure no excessive current in the power stage. This method folds back the switching frequency to prevent overheating and limits the average output current to less than 4.5 A to ensure proper short-circuit and heavy-load protection of the LM5013-Q1. This innovative current limit scheme enables ultra-low duty-cycle operation, permitting large step-down voltage conversions while ensuring robust protection of the converter.



図 7-1. Current Limit Timing Diagram

#### 7.3.7 N-Channel Buck Switch and Driver

The LM5013-Q1 integrates an N-channel buck switch and an associated floating high-side gate driver. The gate-driver circuit works in conjunction with an external bootstrap capacitor and an internal high-voltage bootstrap diode. A high-quality 2.2-nF, 50-V X7R ceramic capacitor connected between the BST and SW pins provides the voltage to the high-side driver during the buck switch on time. During the off time, the SW pin is pulled down to approximately 0 V, and the bootstrap capacitor charges from the internal VCC through the internal bootstrap diode. The minimum off timer, set to 50 ns (typical), ensures a minimum time each cycle to recharge the bootstrap capacitor. When the on time is less than 300 ns, the minimum off timer is forced to 250 ns to ensure that the BST capacitor is charged in a single cycle. This is vital during wake-up from sleep mode when the BST capacitor is most likely discharged.

#### 7.3.8 Schottky Diode Selection

#### 7.3.9 Enable/Undervoltage Lockout (EN/UVLO)

The LM5013-Q1 contains a dual-level EN/UVLO circuit. When the EN/UVLO voltage is below 1.1 V (typical), the converter is in a low-current shutdown mode and the input quiescent current ( $I_Q$ ) is dropped down to 3  $\mu$ A. When the voltage is greater than 1.1 V but less than 1.5 V (typical), the converter is in standby mode. In standby mode, the internal bias regulator is active while the control circuit is disabled. When the voltage exceeds the rising threshold of 1.5 V (typical), normal operation begins. Install a resistor divider from VIN to GND to set the minimum operating voltage of the regulator. Use  $\pm$  5 and  $\pm$  6 to calculate the input UVLO turn-on and turn-off voltages, respectively.

$$V_{IN(on)} = 1.5 \, V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) \tag{5}$$



$$V_{IN(off)} = 1.4 \, V \cdot \left( 1 + \frac{R_{UV1}}{R_{UV2}} \right)$$
 (6)

TI recommends selecting  $R_{UV1}$  in the range of no more than 1 M $\Omega$  for most applications. A larger  $R_{UV1}$  consumes less DC current, which is mandatory if light-load efficiency is critical. If input UVLO is not required, the power-supply designer can either drive EN/UVLO as an enable input driven by a logic signal or connect it directly to VIN. If EN/UVLO is directly connected to VIN, the regulator begins switching as soon as the internal bias rails are active.

#### 7.3.10 Power Good (PGOOD)

The LM5013-Q1 provides a PGOOD flag pin to indicate when the output voltage is within the regulation level. Use the PGOOD signal for start-up sequencing of downstream converters or for fault protection and output monitoring. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 14 V. The typical range of pullup resistance is 10 k $\Omega$  to 100 k $\Omega$ . If necessary, use a resistor divider to decrease the voltage from a higher voltage pullup rail. When the FB voltage exceeds 95% of the internal reference, V<sub>REF</sub>, the internal PGOOD switch turns off and PGOOD can be pulled high by the external pullup. If the FB voltage falls below 90% of V<sub>REF</sub>, an internal 8- $\Omega$  PGOOD switch turns on and PGOOD is pulled low to indicate that the output voltage is out of regulation. The rising edge of PGOOD has a built-in deglitch delay of 5  $\mu$ s.

#### 7.3.11 Thermal Protection

The LM5013-Q1 includes an internal junction temperature monitor to protect the device in the event of a higher than normal junction temperature. If the junction temperature exceeds 175°C (typical), thermal shutdown occurs to prevent further power dissipation and temperature rise. The LM5013-Q1 initiates a restart sequence when the junction temperature falls to 165°C, based on a typical thermal shutdown hysteresis of 10°C. This is a non-latching protection, so the device cycles into and out of thermal shutdown if the fault persists.

#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

EN/UVLO provides ON and OFF control for the LM5013-Q1. When  $V_{\text{EN/UVLO}}$  is below approximately 1.1 V, the device is in shutdown mode. Both the internal linear regulator and the switching regulator are off. The quiescent current in shutdown mode drops to 3  $\mu$ A at  $V_{\text{IN}}$  = 24 V. The LM5013-Q1 also employs internal bias rail undervoltage protection. If the internal bias supply voltage is below the UV threshold, the regulator remains off.

#### 7.4.2 Standby Mode

The LM5013-Q1 enters standby mode during light or no-load on the output. The LM5013-Q1 enters standby mode to prevent draining the input power supply. All internal controller circuits are turned off to reduce the current consumption. The quiescent current in standby mode is 25 µA (typical).

#### 7.4.3 Active Mode

The LM5013-Q1 is in active mode when  $V_{\text{EN/UVLO}}$  is above the precision enable threshold and the internal bias rail is above its UV threshold. In COT active mode, the LM5013-Q1 is in one of three modes depending on the load current:

- CCM with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple
- The LM5013-Q1 will enter discontinuous conduction mode when the load current is less than half of the peakto-peak inductor current ripple in CCM operation.
- Current limit CCM with peak current limit protection when an overcurrent condition is applied at the output

#### 7.4.4 Sleep Mode

During discontinuous conduction mode, the load current is lower than half of the peak-to-peak inductor current ripple and the switching frequency decreases when the load is further decreased in pulse skipping mode. A switching pulse is set when  $V_{FB}$  drops below 1.2 V.

As the frequency of operation decreases and  $V_{FB}$  remains above 1.2 V ( $V_{REF}$ ) with the output capacitor sourcing the load current for greater than 15  $\mu$ s, the converter enters an ultra-low  $I_Q$  sleep mode to prevent draining the input power supply. The input quiescent current ( $I_Q$ ) required by the LM5013-Q1 decreases to 10  $\mu$ A in sleep mode, improving the light-load efficiency of the regulator. In this mode, all internal controller circuits are turned off to ensure very low current consumption by the device. Such low  $I_Q$  renders the LM5013-Q1 as the best option to extend operating lifetime for off-battery applications. The FB comparator and internal bias rail are active to detect when the FB voltage drops below the internal reference,  $V_{REF}$ , and the converter transitions out of sleep mode into active mode. There is a 9- $\mu$ s wake- $\mu$ p delay from sleep to active states.

## 8 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 8.1 Application Information

The LM5013-Q1 requires only a few external components to step down from a wide range of supply voltages to a fixed output voltage. Several features are integrated to meet system design requirements, including the following:

- · Precision enable
- Input voltage UVLO
- Internal soft start
- Programmable switching frequency
- · A PGOOD indicator

To expedite the process of designing with LM5013-Q1, a LM5013-Q1 design calculator is available on the product folder under the *Design tools & simulation* section. This calculator is complemented by an evaluation module for order, PSPICE models, as well as TI's WEBENCH® Power Designer.

### 8.2 Typical Application

8-1 shows the schematic for 48-V to 12-V conversion.



図 8-1. Typical Application,  $V_{IN(nom)}$  = 48 V,  $V_{OUT}$  = 12 V,  $I_{OUT(max)}$  = 3.5 A,  $F_{SW(nom)}$  = 300 kHz

#### Note

This and subsequent design examples are provided herein to showcase the LM5013-Q1 converter in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor can be required at the input to ensure stability, particularly at low input voltage and high output current operating conditions. See the *Power Supply Recommendations* for more details.

#### 8.2.1 Design Requirements

The target full-load efficiency is 92% based on a nominal input voltage of 48 V and an output voltage of 12 V. The required input voltage range is 15 V to 100 V. The switching frequency is set by resistor  $R_{ON}$  at 300 kHz.

The output voltage soft-start time is 3.5 ms. Refer to *LM5013-Q1 EVM User's Guide* for more details on component selection.

#### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5013-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 8.2.2.2 Switching Frequency (R<sub>RON</sub>)

The switching frequency of the LM5013-Q1 is set by the on-time programming resistor placed at  $R_{RON}$ . As shown by  $\pm 7$ , a standard 100-k $\Omega$ , 1% resistor sets the switching frequency at 300 kHz.

$$R_{RON}(k\Omega) = \frac{V_{OUT}(V) \cdot 2500}{F_{SW}(kHz)}$$
(7)

Note that at very low duty cycles, the 50-ns minimum controllable on time of the high-side MOSFET,  $t_{ON(min)}$ , limits the maximum switching frequency. In CCM,  $t_{ON(min)}$  limits the voltage conversion step-down ratio for a given switching frequency. Use  $\not\equiv$  8 to calculate the minimum controllable duty cycle.

$$D_{MIN} = t_{ON(min)} \cdot F_{SW}$$
(8)

Ultimately, the choice of switching frequency for a given output voltage affects the available input voltage range, solution size, and efficiency. Use  $\not \equiv 0$  to calculate the maximum supply voltage for a given  $t_{ON(min)}$  before switching frequency reduction occurs.

$$V_{IN(max)} = \frac{V_{OUT}}{t_{ON(min)} \cdot F_{SW}}$$
(9)

#### 8.2.2.3 Buck Inductor (L<sub>O</sub>)

Use  $\pm$  10 and  $\pm$  11 to calculate the inductor ripple current (assuming CCM operation) and peak inductor current, respectively.

$$\Delta I_{L} = \frac{V_{OUT}}{F_{SW} \cdot L_{O}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \tag{10}$$

$$I_{L(peak)} = I_{OUT(max)} + \frac{\Delta I_L}{2}$$
(11)

For most applications, choose an inductance such that the inductor ripple current,  $\Delta I_L$ , is between 30% and 50% of the rated load current at nominal input voltage. Use  $\pm$  12 to calculate the inductance.

$$L_{O} = \frac{V_{OUT}}{F_{SW} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN(nom)}}\right)$$
(12)

For applications in which the device must support input transients exceeding 72 V, it is advised to select the inductor to be at least 22  $\mu$ H. This ensures that excessive current rise does not occur in the power stage due to the potential large inductor current slew that could occur in an output short-circuit condition.

Choosing a 22-µH inductor in this design results in 1.36-A peak-to-peak ripple current at a nominal input voltage of 48 V, equivalent to 39% of the 3.5-A rated load current. For designs that must operate up to the maximum input voltage at the full-rated load current of 3.5 A, the inductance will need to increase to ensure current limit (I<sub>PEAK</sub> current limit) is not hit.

Check the inductor data sheet to make sure the saturation current of the inductor is well above the current limit setting of the LM5013-Q1. It is recommended that the saturation current be greater than 7 A. Ferrite-core inductors have relatively lower core losses and are preferred at high switching frequencies, but exhibit a hard saturation characteristic — the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current, higher output voltage ripple, and reduced efficiency, in turn compromising reliability. Note that inductor saturation current levels generally decrease as the core temperature increases.

#### 8.2.2.4 Schottky Diode (DSW)

The breakdown voltage rating of the diode is preferred to be 25% higher than the maximum input voltage. In the target application, the power rating for the diode should exceed the maximum DC output current and support the peak current limit (I<sub>PEAK</sub> current limit) for best reliability in most applications.

For example, the LM5013-Q1EVM uses the V8P12-M3/86A Schottky diode. The 120-V breakdown voltage rating and 8-A current rating make sure that the design can support a 100-V input and a short-circuit condition without any reliability concern. Furthermore, being that it is a Schottky diode with a low forward voltage and has small switching losses due to its low junction capacitance, the efficiency figure of the design can be optimized. With what loss does occur in the device, the package of the diode should be selected so it can have good heat conduction out of it into the copper ground plane.

## 8.2.2.5 Output Capacitor (C<sub>OUT</sub>)

Select a ceramic output capacitor to limit the capacitive voltage ripple at the converter output. This is the sinusoidal ripple voltage that is generated from the triangular inductor current ripple flowing into and out of the capacitor. Select an output capacitance using  $\stackrel{>}{\to}$  13 to limit the voltage ripple component to 0.5% of the output voltage.

$$C_{OUT} \ge \frac{\Delta I_L}{8 \cdot F_{SW} \cdot V_{OUT(ripple)}}$$
(13)

Substituting  $\Delta I_{L(nom)}$  of 1.36 A gives  $C_{OUT}$  greater than 10  $\mu F$ . Considering the voltage coefficients of ceramic capacitors, a 22- $\mu F$ , 25-V rated capacitor with X7R dielectric is selected.

### 8.2.2.6 Input Capacitor (C<sub>IN</sub>)

An input capacitor is necessary to limit the input ripple voltage while providing AC current to the buck power stage at every switching cycle. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the VIN and GND pins of the LM5013-Q1. The input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform.

Along with the ESR-related ripple component, use 式 14 to calculate the peak-to-peak ripple voltage amplitude.



$$V_{\text{IN(ripple)}} = \frac{I_{\text{OUT}} \cdot D \cdot (1 - D)}{F_{\text{SW}} \cdot C_{\text{IN}}} + I_{\text{OUT}} \cdot R_{\text{ESR}}$$
(14)

Use  $\pm$  15 to calculate the input capacitance required for a load current, based on an input voltage ripple specification ( $\Delta$ VIN).

$$C_{IN} \ge \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot \left(V_{IN(ripple)} - I_{OUT} \cdot R_{ESR}\right)}$$
(15)

The recommended high-frequency input capacitance is 4.4  $\mu$ F or higher. Ensure the input capacitor is a high-quality X7S or X7R ceramic capacitor with sufficient voltage rating for  $C_{IN}$ . Based on the voltage coefficient of ceramic capacitors, choose a voltage rating preferably twice the maximum input voltage. Additionally, some bulk capacitance can required for large input loop inductance or long wire harnesses used in the system. This capacitor provides parallel damping to the resonance associated with parasitic inductance of the supply lines and high-Q ceramics. See the *Power Supply Recommendations* for more detail.

#### 8.2.2.7 Type 3 Ripple Network

A Type 3 ripple generation network uses an RC filter consisting of  $R_A$  and  $C_A$  across SW and  $V_{OUT}$  to generate a triangular ramp that is in-phase with the inductor current. This triangular ramp is then AC-coupled into the feedback node using capacitor  $C_B$  as shown in  $\boxtimes$  8-1. Type 3 ripple injection is suited for applications where low output voltage ripple is crucial.

Use  $\pm$  16 and  $\pm$  17 to calculate R<sub>A</sub> and C<sub>A</sub> to provide the required ripple amplitude at the FB pin.

$$C_{A} \ge \frac{10}{F_{SW} \cdot (R_{FB1} || R_{FB2})}$$
 (16)

For the feedback resistors  $R_{FBT}$  = 453 k $\Omega$  and  $R_{FBB}$  = 49.9 k $\Omega$  values shown in  $\boxtimes$  8-1,  $\rightrightarrows$  16 dictates a minimum  $C_A$  of 742 pF. In this design, a 3300-pF capacitance is chosen. This is done to keep  $R_A$  within practical limits between 100 k $\Omega$  and 1 M $\Omega$  when using  $\rightrightarrows$  17.

$$R_{A}C_{A} \ge \frac{\left(V_{IN(nom)} - V_{OUT}\right) \cdot t_{ON(nom)}}{20mV} \tag{17}$$

Based on  $C_A$  set at 3.3 nF,  $R_A$  is calculated to be 453 k $\Omega$  to provide a 20-mV ripple voltage at FB. The general recommendation for a Type 3 network is to calculate  $R_A$  and  $C_A$  to get 20 mV of ripple at typical operating conditions. A smaller  $R_A$  can be required to operate below nominal 48-V input.

#### Note

12 mV of FB ripple or more should be ensured at the minimum input voltage of the design to ensure stability.

While the amplitude of the generated ripple does not affect the output voltage ripple, it impacts the output regulation as it reflects as a DC error of approximately half the amplitude of the generated ripple. For example, a converter circuit with Type 3 network that generates a 40-mV ripple voltage at the feedback node has approximately 10-mV worse load regulation scaled up through the FB divider to  $V_{OUT}$  than the same circuit that generates a 20-mV ripple at FB. Use  $\pm$  18 to calculate the coupling capacitance,  $C_B$ .







$$C_{B} \ge \frac{t_{\text{TR-settling}}}{3 \cdot R_{\text{FB1}}} \tag{18}$$

#### where

• t<sub>TR-settling</sub> is the desired load transient response settling time.

 $C_B$  calculates to 56 pF based on a 75- $\mu$ s settling time. This value avoids excessive coupling capacitor discharge by the feedback resistors during sleep intervals when operating at light loads. To avoid capacitance fall-off with DC bias, use a C0G or NP0 dielectric capacitor for  $C_B$ .



### 8.2.3 Application Curves









## 9 Power Supply Recommendations

The LM5013-Q1 buck converter is designed to operate from a wide input voltage range between 6 V and 100 V. In addition, the input supply must be capable of delivering the required input current to the fully loaded regulator. Use  $\npreceq$  19 to estimate the average input current.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$
(19)

where

η is the efficiency.

If the converter is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse effect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the converter is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset, in addition to potential stability issues. The circuit can be damped with a "parallel damping network." For example, a 22-μF damping capacitor in series with a 1.4-Ω resistor connected to the VIN node creates a parallel damped network, providing sufficient damping for a 8.2-μH input filter inductor and 4.4-μF ceramic input capacitance. Damping is not only needed for an input EMC filter, but also when the application utilizes a power harness which can present a large input loop inductance. For example, two cables (one for VIN and one for GND), each one meter (approximately three feet) long with approximately 1-mm diameter (18 AWG), placed 1 cm (approximately 0.4 inch) apart, forms a rectangular loop resulting in about 1.2 μH of inductance. The *Input Filter Design for Switching Power Supplies Application Report* provides more detail on this topic.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The Simple Success with Conducted EMI for DC-DC Converters Application Report provides helpful suggestions when designing an input filter for any switching regulator.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 10 Layout

## 10.1 Layout Guidelines

PCB layout is a critical portion of good power supply design. There are several paths that conduct high slew-rate currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise and EMI or degrade the power supply performance.

- To help eliminate these problems, bypass the VIN pin to GND with a low-ESR ceramic bypass capacitor with a high-quality dielectric. Place C<sub>IN</sub> as close as possible to the LM5013-Q1 VIN and GND pins. Grounding for both the input and output capacitors must consist of localized top-side planes that connect to the GND pin and GND PAD.
- · Minimize the loop area formed by the input capacitor connections to the VIN and GND pins.
- Locate the inductor and Schottky diode close to the SW pin. Minimize the area of the SW trace or plane to prevent excessive capacitive coupling.
- Place the Schottky diode anode terminal in close proximity to the input capacitor ground/return.
- Tie the GND pin directly to the power pad under the device and to a heat-sinking PCB ground plane.
- Use a ground plane in one of the middle layers as a noise shielding and heat dissipation path.
- Place a single-point ground connection to the plane. Route the ground connections for the feedback, soft start, and enable components to the ground plane. This prevents any switched or load currents from flowing in analog ground traces. If not properly handled, poor grounding results in degraded load regulation or erratic output voltage ripple behavior.
- Make V<sub>IN</sub>, V<sub>OUT</sub>, and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- Minimize trace length to the FB pin. Place both feedback resistors, R<sub>FB1</sub> and R<sub>FB2</sub>, close to the FB pin. Place C<sub>FF</sub> (if needed) directly in parallel with R<sub>FB1</sub>. If output setpoint accuracy at the load is important, connect the V<sub>OUT</sub> sense at the load. Route the V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a grounded shielding layer.
- The RON pin is sensitive to noise. Thus, locate the R<sub>RON</sub> resistor as close as possible to the device and route
  with minimal lengths of trace. The parasitic capacitance from RON to GND must not exceed 20 pF.
- Provide adequate heat sinking for the LM5013-Q1 to keep the junction temperature below 150°C. For
  operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of
  heat-sinking vias to connect the exposed pad to the PCB ground plane. If the PCB has multiple copper
  layers, these thermal vias must also be connected to inner layer heat-spreading ground planes.
- Reference セクション 10.2.

#### 10.1.1 Compact PCB Layout for EMI Reduction

Radiated EMI generated by high di/dt components relates to pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimizing radiated EMI is to identify the pulsing current path and minimize the area of that path.

☑ 10-1 denotes the critical switching loop of the buck converter power stage in terms of EMI. The topological architecture of a buck converter means that a particularly high di/dt current path exists in the loop comprising the input capacitor, the integrated MOSFET of the LM5013-Q1, and Schottky diode. It becomes mandatory to reduce the parasitic inductance of this loop by minimizing the effective loop area.





図 10-1. DC/DC Buck Converter With Power Stage Circuit Switching Loop

The input capacitor provides the primary path for the high di/dt components of the current of the high-side MOSFET. Placing a ceramic capacitor as close as possible to the VIN and GND pins is the key to EMI reduction. In addition, the cathode of the Schottky diode should be placed closely to the SW pin of the device, while its anode is kept closely to the GND pin.

Keep the trace connecting SW to the inductor as short as possible and just wide enough to carry the load current without excessive heating. Use short, thick traces or copper pours (shapes) for current conduction path to minimize parasitic resistance. Place the output capacitor close to the  $V_{OUT}$  side of the inductor, and connect the return terminal of the capacitor to the GND pin and exposed PAD of the LM5013-Q1.

#### 10.1.2 Feedback Resistors

Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. This reduces the trace length of FB signal and noise coupling. The FB pin is the input to the feedback comparator, and as such, is a high impedance node sensitive to noise. The output node is a low impedance node, so the trace from V<sub>OUT</sub> to the resistor divider can be long if a short path is not available.

Route the voltage sense trace from the load to the feedback resistor divider, keeping away from the SW node, the inductor, and  $V_{IN}$  to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high feedback resistances greater than 100 k $\Omega$  are used to set the output voltage. Also, route the voltage sense trace on a different layer from the inductor, SW node, and  $V_{IN}$  so there is a ground plane that separates the feedback trace from the inductor and SW node copper polygon. This provides further shielding for the voltage feedback path from switching noise sources.

10.2 Layout Example

☑ 10-2 shows an example layout for the PCB top layer of a 2-layer board with essential components placed on the top side.



図 10-2. LM5013-Q1 Layout Example

### 10.2.1 Thermal Considerations

As with any power conversion device, the LM5013-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature  $(T_J)$  is a function of the following:

- · Ambient temperature
- Power loss
- Effective thermal resistance,  $R_{\theta JA}$ , of the device
- PCB combination

The maximum internal die temperature for the LM5013-Q1 must be limited to  $150^{\circ}$ C. This establishes a limit on the maximum device power dissipation and, therefore, the load current.  $\rightleftarrows$  20 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures ( $T_A$ ) and larger values of  $R_{\theta JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. Note that these curves include the power loss in the inductor. If the desired operating conditions cannot be found in one of the curves, then interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta JA}$  is more difficult to estimate. As stated in the Semiconductor and IC Package Thermal Metrics Application Report, the value of  $R_{\theta JA}$  given in the Thermal Information is not valid for



design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application. The data given for  $R_{\theta JC(bott)}$  and  $\Psi_{JT}$  can be useful when determining thermal performance. See the Semiconductor and IC Package Thermal Metrics Application Report for more information and the resources given at the end of this section.

$$I_{OUT}|_{MAX} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \cdot \frac{\eta}{\left(1 - \eta\right)} \cdot \frac{1}{V_{OUT}}$$
(20)

#### where

η is the efficiency.

The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors such as the following:

- Power dissipation
- · Air temperature/flow
- PCB area
- · Copper heat-sink area
- · Number of thermal vias under the package
- · Adjacent component placement

The LM5013-Q1 features a die attach paddle, or "thermal pad" (EP), to provide a place to solder down to the PCB heat-sinking copper. This provides a good heat conduction path from the regulator junction to the heat sink and must be properly soldered to the PCB heat sink copper. Typical examples of  $R_{\Theta JA}$  can be found in  $\boxtimes$  10-3. The copper area given in the graph is for each layer. The top and bottom layers are 2-oz copper each, while the inner layers are 1 oz. Remember that the data given in this graph is for illustration purposes only, and the actual performance in any given application depends on all of the previously mentioned factors.



図 10-3. Typical R<sub>OJA</sub> Versus Copper Area

To continue with the design example, assume that the user has an ambient temperature of 70°C and wishes to estimate the required copper area to keep the device junction temperature below 125°C, at full load. From the curves in セクション 8.2.3, an efficiency of about 92% was found at an input voltage of 48 V with output of 12 V with 1.75-A load. The efficiency will be somewhat less at high junction temperatures, so an efficiency of approximately 90% is assumed. This gives a total loss of about 2.3 W. Subtracting out the conduction loss alone for the inductor and catch diode, the user arrives at a device dissipation of about 1.54 W. With this information,

LM5013-Q1 JAJSOF6 - APRIL 2022

the user can calculate the required  $R_{\theta JA}$  of about 30°C/W. Based on  $\boxtimes$  10-3, the required copper area is about 40 cm<sup>2</sup> for a two-layer PCB.

The engineer's best judgment is to be used if using a lossy inductor, diode, or both in the application, as their large losses can contribute to localized heating of the component, as well, the nearby regulator. As an example, biasing the Schottky diode (D<sub>SW</sub>) with 1.3-A continuous current (average current for 1.75-A load current) results in approximately 10°C rise in the case temperature of the regulator. This should be "buffered" for in the ambient temperature used in the previous calculation. For more details on these calculations, please see the PCB Thermal Design Tips for Automotive DC/DC Converters Application Note.

The following resources can be used as a guide to optimal thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment:

- LM5013 Thermal Optimization and Example PCB design
- Semiconductor and IC Package Thermal Metrics Application Report
- AN-2020 Thermal Design By Insight, Not Hindsight Application Report
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages Application Report
- Using New Thermal Metrics Application Report
- PCB Thermal Design Tips for Automotive DC/DC Converters Application Report



## 11 Device and Documentation Support

## 11.1 Device Support

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Development Support

- LM5013-Q1 Quickstart Calculator
- LM5013-Q1 Simulation Models
- TI Reference Design Library
- Technical Articles:
  - Use a Low-quiescent-current Switcher for High-voltage Conversion
  - How a DC/DC Converter Package and Pinout Design Can Enhance Automotive EMI Performance

#### 11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5013-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, LM5012/3/4/3/4-Q1EVM-041 EVM User's Guide
- Texas Instruments, Selecting an Ideal Ripple Generation Network for Your COT Buck Converter Application Report
- Texas Instruments, Valuing Wide V<sub>IN</sub>, Low-EMI Synchronous Buck Circuits for Cost-Effective, Demanding Applications White Paper
- Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies White Paper
- Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies White Paper
- Texas Instruments, 24-V AC Power Stage with Wide V<sub>IN</sub> Converter and Battery Gauge for Smart Thermostat Design Guide
- Texas Instruments, Accurate Gauging and 50-μA Standby Current, 13S, 48-V Li-ion Battery Pack Reference Design Guide
- Texas Instruments, AN-2162: Simple Success with Conducted EMI from DC/DC Converters Application Report
- Texas Instruments, Automotive Cranking Simulator User's Guide
- Texas Instruments, Powering Drones with a Wide V<sub>IN</sub> DC/DC Converter Application Report
- Texas Instruments, Using New Thermal Metrics Application Report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report



## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 11.5 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                          |                       |      | (4)                           | (5)                        |              |                  |
| LM5013QDDARQ1         | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 150   | LM5013           |
| LM5013QDDARQ1.A       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | LM5013           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM5013-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

● Catalog : LM5013

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## DDA (R-PDSO-G8)

## PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



## DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters



## DDA (R-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.





PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月