LM34966-Q1 JAJSJC1 - SEPTEMBER 2020 # LM34966-Q1 500kHz、広入力電圧範囲 (VIN)、非同期整流昇圧 / SEPIC / フライバ ック・コントローラ ## 1 特長 - 車載アプリケーション向けに AEC-Q100 認証済み - 温度グレード 1:-40℃~125℃ T<sub>Δ</sub> - 最大動作温度:150℃ T」 - 機能安全対応 - 機能安全システムの設計に役立つ資料を利用可 - 入力動作範囲が広い車載用バッテリ・アプリケーション に適合 - 動作範囲:3.5V~40V (絶対最大定格 45V) - BIAS = VCC のとき 2.97V~16V - BIAS ≥ 3.5V のときの最小昇圧電源電圧 1.5V - 最大 45V の入力過渡保護 - バッテリ消費の最小化 - 低いシャットダウン電流 (I<sub>O</sub> ≤ 2.6µA) - 低い動作電流 (I<sub>O</sub> ≤ 490µA) - 小さなソリューション・サイズと低コスト - 内蔵エラー・アンプによりフォトカプラなしに 1 次側 レギュレーションが可能 (フライバック) - クランキング中のアンダーシュートを最小化 (始動 / 停止アプリケーション) - 高い効率と低消費電力 - 100mV ±7% の高精度電流制限スレッショルド - 1.0A (ピーク) の強力な標準 MOSFET ドライバ - 4 外部 VCC 電源に対応 - AM 帯域の干渉とクロストークを回避 - 選択可能なクロック同期 - スイッチング周波数を 100kHz~500kHz の範囲で 動的にプログラム可能 - 保護機能内蔵 - 入力電圧範囲全体にわたって一定のピーク電流制 - ヒカップ・モード過負荷保護 - ライン UVLO をプログラム可能 - OVP 保護 - サーマル・シャットダウン - ±1% 精度の高精度帰還基準電圧 - 追加スロープ補償をプログラム可能 - 調整可能なソフト・スタート - PGOOD インジケータ - 14 ピンの HTSSOP パッケージ (5.0mm × 4.4mm) - WEBENCH® Power Designer により、LM34966-Q1 を使用するカスタム設計を作成 # 2 アプリケーション 車載用 12V バッテリ・アプリケーション - 車載用始動 / 停止アプリケーション - 高電圧 LiDAR 電源 - フォトカプラを使用しない複数出力フライバック - 車載テールランプ LED バイアス電源 - 入力範囲の広い昇圧 / SEPIC / フライバック・パワー・ モジュール - オーディオ・アンプ・アプリケーション - バッテリ駆動の昇圧、SEPIC、フライバック ## 3 概要 LM34966-Q1 は、広い入力電圧範囲に対応した非同期 昇圧コントローラであり、ピーク電流制御モードを使用して います。このデバイスは、昇圧、SEPIC、フライバックのトポ ロジで使用可能です。BIAS ピンが VCC ピンに接続され ている場合、最小 2.97V の 1 セル・バッテリで起動できま す。BIAS ピンが 3.5V を上回っている場合、最小 1.5V の入力電源電圧で動作できます。また内部 VCC レギュレ ータは、車載負荷ダンプ用に最大 40V (絶対最大定格 45V) での BIAS ピンの動作もサポートしています。 スイッ チング周波数は、外付けの抵抗により 100kHz~500kHz の範囲で動的にプログラム可能です。 ## 製品情報 | | WCHH ID TK | | | |------------|----------------------|---------------|--| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | | LM34966-Q1 | HTSSOP (14) | 5.0mm × 4.4mm | | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 代表的な昇圧アプリケーション ### **Table of Contents** | 1 特長 | 1 9.1 Power-On Hours (POH) | 24<br>24 | |---------------------------------------------------------------------------------------|----------------------------|----------------| | 4 Revision History<br>5 概要 (続き)<br>6 Pin Configuration and Functions<br>Pin Functions | 9.4 System Examples | 29<br>34<br>35 | | 7 Specifications | 4 11.1 Layout Guidelines | 36<br>38<br>38 | | 7.5 Electrical Characteristics 7.6 Typical Characteristics 8 Detailed Description | 7 12.4 Trademarks | 38<br>39<br>39 | ## **4 Revision History** | DATE | REVISION | NOTES | |----------------|----------|------------------| | September 2020 | * | Initial release. | # 5 概要 (続き) このデバイスには、1.0A の標準 MOSFET ドライバが搭載されており、低い 100mV の電流制限スレッショルドが設定さ れています。また、このデバイスは外部 VCC 電源を使用して効率向上が可能です。小さい動作電流とパルス・スキッピン グ動作により、軽負荷時の効率を改善します。このデバイスは、サイクル単位の電流制限、過電圧保護、ライン UVLO、サ ーマル・シャットダウン、ヒカップ・モード過負荷保護などの保護機能を内蔵しています。その他の機能には、シャットダウン 時の低 Io、プログラム可能なソフト・スタート、プログラム可能なスロープ補償、高精度基準電圧、パワー・グッド・インジケ ータ、外部クロック同期が含まれます。 # **6 Pin Configuration and Functions** 図 6-1. 14-Pin HTSSOP PWP Package (Transparent Top View) ### **Pin Functions** | PIN | | TYPE(1) | DESCRIPTION | | |-----|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | ITPE | DESCRIPTION | | | 1 | BIAS | Р | Supply voltage input to the VCC regulator. Connect a bypass capacitor from this pin to PGND. | | | 2 | NC | - | No electrical contact | | | 3 | VCC | Р | Output of the internal VCC regulator and supply voltage input of the MOSFET driver. Connect ceramic bypass capacitor from this pin to PGND. | | | 4 | GATE | 0 | N-channel MOSFET gate drive output. Connect directly to the gate of the N-channel MOSFET through a short, low inductance path. | | | 5 | PGND | G | Power ground pin. Connect directly to the ground connection of the sense resistor through a low inductance wide and short path. | | | 6 | AGND | G | Analog ground pin. Connect directly to the analog ground plane through a wide and short path. | | | 7 | cs | I | Current sense input pin. Connect to the positive side of the current sense resistor through a short path. | | | 8 | COMP | 0 | Output of the internal transconductance error amplifier. Connect the loop compensation components between this pin and ground plane. | | | 9 | VDD | I | Input of the internal logic. Connect directly to VCC. | | | 10 | FB | I | Inverting input of the error amplifier. Connect a voltage divider from the output to this pin to set output voltage in boost/SEPIC/non-isolated flyback topologies. Connect the low-side feedback resistor to AGND. | | | 11 | SS | I | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. Connect the ground connection of the capacitor to AGND. | | | 12 | RT | I | Switching frequency setting pin. The switching frequency is programmed by a single resistor between RT and AGND. | | | 13 | PGOOD | 0 | Power-good indicator. An open-drain output which goes low if FB is below the undervoltage threshold. Connect a pullup resistor to the system voltage rail. If not used, leave the pin floating. | | | 14 | EN/UVLO/<br>SYNC | I | Undervoltage lockout programming pin. The converter start-up and shutdown levels can be programmed by connecting this pin to the supply voltage through a resistor divider. The internal clock can be synchronized to an external clock by applying a negative pulse signal into the EN/UVLO/SYNC pin. This pin must not be left floating. Connect to BIAS pin if not used. Connect the low-side UVLO resistor to AGND. | | | _ | EP | _ | Exposed pad of the package. The exposed pad must be connected to AGND and the large ground copper plane to decrease thermal resistance. | | (1) G = Ground, I = Input, O = Output, P = Power ## 7 Specifications ## 7.1 Absolute Maximum Ratings Over the recommended operating junction temperature range<sup>(1)</sup> | | 1 37 1 | MIN | MAX | UNIT | |--------------|-----------------------------------------|------|------------------------|------| | | BIAS to AGND | -0.3 | 45 | | | | UVLO to AGND | -0.3 | V <sub>BIAS</sub> +0.3 | | | | SS to AGND <sup>(2)</sup> | -0.3 | 3.8 | | | | RT to AGND <sup>(2)</sup> | -0.3 | 3.8 | | | Input | FB to AGND | -0.3 | 4.0 | V | | | CS to AGND(DC) | -0.3 | 0.3 | | | | CS to AGND (50ns transient) | -1 | | | | | PGND to AGND | -0.3 | 0.3 | | | | VDD to AGND | -0.3 | 18 | | | | VCC to AGND | -0.3 | 18 <sup>(3)</sup> | | | Output | GATE to AGND (50ns transient) | -1 | | V | | Output | PGOOD to AGND <sup>(4)</sup> | -0.3 | 18 | V | | | COMP to AGND <sup>(5)</sup> | -0.3 | | | | Junction tem | perature, T <sub>J</sub> <sup>(6)</sup> | -40 | 150 | °C | | Storage temp | perature, T <sub>stg</sub> | -55 | 150 | C | - Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - This pin is not specified to have an external voltage applied. (2) - 18 V or V<sub>BIAS</sub> + 0.3 V whichever is lower (3) - The maximum current sink is limited to 1 mA when V<sub>PGOOD</sub>>V<sub>BIAS</sub>. - This pin has an internal max voltage clamp which can handle up to 1.6 mA. - (6) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C. ## 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|----------------------------------------------------------------------------------------|-------------|-------|-------| | | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> HBM ESD Classification Level 2 | | ±2000 | | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per AEC Q100-011 | All pins | ±500 | \ \ \ | | | | CDM ESD Classification Level C4B | Corner pins | ±750 | | Product Folder Links: LM34966-Q1 (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 7.3 Recommended Operating Conditions Over the recommended operating junction temperature range<sup>(1)</sup> | | | MIN | NOM MAX | UNIT | |-------------------|-----------------------------------------------|------|---------|------| | V <sub>BIAS</sub> | Bias input <sup>(2)</sup> | 2.97 | 40 | V | | V <sub>VCC</sub> | VCC voltage <sup>(3)</sup> | 2.97 | 16 | V | | V <sub>VDD</sub> | VDD input | 2.1 | 16 | V | | V <sub>UVLO</sub> | UVLO input | 0 | 40 | V | | V <sub>FB</sub> | FB input | 0 | 4.0 | V | | f <sub>SW</sub> | Typical switching frequency | 100 | 500 | kHz | | f <sub>SYNC</sub> | Synchronization pulse frequency | 100 | 500 | kHz | | TJ | Operating junction temperature <sup>(4)</sup> | -40 | 150 | °C | - Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics. - BIAS pin operating range is from 2.97V to 16V when VCC is directly connected to BIAS. BIAS pin operating range is from 3.5V to 40V when VCC is supplied from the internal VCC regulator. - This pin voltage should be less than $V_{BIAS}$ + 0.3 V. - High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C. ### 7.4 Thermal Information | | | LM34966-Q1 | | | |-----------------------|---------------------------------------------------------------|-------------|------|--| | | THERMAL METRIC (1) | PWP(HTSSOP) | UNIT | | | | | 14 PINS | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance (LM34966EVM-FLY) | 54.7 | °C/W | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 44.1 | °C/W | | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 49.1 | °C/W | | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 20.7 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter (LM34966EVM-FLY) | 2.0 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 2.3 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter (LM34966EVM-FLY) | 17.3 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 20.7 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.9 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 7.5 Electrical Characteristics Typical values correspond to $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over $T_J = -40^{\circ}$ C to 150°C. Unless otherwise stated, $V_{BIAS} = 12 \text{ V}$ , $R_T = 220 \text{ k}\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|----------------------------|--------------------------------------------------------------------------------------|------|-------|----------|------| | SUPPLY CURREN | IT | | | | <u>'</u> | | | I <sub>SHUTDOWN(BIAS)</sub> | BIAS shutdown current | V <sub>BIAS</sub> = 12 V, V <sub>UVLO</sub> = 0 V | | 2.6 | 6 | μΑ | | I <sub>OPERATING(BIAS)</sub> | BIAS operating current | $V_{BIAS}$ = 12 V, $V_{UVLO}$ = 2.0 V, $V_{FB}$ = $V_{REF}$ , $R_T$ = 220 k $\Omega$ | | 490 | 1200 | μΑ | | VCC REGULATOR | ₹ | | | | | | | V <sub>VCC-REG</sub> | VCC regulation | V <sub>BIAS</sub> = 8 V, No load | 6.5 | 6.85 | 7 | V | | | VCC regulation | V <sub>BIAS</sub> = 8 V, I <sub>VCC</sub> = 35 mA | 6.5 | | | V | | V <sub>VCC-UVLO(RISING)</sub> | VCC UVLO threshold | VCC rising | 2.75 | 2.85 | 2.95 | V | | | VCC UVLO hysteresis | VCC falling | | 0.063 | | V | | I <sub>VCC-CL</sub> | VCC sourcing current limit | V <sub>BIAS</sub> = 10 V, V <sub>VCC</sub> = 0 V | 20 | 110 | | mA | | ENABLE | • | | | | , | | Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over $T_J$ = -40°C to 150°C. Unless otherwise stated, $V_{BIAS}$ = 12 V, $R_T$ = 220 k $\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|--------------------------------------------|--------------------------------------------------|-------|------|-------|--------| | V <sub>EN(RISING)</sub> | Enable threshold | EN rising | 0.4 | 0.52 | 0.7 | V | | V <sub>EN(FALLING)</sub> | Enable threshold | EN falling | 0.33 | 0.49 | 0.63 | V | | V <sub>EN(HYS)</sub> Enable hysteresis | | EN falling | | 0.03 | | V | | UVLO/SYNC | | | | | | | | V <sub>UVLO(RISING)</sub> | UVLO / SYNC threshold | UVLO rising | 1.425 | 1.5 | 1.575 | V | | V <sub>UVLO(FALLING)</sub> | UVLO / SYNC threshold | UVLO falling | 1.370 | 1.45 | 1.520 | V | | V <sub>UVLO(HYS)</sub> | UVLO / SYNC threshold hysteresis | UVLO falling | | 0.05 | | V | | I <sub>UVLO</sub> | UVLO hysteresis current | V <sub>UVLO</sub> = 1.6 V | 4 | 5 | 6 | μA | | SS | | | | | | | | I <sub>SS</sub> | Soft-start current | | 9 | 10 | 11 | μΑ | | | SS pull-down switch r <sub>DS(on)</sub> | | | 55 | | Ω | | PULSE WIDTH N | MODULATION | | | | | | | fsw | Switching frequency | $R_T$ = 220 k $\Omega$ , $V_{BIAS}$ = 4 V | 85 | 100 | 115 | kHz | | D <sub>MAX</sub> | Maximum duty cycle limit | R <sub>T</sub> = 220 kΩ, V <sub>BIAS</sub> = 4 V | 90 | 93 | 96 | % | | CURRENT SENS | SE | | | | I | | | I <sub>SLOPE</sub> | Peak slope compensation current | R <sub>T</sub> = 220 kΩ | 22.5 | 30 | 37.5 | μA | | V <sub>CLTH</sub> | Current Limit threshold (CS-PGND) | | 93 | 100 | 107 | mV | | HICCUP MODE | PROTECTION | | | | | | | | Hiccup enable cycles | | | 64 | | Cycles | | | Hiccup timer reset cycles | | | 8 | | Cycles | | ERROR AMPLIF | IER | | | | | | | $V_{REF}$ | FB reference | | 0.99 | 1 | 1.01 | V | | Gm | Transconductance | | | 2 | | mA/V | | | COMP sourcing current | V <sub>COMP</sub> = 1.2V | 180 | | | μA | | | COMP clamp voltage | COMP rising (V <sub>UVLO</sub> = 2.0 V) | 2.5 | 2.8 | | V | | | COMP clamp voltage | COMP falling | | 1 | 1.15 | V | | OVP | | | | | | | | V <sub>OVTH</sub> | Over-voltage threshold | FB rising (in reference to V <sub>REF</sub> ) | 107 | 110 | 113 | % | | | Over-voltage threshold | FB falling (in reference to V <sub>REF</sub> ) | | 105 | | % | | PGOOD | | | | | | | | | PGOOD pull-down switch r <sub>DS(on)</sub> | 1 mA sinking | | 90 | | Ω | | V <sub>UVTH</sub> | Under-voltage threshold | FB falling (in reference to V <sub>REF</sub> ) | 87 | 90 | 93 | % | | | Under-voltage threshold | FB rising (in reference to V <sub>REF</sub> ) | | 95 | | % | | MOSFET DRIVE | | - · · · · · · · · · · · · · · · · · · · | | | | | | | High-state voltage drop | 100 mA sinking | | 0.25 | | V | | | Low-state voltage drop | 100 mA sourcing | | 0.15 | | V | | THERMAL SHUT | | - | | | | | | T <sub>TSD</sub> | Thermal shutdown threshold | Temperature rising | | 175 | | °C | | | Thermal shutdown hysteresis | . 3 | | 15 | | °C | ## 7.6 Typical Characteristics # 8 Detailed Description ## 8.1 Overview The LM34966-Q1 is a wide input range, non-synchronous boost controller that uses peak-current-mode control. The device can be used in boost, SEPIC, and flyback topologies. The device can start up from a 1-cell battery with a minimum of 2.97 V if the BIAS pin is connected to the VCC pin. It can operate with the input supply voltage as low as 1.5 V if the BIAS pin is greater than 3.5 V. The internal VCC regulator also supports BIAS pin operation up to 40 V (45-V absolute maximum) for automotive load dump. The switching frequency is dynamically programmable with an external resistor from 100 kHz to 500 kHz. The device features a 1.0-A standard MOSFET driver and a low 100-mV current limit threshold. The device also supports the use of an external VCC supply to improve efficiency. Low operating current and pulse skipping operation improve efficiency at light loads. The device has built-in protection features such as cycle-by-cycle current limit, overvoltage protection, line UVLO, thermal shutdown, and hiccup mode overload protection. Additional features include low shutdown $I_Q$ , programmable soft start, programmable slope compensation, precision reference, power good indicator, and external clock synchronization. ## 8.2 Functional Block Diagram ## 8.3 Feature Description ### 8.3.1 Line Undervoltage Lockout (UVLO/SYNC/EN Pin) The device has a dual-level UVLO circuit. During power-on, if the BIAS pin voltage is greater than 2.7 V, and the UVLO pin voltage is in between the enable threshold (V<sub>EN</sub>) and the UVLO threshold (V<sub>UVLO</sub>) for more than 1.5 µs (see セクション 8.3.5 for more details), the device starts up and an internal configuration starts. The device typically requires a 65-µs internal start-up delay before entering standby mode. In standby mode, VCC regulator and RT regulator are operational, SS pin is grounded, and no switching at the GATE output. 図 8-1. Line UVLO and Enable When the UVLO pin voltage is above the UVLO threshold, the device enters run mode. In run mode, a soft-start sequence starts if the VCC voltage is greater than 4.5 V, or 50 µs after the VCC voltage exceeds the 2.85-V VCC UV threshold (V<sub>VCC-UVLO</sub>), whichever comes first. UVLO hysteresis is accomplished with an internal 50-mV voltage hysteresis and an additional 5-µA current source that is switched on or off. When the UVLO pin voltage exceeds the UVLO threshold, the current source is enabled to quickly raise the voltage at the UVLO pin. When the UVLO pin voltage falls below the UVLO threshold, the current source is disabled causing the voltage at the UVLO pin to fall quickly. When the UVLO pin voltage is less than the enable threshold (V<sub>EN</sub>), the device enters shutdown mode after a 35-µs (typical) delay with all functions disabled. 図 8-2. Boost Start-Up Waveforms Case 1: Start-Up by 2.85-V VCC UVLO, UVLO Toggle After Start-Up 図 8-3. Boost Start-Up Waveforms Case2: Start-Up When VCC > 4.5 V, EN Toggle After Start-Up The external UVLO resistor divider must be designed so that the voltage at the UVLO pin is greater than 1.5 V (typical) when the input voltage is in the desired operating range. The values of $R_{UVLOT}$ and $R_{UVLOB}$ can be calculated as shown in $\pm$ 1 and $\pm$ 2. $$R_{UVLOT} = \frac{V_{SUPPLY(ON)} \times \frac{V_{UVLO(FALLING)}}{V_{UVLO(RISING)}} - V_{SUPPLY(OFF)}}{I_{UVLO}}$$ (1) #### where - V<sub>SUPPLY(ON)</sub> is the desired start-up voltage of the converter. - V<sub>SUPPLY(OFF)</sub> is the desired turnoff voltage of the converter. $$R_{UVLOB} = \frac{V_{UVLO(RISING)} \times R_{UVLOT}}{V_{SUPPLY(ON)} - V_{UVLO(RISING)}}$$ (2) UVLO capacitor ( $C_{UVLO}$ ) is required in case the input voltage drops below the $V_{SUPPLY(OFF)}$ momentarily during the start-up or during a severe load transient at the low input voltage. If the required UVLO capacitor is large, an additional series UVLO resistor ( $R_{UVLOS}$ ) can be used to quickly raise the voltage at the UVLO pin when the 5- $\mu$ A hysteresis current turns on. 図 8-4. Line UVLO using Three UVLO Resistors Do not leave the UVLO pin floating. Connect to the BIAS pin if not used. ## 8.3.2 High Voltage VCC Regulator (BIAS, VCC Pin) The device has an internal wide input VCC regulator which is sourced from the BIAS pin. The wide input VCC regulator allows the BIAS pin to be connected directly to supply voltages from 3.5 V to 40 V. The VCC regulator turns on when the device is in standby or run mode. When the BIAS pin voltage is below the VCC regulation target, the VCC output tracks the BIAS with a small dropout voltage. When the BIAS pin voltage is greater than the VCC regulation target, the VCC regulator provides 6.85-V supply for the N-channel MOSFET driver. The VCC regulator sources current into the capacitor connected to the VCC pin with a minimum of 35-mA capability. The recommended VCC capacitor value is from 1 $\mu$ F to 4.7 $\mu$ F. The device supports a wide input range from 3.5 V to 40 V in normal configuration. By connecting the BIAS pin directly to the VCC pin, the device supports inputs from 2.97 V to 16 V. This configuration is recommended when the device starts up from a 1-cell battery. 図 8-5. 2.97-V Start-Up (BIAS = VCC) The minimum supply voltage after start-up can be further decreased by supplying the BIAS pin from the boost converter output or from an external power supply as shown in $\boxtimes$ 8-6. 図 8-6. Decrease the Minimum Operating Voltage After Start-Up In flyback topology, the internal power dissipation of the device can be decreased by supplying the VCC using an additional transformer winding. In this configuration, the external VCC supply voltage must be greater than the VCC regulation target ( $V_{VCC-REG}$ ), and the BIAS pin voltage must be greater the VCC voltage because the VCC regulator includes a diode between VCC and BIAS. 図 8-7. External VCC Supply (BIAS ≥ VCC) If the voltage of the external VCC bias supply is greater than the BIAS pin voltage, use an external blocking diode from the input power supply to the BIAS pin to prevent the external bias supply from passing current to the boost input supply through VCC. ### 8.3.3 Soft Start (SS Pin) The soft-start feature helps the converter gradually reach the steady state operating point, thus reducing start-up stresses and surges. The device regulates the FB pin to the SS pin voltage or the internal reference, whichever is lower. At start-up, the internal 10- $\mu$ A soft-start current source (I<sub>SS</sub>) turns on 50 $\mu$ s after the VCC voltage exceeds the 2.85-VCC UV threshold, or if the VCC voltage is greater than 4.5 V, whichever comes first. The soft-start current gradually increases the voltage on an external soft-start capacitor connected to the SS pin. This results in a gradual rise of the output voltage. The SS pin is pulled down to ground by an internal switch when the VCC is less than VCC UVLO threshold, the UVLO is less than the UVLO threshold, during hiccup mode off-time or thermal shutdown. In boost topology, soft-start time ( $t_{SS}$ ) varies with the input supply voltage. The soft-start time in boost topology is calculated as shown in $\not\equiv 3$ . $$t_{SS} = \frac{C_{SS}}{I_{SS}} \times \left(1 - \frac{V_{SUPPLY}}{V_{LOAD}}\right)$$ (3) In SEPIC topology, the soft-start time (t<sub>SS</sub>) is calculated as follows. $$t_{SS} = \frac{C_{SS}}{I_{SS}} \tag{4}$$ TI recommends choosing the soft-start time long enough so that the converter can start up without going into an overcurrent state. See セクション 8.3.10 for more detailed information. 図 8-8 shows an implementation of primary side soft-start in flyback topology. 図 8-8. Primary-Side Soft-Start in Flyback 図 8-9 shows an implementation of secondary side soft start in flyback topology. 図 8-9. Secondary-Side Soft Start in Flyback ## 8.3.4 Switching Frequency (RT Pin) The switching frequency of the device can be set by a single RT resistor connected between the RT and the AGND pins. The resistor value to set the RT switching frequency ( $f_{RT}$ ) is calculated as shown in $\pm 5$ . $$R_{T} = \frac{2.21 \times 10^{10}}{f_{RT(TYPICAL)}} - 955 \tag{5}$$ The RT pin is regulated to 0.5 V by the internal RT regulator when the device is enabled. ### 8.3.5 Clock Synchronization (UVLO/SYNC/EN Pin) The switching frequency of the device can be synchronized to an external clock by pulling down the UVLO/ SYNC pin. The internal clock of the device is synchronized at the falling edge, but ignores the falling edge input during the forced off-time which is determined by the maximum duty cycle limit. The external synchronization clock must pull down the UVLO/SYNC pin voltage below 1.45 V (typical). The duty cycle of the pulldown pulse is not limited, but the minimum pulldown pulse width must be greater than 150 ns, and the minimum pullup pulse width must be greater than 250 ns. 8-10 shows an implementation of the remote shutdown function. The UVLO pin can be pulled down by a discrete MOSFET or an open-drain output of an MCU. In this configuration, the device stops switching immediately after the UVLO pin is grounded, and the device shuts down 35 µs (typical) after the UVLO pin is grounded. 図 8-10. UVLO and Shutdown ☑ 8-11 shows an implementation of shutdown and clock synchronization functions together. In this configuration, the device stops switching immediately when the UVLO pin is grounded, and the device shuts down if f<sub>SYNC</sub> stays in high logic state for longer than 35 μs (typical) (UVLO is in low logic state for more than 35 μs (typical)). The device runs at the f<sub>SYNC</sub> if clock pulses are provided after the device is enabled. 図 8-11. UVLO, Shutdown, and Clock Synchronization ☑ 8-13 and ☑ 8-14 show implementations of standby and clock synchronization functions together. In this configuration, the device stops switching immediately if f<sub>SYNC</sub> stays in high logic state and enters standby mode if f<sub>SYNC</sub> stays in high logic state for longer than two switching cycles. The device runs at f<sub>SYNC</sub> if clock pulses are provided. Because the device can be enabled when the UVLO pin voltage is greater than the enable threshold for more than 1.5 µs, the configurations in 🗵 8-13 and 🗵 8-14 are recommended if the external clock synchronization pulses are provided from the start before the device is enabled. This 1.5-us requirement can be relaxed when the duty cycle of the synchronization pulse is greater than 50%. Z 8-12 shows the required minimum duty cycle to start up by synchronization pulses. Product Folder Links: LM34966-Q1 図 8-12. Required Duty Cycle to Start Up by SYNC 図 8-13. UVLO, Standby, and Clock Synchronization (a) 図 8-14. UVLO, Standby, and Clock Synchronization (b) If the UVLO function is not required, the shutdown and clock synchronization functions can be implemented together by using one push-pull output of the MCU. In this configuration, the device shuts down if $f_{SYNC}$ stays in low logic state for longer than 35 $\mu$ s (typical). The device is enabled if $f_{SYNC}$ stays in high logic state for longer than 1.5 $\mu$ s. The device runs at the $f_{SYNC}$ if clock pulses are provided after the device is enabled. Also, in this configuration, it is recommended to apply the external clock pulses after the BIAS is supplied. By limiting the current flowing into the UVLO pin below 1 mA using a current limiting resistor, the external clock pulses can be supplied before the BIAS is supplied (see $\boxtimes$ 8-15). 図 8-15. Shutdown and Clock Synchronization 図 8-16 shows an implementation of inverted enable using external circuit. 図 8-16. Inverted UVLO The external clock frequency ( $f_{SYNC}$ ) must be within +25% and -30% of $f_{RT(TYPICAL)}$ . Because the maximum duty cycle limit and the peak current limit with slope resistor ( $R_{SL}$ ) are affected by the clock synchronization, take extra care when using the clock synchronization function. See $\forall D \forall \exists V \in S.3.6$ , $\forall D \forall \exists V \in S.3.7$ , and $\forall D \forall \exists V \in S.3.7$ for more information. ### 8.3.6 Current Sense and Slope Compensation (CS Pin) The device has a low-side current sense and provides both fixed and optional programmable slope compensation ramps, which help to prevent subharmonic oscillation at high duty cycle. Both fixed and programmable slope compensation ramps are added to the sensed inductor current input for the PWM operation. But, only the programmable slope compensation ramp is added to the sensed inductor current input (see $\boxtimes$ 8-17). For an accurate peak current limit operation over the input supply voltage, TI recommends using only the fixed slope compensation (see $\boxtimes$ 7-5). The device can generate the programmable slope compensation ramp using an external slope resistor ( $R_{SL}$ ) and a sawtooth current source with a slope of 30 $\mu$ A × $f_{RT}$ . This current flows out of the CS pin. 図 8-17. Current Sensing and Slope Compensation 図 8-18. Slope Compensation Ramp (a) at PWM Comparator Input 図 8-19. Slope Compensation Ramp (b) at Current Limit Comparator Input Use $\not \gtrsim 6$ to calculate the value of the peak slope current ( $I_{SLOPE}$ ) and use $\not \gtrsim 7$ to calculate the value of the peak slope voltage ( $V_{SLOPE}$ ). $$I_{SLOPE} = 30\mu A \times \frac{f_{RT}}{f_{SYNC}}$$ (6) $$V_{SLOPE} = 40 \text{mV} \times \frac{f_{RT}}{f_{SYNC}}$$ (7) where • f<sub>SYNC</sub> = f<sub>RT</sub> if clock synchronization is not used. According to peak current mode control theory, the slope of the compensation ramp must be greater than half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle. Therefore, the minimum amount of slope compensation in boost topology should satisfy the following inequality: $$0.5 \times \frac{\left(V_{LOAD} + V_{F}\right) - V_{SUPPLY}}{L_{M}} \times R_{S} \times Margin < 40 \text{mV} \times f_{SW}$$ (8) where • V<sub>F</sub> is a forward voltage drop of D1, the external diode. The recommended margin to cover non-ideal factors is 1.2. If required, $R_{SL}$ can be added to further increase the slope of the compensation ramp. Typically 82% of the sensed inductor current falling slope is known as an optimal amount of the slope compensation. The $R_{SL}$ value to achieve 82% of the sensed inductor current falling slope is calculated as shown in $\not\equiv$ 9. $$0.82 \times \frac{\left(V_{LOAD} + V_{F}\right) - V_{SUPPLY}}{L_{M}} \times R_{S} = \left(30uA \times R_{SL} + 40mV\right) \times f_{SW}$$ $$(9)$$ If clock synchronization is not used, the $f_{SW}$ frequency equals the $f_{RT}$ frequency. If clock synchronization is used, the $f_{SW}$ frequency equals the $f_{SYNC}$ frequency. The maximum value for the $R_{SL}$ resistance is 2 k $\Omega$ . ## 8.3.7 Current Limit and Minimum On-time (CS Pin) The device provides cycle-by-cycle peak current limit protection that turns off the MOSFET when the sum of the inductor current and the programmable slope compensation ramp reaches the current limit threshold ( $V_{CLTH}$ ). Peak inductor current limit ( $I_{PEAK-CL}$ ) in steady state is calculated as shown in $\pm$ 10. $$I_{PEAK-CL} = \frac{V_{CLTH} - 30\mu A \times R_{SL} \times \frac{f_{RT}}{f_{SYNC}} \times D}{R_{S}}$$ (10) The practical duty cycle is greater than the estimated due to voltage drops across the MOSFET and sense resistor. The estimated duty cycle is calculated as shown in $\pm$ 11. $$D = 1 - \frac{V_{SUPPLY}}{V_{LOAD} + V_F}$$ (11) Boost converters have a natural pass-through path from the supply to the load through the high-side power diode (D1). Because of this path and the minimum on-time limitation of the device, boost converters cannot provide current limit protection when the output voltage is close to or less than the input supply voltage. The minimum on-time is shown in $\boxtimes$ 7-12 and is calculated as $\rightrightarrows$ 12. $$t_{ON(MIN)} \approx \frac{800 \times 10^{-15}}{\frac{1}{8 \times R_T} + 4 \times 10^{-6}}$$ (12) If required, a small external RC filter ( $R_F$ , $C_F$ ) at the CS pin can be added to overcome the large leading edge spike of the current sense signal. Select an $R_F$ value which is in the range of 10 $\Omega$ to 200 $\Omega$ and a $C_F$ value in the rage of 100 pF to 2 nF. Because of the effect of this RC filter, the peak current limit is not valid when the on-time is less than 2 × R<sub>F</sub> × C<sub>F</sub>. To fully discharge the C<sub>F</sub> during the off-time, the RC time constant should satisfy the following inequality. $$3 \times R_F \times C_F < \frac{1 - D}{f_{SW}} \tag{13}$$ ### 8.3.8 Feedback and Error Amplifier (FB, COMP Pin) The feedback resistor divider is connected to an internal transconductance error amplifier which features high output resistance ( $R_O = 10 \text{ M}\Omega$ ) and wide bandwidth (BW = 7 MHz). The internal transconductance error amplifier sources current, which is proportional to the difference between the FB pin and the SS pin voltage or the internal reference, whichever is lower. The internal transconductance error amplifier provides symmetrical sourcing and sinking capability during normal operation and reduces its sinking capability when the FB is greater than OVP threshold. To set the output regulation target, select the feedback resistor values as shown in 式 14. $$V_{LOAD} = V_{REF} \times \left(\frac{R_{FBT}}{R_{FBB}} + 1\right)$$ (14) The output of the error amplifier is connected to the COMP pin, allowing the use of a Type 2 loop compensation network. R<sub>COMP</sub>, C<sub>COMP</sub> and optional C<sub>HF</sub> loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. The absolute maximum voltage rating of the FB pin is 4.0 V. If necessary, especially during automotive load dump transient, the feedback resistor divider input can be clamped with an external Zener diode. The COMP pin features internal clamps. The maximum COMP clamp limits the maximum COMP pin voltage below its absolute maximum rating even in shutdown. The minimum COMP clamp limits the minimum COMP pin voltage in order to start switching as soon as possible during no load to heavy load transition. The minimum COMP clamp is disabled when FB is connected to ground in flyback topology. ### 8.3.9 Power-Good Indicator (PGOOD Pin) The device has a power-good indicator (PGOOD) to simplify sequencing and supervision. The PGOOD switches to a high impedance open-drain state when the FB pin voltage is greater than the feedback under voltage threshold (V<sub>UVTH</sub>), the VCC is greater than the VCC UVLO threshold and the UVLO/EN is greater than the EN threshold. A 25-µs deglitch filter prevents any false pulldown of the PGOOD due to transients. The recommended minimum pullup resistor value is 10 k $\Omega$ . Due to the internal diode path from the PGOOD pin to the BIAS pin, the PGOOD pin voltage cannot be greater than V<sub>BIAS</sub>+ 0.3 V. ### 8.3.10 Hiccup Mode Overload Protection To further protect the converter during prolonged current limit conditions, the device provides a hiccup mode overload protection. The internal hiccup mode fault timer of the device counts the PWM clock cycles when the cycle-by-cycle current limiting occurs after soft-start is finished. When the hiccup mode fault timer detects 64 cycles of current limiting, an internal hiccup mode off timer forces the device to stop switching and pulls down SS. Then, the device will restart after 32,768 cycles of hiccup mode off-time. The 64 cycle hiccup mode fault timer is reset if eight consecutive switching cycles occur without exceeding the current limit threshold. The softstart time must be long enough not to trigger the hiccup mode protection after the soft-start is finished. 図 8-20. Hiccup Mode Overload Protection To avoid an unexpected hiccup mode operation during a harsh load transient condition, it is recommended to have more margin when programming the peak-current limit. ### 8.3.11 Maximum Duty Cycle Limit and Minimum Input Supply Voltage When designing boost converters, the maximum duty cycle should be reviewed at the minimum supply voltage. The minimum input supply voltage that can achieve the target output voltage is limited by the maximum duty cycle limit, and it can be estimated as follows. $$V_{SUPPLY(MIN)} \approx \left(V_{LOAD} + V_{F}\right) \times \left(1 - D_{MAX}\right) + I_{SUPPLY(MAX)} \times R_{DCR} + I_{SUPPLY(MAX)} \times \left(R_{DS(ON)} + R_{S}\right) \times D_{MAX}$$ (15) #### where - I<sub>SUPPLY(MAX)</sub> is the maximum input current. - R<sub>DCR</sub> is the DC resistance of the inductor. - R<sub>DS(ON)</sub> is the on-resistance of the MOSFET. $$D_{MAX1} = 1 - 0.1 \times \frac{f_{SYNC}}{f_{RT}}$$ (16) $$D_{MAX2} = 1 - 100 \text{ns} \times f_{SW} \tag{17}$$ The minimum input supply voltage can be further decreased by supplying $f_{SYNC}$ which is less than $f_{RT}$ . $D_{MAX}$ is $D_{MAX2}$ , whichever is lower. ### 8.3.12 MOSFET Driver (GATE Pin) The device provides an N-channel MOSFET driver that can source or sink a peak current of 1.0 A. The peak sourcing current is larger when supplying an external VCC that is higher than 6.75 V VCC regulation target. During start-up, especially when the input voltage range is below the VCC regulation target, the VCC voltage must be sufficient to completely enhance the MOSFET. If the MOSFET drive voltage is lower than the MOSFET gate plateau voltage during start-up, the boost converter may not start up properly and it can stick at the maximum duty cycle in a high power dissipation state. This condition can be avoided by selecting a lower threshold N-channel MOSFET switch and setting the V<sub>SUPPLY(ON)</sub> greater than 6 to 7 V. Because the internal VCC regulator has a limited sourcing capability, the MOSFET gate charge should satisfy the following inequality. $$Q_{G@VCC} * f_{SW} < 20 \text{ mA}$$ (18) An internal 1-M $\Omega$ resistor is connected between GATE and PGND to prevent a false turnon during shutdown. In boost topology, switch node dV/dT must be limited during the 65- $\mu$ s internal start-up delay to avoid a false turnon, which is caused by the coupling through $C_{DG}$ parasitic capacitance of the MOSFET. ## 8.3.13 Overvoltage Protection (OVP) The device has OVP for the output voltage. OVP is sensed at the FB pin. If the voltage at the FB pin rises above the overvoltage threshold ( $V_{OVTH}$ ), OVP is triggered and switching stops. During OVP, the internal error amplifier is operational, but the maximum source and sink capability is decreased to 40 $\mu$ A. ### 8.3.14 Thermal Shutdown (TSD) An internal thermal shutdown turns off the VCC regulator, disables switching and pulls down the SS when the junction temperature exceeds the thermal shutdown threshold ( $T_{TSD}$ ). After the temperature is decreased by 15°C, the VCC regulator is enabled again and the device performs a soft start. #### 8.4 Device Functional Modes #### 8.4.1 Shutdown Mode If the UVLO pin voltage is below the enable threshold for longer than 35 $\mu$ s (typical), the device goes to the shutdown mode with all functions disabled. In shutdown mode, the device decreases the BIAS pin current consumption to below 2.6 $\mu$ A (typical). ## 8.4.2 Standby Mode If the UVLO pin voltage is greater than the enable threshold and below the UVLO threshold for longer than 1.5 $\mu$ s, the device is in standby mode with the VCC regulator operational, RT regulator operational, SS pin grounded, and no switching at the GATE output. The PGOOD is activated when the VCC voltage is greater than the VCC UV threshold. ### 8.4.3 Run Mode If the UVLO pin voltage is above the UVLO threshold and the VCC voltage is sufficient, the device enters RUN mode. In this mode, soft start starts 50 µs after the VCC voltage exceeds the 2.85 VCC UV threshold, or if the VCC voltage is greater than 4.5 V, whichever comes first. ## 9 Application and Implementation #### Note 以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Power-On Hours (POH) The device is capable of operating at a wide temperature range including high junction temperature up to 150°C. It is designed to meet or exceed AEC-Q100 grade 1 specifications by accommodating additional IC junction temperature rise while operating at 125°C ambient temperature. The electrical specifications of the device is fully characterized between T<sub>J</sub> of -40°C to 150°C to support automotive and other high junction temperature applications. Extended reliability test data beyond AEC-Q100 grade 1 specification is also available upon request. The device is capable of supporting product lifetime operation temperature profiles typical to many automotive applications. 表 9-1 shows an example of an application with 19340 POH at an input bias voltage of 40 V. The life span of a semiconductor device is a function of bias conditions, operating temperatures, and power-on time. Extended operation at high junction temperature degrades the product total power-on hours. JUNCTION TEMPERATURE **POWER-ON HOURS DISTRIBUTION OPERATING CONDITIONS** -15°C 720 Hours 3.7% 48°C 6300 Hours 32.6% BIAS = 40 V 101°C 11000 Hours 56.9% $E_a = 0.7eV$ 145°C 6.2% 1200 Hours 150°C 120 Hours 0.6% 表 9-1. POH Breakdown ### 9.2 Application Information How to Design a Boost Converter Using LM5156x explains how to design boost converter using the device. This comprehensive application note includes component selections and loop response optimization. ### 9.3 Typical Application 9-1 shows all optional components to design a boost converter. 図 9-1. Typical Boost Converter Circuit With Optional Components ### 9.3.1 Design Requirements 表 9-2 shows the intended input, output, and performance parameters for this application example. | of a manufacture of the manufact | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | DESIGN PARAMETER | VALUE | | | | | Minimum input supply voltage (V <sub>SUPPLY(MIN)</sub> ) | 6 V | | | | | Target output voltage (V <sub>LOAD</sub> ) | 24 V | | | | | Maximum load current (I <sub>LOAD</sub> ) | 2 A (≈ 48 Watt) | | | | | Typical switching frequency (f <sub>SW</sub> ) | 440 kHz | | | | 表 9-2. Design Example Parameters ### 9.3.2 Detailed Design Procedure Use the Quick Start Calculator to expedite the process of designing of a regulator for a given application based on the device. Download the Quick Start Calculator for more information on loop response and component selection LM5155x / LM5156x Boost Quick Start Calculator The device is also WEBENCH® Designer enabled. The WEBENCH software uses an iterative design procedure and accesses comprehensive data bases of components when generating a design. ### 9.3.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM34966-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ## 9.3.2.2 Recommended Components 表 9-3 shows a recommended list of materials for this typical application. 表 9-3. List of Materials | 表 9-3. List of Materials | | | | | | | | |--------------------------|------|--------------------------------------------------------------------------------------------------|-------------------------------|----------------------|--|--|--| | REFERENCE<br>DESIGNATOR | QTY. | SPECIFICATION | MANUFACTURER (1) | PART NUMBER | | | | | $R_T$ | 1 | RES, 49.9 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale | CRCW060349K9FKEA | | | | | R <sub>FBT</sub> | 1 | RES, 47.0 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale | CRCW060347K0FKEA | | | | | R <sub>FBB</sub> | 1 | RES, 2.0 k, 5%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale | CRCW06032K00JNEA | | | | | L <sub>M</sub> | 1 | Inductor, Shielded, Composite, 6.8 $\mu$ H, 18.5 A, 0.01 $\Omega$ , SMD | Coilcraft | XAL1010-682MEB | | | | | R <sub>S</sub> | 1 | RES, 0.008, 1%, 3 W, AEC-Q200 Grade 0, 2512 WIDE | Susumu | KRL6432E-M-R008-F-T1 | | | | | R <sub>SL</sub> | 1 | RES, 0, 5%, 0.1 W, 0603 | Yageo America | RC0603JR-070RL | | | | | C <sub>OUT1</sub> | 3 | CAP, CERM, 4.7 µF, 50 V, ±10%, X7R, 1210 | TDK | C3225X7R1H475K250AB | | | | | C <sub>OUT2</sub> (Bulk) | 2 | CAP, Aluminum Polymer, 100 $\mu$ F, 50 V, ±20%, 0.025 $\Omega$ , AEC-Q200 Grade 2, D10xL10mm SMD | Chemi-Con | HHXB500ARA101MJA0G | | | | | C <sub>IN1</sub> | 6 | CAP, CERM, 10 μF, 50 V, ±10%, X7R, 1210 | MuRata | GRM32ER71H106KA12L | | | | | C <sub>IN2</sub> (Bulk) | 1 | CAP, Polymer Hybrid, 100 $\mu$ F, 50 V, ±20%, 28 $\Omega$ , 10x10 SMD | Panasonic | EEHZC1H101P | | | | | Q1 | 1 | MOSFET, N-CH, 40 V, 50 A, AEC-Q101, SON-8 | Infineon | IPC50N04S5L5R5ATMA1 | | | | | D1 | 1 | Schottky, 60 V, 10 A, AEC-Q101, CFP15 | Nexperia | PMEG060V100EPDZ | | | | | R <sub>COMP</sub> | 1 | RES, 11.3 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale | CRCW060311K3FKEA | | | | | C <sub>COMP</sub> | 1 | CAP, CERM, 0.022 μF, 100 V, ±10%, X7R, AEC-Q200<br>Grade 1, 0603 | TDK | CGA3E2X7R2A223K080AA | | | | | C <sub>HF</sub> | 1 | CAP, CERM, 220 pF, 20 V, ±5%, C0G/NP0, AEC-Q200<br>Grade 1, 0603 | TDK | CGA3E2C0G1H221J080AA | | | | | R <sub>UVLOT</sub> | 1 | RES, 21.0 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale | CRCW060321K0FKEA | | | | | R <sub>UVLOB</sub> | 1 | RES, 7.32 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale | CRCW06037K32FKEA | | | | | R <sub>UVLOS</sub> | 0 | N/A | N/A | N/A | | | | | C <sub>SS</sub> | 1 | CAP, CERM, 0.22 uF, 50 V, ±10%, X7R, AEC-Q200<br>Grade 1, 0603 | TDK | CGA3E3X7R1H224K080AB | | | | | $D_G$ | 0 | N/A | N/A | N/A | | | | | R <sub>G</sub> | 1 | RES, 0, 5%, 0.1 W, 0603 | Yageo America | RC0603JR-070RL | | | | | C <sub>F</sub> | 1 | CAP, CERM, 100 pF, 50 V, ±1%, C0G/NP0, 0603 | Kemet | C0603C101F5GACTU | | | | | R <sub>F</sub> | 1 | RES, 100, 1%, 0.1 W, 0603 | Yageo America | RC0603FR-07100RL | | | | | R <sub>SNB</sub> | 0 | N/A | N/A | N/A | | | | | C <sub>SNB</sub> | 0 | N/A | N/A | N/A | | | | | R <sub>BIAS</sub> | 1 | RES, 0, 5%, 0.1 W, AEC-Q200 Grade 0, 0603 | Panasonic | ERJ-3GEY0R00V | | | | | C <sub>BIAS</sub> | 1 | CAP, CERM, 0.01 μF, 50 V, ±10%, X7R, 0603 | Samsung Electro-<br>Mechanics | CL10B103KB8NCNC | | | | | C <sub>VCC</sub> | 1 | CAP, CERM, 1 µF, 16 V, ±20%, X7R, AEC-Q200 Grade 1, 0603 | MuRata | GCM188R71C105MA64D | | | | | $R_{PG}$ | 1 | RES, 24.9 k, 1%, 0.1 W, 0603 | Yageo America | RC0603FR-0724K9L | | | | (1) See セクション 12.1.1 ## 9.3.2.3 Inductor Selection (L<sub>M</sub>) When selecting the inductor, consider three key parameters: inductor current ripple ratio (RR), falling slope of the inductor current, and RHP zero frequency ( $f_{RHP}$ ). Inductor current ripple ratio is selected to have a balance between core loss and copper loss. The falling slope of the inductor current must be low enough to prevent subharmonic oscillation at high duty cycle (additional R<sub>SL</sub> resistor is required if not). Higher $f_{RHP}$ (= lower inductance) allows a higher crossover frequency and is always preferred when using a small value output capacitor. The inductance value can be selected to set the inductor current ripple between 30% and 70% of the average inductor current as a good compromise between RR, F<sub>RHP</sub> and inductor falling slope. ## 9.3.2.4 Output Capacitor (C<sub>OUT</sub>) There are a few ways to select the proper value of output capacitor (C<sub>OUT</sub>). The output capacitor value can be selected based on output voltage ripple, output overshoot, or undershoot due to load transient. The ripple current rating of the output capacitors must be enough to handle the output ripple current. By using multiple output capacitors, the ripple current can be split. In practice, ceramic capacitors are placed closer to the diode and the MOSFET than the bulk aluminum capacitors to absorb the majority of the ripple current. ### 9.3.2.5 Input Capacitor The input capacitors decrease the input voltage ripple. The required input capacitor value is a function of the impedance of the source power supply. More input capacitors are required if the impedance of the source power supply is not low enough. #### 9.3.2.6 MOSFET Selection The MOSFET gate driver of the device is sourced from the VCC. The maximum gate charge is limited by the 35-mA VCC sourcing current limit. A leadless package is preferred for high switching-frequency designs. The MOSFET gate capacitance should be small enough so that the gate voltage is fully discharged during the off-time. ## 9.3.2.7 Diode Selection A Schottky is the preferred type for D1 diode due to its low forward voltage drop and small reverse recovery charge. Low reverse leakage current is important parameter when selecting the Schottky diode. The diode must be rated to handle the maximum output voltage plus any switching node ringing. Also, it must be able to handle the average output current. ### 9.3.2.8 Efficiency Estimation The total loss of the boost converter ( $P_{TOTAL}$ ) can be expressed as the sum of the losses in the device ( $P_{IC}$ ), MOSFET power losses ( $P_{Q}$ ), diode power losses ( $P_{D}$ ), inductor power losses ( $P_{L}$ ), and the loss in the sense resistor ( $P_{RS}$ ). $$P_{TOTAL} = P_{IC} + P_{Q} + P_{D} + P_{L} + P_{RS}$$ (19) P<sub>IC</sub> can be separated into gate driving loss (P<sub>G</sub>) and the losses caused by quiescent current (P<sub>IO</sub>). $$P_{IC} = P_{G} + P_{IQ} \tag{20}$$ Each power loss is approximately calculated as follows: $$P_{G} = Q_{G(@VCC)} \times V_{BIAS} \times f_{SW}$$ (21) $$P_{IQ} = V_{BIAS} \times I_{BIAS} \tag{22}$$ I<sub>VIN</sub> and I<sub>VOUT</sub> values in each mode can be found in the supply current section of セクション 7.5. $P_Q$ can be separated into switching loss ( $P_{Q(SW)}$ ) and conduction loss ( $P_{Q(COND)}$ ). $$P_{Q} = P_{Q(SW)} + P_{Q(COND)}$$ (23) Each power loss is approximately calculated as follows: $$P_{Q(SW)} = 0.5 \times (V_{LOAD} + V_F) \times I_{SUPPLY} \times (t_R + t_F) \times f_{SW}$$ (24) $t_R$ and $t_F$ are the rise and fall times of the low-side N-channel MOSFET device. $I_{SUPPLY}$ is the input supply current of the boost converter. $$P_{Q(COND)} = D \times I_{SUPPLY}^{2} \times R_{DS(ON)}$$ (25) $R_{DS(ON)}$ is the on-resistance of the MOSFET and is specified in the MOSFET data sheet. Consider the $R_{DS(ON)}$ increase due to self-heating. P<sub>D</sub> can be separated into diode conduction loss (P<sub>VF</sub>) and reverse recovery loss (P<sub>RR</sub>). $$P_{D} = P_{VF} + P_{RR} \tag{26}$$ Each power loss is approximately calculated as follows: $$P_{VF} = (1 - D) \times V_F \times I_{SUPPLY}$$ (27) $$P_{RR} = V_{LOAD} \times Q_{RR} \times f_{SW}$$ (28) Q<sub>RR</sub> is the reverse recovery charge of the diode and is specified in the diode data sheet. Reverse recovery characteristics of the diode strongly affect efficiency, especially when the output voltage is high. $P_L$ is the sum of DCR loss ( $P_{DCR}$ ) and AC core loss ( $P_{AC}$ ). DCR is the DC resistance of inductor which is mentioned in the inductor data sheet. $$P_{L} = P_{DCR} + P_{AC} \tag{29}$$ Each power loss is approximately calculated as follows: $$P_{DCR} = I_{SUPPLY}^{2} \times R_{DCR}$$ (30) $$P_{AC} = K \times \Delta I^{\beta} \times f_{SW}^{\alpha}$$ (31) $$\Delta I = \frac{V_{SUPPLY} \times D \times \frac{1}{f_{SW}}}{L_{M}}$$ (32) $\Delta I$ is the peak-to-peak inductor current ripple. K, $\alpha$ , and $\beta$ are core dependent factors which can be provided by the inductor manufacturer. P<sub>RS</sub> is calculated as follows: $$P_{RS} = D \times I_{SUPPLY}^2 \times R_S \tag{33}$$ Efficiency of the power converter can be estimated as follows: $$Efficiency = \frac{V_{LOAD} \times I_{LOAD}}{P_{TOTAL} + V_{LOAD} \times I_{LOAD}}$$ (34) ## 9.3.3 Application Curve 図 9-2. Efficiency ## 9.4 System Examples 図 9-3. Typical Boost Application 図 9-4. Typical Start-Stop Application 図 9-5. Emergency-call / Boost On-Demand / Portable Speaker 図 9-6. Typical SEPIC Application Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 図 9-7. LIDAR Bias Supply 1 図 9-8. LIDAR Bias Supply 2 図 9-9. Low-Cost LED Driver 図 9-10. Secondary-Side Regulated Isolated Flyback 図 9-11. Primary-Side Regulated Multiple-Output Isolated Flyback 図 9-12. Typical Non-Isolated Flyback 図 9-13. LED Driver with High-Side Current Sensing 図 9-14. Dual-Stage Automotive Rear-Lights LED Driver ## 10 Power Supply Recommendations The device is designed to operate from a power supply or a battery whose voltage range is from 1.5 V to 45 V. The input power supply must be able to supply the maximum boost supply voltage and handle the maximum input current at 1.5 V. The impedance of the power supply and battery including cables must be low enough that an input current transient does not cause an excessive drop. Additional input ceramic capacitors may be required at the supply input of the converter. ## 11 Layout ## 11.1 Layout Guidelines The performance of switching converters heavily depends on the quality of the PCB layout. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimize generation of unwanted EMI. - Put the Q1, D1, and R<sub>S</sub> components on the board first. - Use a small size ceramic capacitor for C<sub>OUT</sub>. - Make the switching loop (C<sub>OUT</sub> to D1 to Q1 to R<sub>S</sub> to C<sub>OUT</sub>) as small as possible. - Leave a copper area near the D1 diode for thermal dissipation. - Put the device near the R<sub>S</sub> resistor. - Put the C<sub>VCC</sub> capacitor as near the device as possible between the VCC and PGND pins. - Use a wide and short trace to connect the PGND pin directly to the center of the sense resistor. - Connect the CS pin to the center of the sense resistor. If necessary, use vias. - Connect a filter capacitor between CS pin and power ground trace. - Connect the COMP pin to the compensation components (R<sub>COMP</sub> and C<sub>COMP</sub>). - Connect the C<sub>COMP</sub> capacitor to the power ground trace. - Connect the AGND pin directly to the analog ground plane. Connect the AGND pin to the R<sub>UVLOB</sub>, R<sub>T</sub>, C<sub>SS</sub>, and R<sub>FBB</sub> components. - Connect the exposed pad to the AGND pin under the device. - · Connect the GATE pin to the gate of the Q1 FET. If necessary, use vias. - Make the switching signal loop (GATE to Q1 to R<sub>S</sub> to PGND to GATE) as small as possible. - Add several vias under the exposed pad to help conduct heat away from the device. Connect the vias to a large ground plane on the bottom layer. # 11.2 Layout Examples 図 11-1. PCB Layout Example 1 図 11-2. PCB Layout Example 2 ## 12 Device and Documentation Support ## 12.1 Device Support ## 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 12.1.2 Development Support For development support see the following: - LM5155x / LM5156x Boost Quick Start Calculator - LM5155x / LM5156x Flyback Quick Start Calculator - LM5155x / LM5156x SEPIC Quick Start Calculator - How to Design a Boost Converter Using LM5156x - How to Design an Isolated Flyback Converter Using LM5156x - How to Design a SEPIC Converter Using LM5156x ### 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「*更新の通知を受け取る」をクリック*して登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 ### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 12.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated www.ti.com 23-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | LM34966QPWPRQ1 | Active | Production | HTSSOP (PWP) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 150 | 34966Q | | LM34966QPWPRQ1.A | Active | Production | HTSSOP (PWP) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 150 | 34966Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PowerPAD™ TSSOP - 1.2 mm max height PLASTIC SMALL OUTLINE ### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. 5. Features may differ and may not be present. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - Solder mask tolerances between and around signal pads can vary based on board fabrication site. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. PLASTIC SMALL OUTLINE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated