LM2101 JAJSMD5A – FEBRUARY 2023 – REVISED SEPTEMBER 2023 # LM2101 8V UVLO (低電圧ロックアウト) 機能搭載、107V、0.5A/0.8A、ハーフブリッ ジ・ドライバ ## 1 特長 - ハーフブリッジ構成の2つのNチャネル MOSFET を駆動 - 8-V GVDD の低電圧誤動作防止 (代表値) - BST での電圧 (絶対最大値): 107V - SH での負過渡電圧 (絶対最大値): -19.5V - ソース / シンク電流 (ピーク時): 0.5A/0.8A - 伝搬遅延時間 (代表値): 115ns ## 2 アプリケーション - ブラシレス DC (BLDC) モータ - 永久磁石同期モータ (PMSM) - コードレス掃除機 - コードレスの園芸用器具および電動工具 - 電動アシスト自転車および電動スクーター - バッテリ試験装置 - オフライン無停電電源 (UPS) - 汎用 MOSFET または IGBT ドライバ ## 3 概要 LM2101 は、同期整流式降圧型またはハーフブリッジ の構成においてハイサイドとローサイド両方の N チ ャネル MOSFET を駆動するよう設計された、コンパ クトな高電圧ゲート・ドライバです。 SH ピンでの DC -1V および -19.5V の過渡負電圧 処理により、高ノイズ・アプリケーションにおけるシ ステムの堅牢性が向上します。熱特性強化型の小型 8 ピン WSON パッケージにより、ドライバをモータ位 相に近い位置に配置できるため、PCB レイアウトが 改善されます。 LM2101 は、業界標準のピン配置と 互換性のある 8 ピン SOIC パッケージでも供給され ます。ローサイドとハイサイドの両方の電源レールに 低電圧誤動作防止機能 (UVLO) が搭載されており、電 源投入および電源切断時の保護を実現します。 ### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |--------|----------------------|---------------| | LM2101 | D (SOIC、8) | 4.90mm×3.91mm | | | DSG (WSON、8) | 2.00mm×2.00mm | 利用可能なすべてのパッケージについては、データシートの 末尾にある注文情報を参照してください。 アプリケーション概略図 ## **Table of Contents** | 1 特長 1 | 7.4 Device Functional Modes | 12 | |---------------------------------------|----------------------------------|----| | 2 アプリケーション1 | 8 Application and Implementation | 12 | | 3 概要1 | | | | 4 Revision History2 | | | | 5 Pin Configuration and Functions3 | | | | 6 Specifications4 | | | | 6.1 Absolute Maximum Ratings4 | | | | 6.2 ESD Ratings4 | | | | 6.3 Recommended Operating Conditions4 | | | | 6.4 Thermal Information4 | | 2 | | 6.5 Electrical Characteristics | 11.2 Documentation Support | | | 6.6 Switching Characteristics5 | | | | 6.7 Timing Diagrams6 | | | | 6.8 Typical Characteristics7 | | | | 7 Detailed Description10 | | 2 | | 7.1 Overview | | 2 | | 7.2 機能ブロック図10 | | | | 7.3 Feature Description10 | | 2 | | | | | ## **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision * (February 2023) to Revision A (September 2023) | Page | |---|-----------------------------------------------------------------------|------| | • | 「製品プレビューと事前情報」から「量産データ」に変更 | 1 | ## **5 Pin Configuration and Functions** 図 5-1. D Package, 8-Pin SOIC (Top View) 図 5-2. DSG Package, 8-Pin WSON (Top View) ## 表 5-1. Pin Functions | | PIN | | DECORPORTION | |--------------------|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. <sup>(1)</sup> | NAME | TYPE <sup>(2)</sup> | DESCRIPTION | | 1 | GVDD | Р | Gate driver positive supply rail. Locally decouple to ground using low ESR and ESL capacitor located as close to IC as possible. | | 2 | 2 INH I | | High-side control input. The INH input is compatible with TTL and CMOS input thresholds. Unused INH input must be tied to ground and not left open. | | 3 | INL | I | Low-side control input. The INL input is compatible with TTL and CMOS input thresholds. Unused INL input must be tied to ground and not left open. | | 4 | GND | G | Ground. All signals are referenced to this ground. | | 5 | GL | 0 | Low-side gate driver output. Connect to the gate of the low-side MOSFET or one end of external gate resistor, when used. | | 6 | SH | Р | High-side source connection. Connect to the negative terminal of the bootstrap capacitor and to the source of the high-side MOSFET. | | 7 | GH | 0 | High-side gate driver output. Connect to the gate of the high-side MOSFET or one end of external gate resistor, when used. | | 8 | BST | Р | High-side gate driver positive supply rail. Connect the positive terminal of the bootstrap capacitor to BST and the negative terminal of the bootstrap capacitor must be placed as close to IC as possible. | <sup>(1)</sup> For 8-pin WSON package, TI recommends that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane must extend out from underneath the package to improve heat dissipation. (2) G = Ground, I = Input, O = Output, and P = Power ## **6 Specifications** ## 6.1 Absolute Maximum Ratings Over operating junction temperature range and all voltages are with respect to GND (unless otherwise noted). (1) | | | | MIN | MAX | UNIT | |-------------------------------------|-------------------------------|------------------------------------------|-----------------------|------------------------|------| | V <sub>GVDD</sub> | Low-side supply voltage | | -0.3 | 19.5 | V | | V <sub>BST</sub> to V <sub>SH</sub> | High-side supply voltage | | -0.3 | 19.5 | V | | V <sub>INL</sub> , V <sub>INH</sub> | Input voltages on INL and INH | | -0.3 | 19.5 | V | | $V_{GL}$ | Output voltage on GL | | -0.3 | GVDD + 0.3 | V | | V <sub>GH</sub> | Output voltage on GH | | V <sub>SH</sub> - 0.3 | V <sub>BST</sub> + 0.3 | V | | V | Voltage on SH | DC | -1 | 95 | V | | V <sub>SH</sub> | voltage on Sh | Repetitive pulse < 100 ns <sup>(2)</sup> | -19.5 | 95 | V | | V <sub>BST</sub> | Voltage on BST | | V <sub>SH</sub> | 107 | V | | TJ | Junction temperature | | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** Over operating junction temperature range and all voltages are with respect to GND (unless otherwise noted). | | | MIN | NOM | MAX | UNIT | |-------------------------------------|----------------------------------------------------------|---------------------|-----|--------------------------------------|------| | V <sub>GVDD</sub> | Supply voltage | 9 | 12 | 18 | V | | V <sub>INL</sub> , V <sub>INH</sub> | Input voltage range | 0 | | V <sub>GVDD</sub> + 0.3 | V | | V <sub>BST</sub> | Voltage on BST | V <sub>SH</sub> + 9 | | 105 | V | | V <sub>SH</sub> | Voltage on SH (DC) | -1 | | V <sub>BST</sub> – V <sub>GVDD</sub> | V | | V <sub>SH</sub> | Voltage on SH (repetitive pulse < 100 ns) <sup>(1)</sup> | -18 | | V <sub>BST</sub> – V <sub>GVDD</sub> | V | | SR <sub>SH</sub> | Voltage slew rate on SH | | | 50 | V/ns | | TJ | Operating junction temperature | -40 | | 125 | °C | <sup>(1)</sup> Values are verified by characterization and are not production tested. #### 6.4 Thermal Information | | | LM2101 | LM2101 | | |-----------------------|--------------------------------------------|----------|------------|------| | | THERMAL METRIC(1) | D (SOIC) | DSG (WSON) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 133.2 | 78.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 75.2 | 97.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 76.7 | 44.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 25.5 | 4.6 | °C/W | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> Values are verified by characterization and are not production tested. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.4 Thermal Information (続き) | | | LM2101 | LM2101 | | |-----------------------|----------------------------------------------|----------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DSG (WSON) | UNIT | | | | 8 PINS | 8 PINS | | | ΨЈВ | Junction-to-board characterization parameter | 75.9 | 44.6 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 9.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics $V_{GVDD} = V_{BST} = 12 \text{ V}$ , GND = $V_{SH} = 0 \text{ V}$ , No Load on GL or GH, $T_J = 25^{\circ}\text{C}$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | SUPPLY C | URRENTS | | | | | | | I <sub>GVDD</sub> | GVDD quiescent current | V <sub>INL</sub> = V <sub>INH</sub> = 0 V | | 430 | | μA | | I <sub>DDO</sub> | GVDD operating current | f = 50 kHz, C <sub>LOAD</sub> = 0 | | 0.56 | | mA | | I <sub>BST</sub> | Total BST quiescent current | V <sub>INL</sub> = V <sub>INH</sub> = 0 V, VDD = 12 V | | 150 | | uA | | I <sub>BSTO</sub> | Total BST operating current | f = 50 kHz, C <sub>LOAD</sub> = 0 | | 0.16 | | mA | | I <sub>BSTS</sub> | BST to GND quiescent current | V <sub>SH</sub> = V <sub>BST</sub> = 95 V, GVDD = 12 V | | 33.3 | | μΑ | | I <sub>BSTSO</sub> | BST to GND operating current | f = 50 kHz, C <sub>LOAD</sub> = 0 | | 0.07 | | mA | | INPUT | | | | | | | | V <sub>HIT</sub> | Input voltage high threshold | -40°C to 125°C | | 1.45 | 2 | V | | V <sub>LIT</sub> | Input voltage low threshold | -40°C to 125°C | 0.8 | 1.3 | | V | | V <sub>IHYS</sub> | Input voltage hysteresis | | | 0.15 | | V | | R <sub>IN</sub> | Input pulldown resistance | V <sub>IN</sub> = 3 V | | 200 | | kΩ | | UNDERVO | LTAGE PROTECTION (UVLO) | | | | | | | V <sub>GVDDR</sub> | GVDD rising threshold | V <sub>GVDDR</sub> = V <sub>GVDD</sub> - GND, -40°C to 125°C | | 8.15 | 8.75 | V | | V <sub>GVDDF</sub> | GVDD falling threshold | V <sub>GVDDF</sub> = V <sub>GVDD</sub> - GND, -40°C to 125°C | 6.75 | 7.7 | | V | | V <sub>DDHYS</sub> | GVDD threshold hysteresis | | | 0.45 | | V | | V <sub>BSTR</sub> | VBST rising threshold | V <sub>BSTR</sub> = V <sub>BST</sub> - V <sub>SH</sub> , -40°C to 125°C | | 7.6 | 8.5 | V | | V <sub>BSTF</sub> | VBST falling threshold | V <sub>BSTR</sub> = V <sub>BST</sub> - V <sub>SH</sub> , -40°C to 125°C | 6.25 | 7.15 | | V | | V <sub>BSTHYS</sub> | VBST threshold hysteresis | | | 0.45 | | V | | LO GATE I | DRIVER | | | | | | | V <sub>GL_L</sub> | Low level output voltage | I <sub>GL</sub> = 100 mA, V <sub>GL_L</sub> = V <sub>GL</sub> – GND | | 0.25 | | V | | V <sub>GL_H</sub> | High level output voltage | $I_{GL}$ = -100 mA, $V_{GL_H}$ = $V_{GVDD} - V_{GL}$ | | 0.8 | | V | | | Peak pullup current <sup>(1)</sup> | V <sub>GL</sub> = 0V | | 0.5 | | Α | | | Peak pulldown current <sup>(1)</sup> | V <sub>GL</sub> = 12V | | 0.8 | | Α | | HO GATE | DRIVER | | | | ' | | | V <sub>GH_L</sub> | Low level output voltage | I <sub>GH</sub> = 100 mA, V <sub>GH_L</sub> = V <sub>GH</sub> – V <sub>SH</sub> | | 0.25 | | V | | V <sub>GH_H</sub> | High level output voltage | $I_{GH} = -100 \text{ mA}, V_{GH\_H} = V_{BST} - V_{GH}$ | | 0.8 | | V | | | Peak pullup current <sup>(1)</sup> | V <sub>GH</sub> = 0V | | 0.5 | | Α | | | Peak pulldown current <sup>(1)</sup> | V <sub>GH</sub> = 12V | | 0.8 | | Α | | | | | | | | | <sup>(1)</sup> Parameter not tested in production. ## **6.6 Switching Characteristics** $V_{GVDD} = V_{BST} = 12 \text{ V}$ , GND = $V_{SH} = 0 \text{ V}$ , No Load on GL or GH, $T_J = 25^{\circ}\text{C}$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | PROPAGATION DELAYS | | | | | | | | t <sub>DLFF</sub> | VINL falling to VGL falling | $V_{\rm INH}$ = $V_{\rm INL}$ = 0-3 V, $C_{\rm LOAD}$ = 0 pF. Time from 50% of the input to 90% of the output. | | 115 | | ns | ## 6.6 Switching Characteristics (続き) $V_{GVDD} = V_{BST} = 12 \text{ V}$ , GND = $V_{SH} = 0 \text{ V}$ , No Load on GL or GH, $T_J = 25^{\circ}\text{C}$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |-------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------| | t <sub>DHFF</sub> | VINH falling to VGH falling | $V_{\text{INH}} = V_{\text{IN L}} = 0-3 \text{ V, C}_{\text{LOAD}} = 0 \text{ pF. Time}$ from 50% of the input to 90% of the output. | | 115 | ns | | t <sub>DLRR</sub> | VINL rising to VGL rising | $V_{\rm INH}$ = $V_{\rm INL}$ = 0-3 V, $C_{\rm LOAD}$ = 0 pF. Time from 50% of the input to 10% of the output. | | 115 | ns | | t <sub>DHRR</sub> | VINH rising to VGH rising | $V_{\rm INH} = V_{\rm INL} = 0-3$ V, $C_{\rm LOAD} = 0$ pF. Time from 50% of the input to 10% of the output. | | 115 | ns | | DELAY M | ATCHING | | | | | | t <sub>MON</sub> | Delay from GL on to GH off | INL ON, INH OFF, V <sub>INH</sub> = V <sub>INL</sub> = 0-3 V | | ; | ns ns | | t <sub>MOFF</sub> | Delay from GL off to GH on | INL OFF, INH ON, V <sub>INH</sub> = V <sub>INL</sub> = 0-3 V | | ; | ns ns | | OUTPUT | RISE AND FALL TIME | | | | | | t <sub>R_GL</sub> | GL | C <sub>LOAD</sub> = 1000 pF, V <sub>INH</sub> = V <sub>INL</sub> = 0-3 V | | 28 | ns | | t <sub>R_GH</sub> | GH | C <sub>LOAD</sub> = 1000 pF, V <sub>INH</sub> = V <sub>INL</sub> = 0-3 V | | 28 | ns | | t <sub>F_GL</sub> | GL | C <sub>LOAD</sub> = 1000 pF, V <sub>INH</sub> = V <sub>INL</sub> = 0-3 V | | 18 | ns | | t <sub>F_GH</sub> | GH | C <sub>LOAD</sub> = 1000 pF, V <sub>INH</sub> = V <sub>INL</sub> = 0-3 V | | 18 | ns | ## **6.7 Timing Diagrams** 図 6-1. Timing Definition Diagram ## 6.8 Typical Characteristics Unless otherwise specified, $V_{GVDD}$ = $V_{BST}$ = 12 V, GND = $V_{SH}$ = 0 V, No Load on GL or GH, $T_J$ = 25°C. ## 6.8 Typical Characteristics (continued) Unless otherwise specified, $V_{GVDD}$ = $V_{BST}$ = 12 V, GND = $V_{SH}$ = 0 V, No Load on GL or GH, $T_J$ = 25°C. ## **6.8 Typical Characteristics (continued)** Unless otherwise specified, $V_{GVDD} = V_{BST} = 12 \text{ V}$ , GND = $V_{SH} = 0 \text{ V}$ , No Load on GL or GH, $T_J = 25^{\circ}\text{C}$ . ## 7 Detailed Description ## 7.1 Overview The LM2101 is a high-voltage gate driver designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The two outputs are independently controlled with two TTL-compatible input signals. The device can also work with CMOS type control signals at its inputs as long as the signals meet the turn-on and turn-off threshold specifications of the LM2101. The floating high-side driver is capable of working with a recommended BST voltage up to 105 V. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails. ### 7.2 機能ブロック図 ## 7.3 Feature Description #### 7.3.1 Start-Up and UVLO Both the high-side and the low-side driver stages include UVLO protection circuitry which monitors the supply voltage ( $V_{GVDD}$ ) and the bootstrap capacitor voltage ( $V_{BST-SH}$ ). The UVLO circuit inhibits each output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the GVDD pin of the device, both outputs are held low until $V_{GVDD}$ exceeds the UVLO threshold, typically 8 V. Any UVLO condition on the bootstrap capacitor ( $V_{BST-SH}$ ) disables only the high-side output (GH). 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated | 表 7-1. GVDD UVLO Logic Operation | 表 7-1. | <b>GVDD</b> | <b>UVLO</b> | Logic | Operation | |----------------------------------|--------|-------------|-------------|-------|-----------| |----------------------------------|--------|-------------|-------------|-------|-----------| | CONDITION (V <sub>BST-SH</sub> > V <sub>BSTR</sub> ) | INH | INL | GH | GL | |-----------------------------------------------------------------------------------------|-----|-----|----|----| | V <sub>GVDD</sub> – GND < V <sub>GVDDR</sub> during device start-up | Н | L | L | L | | | L | Н | L | L | | | Н | Н | L | L | | | L | L | L | L | | V <sub>GVDD</sub> – GND < V <sub>GVDDR</sub> – V <sub>DDHYS</sub> after device start-up | Н | L | L | L | | | L | Н | L | L | | | Н | Н | L | L | | | L | L | L | L | ## 表 7-2. BST UVLO Logic Operation | CONDITION (V <sub>GVDD</sub> > V <sub>GVDDR</sub> ) | INH | INL | GH | GL | |-------------------------------------------------------------------------------------|-----|-----|----|----| | V <sub>BST-SH</sub> < V <sub>BSTR</sub> during device start-up | Н | L | L | L | | | L | Н | L | Н | | | Н | Н | L | Н | | | L | L | L | L | | V <sub>BST-SH</sub> < V <sub>BSTR</sub> – V <sub>BSTHYS</sub> after device start-up | Н | L | L | L | | | L | Н | L | Н | | | Н | Н | L | Н | | | L | L | L | L | ### 7.3.2 Input Stages The INL and INH inputs operate independent of each other. There is no fixed time de-glitch filter implemented at the inputs and therefore propagation delay and delay matching are not sacrificed. In other words, there is no built-in dead time. If the dead time between two outputs is desired then that shall be programmed through the microcontroller. A small filter at each of the inputs of the driver further improves system robustness in noise-prone applications. The inputs have internal pulldown resistors with typical value of 200 k $\Omega$ . Thus, when the inputs are floating, the outputs are held low. ### 7.3.3 Level Shift The level shift circuit is the interface from the high-side input, which is a GND referenced signal, to the high-side driver stage, which is referenced to the switch node (SH). The level shift allows control of the GH output which is referenced to the SH pin and provides excellent delay matching with the low-side driver. #### 7.3.4 Output Stages The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both outputs allow for efficient switching of the power MOSFETs. The low-side output stage is referenced to GND and the high-side is referenced to SH. ## 7.3.5 SH Transient Voltages Below Ground In most applications, the body diode of the external low-side power MOSFET clamps the SH node to ground. In some situations, board capacitance and inductance can cause the SH node to transiently swing several volts below ground, before the body diode of the external low-side MOSFET clamps this swing. The SH pin in the LM2101 is allowed to swing below ground as long as specifications are not violated and conditions mentioned in this section are followed. SH must always be at a lower potential than GH. Pulling GH more negative than specified conditions can activate parasitic transistors which may result in excessive current flow from the BST supply. This may result in damage to the device. The same relationship is true with GL and GND. If necessary, a Schottky diode can be placed externally between GH and SH or GL and GND to protect the device from this type of transient. The diode must be placed as close to the device pins as possible in order to be effective. Low ESR bypass capacitors from BST to SH and from GVDD to GND are essential for proper operation of the gate driver device. The capacitor should be located at the leads of the device to minimize series inductance. The peak currents from GL and GH can be quite large. Any series inductance with the bypass capacitor causes voltage ringing at the leads of the device which must be avoided for reliable operation. #### 7.4 Device Functional Modes The device operates in normal mode and UVLO mode. See $29 \times 7.3.1$ for more information on UVLO operation mode. In normal mode, when the $V_{GVDD}$ and $V_{BST-SH}$ are above UVLO threshold, the output stage is dependent on the states of the INH and INL pins. The outputs GH and GL will be low if input state is floating. 表 7-3. Input/Output Logic in Normal Mode of Operation | INH | INL | GH <sup>(1)</sup> | <b>GL</b> <sup>(2)</sup> | |----------|----------|-------------------|--------------------------| | L | L | L | L | | L | Н | L | Н | | Н | L | Н | L | | Н | Н | Н | Н | | Floating | Floating | L | L | - (1) GH is measured with respect to SH. - (2) GL is measured with respect to GND. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## **8.1 Application Information** To operate power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level-shift circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers can also minimize the effect of high-frequency switching noise by being placed physically close to the power switch. Additionally, gate drivers can drive gate-drive transformers and control floating power-device gates, reducing the controller's power dissipation and thermal stress by moving the gate-charge power losses into the driver. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated ## 8.2 Typical Application 図 8-1. LM2101 Driving MOSFETs in a Half-Bridge Converter ## 8.2.1 Design Requirements 表 8-1 lists the design parameters of the LM2101. 表 8-1. Design Example | PARAMETER | VALUE | |-----------------|-------------| | Gate Driver | LM2101 | | MOSFET | CSD19534KCS | | $V_{DD}$ | 12 V | | $Q_{G}$ | 17 nC | | f <sub>SW</sub> | 50 kHz | ### 8.2.2 Detailed Design Procedure ### 8.2.2.1 Select External Bootstrap Diode and Its Series Resistor An external bootstrap diode between GVDD pin and BST pin is required to allow the bootstrap capacitor to be charged from GVDD pin every cycle when the low-side MOSFET turns on. The charging of the capacitor involves high-peak currents, and therefore, transient power dissipation in the bootstrap diode may be significant. The reverse recovery time of the bootstrap diode must be very small to achieve a reduction in reverse recovery losses. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver and must be considered in calculation the gate driver's power dissipation. In order to minimize losses associated with the reverse recovery properties of the diode and ground noise bouncing, a fast recovery diode or Schottky diode with low forward voltage drop and low junction capacitance is recommended. Using Schottky diodes reduce the risk associated with charge supplied back to the gate driver supply from the bootstrap capacitor and minimize leakage current. When the SH pin (switch node) is pulled to a higher voltage, the diode must be able reverse bias fast enough to block any charges from the bootstrap capacitor to the GVDD supply. This bootstrap diode should be carefully chosen such that it is capable of handling the peak transient currents during start-up, and such that its voltage rating is higher than the system DC-link voltage with enough margins. A bootstrap resistor R<sub>BOOT</sub> in series with the bootstrap diode is recommended to reduce the inrush current in $D_{BOOT}$ and limit the ramp up slew rate of voltage of $V_{BST-SH}$ during each switching cycle, especially when the SH pin has excessive negative transient voltage. $R_{BOOT}$ recommended value is between 2 $\Omega$ and 10 $\Omega$ depending on diode selection. A current limiting resistor of 2.2 $\Omega$ is selected to limit inrush current of bootstrap diode, and the estimated peak current on the $D_{Boot}$ is shown in $\pm 1$ . $$I_{Dboot(pk)} = \frac{V_{GVDD} - V_{DH}}{R_{B00T}} = \frac{12V - 1V}{2.2\Omega} = 5A$$ (1) where V<sub>DH</sub> is the bootstrap diode forward voltage drop ## 8.2.2.2 Select Bootstrap and GVDD Capacitor The bootstrap capacitor must maintain the V<sub>BST-SH</sub> voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with 式 2. $$\Delta V_{BST} = V_{GVDD} - V_{DH} - V_{BSTL} = 12V - 1V - 8.05V = 2.95V$$ (2) where - $V_{GVDD}$ = Supply voltage of the gate drive IC - V<sub>DH</sub> = Bootstrap diode forward voltage drop - $V_{BSTL}$ = BST falling threshold ( $V_{BSTR(max)}$ $V_{BSTHYS}$ ) Then, the total charge needed per switching cycle is estimated by 式 3. $$Q_{TOTAL} = Q_G + I_{BSTS} \times \frac{D_{MAX}}{f_{SW}} + \frac{I_{BST}}{f_{SW}} = 17nC + 33.3\mu A \times \frac{0.95}{50kHz} + \frac{150\mu A}{50kHz} = 20nC$$ (3) where - Q<sub>G</sub> = Total MOSFET gate charge - I<sub>BSTS</sub> = BST to VSS leakage current - D<sub>Max</sub> = Converter maximum duty cycle - I<sub>BST</sub> = BST quiescent current Next, use 式 4 to estimate the minimum bootstrap capacitor value. $$C_{\text{BOOT (MIN)}} = \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{BST}}} = \frac{20\text{nC}}{2.95\text{V}} = 6.8\text{nF}$$ (4) In practice, the value of the $C_{Boot}$ capacitor must be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. $\pm$ 5 can be used to estimate the recommended bootstrap capacitance based on the maximum bootstrap voltage ripple desired for a specific application. $$C_{BOOT} > \frac{Q_{TOTAL}}{\Delta V_{BST RIPPLE}}$$ (5) where • $\Delta V_{BST\_RIPPLE}$ = Maximum allowable voltage drop across the bypass capacitor based on system requirements TI recommends having enough margins and to place the bootstrap capacitor as close to the BST and SH pins as possible. $$C_{BOOT} = 100 \text{ nF} \tag{6}$$ As a general rule, the local $V_{GVDD}$ bypass capacitor must be 10 times greater than the value of $C_{BOOT}$ , as shown in $\pm 7$ . $$C_{GVDD} = 1 \mu F$$ (7) The bootstrap and bias capacitors must be ceramic types with X7R dielectric. The voltage rating must be twice that of the maximum $V_{\text{GVDD}}$ considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability. ### 8.2.2.3 Select External Gate Driver Resistor The external gate driver resistor, R<sub>GATE</sub>, is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver. The peak GH pullup current is calculated in $\pm$ 8. $$I_{GHH} = \frac{V_{GVDD} - V_{DH}}{R_{GHH} + R_{GATE} + R_{GFET} INT}$$ (8) where - I<sub>GHH</sub> = GH Peak pullup current - V<sub>DH</sub> = Bootstrap diode forward voltage drop - R<sub>GHH</sub> = Gate driver internal GH pullup resistance, estimated from the testing conditions, that is R<sub>GHH</sub> = V<sub>GH\_H</sub> / I<sub>GH</sub> - R<sub>GATE</sub> = External gate drive resistance - R<sub>GFET\_INT</sub> = MOSFET internal gate resistance, provided by transistor data sheet Similarly, the peak GH pulldown current is shown in $\pm$ 9. $$I_{GHL} = \frac{V_{GVDD} - V_{DH}}{R_{GHL} + R_{GATE} + R_{GFET\_INT}}$$ (9) where R<sub>GHL</sub> is the GH pulldown resistance The peak GL pullup current is shown in 式 10. $$I_{GLH} = \frac{V_{GVDD}}{R_{GLH} + R_{GATE} + R_{GFET\ INT}}$$ (10) where R<sub>GLH</sub> is the GL pullup resistance The peak GL pulldown current is shown in 式 11. $$I_{GLL} = \frac{V_{GVDD}}{R_{GLL} + R_{GATE} + R_{GFET} \text{ INT}}$$ (11) where R<sub>GLL</sub> is the GL pulldown resistance For some scenarios, if the applications require fast turnoff, an anti-paralleled diode on $R_{Gate}$ could be used to bypass the external gate drive resistor and speed up turnoff transition. #### 8.2.2.4 Estimate the Driver Power Loss The total driver IC power dissipation can be estimated through the following components. 1. Static power losses, Poc, due to quiescent currents I<sub>GVDD</sub> and I<sub>BST</sub> is shown in 式 12. $$P_{QC} = V_{GVDD} \times I_{GVDD} + (V_{GVDD} - V_F) \times I_{BST} = 12V \times 0.43\text{mA} + (12V - 1V) \times 0.15\text{mA} = 6.8\text{mW}$$ (12) 2. Level-shifter losses, P<sub>IBSTS</sub>, due high-side leakage current I<sub>BSTS</sub> is shown in 式 13. $$P_{IBSTS} = V_{BST} \times I_{BSTS} \times D = 72V \times 0.033 \text{mA} \times 0.95 = 2.26 \text{mW}$$ (13) where - D is the high-side switch duty cycle - 3. Dynamic losses, $P_{QG1\&2}$ , due to the FETs gate charge $Q_G$ as shown in $\pm$ 14. $$P_{QG1\&2} = 2 \times V_{GVDD} \times Q_G \times f_{SW} \times \frac{R_{GD\_R}}{R_{GD\_R} + R_{GATE} + R_{GFET\_INT}} = 2 \times 12V \times 17nC \times 50kHz \times \frac{5.25\Omega}{5.25\Omega + 4.7\Omega + 2.2\Omega}$$ $$= 8.8mW$$ (14) where - Q<sub>G</sub> = Total FETs gate charge - f<sub>SW</sub> = Switching frequency - R<sub>GD R</sub> = Average value of pullup and pulldown resistor - R<sub>GATE</sub> = External gate drive resistor - R<sub>GFET INT</sub> = Internal FETs gate resistor - 4. Level-shifter dynamic losses, P<sub>LS</sub>, during high-side switching due to required level-shifter charge on each switching cycle. For this example it is assumed that value of parasitic charge Q<sub>P</sub> is 2.5 nC, as shown in 式 15. $$P_{LS} = V_{BST} \times Q_P \times f_{SW} = 72V \times 2.5 \text{nC} \times 50 \text{kHz} = 9 \text{mW}$$ (15) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated In this example, the sum of all the losses is 27 mW as a total gate driver loss. For gate drivers that include bootstrap diode, one should also estimate losses in the bootstrap diode. Diode forward conduction loss is computed as product of average forward voltage drop and average forward current. 式 16 estimates the maximum allowable power loss of the device for a given ambient temperature. $$P_{MAX} = \frac{T_J - T_A}{R_{\theta JA}} \tag{16}$$ #### where - P<sub>MAX</sub> = Maximum allowed power dissipation in the gate driver device - T<sub>J</sub> = Junction temperature - T<sub>A</sub> = Ambient temperature - R<sub>θJA</sub> = Junction-to-ambient thermal resistance The thermal metrics for the driver package is summarized in the *Thermal Information* table of the data sheet. For detailed information regarding the thermal information table, refer to the Texas Instruments application note entitled *Semiconductor and IC Package Thermal Metrics*. ### 8.2.3 Application Curves ☑ 8-2 and ☑ 8-3 show the rise times and turn-on propagation delays for the low side driver and the high side driver respectively. Likewise, ☑ 8-4 and ☑ 8-5 show the fall times and turn-off propagation delays. Each channel (INH, INL, GH, and GL) is labeled and displayed on the left hand of the waveforms. The testing condition: load capacitance is 1 nF, gate resistor is 4 $\Omega$ , $V_{DD}$ = 12 V, $f_{SW}$ = 50 kHz. ## 9 Power Supply Recommendations The recommended bias supply voltage range for LM2101 is from 9 V to 18 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the $V_{GVDD}$ supply circuit blocks. The upper end of this range is driven by the 18-V recommended maximum voltage rating of the GVDD pin. It is recommended that the voltage on GVDD pin is lower than the maximum recommended voltage to account for transient voltage spikes. The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the $V_{\text{GVDD}}$ voltage drops, the device continues to operate in normal mode as long as the voltage drop does not exceed the hysteresis specification, $V_{\text{DDHYS}}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 9-V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LM2101 to avoid triggering device-shutdown. A local bypass capacitor must be placed between the GVDD and GND pins and this capacitor must be located as close to the device as possible. A low-ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across GVDD and GND: a low capacitance ceramic surface-mount capacitor for high-frequency filtering placed very close to GVDD and GND pins, and another high capacitance value surface-mount capacitor for IC bias requirements. In a similar manner, the current pulses delivered by the GH pin are sourced from the BST pin. Therefore, a local decoupling capacitor is recommended between the BST and SH pins. ## 10 Layout ## 10.1 Layout Guidelines Optimum performance of half-bridge gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized: - Low-ESR and low-ESL capacitors must be connected close to the IC between GVDD and GND pins and between BST and SH pins to support high peak currents being drawn from GVDD and BST during the turn-on of the external MOSFETs. - 2. To prevent large voltage transients at the drain of the top MOSFET, a low-ESR electrolytic capacitor and a good-quality ceramic capacitor must be connected between the MOSFET drain and ground (GND). - 3. To avoid large negative transients on the switch node (SH) pin, the parasitic inductances between the source of the top MOSFET and the drain of the bottom MOSFET (synchronous rectifier) must be minimized. - 4. Grounding considerations: - The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver must be placed as close as possible to the MOSFETs. - The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced GVDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation. ## 10.2 Layout Example 図 10-1. Layout Example ## 11 Device and Documentation Support ## 11.1 Device Support #### 11.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: Semiconductor and IC Packaging Thermal Metrics, SPRA953 ## 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 11.4 サポート・リソース TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ### 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated