









LDC5072-Q1 JAJSGO3C - DECEMBER 2018 - REVISED JULY 2023

# LDC5072-Q1 正弦および余弦インターフェイス付き誘導性位置センサ・フロ ント・エンド

# 1 特長

**TEXAS** 

INSTRUMENTS

- 下記内容で AEC-Q100 認定済み:
  - デバイス温度グレード 0:-40℃~+160℃の動作 時周囲温度範囲
- 0°~360°の絶対回転位置に対応する非接触型誘導 性位置センサ向けアナログ・フロント・エンド IC 内蔵
- 磁石が不要になり、システム・コストを削減
- 過酷な環境での動作をサポートし、浮遊磁界、汚れ、 汚染に対する耐性
- 最大 480.000 RPM の回転速度で1度以下の高分 解能と精度
- 広いダイナミック入力範囲に対応する正弦出力と余弦 出力を持つ差動信号パス
- 5V および 3.3V 入力電源動作モード
- 誘導性センサ・コイルを励起するための 2.4MHz~ 5MHz 帯域の内蔵 LC 発振器
- 高電圧保護機能を搭載し、大容量性負荷に対応でき る差動出力ドライバ
- 出力ドライバのダイナミック・レンジを最大化する自動/ 手動ゲイン制御
- 機能安全準拠
  - 機能安全アプリケーション向けに開発
  - ISO 26262 システムの設計に役立つ資料を利用 可能
  - ASIL C(D) までの決定論的対応能力
  - ASIL C までのハードウェア機能
- IC、センサの入力、出力、電源ピンに関する包括的な 診断機能
- -15V~30Vの入力電源および出力ピンの逆電圧保 護と過電圧保護
- 機能安全の冗長モードに対応

# 2 アプリケーション

- 回転位置センサは以下の用途に対応:
  - EV/HEV のトラクション・モータ・インバータ
  - 電動パワー・ステアリング
  - ブレーキ・ブースト・モータ
  - スタータ・ジェネレータ内蔵
- 小型の角度センサまたはアークモーション・センサは以 下の用途に対応:
  - ペダル位置
  - バルブとアクチュエータ
  - ロボット

#### 3 概要

LDC5072-Q1 IC は、車載用および産業用アプリケーショ ンの絶対回転位置を対象とした非接触型誘導性位置セン サ用のアナログ・フロントエンドです。LDC5072-Q1は、通 常プリント基板 (PCB) にプリントされているコイルを励起し ます。PCB の近くに配置した導電性ターゲットを使用し て、同じ PCB 上の 2 組のレシーバ・コイルに励起が結合 されます。導電性ターゲットは、別の PCB にパターンをプ リントすることもできます。コイル PCB は静止状態にとどま り、ターゲットはモータ、アクチュエータ、またはバルブとと もに移動します。励起コイルは、レシーバ・コイルに対する ターゲットの位置に応じて、レシーバ・コイルに2次電圧を 生成します。位置の信号表現は、レシーバ・コイルから電 圧を読み取り、それを処理し、ターゲットの位置の正弦成 分と余弦成分を表すアナログ出力を与えることで得られま す。

**制品情報**<sup>(1)</sup>

| 部品番号       | パッケージ      | 本体サイズ (公称)      |
|------------|------------|-----------------|
| LDC5072-Q1 | TSSOP (16) | 5.00mm × 4.40mm |

利用可能なすべてのパッケージについては、このデータシートの (1)末尾にある注文情報を参照してください。



### LDC5072-Q1 代表的なアプリケーションの図

英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 🐼 www.ti.com で閲覧でき、その内容が常に優先されます。 TI では翻訳の正確性および妥当性につきましては一切保証いたしません。 実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



# **Table of Contents**

| 1 | 特長1                                   |
|---|---------------------------------------|
| 2 | アプリケーション1                             |
| 3 | 概要1                                   |
| 4 | Revision History2                     |
| 5 | 概要 (続き)5                              |
| 6 | Pin Configuration and Functions5      |
| 7 | Specifications6                       |
|   | 7.1 Absolute Maximum Ratings6         |
|   | 7.2 ESD Ratings                       |
|   | 7.3 Recommended Operating Conditions6 |
|   | 7.4 Thermal Information6              |
|   | 7.5 Electrical Characteristics7       |
|   | 7.6 Diagnostics 10                    |
|   | 7.7 Switching Characteristics12       |
|   | 7.8 Typical Characteristics13         |
| 8 | Detailed Description14                |
|   | 8.1 Overview14                        |
|   | 8.2 Functional Block Diagram15        |
|   | 8.3 Feature Description15             |

| 8.4 Device Functional Modes                           | .23  |
|-------------------------------------------------------|------|
| 9 Application and Implementation                      | . 26 |
| 9.1 Application Information                           | . 26 |
| 9.2 Typical Applications                              | . 26 |
| 10 Power Supply Recommendations                       | .33  |
| 10.1 Mode 1: VCC = 5 V, VREG = 3.3 V                  | 33   |
| 10.2 Mode 2: VCC = VREG = 3.3 V                       | .33  |
| 11 Layout                                             | . 34 |
| 11.1 Layout Guidelines                                | . 34 |
| 11.2 Layout Example                                   | . 34 |
| 12 Device and Documentation Support                   | .35  |
| 12.1 Receiving Notification of Documentation Updates. | .35  |
| 12.2 サポート・リソース                                        | . 35 |
| 12.3 Trademarks                                       | .35  |
| 12.4 静電気放電に関する注意事項                                    | . 35 |
| 125 用語集                                               | 35   |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information.                                          | .35  |
|                                                       |      |

4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C        | nanges from Revision B (August 2021) to Revision C (July 2023) Page                                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •        | データシートのステータス可視性を公開リリースに変更1                                                                                                                                                                                                     |
| C        | nanges from Revision A (September 2020) to Revision B (August 2021) Page                                                                                                                                                       |
| •        | ドキュメント全体にわたって表、図、相互参照の採番方法を更新1                                                                                                                                                                                                 |
| •        | 「概要」セクションのアプリケーション図、および図 9-1、9-3、9-4、9-5 が更新されました。1                                                                                                                                                                            |
| •        | Separated output comparator short into positive and negative limits                                                                                                                                                            |
| •        | The tPRWR_ON_DT in the "Switching Characteristics" is incorrectly specified. The values "360/400/440" will be changed to "302/336/370"                                                                                         |
| •        | The AGC rate change is imprecisely specified in <i>Automatic Gain Control</i> : "1 code each second" was updated to "one code approximately every 840mS". Added eight codes every 3.2uS during start-up in the fast AGC region |
| •        | Updated application diagram in 5-V Supply Mode and updated 表 9-1 to include connection instructions for the AGC_EN pin26                                                                                                       |
| •        | The resistor R2 in the example design in AGC Mode was updated to $1.5K\Omega$                                                                                                                                                  |
| •        | Changed 🗵 9-3                                                                                                                                                                                                                  |
| CI<br>Re | nanges from December 7, 2018 to September 30, 2020 (from Revision * (December 2018) to evision A (September 2020))                                                                                                             |

| R | evision A (September 2020))                                                                                     | Page           |
|---|-----------------------------------------------------------------------------------------------------------------|----------------|
| • | デバイスの最大動作時周囲温度を 160℃に更新。                                                                                        | 1              |
| • | 機能安全能力のテキストを更新。                                                                                                 | 1              |
| • | Updated pin description for better clarity replacing inverted and non-inverted with negative and positive       |                |
|   | respectively.                                                                                                   | <mark>5</mark> |
| • | Updated T <sub>A</sub> to 160°C in Absolute Maximum Ratings                                                     | <mark>6</mark> |
| • | Updated T <sub>1</sub> to 170°C in Absolute Maximum Ratings                                                     | 6              |
| • | Added 4000V HBM ESD information to ESD Ratings                                                                  | 6              |
| • | Changed INL to Err <sub>INI</sub> and updated definition and values in Signal Path section of <i>Electrical</i> |                |
|   | Characteristics                                                                                                 | 7              |
|   |                                                                                                                 |                |

TEXAS INSTRUMENTS www.ti.com/ja-jp

| • | Changed maximum value of t <sub>PROP CH</sub> over temperature and changed maximum T <sub>A</sub> to 160°C in Signal Pat                                                      | th        |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|   | section of <i>Electrical Characteristics</i>                                                                                                                                  | 7         |
| • | Changed maximum value of tPROP_DIFF in Signal Path section of <i>Electrical Characteristics</i>                                                                               | 7         |
| • | Added V <sub>OUT_SE</sub> in Signal Path section of <i>Electrical Characteristics</i>                                                                                         | 7         |
| • | Changed maximum value of V <sub>OUT_DIFF_TC</sub> over temperature and changed maximum T <sub>A</sub> to 160°C in Signal<br>Path section of <i>Electrical Characteristics</i> | <br>7     |
| • | Added Gran and Antonio Signal Bath soction of Electrical Characteristics                                                                                                      | 7         |
| • | Added V                                                                                                                                                                       | 7         |
| • | Added v <sub>in_off</sub> parameter in Signal Path section of <i>Electrical Characteristics</i>                                                                               | /         |
| • | Added n <sub>SIG_PATH_SE</sub> parameter in Signal Path section of <i>Electrical Characteristics</i>                                                                          | /         |
| • | Added n <sub>SIG_PATH_DIFF</sub> parameter in Signal Path section of <i>Electrical Characteristics</i>                                                                        | /         |
| • | voltage in Excitation section of <i>Electrical Characteristics</i>                                                                                                            | 7         |
| • | Split V <sub>DC LC</sub> between 25°C and over temperature and specified values wnen VREG is below regulation                                                                 |           |
|   | voltage in Excitation section of <i>Electrical Characteristics</i>                                                                                                            | 7         |
| • | Changed limits and test conditions for ILIM I.C. in Excitation section of <i>Electrical Characteristics</i>                                                                   | 7         |
| • | Added Internal Pull Up resistor parameter R <sub>PULLCx</sub> in Excitation section of <i>Electrical Characteristics</i>                                                      | 7         |
| • | Added Internal Pull down resistor parameter R <sub>PD LCx</sub> in Excitation section of <i>Electrical Characteristics</i>                                                    | 7         |
| • | Expanded limits for input differential input signal amplitude VDIFE REC in Receiver section of                                                                                |           |
|   |                                                                                                                                                                               | 7         |
| • | Added Internal pull-up resistor parameter Rel INVI in Receiver section of <i>Electrical Characteristics</i>                                                                   | 7         |
| • | Added Internal pull-down resistor parameter R <sub>PD_INVP</sub> in Receiver section of <i>Electrical Characteristics</i>                                                     |           |
| • | Split RACC EN AUTO parameter into RACC EN MIN and RACC EN MAX in AGC section of                                                                                               |           |
|   | Electrical Characteristics                                                                                                                                                    | 7         |
| • | Added internal pull-up resistor R <sub>PU AGC EN</sub> parameter in AGC section of <i>Electrical Characteristics</i>                                                          | 7         |
| • | Updated definition of AGC Target, AGC FH, AGC SH, AGC SL and AGC FL for clarity and                                                                                           |           |
|   | split parameter across temperature and VCC in AGC section of Electrical Characteristics                                                                                       | 7         |
| • | Changed VILIM OUT to III IM OUT for clarity in Output Stage section of <i>Electrical Characteristics</i>                                                                      | 7         |
| • | Removed required conditions for VCC and GND connection to be valid and added min, and max values for                                                                          | or        |
|   | RPD OUT and RPU OUT parameters in Output Stage section of <i>Electrical Characteristics</i>                                                                                   | 7         |
| • | Added IOLIT NOVCC * and IOLIT NOGND * parameters in Output Stage section of <i>Electrical Characteristics</i>                                                                 | 7         |
| • | Removed required conditions for VCC and GND connection to be valid and added test conditions for                                                                              | _         |
|   | V <sub>OUT_FLT_LOW</sub> and V <sub>OUT_FLT_HIGH</sub> parameters in Output Stage section of <i>Electrical Characteristics</i>                                                | 7         |
| • | Split V <sub>OUT_FLT_HIGH</sub> and V <sub>OUT_FLT_LOW</sub> parameters across temperature and VCC in Output Stage section c                                                  | <u>זר</u> |
|   | Electrical Characteristics                                                                                                                                                    | 7         |
| • | Added I <sub>OUT_LK_PU</sub> parameter in Output Stage section of <i>Electrical Characteristics</i>                                                                           | 7         |
| • | Added internal impedance parameters I <sub>PD_INx*_BIST</sub> in <i>Diagnostics</i>                                                                                           | 10        |
| • | Added pin BIST comparator thresholds V <sub>TH_FALL_INx*_BIST</sub> in <i>Diagnostics</i>                                                                                     | 10        |
| • | Added internal impedance parameter I <sub>PU_AGC_EN_BIST</sub> on AGC_EN pin in <i>Diagnostics</i>                                                                            | 10        |
| • | Added value for VREG capacitor loss C <sub>LOSS_VREG</sub> in <i>Diagnostics</i>                                                                                              | 10        |
| • | Moved V <sub>POR_VREG_xth</sub> to <i>Diagnostics</i>                                                                                                                         | 10        |
| • | Added LC Frequency fault detection parameter f <sub>FLTH_LC</sub> in <i>Diagnostics</i>                                                                                       | 10        |
| • | Added internal impedance on LCx pins parameters, I <sub>Px LCx BIST</sub> in <i>Diagnostics</i>                                                                               | . 10      |
| • | Added t <sub>MIN PH IMB</sub> in <i>Diagnostics</i>                                                                                                                           | 10        |
| • | Added AGC fault limits, VAL <sub>AGC INP OOR x</sub> in <i>Diagnostics</i>                                                                                                    | 10        |
| • | Added input out-of-range pin and low-pass filter parameters, VOOR H INX x in Diagnostics                                                                                      | 10        |
| • | Added common mode fault parmeters for output pin, V <sub>CM x OUTx PIN</sub> in <i>Diagnostics</i>                                                                            | 10        |
| • | Added V <sub>OUTx SHRT CMP OFF</sub> in <i>Diagnostics</i>                                                                                                                    | 10        |
| • | Added internal regulator under voltage parameter, V <sub>UV DVDD</sub> in <i>Diagnostics</i>                                                                                  | 10        |
| • | Added V <sub>TOGGLE AGC EN</sub> in <i>Diagnostics</i>                                                                                                                        | 10        |
| • | Added thermal shutdown parameters T <sub>TSD x</sub> in <i>Diagnostics</i>                                                                                                    | 10        |
| • | Combined VCC out of range fault degltich times in type Fit DT and updated value in Switching                                                                                  | -         |
|   | Characteristics                                                                                                                                                               | 12        |
| • | Added VREG over voltage deglitch time typeg over in Switching Characteristics                                                                                                 | 12        |
| • | Added LC amplitude fault deglitch times in Switching Characteristics                                                                                                          | . 12      |
| • | Updated values for tAGC EN X DT parameters Switching Characteristics                                                                                                          | . 12      |
|   |                                                                                                                                                                               |           |

LDC5072-Q1 JAJSGO3C – DECEMBER 2018 – REVISED JULY 2023



|   | A literative sector in the sector for the literative in Oracle bins of the sector in the                | 40    |
|---|---------------------------------------------------------------------------------------------------------|-------|
| • | Added input pin and low pass filter fault deglitch times in Switching Characteristics                   | . 12  |
| • | Added and updated outpin fault deglitch times t <sub>OUT x DT</sub> in <i>Switching Characteristics</i> | 12    |
| • | Added AGC deglitch times t <sub>AGC x DT</sub> in Switching Characteristics                             | 12    |
| • | Renamed t <sub>FLT SIGNAL</sub> to t <sub>FLT RECOV</sub> in Switching Characteristics                  | 12    |
| • | Added power on degltich time t <sub>PWR ON DT</sub> in Switching Characteristics                        | . 12  |
| • | Added 🛛 7-6 for OUTx leakage current.                                                                   | . 13  |
| • | Updated text in Signal Processing Block for clarity                                                     | . 16  |
| • | Updated Fixed Gain Control section based on new design                                                  | 18    |
| • | Updated variable name in 式 8 for clarity                                                                | 18    |
| • | Updated text in Automatic Gain Control to add information on time-step of the AGC block                 | 18    |
| • | Added details on output pin diagnostics and output ratiometricity to VCC in Output Stage                | . 19  |
| • | Added Undervoltage Diagnostics, Initialization Diagnostics, Normal State Diagnostics and Fault State    |       |
|   | Diagnostics to list details on the diagnosotics available in LDC5072-Q1                                 | . 20  |
| • | Added details for device functional modes. Added 🗵 8-5 and described each of the states in LDC5072-Q1   |       |
|   |                                                                                                         | 23    |
| • | Updated application diagram in 5-V Supply Mode and updated 表 9-1 with new optional component values     | s for |
|   | EMC robustness                                                                                          | . 26  |
| • | Updated application diagram in 3.3-V Supply Mode with new optional component values for EMC             |       |
|   | robustness                                                                                              | . 29  |
| • | Updated application diagram in セクション 9.2.3 with new optional component values for EMC robustness        | 31    |
|   |                                                                                                         |       |



# 5 概要 (続き)

LDC5072-Q1 には 3.3V または 5V の入力電圧が供給され、アナログの正弦および余弦出力をマイコンに接続して角度 を計算できます。このデバイスは、出力ピンの高電圧への短絡に対する ESD、EMC/EMI 耐性、逆バッテリ保護、逆電流 保護を備えています。電源ピンと出力ピンは、すべて高電圧対応です。このデバイスはモータのノイズに対する耐性があ り、帯域外の低周波および高周波ノイズをフィルタリングできます。LDC5072-Q1 は、短絡や開放などのセンサ・フォルト を検出するための広範な診断機能と、電流制限、過電圧、低電圧検出などの内部診断機能を備えています。LDC5072-Q1 は、機能安全アプリケーションを対象とした ISO 26262 仕様に従って設計されています。

# **6** Pin Configuration and Functions





#### 表 6-1. Pin Functions

| PIN |        |     | DESCRIPTION                                          |  |
|-----|--------|-----|------------------------------------------------------|--|
| NO. | NAME   |     | BESCHIFTION                                          |  |
| 1   | LCIN   | I/O | LC oscillator input                                  |  |
| 2   | LCOUT  | I/O | LC oscillator output                                 |  |
| 3   | тмо    | I/O | Test Mode Input                                      |  |
| 4   | IN0P   | I   | Input channel 0 positive                             |  |
| 5   | IN1P   | I   | Input channel 1 positive                             |  |
| 6   | INON   | I   | Input channel 0 negative                             |  |
| 7   | IN1N   | I   | Input channel 1 negative                             |  |
| 8   | AGC_EN | I   | Automatic Gain Control Enable and Fixed Gain Setting |  |
| 9   | TOUT   | I/O | Test Mode Output                                     |  |
| 10  | OUT1N  | 0   | Output channel 1 negative                            |  |
| 11  | OUT1P  | 0   | Output channel 1 positive                            |  |
| 12  | OUTON  | 0   | Output channel 0 negative                            |  |
| 13  | OUT0P  | 0   | Output channel 0 positive                            |  |
| 14  | VREG   | I/O | Regulated 3.3-V Supply output                        |  |
| 15  | GND    | G   | Ground                                               |  |
| 16  | VCC    | Р   | Input Voltage Supply                                 |  |

(1) I = input, O = output, I/O = input and output, G = ground, P = power



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           |                                | MIN  | MAX | UNIT |
|-------------------------------------------|--------------------------------|------|-----|------|
| VCC                                       | Input Supply voltage           | -15  | 30  |      |
| OUT0P, OUT0N, OUT1P, OUT1N                | Output pin voltage             | -15  | 30  |      |
| VREG                                      | Regulator output voltage       | -0.3 | 5.5 | V    |
| GND                                       | Ground Pin voltage             | -0.3 | 0.3 | v    |
| LCOUT, LCIN                               | LC Oscillator pin voltage      | -0.3 | 5.5 |      |
| AGC_EN, TM0, TOUT, IN0P, IN0N, IN1P, IN1N | All other pin voltage          | -0.3 | 5.5 |      |
| T <sub>A</sub>                            | Operating free air temperature | -40  | 160 |      |
| TJ                                        | Operating junction temperature | -40  | 170 | °C   |
| T <sub>stg</sub>                          | Storage temperature range      | -65  | 150 |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                                     |                                                              | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM) per AEC Q100-002                                             | All pins                                                     | ±2000 |      |
|                    |                         | (1)<br>HBM ESD Classification Level 2                                               | OUT0x, OUT1x, IN0x, IN1x,<br>LCIN, LCOUT, VCC to GND<br>only | ±4000 | v    |
|                    |                         | Charged-device model (CDM), per AEC<br>Q100-011<br>CDM ESD Classification Level C4B | All pins                                                     | ±500  |      |
|                    |                         |                                                                                     | Corner pins (1, 8, 9, 16)                                    | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                                                               | MIN  | NOM | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------|------|-----|-----|------|
| V <sub>CC_50</sub> | V <sub>CC</sub> input voltage (5V input mode)                                 | 4.5  | 5   | 5.6 | V    |
| V <sub>CC_33</sub> | $V_{CC}$ and $V_{REG}$ input voltage (3.3V input mode)                        | 3.15 | 3.3 | 3.6 | v    |
| IQ                 | During startup and in operation (excluding LC oscillator load and OUTxx load) |      |     | 22  | mA   |

### 7.4 Thermal Information

|                       |                                              | LDC5072-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | UNIT |
|                       |                                              | 16 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 93.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 24.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 39.7       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.9        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 39.1       | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.



#### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted) over recommended  $V_{cc}$  range (unless otherwise noted)

|                            | PARAMETER                                                                                                                                                                                                                                                      | TEST CONDITIONS                                                                                                         | MIN   | TYP | MAX   | UNIT   |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|--------|
| Input Supply               |                                                                                                                                                                                                                                                                |                                                                                                                         |       |     |       |        |
| VCC <sub>Ramp</sub>        | Allowed VCC ramp up rate                                                                                                                                                                                                                                       |                                                                                                                         | 0.17  |     | 100e6 | V/s    |
| C <sub>EXT_VCC</sub>       | External VCC decoupling capacitor range                                                                                                                                                                                                                        |                                                                                                                         | 80    | 100 |       | nF     |
| Internal LDO Regulat       | tor VREG                                                                                                                                                                                                                                                       |                                                                                                                         |       |     |       |        |
| V <sub>VREG</sub>          | Internal LDO output voltage                                                                                                                                                                                                                                    |                                                                                                                         | 3.15  | 3.3 | 3.6   |        |
| V <sub>POR_VREG_UTH</sub>  | VREG power-on upper threshold                                                                                                                                                                                                                                  |                                                                                                                         |       |     | 3.15  | V      |
| V <sub>POR_VREG_LTH</sub>  | VREG power-on lower thershold                                                                                                                                                                                                                                  |                                                                                                                         | 2.91  |     |       |        |
| ILOAD_REG_EXT              | Maximum external load on VREG (used<br>for setting voltage on AGC_EN pin<br>externally) (Information Only)                                                                                                                                                     |                                                                                                                         |       |     | 1     | mA     |
| I <sub>LIM_VREG</sub>      | VREG current limit                                                                                                                                                                                                                                             |                                                                                                                         | 40    |     | 90    |        |
| C <sub>EXT_VREG</sub>      | External VREG decoupling capacitor                                                                                                                                                                                                                             |                                                                                                                         | 180   |     | 2000  | nF     |
| Signal Path                |                                                                                                                                                                                                                                                                |                                                                                                                         |       |     |       |        |
| Err <sub>INL</sub>         | Integral Non-Linearity error <sup>(3)</sup> of the signal<br>path transfer function for each channel<br>measured as:<br>Maximum % deviation of output from a<br>best fit line through measured outputs<br>when input is swept from minium to<br>maximum value. | For static inputs; VCC=5V;<br>-3.5V ≤( V <sub>OUTxP</sub> -V <sub>OUTxN</sub> ) ≤<br>3.5V                               |       | 1%  | 2.5   | %      |
|                            | Propagation Delay through receive stage at room temperature.                                                                                                                                                                                                   | Measured as zero crossing of diffrential input (INx) to                                                                 | 3.3   |     | 4.6   | j      |
| <sup>t</sup> PROP_CH       | Propagation Delay through receive stage across temperature (-40°C to 160°C).                                                                                                                                                                                   | zero crossing of differential<br>output (OUTx)<br>C <sub>OUT</sub> on each pin = 10nF                                   |       |     | 5     | μs     |
| tprop_diff                 | Propagation Delay difference between two<br>channels across temperature                                                                                                                                                                                        | Measured as delay<br>between the zero crossings<br>of the diffrential outputs.                                          |       |     | 500   | ns     |
| V <sub>OUT_SE</sub>        | Difference between single ended outputs calculated at $V_{OUT0P}\text{-}V_{OUT1P}$                                                                                                                                                                             | Measured for static inputs<br>only for VCC=5V; -1.75V $\leq$<br>( V <sub>OUT0P</sub> -V <sub>OUT1P</sub> ) $\leq$ 1.75V |       | 50  | 65    | mV     |
| Vout_diff                  | Difference between differential output calculated as (V_OUT0P-V_OUT0N) - (V_OUT1P-V_OUT1N) at room temperature                                                                                                                                                 | Measured for static inputs                                                                                              |       |     | 100   |        |
| Vout pitt to               | Deviation of V <sub>OUT_DIFF</sub> at -40°C from room temperature                                                                                                                                                                                              | only for VCC=5V; -3.5V $\leq$<br>( V <sub>OUTxP</sub> -V <sub>OUTxN</sub> ) $\leq$ 3.5V                                 |       |     | 20    | mV     |
| VOUT_DIFF_TC               | Deviation of V <sub>OUT_DIFF</sub> at 160°C from room temperature                                                                                                                                                                                              |                                                                                                                         |       |     | 38    |        |
| Guio dio Patri             | Gain mismatch between Channel 1 and<br>Channel 2 signal path calculated as                                                                                                                                                                                     | Fixed Gain Mode;<br>VCC=3.3V 4.55%VREG < $V_{AGC_EN} < 95.45\%VREG$<br>-40°C $\leq T_A \leq 160°C$                      | -0.4  |     | 0.4   | %      |
|                            | (Gain <sub>out1</sub> -Gain <sub>out0</sub> )/<br>((Gain <sub>out1</sub> +Gain <sub>out0</sub> )*0.5) <sup>(2)</sup>                                                                                                                                           | Fixed Gain Mode;<br>VCC=5.0V; 4.55%VREG <<br>$V_{AGC_EN} < 95.45\%VREG$<br>$-40^{\circ}C \le T_A \le 160^{\circ}C$      | -0.35 |     | 0.55  |        |
| V. a                       | Input referred offset for IN0 channel <sup>(2)</sup><br>measured with input shorted and exciter<br>coil connected                                                                                                                                              | VCC=3.3V, 5.0V;<br>Fixed Gain Mode;<br>30%VREG < Vice Fix S                                                             |       | 150 | 170   | μV     |
| * in_off                   | Input referred offset for IN1 channel <sup>(2)</sup><br>measured with input shorted and exciter<br>coil connected                                                                                                                                              | 95.45% VREG<br>- $40^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 160°C                                                      |       | 50  | 100   | μV     |
| N <sub>SIG_PATH_SE</sub>   | Input referred noise for the complete signal path for single ended output for each channel <sup>(2)</sup>                                                                                                                                                      |                                                                                                                         |       | 25  |       | nV/√Hz |
| n <sub>SIG_PATH_DIFF</sub> | Input referred noise for the complete signal path for differential output for each channel <sup>(2)</sup>                                                                                                                                                      |                                                                                                                         |       | 36  |       | nV/√Hz |
| Excitation                 |                                                                                                                                                                                                                                                                |                                                                                                                         |       |     |       |        |

# over operating free-air temperature range (unless otherwise noted) over recommended $V_{cc}$ range (unless otherwise noted)

|                                     | PARAMETER                                                                                                                  | TEST CONDITIONS                                                                                     | MIN  | TYP  | MAX  | UNIT  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-------|
|                                     |                                                                                                                            | $3.15V \le V_{VREG} \le 3.6;$<br>T <sub>A</sub> =25°C                                               | 70   | 75.8 | 81.5 |       |
|                                     | LC oscillator differential amplitude                                                                                       | $3.15V \le V_{VREG} \le 3.6; -40^{\circ}C \le T_A < 160^{\circ}C$                                   | 64   |      | 87   |       |
| V <sub>AMP_LC</sub>                 |                                                                                                                            | V <sub>POR_VREG_LTH</sub> ≤ V <sub>VREG</sub> ≤<br>V <sub>POR_VREG_UTH</sub> ; T <sub>A</sub> =25°C | 69.5 |      | 82.5 | %Vreg |
|                                     | V <sub>REG</sub> is below regulation voltage                                                                               | $V_{POR_VREG_LTH} \le V_{VREG} \le V_{POR_VREG_UTH}; -40^{\circ}C < T_A$<br>< 160°C                 | 63   |      | 88   |       |
|                                     |                                                                                                                            | 3.15V ≤ V <sub>VREG</sub> ≤ 3.6;<br>T <sub>A</sub> =25°C                                            | 47   | 50   | 52.5 |       |
|                                     | De operating point for Le oscillator                                                                                       | $3.15V \le V_{VREG} \le 3.6; -40^{\circ}C \le T_A < 160^{\circ}C$                                   | 43.5 |      | 56.5 |       |
| V <sub>DC_LC</sub>                  |                                                                                                                            | V <sub>POR_VREG_LTH</sub> ≤ V <sub>VREG</sub> ≤<br>V <sub>POR_VREG_UTH</sub> ; T <sub>A</sub> =25°C | 47.5 |      | 53   | %VREG |
|                                     | V <sub>VREG</sub> is below regulation voltage                                                                              | $V_{POR_VREG_LTH} \le V_{VREG} \le V_{POR_VREG_UTH}; -40^{\circ}C < T_A$<br>< 160°C                 | 42.5 |      | 57.5 |       |
| I <sub>LIM_LC</sub> <sup>(2)</sup>  | RMS value of LC oscillator current limit                                                                                   |                                                                                                     | 13   |      | 30   | mA    |
| f <sub>OSC_LC</sub> <sup>(2)</sup>  | LC oscillator resonant frequency                                                                                           |                                                                                                     | 2.4  |      | 5    | MHz   |
| THD <sub>LC</sub> <sup>(2)</sup>    | Total harmonic distortion of oscillator output (V <sub>LCIN</sub> -V <sub>LCOUT</sub> )                                    |                                                                                                     |      |      | -30  | dB    |
| R <sub>PU_LCx</sub>                 | Internal pull up resistance to VREG on LCIN and LCOUT pins                                                                 |                                                                                                     | 220  |      | 330  | ΚΩ    |
| R <sub>PD_LCx</sub>                 | Internal pull down resistance to GND on LCIN and LCOUT pins                                                                |                                                                                                     | 220  |      | 330  | ΚΩ    |
| Rp                                  | Allowed range for equivalent parallel resistance of LC oscillator coil                                                     |                                                                                                     | 167  |      | 5000 | Ω     |
| L                                   | Allowed range of inductance of excitation coil resonator                                                                   |                                                                                                     |      | 5    |      | μH    |
| C <sub>LC1</sub> , C <sub>LC2</sub> | Allowed range for capacitors for excitation coil                                                                           |                                                                                                     | 100  | 370  |      | pF    |
| C <sub>MIS</sub>                    | Allowed capacitor mismatch (between $C_{LC1}$ and $C_{LC2}$ )                                                              |                                                                                                     | -10  |      | 10   | %     |
| Receiver                            | 1                                                                                                                          |                                                                                                     |      |      |      |       |
| V <sub>DIFF_REC</sub>               | Allowed range for differential input signal amplitude                                                                      | In fixed gain mode, voltage<br>on AGC_EN pin adjusted to<br>set gain to avoid clipping              | 5    |      | 400  | mVp-p |
| V <sub>COM_REC</sub>                | Common mode voltage forced on input signals                                                                                |                                                                                                     | 45   | 50   | 55   | %VREG |
| f <sub>LF_BPF_REC</sub>             | Bandpass filter lower cutoff frequency <sup>(1)</sup>                                                                      |                                                                                                     | 430  | 600  | 760  | kHz   |
| f <sub>UF_BPF_REC</sub>             | Bandpass filter upper cutoff frequency <sup>(1)</sup>                                                                      |                                                                                                     | 12   | 20   | 26   | MHz   |
| f <sub>LPF_REC</sub>                | Low pass filter (after demodulation)                                                                                       |                                                                                                     | 65   | 100  | 125  | kHz   |
| Vn_diff_rec                         | Amplitude of differential noise on input<br>rejected by receive path for fundamental<br>frequency between 10KHz to 20KHz   | Differential input signal<br>>20mVpp, VCC=5V,<br>Sqaure wave noise signal<br>ramp time = 8µs        |      |      | 1    | ) (   |
| Vn_com_rec                          | Amplitude of common mode noise on<br>input rejected by receive path for<br>fundamental frequency between 10KHz to<br>20KHz | Differential input signal<br>>20mVpp, VCC=5V,<br>Sqaure wave noise signal<br>ramp time = 8µs        |      |      | 1    | vpp   |
| R <sub>PU_INxN</sub>                | Internal pull up resistor to VREG on each of the INxN pins                                                                 |                                                                                                     | 0.8  | 1    | 1.2  | MO    |
| R <sub>PD_INxP</sub>                | Internal pull down resistor to GND on each of the INxP pins                                                                |                                                                                                     | 0.8  | 1    | 1.2  | IVISZ |
| L <sub>REC</sub>                    | Typical Receiver coil inductance<br>(Information only)                                                                     |                                                                                                     |      | 0.2  |      | μH    |
| R <sub>REC</sub>                    | Typical Receiver coil resistance<br>(Information only)                                                                     |                                                                                                     |      | 6    |      | Ω     |



# over operating free-air temperature range (unless otherwise noted) over recommended $V_{cc}$ range (unless otherwise noted)

|                           | PARAMETER                                                                                                                                                  | TEST CONDITIONS                                                       | MIN  | TYP  | MAX   | UNIT                   |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|------|-------|------------------------|
| Automatic Gain Control    |                                                                                                                                                            |                                                                       |      |      |       |                        |
| VAGC_EN_AUTO              | Voltage on AGC_EN pin to set AGC in auto mode                                                                                                              |                                                                       |      |      | 2     |                        |
| VAGC_EN_MANUAL            | Voltage range on AGC_EN pin to<br>manually set different AGC gains                                                                                         |                                                                       | 4.55 |      | 95.45 | /0VINEG                |
| R <sub>AGC_EN_MIN</sub>   | Minimum value of required external<br>resistor on AGC_EN to ground to enable<br>AGC mode (Information Only)                                                |                                                                       | 1    |      |       | ΚΩ                     |
| R <sub>AGC_EN_MAX</sub>   | Maximum value of required external<br>resistor on AGC_EN to ground to enable<br>AGC mode (Information Only)                                                |                                                                       |      |      | 16.3  | ΚΩ                     |
| R <sub>PU_AGC_EN</sub>    | Internal pull up resistor to VREG on AGC_EN                                                                                                                |                                                                       | 0.8  | 1    | 1.2   | MΩ                     |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_33</sub> ; T <sub>A</sub> =25°C           | 54.5 | 59.5 | 64.5  |                        |
| ACC Torget <sup>(4)</sup> | $V_{\rm OUT}$ of $V_{\rm OUT}$ + OUT 42                                                                                                                    | V <sub>CC</sub> = V <sub>CC_33</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 53.5 |      | 65    | %\\CC                  |
| AGC_Target                |                                                                                                                                                            | $V_{CC} = V_{CC_{50}}; T_A = 25^{\circ}C$                             | 55   | 60   | 65    | %VCC                   |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_50</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 54   |      | 66    |                        |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_33</sub> ; T <sub>A</sub> =25°C           | 75.5 | 78.9 | 83    |                        |
|                           | Automatic gain control - fast regulation                                                                                                                   | V <sub>CC</sub> = V <sub>CC_33</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 75   |      | 83.5  | <b>%</b> \\ <b>C</b> C |
| AGC_FH                    | region high threshold.                                                                                                                                     | $V_{CC} = V_{CC_{50}}; T_A = 25^{\circ}C$                             | 77   | 80.1 | 84    | %\CC                   |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_50</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 76   |      | 85    |                        |
|                           | Automatic gain control - slow regulation region high threshold.                                                                                            | $V_{CC} = V_{CC_{33}}; T_A = 25^{\circ}C$                             | 66   | 68.8 | 73.5  | - %VCC                 |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_33</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 65.5 |      | 74    |                        |
| AGC_SH                    |                                                                                                                                                            | $V_{CC} = V_{CC_{50}}; T_A = 25^{\circ}C$                             | 67   | 70   | 74    |                        |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_50</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 66.5 |      | 74.8  |                        |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_33</sub> ; T <sub>A</sub> =25°C           | 45   | 48.6 | 52    | - %VCC                 |
|                           | Automatic gain control - slow regulation                                                                                                                   | V <sub>CC</sub> = V <sub>CC_33</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 44.5 |      | 52.5  |                        |
| AGC_SL                    | region low threshold.                                                                                                                                      | $V_{CC} = V_{CC_{50}}; T_A = 25^{\circ}C$                             | 46.5 | 49.8 | 53    |                        |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_50</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 46   |      | 53.5  |                        |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_33</sub> ; T <sub>A</sub> =25°C           | 34.5 | 38.3 | 42.5  |                        |
|                           | Automatic gain control - fast regulation                                                                                                                   | V <sub>CC</sub> = V <sub>CC_33</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 34   |      | 43    | %\/CC                  |
|                           | region low threshold.                                                                                                                                      | $V_{CC} = V_{CC_{50}}; T_A = 25^{\circ}C$                             | 36.7 | 39.9 | 42.7  | /0000                  |
|                           |                                                                                                                                                            | V <sub>CC</sub> = V <sub>CC_50</sub> ;<br>-40°C≤T <sub>A</sub> ≤160°C | 36   |      | 43.5  |                        |
| Output Stage              |                                                                                                                                                            |                                                                       |      |      |       |                        |
| V <sub>OUT</sub>          | Output signal range                                                                                                                                        | OUTxy pins single-ended<br>measurement                                | 7    |      | 93    | %VCC                   |
| V <sub>REF_OUT</sub>      | Output reference voltage                                                                                                                                   |                                                                       | 48   | 50   | 52    |                        |
| I <sub>ILIM_OUT</sub>     | Current limit source or sink on output pins                                                                                                                |                                                                       | 3    |      | 20    | mA                     |
| I <sub>OUT</sub>          | Load current on output pins                                                                                                                                |                                                                       |      |      | 1.5   |                        |
| R <sub>PD_OUT</sub>       | Allowed range for resistor on OUT pins to<br>GND for output pins during a detected<br>fault condition. Refer to V <sub>OUT_FLT_LOW</sub> for<br>error band |                                                                       | 4    |      | 20    | kO                     |
| R <sub>PU_OUT</sub>       | Allowed range for resistor on OUT pins to VCC for output pin during a detected fault condition. Refer to $V_{OUT\_FLT\_HIGH}$ for error band               |                                                                       | 4    |      | 20    |                        |

# over operating free-air temperature range (unless otherwise noted) over recommended $V_{cc}$ range (unless otherwise noted)

|                           | PARAMETER                                                                                               | TEST CONDITIONS                                                                                                                                                                                            | MIN | TYP MAX | UNIT       |  |
|---------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|------------|--|
| C <sub>OUT</sub>          | Capacitors on OUT pins (Information Only)                                                               | $R_{PD_OUT} = R_{PU_OUT} =$<br>10k $\overline{\Omega}$ , 8kHz rotation speed                                                                                                                               | 1   | 8       | ~ <b>F</b> |  |
| C <sub>OUT</sub>          | Capacitors on OUT pins (Information Only)                                                               | Maximum rotational speed limited                                                                                                                                                                           | 8   | 200     |            |  |
| I <sub>SCB_OUT</sub>      | Short circuit current into OUT pins when shorted to voltage higher than VCC                             | V <sub>OUT</sub> >8V; VCC=5V                                                                                                                                                                               |     | 5       | mA         |  |
|                           | Leakage current in to each OUT pin when                                                                 | VCC pin open; R <sub>PU_OUT</sub><br>=5K on each OUTx pin;<br>VCC=3.3V                                                                                                                                     |     | 12      |            |  |
| OUT_NOVCC_DIFF            | mode.                                                                                                   | VCC pin open; R <sub>PU_OUT</sub><br>=5K on each OUTx pin;<br>VCC=5.0V                                                                                                                                     |     | 25      |            |  |
|                           | Leakage current in to each OUT pin when                                                                 | VCC pin open; R <sub>PU_OUT</sub><br>=5K on each OUTxP pins;<br>VCC=3.3V                                                                                                                                   |     | 17      | μΛ         |  |
| OUT_NOVCC_SE              | mode.                                                                                                   | VCC pin open; R <sub>PU_OUT</sub><br>=5K on each OUTxP pins;<br>VCC=5.0V                                                                                                                                   |     | 35      | -          |  |
|                           | Leakage current out of each OUT pin                                                                     | GND pin open; R <sub>PD_OUT</sub> =<br>5K on each OUTx pin;<br>VCC=3.3V                                                                                                                                    |     | 30      |            |  |
| OUT_NOGND_DIFF            | differential mode.                                                                                      | GND open; R <sub>PD_OUT</sub> = 5K<br>on each OUTx pin;<br>VCC=5.0V                                                                                                                                        |     | 50      |            |  |
|                           | Leakage current out of each OUT pin                                                                     | GND pin open; R <sub>PD_OUT</sub> =<br>5K on each OUTxP pin;<br>VCC=3.3V                                                                                                                                   |     | 35      | μΑ         |  |
| OUT_NOGND_SE              | ended mode.                                                                                             | GND pin open; R <sub>PD_OUT</sub> =<br>5K on each OUTxP pin;<br>VCC=5.0V                                                                                                                                   |     | 60      |            |  |
| Vout_flt_low              | Voltage on OUT pins in fault state with<br>external pulldown resistors to ground on<br>OUT pins         | $\begin{array}{l} 4K\Omega \leq R_{PD\_OUT} \leq 20K\Omega \text{ on} \\ \text{each OUTx pin;} \\ \text{VCC=3.3V;5.0V;} \\ \text{-40}^{\circ}\text{C} \leq \text{TA} \leq 160^{\circ}\text{C} \end{array}$ |     | 4       | %VCC       |  |
|                           | Voltage on OUT pins in fault state with                                                                 | $4K\Omega \le R_{PU_OUT} \le 5K\Omega$ on<br>each OUTx pin; VCC=3.3V;<br>-40°C \le T_A \le 160°C                                                                                                           | 96  |         | *///22     |  |
| VOUT_FLT_HIGH             | pins                                                                                                    | $\begin{array}{l} 4K\Omega \leq R_{PU_OUT} \leq 10K\Omega \text{ on} \\ \text{each OUTx pin; VCC=5.0V;} \\ -40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 160^{\circ}\text{C} \end{array}$              | 96  |         | - %VCC     |  |
|                           | Leakge current on OUT pins in fault state                                                               | $5K\Omega \le R_{PU_OUT} \le 20K\Omega$ on<br>each OUTx pin; VCC=3.3V;<br>-40°C $\le T_A \le 160°C$                                                                                                        |     | 30      |            |  |
| Iout_lk_pu <sup>(2)</sup> | with external pullup resistors to VCC on<br>OUT pins when V <sub>OUTx</sub> > V <sub>OUT_FLT_HIGH</sub> |                                                                                                                                                                                                            |     | 20      | μA<br>     |  |

(1) Guaranteed by design

(2) Not tested in production

(3) This INL error is not same as INL error in calculated angle in the external MCU

(4) (AGC\_SH-AGC\_TARGET) and (AGC\_TARGET-AGC\_SL) ≥ 3% across temperature and allowed VCC range

# 7.6 Diagnostics

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                                                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------------|--------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| I <sub>PD_INxN_BIST</sub> | Pull down current to GND during startup<br>on INxN pins for sensor BIST  |                 | 150 | 200 | 270 |      |
| I <sub>PU_INxP_BIST</sub> | Pull up current from VREG during startup<br>on INxP pins for sensor BIST |                 | 150 | 200 | 270 | μΑ   |



#### over operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                                                                                                                                                | TEST CONDITIONS  | MIN  | TYP  | MAX  | UNIT     |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|----------|
| V <sub>TH_FALL_INxP_BIST</sub>         | Falling threshold of window comparator for sensor BIST on INxP pins                                                                                                      |                  | 22.7 | 25   | 30   | %\/PEG   |
| VTH_FALL_INXN_BIST                     | Falling threshold of window comparator for sensor BIST on INxN pins                                                                                                      |                  | 70   | 75   | 77.3 | 70VREG   |
| IPU_AGC_EN_BIST                        | Pull up current from VREG during startup<br>BIST on AGC_EN pin to check short to<br>ground                                                                               |                  | 200  | 250  | 350  | μA       |
| V <sub>UVUTH_VCC</sub>                 | VCC under voltage upper threshold <sup>(1)</sup>                                                                                                                         |                  |      |      | 4.5  |          |
| V <sub>UVLTH_VCC</sub>                 | VCC under voltage lower threshold <sup>(1)</sup>                                                                                                                         |                  | 3.6  |      |      | V        |
| V <sub>OVUTH_VCC</sub>                 | VCC over voltage upper threshold                                                                                                                                         |                  |      |      | 6.5  | v        |
| V <sub>OVLTH_VCC</sub>                 | VCC over voltage lower threshold                                                                                                                                         |                  | 5.6  |      |      |          |
| C <sub>LOSS_VREG</sub>                 | VREG external capacitor loss check.<br>Capacitor values below this will trigger a<br>fault.                                                                              | 5V VCC mode only | 1    |      |      | nF       |
| V <sub>OVUTH_VREG</sub> <sup>(3)</sup> | VREG overvoltage upper threshold                                                                                                                                         |                  |      |      | 4.2  | V        |
| V <sub>OVLTH_VREG</sub>                | VREG overvoltage lower threshold                                                                                                                                         |                  | 3.6  |      |      | v        |
| V <sub>POR_VREG_uth</sub>              | VREG power-on upper threshold                                                                                                                                            |                  |      |      | 3.15 | V        |
| V <sub>POR_VREG_lth</sub>              | VREG power-on lower thershold                                                                                                                                            |                  | 2.91 |      |      | v        |
| f <sub>FLTH_LC</sub>                   | LC oscillator frequency too high fault detection                                                                                                                         |                  | 5.3  |      | 6.2  |          |
| f <sub>FLTL_LC</sub>                   | LC oscillator frequency too low fault detection                                                                                                                          |                  | 2.0  |      | 2.4  | MHZ      |
| IPU_LCx_BIST                           | Pull up current from VREG during startup on LCOUT and LCIN pins for sensor BIST                                                                                          |                  | 1.7  | 2.6  | 4.0  | ٣A       |
| I <sub>PD_LCx_BIST</sub>               | Pull down current to GND during startup on LCOUT and LCIN pins for sensor BIST                                                                                           |                  | 1.7  | 2.6  | 4.0  | ША       |
| t <sub>міл_рн_імв</sub>                | Minimum time between zero crossing of sine output and the following zero crossing of cosine output and vice versa to not signal a phase imbalance fault <sup>(2)</sup> . |                  | 8.5  | 10   | 11.5 | ha       |
| VALAGC_INP_OOR_L                       | AGC quantized step out of 256 (min to<br>max gain) in auto gaib mode to signal<br>FAULT when input signal is very low<br>amplitude                                       |                  | 251  |      |      |          |
| VAL <sub>AGC_INP_OOR_H</sub>           | AGC quantized step out of 256 (min to<br>max gain) in auto gain modet o signal<br>FAULT when input signal is very high<br>amplitude                                      |                  |      |      | 4    | AGC code |
|                                        | Out of range single ended fault threshold voltage for each IN pin - High                                                                                                 |                  | 70   | 75   | 77.3 | %VREG    |
|                                        | Out of range single ended fault threshold voltage for each IN pin - Low                                                                                                  |                  | 22.7 | 25   | 30   | %VREG    |
| V <sub>OOR_H_INx_LPF</sub>             | Out of range single ended fault threshold voltage at low pass filter output - High                                                                                       |                  | 87.5 | 92.5 | 98   | %VREG    |
| V <sub>OOR_L_INx_LPF</sub>             | Out of range single ended fault threshold voltage at low pass filter output - Low                                                                                        |                  | 1    | 7.5  | 12   | %VREG    |
| V <sub>OOR_H_OUTx_PIN</sub>            | Out of range single ended fault threshold voltage for each OUT pin - High                                                                                                |                  | 93   | 95   | 97   | %VCC     |
|                                        | Out of range single ended fault threshold voltage for each OUT pin - Low                                                                                                 |                  | 3    | 5    | 7    | %VCC     |
| V <sub>CM_H_OUTx_PIN</sub>             | Deviation of output common mode above<br>V <sub>REF_OUT</sub> to trigger a FAULT                                                                                         |                  | 0.8  |      | 10   | %VCC     |
| V <sub>CM_L_OUTX_PIN</sub>             | Deviation of output common mode below<br>V <sub>REF_OUT</sub> to trigger a FAULT                                                                                         |                  | 0.8  |      | 10   | %VCC     |
| Voutx_shrt_p_cmp_off                   | Offset between internal AGC diffrential<br>output value and OUTxP differential value<br>before short between OUTxP pins is<br>detected.                                  |                  | +100 | +250 | +440 | mV       |



#### over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                                                                                      | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|------|
| Voutx_shrt_n_cmp_off       | Offset between internal AGC diffrential output value and OUTxN differential value before short between OUTxN pins is detected. |                 | -380 | -250 | -100 | mV   |
| Vuv_dvdd                   | Internal Digital Supply undervoltage check.                                                                                    |                 | 1.2  |      | 1.3  | V    |
| V <sub>TOGGLE_AGC_EN</sub> | Checks if the comparator on AGC_EN<br>toggles after AGC_EN status<br>determination                                             |                 | 50   |      | 200  | mV   |
| T <sub>TSD_rise</sub>      | Abmient temperature above which thermal shutdown fault is triggered.                                                           |                 |      | 190  |      | °C   |
| T <sub>TSD_fall</sub>      | Abmient temperature below which thermal shutdown fault is cleared                                                              |                 |      | 160  |      | °C   |

(1) Continuously checked in VCC = 5V mode. Ignored in VCC=VREG=3.3V mode

(2) Fault is signaled only at occurance of 3 consecutive violations of the minimum time.

(3) Device will continue normal operation until the over-voltage threshold on VREG triggered

#### 7.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                                                                                                              | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| t <sub>VCC_FLT_DT</sub>    | Deglitch time for VCC over voltage and under voltage detection                                                                                         |                                     | 180 | 200 | 220 | μs   |
| t <sub>VREG_OV_DT</sub>    | Deglitch time for VREG over voltage detection                                                                                                          |                                     | 180 | 200 | 220 | μs   |
| t <sub>LC_FLT_DT</sub>     | Deglitch times for LC amplitude related faults                                                                                                         |                                     | 180 | 200 | 220 | μs   |
| t <sub>AGC_EN_DT</sub>     | Deglitch time for AGC_EN pin for AGC mode detection                                                                                                    |                                     | 2.7 | 3   | 3.3 | μs   |
| t <sub>AGC_EN_TGL_DT</sub> | Deglitch time on AGC_EN pin toggle fault after power up into normal state                                                                              |                                     | 450 | 500 | 550 | μs   |
| t <sub>IN_OOR_DT</sub>     | Deglitch time applied to each input out of range signal individually                                                                                   |                                     | 180 | 200 | 220 | μs   |
| t <sub>INX_FLT_DT</sub>    | Deglitch time applied to the fault signal determined by OR of all individual input out of range faults which are deglitched for t <sub>IN_OOR_DT</sub> |                                     | 180 | 200 | 220 | μs   |
| t <sub>LPF_OOR_DT</sub>    | Deglitch time for AFE Low Pass Filter Out<br>of Range check                                                                                            |                                     | 180 | 200 | 220 | μs   |
| tout_oor_dt                | Deglitch time for output voltage out of range fault.                                                                                                   |                                     | 180 | 200 | 220 | μs   |
| toutx_short_dt             | Degltich time for AFE Output Short detection                                                                                                           |                                     | 450 | 500 | 550 | μs   |
| tout_cm_dt                 | Deglitch time for OUT pin common mode check                                                                                                            |                                     | 90  | 100 | 110 | μs   |
| tout_zc_dt                 | Deglitch time for OUT differential output zero crossing fault detection                                                                                |                                     | 9   | 10  | 11  | μs   |
| t <sub>AGC_ZC_DT</sub>     | Deglitch time for AGC differential output zero crossing fault detection                                                                                |                                     | 9   | 10  | 11  | μs   |
| tagc_cmp_dt                | Deglitch time to detect AGC fast/slow<br>amplitude regulation threshold has been<br>crossed                                                            |                                     | 180 | 200 | 220 | ns   |
| t <sub>AGC_VAL_DT</sub>    | Deglitch time for AGC OOR range faults                                                                                                                 |                                     | 180 | 200 | 220 | μs   |
| t <sub>flt_recov</sub>     | Fault recovery time once device<br>tranistions from FAULT to DIAGNOSTIC<br>state                                                                       | C <sub>EXT_VREG</sub> =680nF, 2.2µF | 12  |     | 16  | ms   |
| t <sub>PWR_ON</sub>        | From VREG power on until OUTx pins are released from HI-Z state.                                                                                       | C <sub>EXT_VREG</sub> =680nF, 2.2µF | 10  |     | 14  | ms   |



#### over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>PRWR_ON_DT</sub> | Deglitch time after t <sub>PWR_ON</sub> for which OUTx faults are ignored. |                 | 302 | 336 | 370 | μs   |

#### 7.8 Typical Characteristics





# 8 Detailed Description

### 8.1 Overview

The LDC5072-Q1 is an inductive position sensor front-end IC for use in automotive and industrial applications. The sensor typically consists of an excitation coil and a set of two receiver coils, all drawn on the same PCB. The sensor also has a metal target which is typically printed on another PCB. The coil PCB is mounted in a fixed position on the motor and the metal target is mounted on a rotating shaft. The device excites the excitation coil, which then couples to the receiver coils. The amount of coupling from the excitation to receiver coils depends on the relative position of the metal target to the receiver coils and also on the air gap between the coil PCB and the target. The LDC5072-Q1 has an LC oscillator driver that can drive an excitation coil with a constant amplitude and supports a wide range of LC combinations.

Two receiver coils are placed such that the LDC5072-Q1 outputs are shifted by 90°. These Sine and Cosine outputs are ratiometric to each other and can be used to calculate the angle at any given instant. The LDC5072-Q1 receiver filters out the out-of-band noise, demodulates, and amplifies the signal. The device has a gain block that can be either set manually or in automatic mode. In automatic mode, the LDC5072-Q1 will regulate output amplitude to a fixed band, which can remove sensor variability such as the lifetime variation of air gap. The device has two differential output drivers that can drive a wide range of capacitive loads. Typically these are digitized by an ADC of an MCU for further angle calculation, for motor control, or for linear position information extraction.



図 8-1. LDC5072-Q1 Typical Output

The LDC5072-Q1 was developed in accordance with ISO 26262 to support functional safety. The device implements a pin-level built-in self-test at power up to check for sensor pins open, shorts to supplies, and short between the coils. The device also has analog and digital built-in self-test to test internal safety mechanisms. The LDC5072-Q1 also implements run-time checks to continuously monitor sensor functionality. In an event that a fault is detected, the output drivers are driven to high-impedance state.



### 8.2 Functional Block Diagram



Copyright © 2018, Texas Instruments Incorporated

# 8.3 Feature Description

### 8.3.1 Input Supply Voltage

The main voltage supply for this device is on the VCC pin. The VCC pin can be supplied either by a 3.3-V or 5-V regulator. This pin is protected internally from possible negative voltages on the pin and from possible back-feeding of current from the device to the regulator. The pin can also withstand voltages as high as 30 V. For 3.3-V mode, the VREG and VCC pins are shorted together on the PCB.

There is an internal 3.3-V regulator with a capacitor on the VREG pin. This regulator is the supply for all internal blocks, the LC oscillator, and the regulator is also used as a reference block for various sections of the signal chain. Additionally, an internal 1.5-V regulator supplies the digital logic. This device has two modes of operation: a 5-V supply mode and a 3.3-V supply mode. For 5-V supply mode, 5 V is required on the VCC pin that the internal regulator will use to generate voltage on VREG. For 3.3-V supply mode, the VREG and VCC pins must be connected externally and supplied with regulated 3.3 V. This will change the common-mode voltage on the device outputs, because this voltage is derived from half the value on the VCC pin. The device includes an automatic check to figure out which mode the device is in during power up.



#### 8.3.2 Excitation Signal

The excitation signal is generated by an LC oscillator. The LCIN and LCOUT pins will be connected to the excitation coil. The oscillator signal driver automatically regulates the signal to  $V_{AMP\_LC}$ . The user can adjust the external capacitors on LCIN and LCOUT to select the excitation frequency. For best performance, two capacitors should be used. One should be placed from LCIN to ground and the other from LCOUT to ground (C<sub>1</sub> and C<sub>2</sub>). This is instead of using one capacitor between LCIN and LCOUT.

Use  $\neq$  1 to calculate the excitation frequency.

$$f_{OSC\_LC} = \frac{1}{2\pi \times \sqrt{\left(L \times \left(\frac{C_1 \times C_2}{C_1 + C_2}\right)\right)}}$$

(1)

#### where

- · L is inductance of excitation coil
- C1, C2 are the external capacitors on LCIN and LCOUT, respectively

#### 8.3.3 Signal Processing Block

The inputs to the signal processing block come from the outputs of the receiver coils of the position sensor. This block will demodulate the position signals, filter out noise, and amplify the signal in preparation for angle calculation by an external control unit. The first stage of the signal processing block contains ESD protection circuitry and sets the common-mode voltage. The second stage of this block is an EMC filter to eliminate noise. The next stage of this block is a demodulator for the input signals. This demodulation uses the frequency of the LC oscillator as a reference. The signals will then go through a low-pass filter with fixed gain. The last stage in the signal processing block is a gain stage where the gain is either set by an automatic gain control routine (AGC\_EN pin pulled to GND through an external resistor), or set to a fixed gain by the voltage on the AGC\_EN pin. The signal path gain for both channels is same and are matched very closely by careful design.

⊠ 8-2 shows a block diagram of the analog front-end in the IC that demodulates the incoming signal to extract position information.



#### 図 8-2. Signal Processing Block Diagram



#### 8.3.3.1 Demodulation

The receive path for the sine path can be modeled by  $\vec{x}$  2 through  $\vec{x}$  5.

$$\mathsf{RXi}_{\mathsf{sin}} = \mathsf{V}_{\mathsf{AMP}\_\mathsf{LC}} \times \eta \times \mathsf{sin}\big(2 \times \pi \times \mathsf{f}_{\mathsf{OSC}\_\mathsf{LC}} \times t\big) \times \mathsf{sin}\big(\Theta\big) \tag{2}$$

where

- RXi<sub>sin</sub>: Receiver path sine coil input
- V<sub>AMP LC</sub>: LC oscillator signal amplitude
- η: Coupling factor between exciter and receive coil
- f<sub>OSC LC</sub>: LC oscillator excitation frequency
- Θ: Instantaneous motor angle

$$Demod_{sin} = G_{MIXER} \times G_{BPF} \times V_{AMP\_LC} \times \eta \times sin(\Theta) \times \frac{1}{2} \times \left(1 + sin(2 \times \pi \times f_{OSC\_LC} \times t)\right)$$
(3)

where

- Demod<sub>sin</sub>: Demodulator sine path output
- V<sub>AMP LC</sub>: LC oscillator signal amplitude
- η: Coupling factor between exciter and receive coil
- f<sub>OSC LC</sub>: LC oscillator excitation frequency
- Θ: Instantaneous motor angle
- G<sub>MIXER</sub>: gain due to the mixer
- G<sub>BPF</sub>: gain due to the bandpass filter

$$LPF_{sin} = \frac{1}{2} \times G_{MIXER} \times G_{BPF} \times G_{LPF} \times V_{AMP_{LC}} \times \eta \times sin(\Theta)$$
(4)

where

- LPF<sub>sin</sub>: Low pass filter sine path output
- V<sub>AMP LC</sub>: LC oscillator signal amplitude
- η: Coupling factor between exciter and receive coil
- O: Instantaneous motor angle
- · G<sub>MIXER</sub>: gain due to the mixer
- G<sub>BPF</sub>: gain due to the bandpass filter
- G<sub>LPF</sub>: gain due to the lowpass filter

$$V_{\text{OUT}\_\text{SIN}} = \frac{1}{2} \times G \times V_{\text{AMP}\_\text{LC}} \times \eta \times sin(\Theta)$$

where

- Vout<sub>sin</sub>: Signal output at the end of sine path
- V<sub>AMP LC</sub>: LC oscillator signal amplitude
- η: Coupling factor between exciter and receive coil
- Θ: Instantaneous motor angle
- G: Total combined gain of the signal path

The cosine path can be modeled in the same way as sine path.

The total gain of the system is a combination of the gain control, mixer gain, and fixed gain. It can be modeled by  $\vec{x}$  6:

(5)

 $G = G_{FIXED} \times G_{MIXEB} \times G_{GC}$ 

- where
  - G<sub>FIXED</sub> is the fixed gain in the signal path, including G<sub>LPF</sub> and G<sub>BPF</sub>
  - G<sub>FIXED</sub> = 43.2 for VCC = 5 V G<sub>FIXED</sub> = 28.8 for VCC = 3.3 V
- $G_{MIXER}$  is the gain due to the mixer. The typical value is 0.637.
- G<sub>GC</sub> is the variable gain in the signal path. This is either selected by the AGC or the Fixed Gain Control depending on the voltage on the AGC EN pin.

### 8.3.3.2 Fixed Gain Control

To set the gain of the final gain stage, a voltage in the range of V<sub>AGC EN MANUAL</sub> must be applied to the AGC\_EN pin. This gain setting will be set during the DIAGNOSTICS state. A change in the voltage on AGC EN affects the AGC gain the next time the device enters the DIAGNOSTICS state, either during the next power up of the device or during fault recovery. The nominal value of minimum gain of this stage is 0.375 and the maximum gain is 60.375. The gain is implemented as linear in dB scale with 256 steps. This gain is rotation frequency dependent. For higher rotation speeds, the gain value will fall off. 式 7 shows the gain in linear scale is related to the voltage on AGC EN pin as a percentage of VREG:

$$Gain = 0.375 + 0.759 \times \left( 10^{\left( 1.903 \times \left( \frac{\% \text{VReg} - 4.55}{90.9} \right) \right)} - 1 \right)$$
(7)

where

- Gain is the effective gain set by gain control block.
- %VREG is the voltage on AGC EN pin expressed as percentage of voltage on the VREG pin.

The voltage applied on AGC\_EN pin should fall within V<sub>AGC EN MANUAL</sub> range.

#### 8.3.3.3 Automatic Gain Control

When the voltage on the AGC\_EN pin is below VAGC EN AUTO, the manual gain control function is disabled and the Automatic Gain Control (AGC) is enabled.

In AGC mode, the device will change the gain of the last stage of the signal processing block to keep the final output within an appropriate voltage range on VOUT. The AGC block uses the square root of the sum of the squared amplitudes of the two channels to sense amplitude of output signals and set gain selection. Both channels will have the same gain. This means that the AGC block will set the gain for sine and cosine channels such that the quantity AGC TARGET as defined in  $\pm 8$  is within the ranges listed in Specifications.

$$RADIUS = \frac{\sqrt{(OUT1P - OUT1N)^{2} + (OUT0P - OUT0N)^{2}}}{VCC}$$

where

- OUTxx: Voltage on the output pins
- VCC: Voltage on the VCC pin
- AGC TARGET: Regulation target for the AGC block

The AGC sets the gain in the DIAGNOSTICS state and then dynamically regulates it in NORMAL state. There are two regions of regulation, the slow AGC regulation region and the fast AGC regulation region. This is shown in 図 8-3. The blue curve shows the ratio defined by 式 8 as percentage of VCC. If the ratio rises above AGC\_FH or falls below AGC FL, fast regulation becomes active, and the gain is changed by four gain codes every nominal value of 819.2 µs. If the ratio falls between AGC SH and AGC FH, or between AGC FL and AGC SL, slow regulation is active, and the gain is changed by one code approximately every 840mS. To allow for faster

Copyright © 2023 Texas Instruments Incorporated

(8)





settling of the output during power up in diagnostic state, the device changes gain by one code every 3.2  $\mu$ s in slow AGC region and eight codes every 3.2  $\mu$ s in the fast AGC region. The thresholds are listed in *Specifications*. The gain step size is constant in dB scale and is approximately equal to 0.15 dB. 🛛 8-3 shows the two cases: a fast change (for example, due to a transient), and a slow change due to lifetime drift.

The AGC block thus will try to compensate for changes in amplitude of the input signal or changes in VCC. If the ratio, after reaching AGC\_TARGET, stays between AGC\_SH and AGC\_SL, then AGC does not react and does not change the gain. The AGC block engages if one of the thresholds is crossed, and it will try to change the output amplitudes such that the ratio reaches AGC\_TARGET again. Hence, the No Gain Control region in  $\boxtimes$  8-3 causes the AGC block to have some hysteresis.



図 8-3. AGC Regulation Bands

#### 8.3.4 Output Stage

The output stage consists of buffers that drive each of the outputs differentially and maintain the output common mode at  $V_{REF_OUT}$  as specified in *Specifications*. There are two output stages, one at the OUT0x pins and the other at the OUT1x pins, and each drive the pins in a push-pull manner. For a rotating input, one set of pins will represent the sine angle information and other set will represent cosine angle information. The output stages buffer the AGC output and outputs the final demodulated position information to be used by a microcontroller. The output stage is designed such that it can drive a large range of capacitive loads.

The output stage requires external capacitors as specified by  $C_{OUT}$  and pullup or pulldown resistors as specified by  $R_{PD_OUT}$  and  $R_{PU_OUT}$ . The OUTx pins enter a high impedance state in the case of a fault, so the pullup and pulldown resistors are used to pull the voltage out of range for detection by the MCU. See *External Diagnostics Required for Loss of VCC or GND* for details about external diagnostics required for loss of VCC or GND conditions.

There is a possibility that wires connecting to OUT0 and OUT1 pins can be routed outside the sensor module, so the output stage has both negative and high voltage protection to prevent the part from getting damaged in the event of shorts. The output stage also has out-of-range fault detection. The diagnostic coverage on output stage will also check if the output signal is being driven outside of the maximum allowable limit as defined in *Specifications* as shown in  $\boxtimes$  8-4. In the event of a fault, the output stages are put in Hi-Z mode and external pullup and pulldown resistors will drive OUTx pins to maximum and minimum signaling a fault to the microcontroller. See *Diagnostics* for details.





**図** 8-4. Out of Operation Fault Detection Range at the Output

注

The voltage at the OUTx pins is not ratiometric to VCC. In AGC mode, the calculated RADIUS in  $\neq$  8 value will change. Only if it crosses one of the threshold (depending on change magnitude of VCC), then the gain of AGC will be adjusted accordingly to bring the RADIUS value back to AGC\_TARGET. In fixed-gain mode, the gain will not be adjusted even if VCC change by large magnitude.

#### 8.3.5 Diagnostics

The LDC5072-Q1 is equipped with numerous diagnostics features to detect, monitor, and report failures that either existed before the power up or occurred during device operation. In the event of a failure, the LDC5072-Q1 is placed either in IDLE, DISABLED, or FAULT state (based on the failure nature), the LC Oscillator is turned off, the AFE is disabled, and the output pins are tri-stated, and consequently, are pulled up or down by external resistors. From the FAULT state, the LDC5072-Q1 returns to DIAGNOSTICS state if the fault condition is removed. From the DISABLED state, the LDC5072-Q1 is moved to IDLE state after a Power Cycle (see *Device Functional Modes*).

The LDC5072-Q1 tri-states its output to signal a fault. As shown in *Application and Implementation*, it is expected that a combination of pullup or pulldown resistors are added on OUTx pins at the termination site (that is, at the microcontroller). The values of these resistors are specified as  $R_{PU_OUT}$  and  $R_{PD_OUT}$  in *Specifications*. The resistors are generally pulled up to a supply (typically VCC) and pulled down to ground such that the ADC code on the MCU is out of the expected range. This will signal a fault to the microcontroller.

#### 8.3.5.1 Undervoltage Diagnostics

The LDC5072-Q1 continuously monitors the VREG and DVDD voltage while in DIAGNOSTICS, NORMAL, FAULT, and DISABLED states. If the VREG or DVDD drops below the specified limits (see *Electrical Characteristics*), the LC Oscillator is turned off, the AFE is disabled, and the output pins are tri-stated if neither were done so yet. Upon voltage recovery, the device transitions to the IDLE state and initiates regular Power-On Reset.

### 8.3.5.2 Initialization Diagnostics

During power up in the DIAGNOSTICS state, the LDC5072-Q1 undergoes a number of self-diagnostics and checks (for fault thresholds refer to *Diagnostics* and for de-glitch times refer to *Switching Characteristics*):

- 1. EEPROM CRC check: the LDC5072-Q1 calculates the CRC value of the EEPROM register settings and compares it to the recorded expected CRC value. In case of FAULT, the LDC5072-Q1 transitions to the DISABLED state.
- 2. LBIST check: the LDC5072-Q1 undergoes automated self-testing pattern for the digital logic. In case of FAULT, the LDC5072-Q1 transitions to the DISABLED state.
- 3. ABIST check: the LDC5072-Q1 undergoes automated self-testing pattern for the fault-monitoring circuits. In case of FAULT, the LDC5072-Q1 transitions to the DISABLED state.
- 4. Sensor interface BIST check: the LDC5072-Q1 applies the automated test patterns to Sensor interface (LCIN, LCOUT, IN0P, IN0P, IN1P, and IN1N) pins to check that they are open or shorted to GND or battery. It

also checks if there is a short between the coils of the sensor and if any of the coils are open. The LDC5072-Q1 will also check if any impedance is present as specified by the  $R_{AGC\_EN\_AUTO}$  or  $R_{PU\_AGC\_EN}$  on the AGC\_EN pin and check if the AGC\_EN pin is not shorted to GND.

- 5. VREG cap loss check: the LDC5072-Q1 uses the VREG cap to compare the internal time constant with the external time constant (5-V VCC mode only). This check is only performed at power up and is not performed if the device transitions from FAULT state to DIAGNOSTICS state. The maximum capacitance on VREG pin that can trigger this fault is given by C<sub>LOSS VREG</sub>.
- 6. The LDC5072-Q1 enables the LC oscillator and checks that V<sub>UVL\_AMP\_LC</sub>, V<sub>OVH\_AMP\_LC</sub>, V<sub>UVL\_CM\_LC</sub>, and V<sub>OVH\_CM\_LC</sub> faults disappear within t<sub>LC\_FLT\_DT</sub>.
- 7. The LDC5072-Q1 enables the AFE, AGC, and Output stages in a staggered manner.
- 8. The LDC5072-Q1 the device resets all checks and faults for certain period of time to allow all internal signals to settle and then starts monitor faults
- The LDC5072-Q1 transitions to the Normal state ensuring that t<sub>PRWR\_ON</sub> is met and no other faults are detected. In AUTO AGC mode, the LDC5072-Q1 also checks that the output of the AGC block is within AGC\_Target. If the AGC block is not within AGC\_Target, the devices transitions to the DISABLED state.

#### 8.3.5.3 Normal State Diagnostics

During normal device operation, a number of parameters are continuously monitored

For the following parameters, if a fault condition is detected, the device is transferred to the FAULT state. Only if the fault condition is cleared then the part transitions to DIAGNOSTIC state (for fault thresholds refer to *Diagnostics* and for de-glitch times refer to *Switching Characteristics*):

- VCC overvoltage check: if the VCC voltage exceeds the V<sub>OVUTH\_VCC</sub>, fault condition is detected in the t<sub>VCC\_FLT\_DT</sub>. This fault detection delay allows the LDC5072-Q1 to filter out short glitches on the VCC pin. Once the voltage drops below the V<sub>OVLTH\_VCC</sub>, the fault condition is cleared.
- VCC undervoltage check (active only in VCC = 5 V mode): if the VCC voltage falls below the VCC<sub>UVLTH</sub>, fault condition is detected in the t<sub>VCC\_FLT\_DT</sub>. This fault detection delay allows the LDC5072-Q1 to filter out short glitches on the VCC pin. Once the voltage rises above the V<sub>UVUTH VCC</sub>, the fault condition is cleared.
- VREG overvoltage check: if the VREG voltage exceeds the V<sub>OVUTH\_VREG</sub>, fault condition is detected in the t<sub>VREG\_OV\_DT</sub>. This fault detection delay allows the LDC5072-Q1 to filter out short glitches on the VREG pin. Once the voltage drops below the V<sub>OVLTH\_VREG</sub>, the fault condition is cleared.
- Thermal Shutdown Check: If the temperature of the die increases and crosses T<sub>TSD\_rise</sub>, a fault condition is detected. Once the die temperature falls below T<sub>TSD\_fall</sub>, the fault condition is cleared.

For the following parameters, if a fault condition is detected, the device is transferred to the FAULT state and then to the DIAGNOSTICS state to attempt recovery and detect if the fault is still present. The zero-crossing mentioned in this section refers to crossing of the common voltage of a differential signal pair.

- LC oscillator frequency check: if the LC tank oscillation frequency exceeds the f<sub>FLTH\_LC</sub> or falls below the f<sub>FLTL\_LC</sub> parameter, fault condition is detected in the t<sub>FAULT\_DT</sub>. This fault detection delay allows the LDC5072-Q1 to filter out short glitches on the LC tank pins.
- LC Loop control check: checks for amplitude and common mode voltage loop of the LC oscillator by monitoring internal node voltages with a comparator. The fault condition de-gltiched for t<sub>LC FLT DT</sub>.
- Output signal Out-Of-Range check: if the voltage on one of the four OUT pins exceeds the V<sub>OOR\_H\_OUTx</sub>\_PIN threshold, or falls below the V<sub>OOR\_L\_OUTx</sub> threshold parameter, fault condition is detected in the t<sub>OUT\_OOR\_DT</sub>.
- Output signal voltage check: this diagnostic compares the states of the zero-crossing comparators of OUT pins with the corresponding zero-crossing comparators of the AGC block outputs. A valid rotational signal must be present for this check, and the detection time, will depend on the rotational speed of the motor.
- Output signal common mode check: this diagnostic detects the OUT0 and OUT1 pin pairs deviation from the expected common-mode voltage. If V<sub>OUT0P</sub>+V<sub>OUT0N</sub> is greater than the range defined by V<sub>CM\_H\_OUTx\_PIN</sub> and V<sub>CM L OUTx PIN</sub>, the fault is reported with a de-glitch time of t<sub>OUT CM DT</sub>.
- Output pin short check: detects fault condition if any of the two output pins (OUTx) are shorted. It compares
  the differential output of each channel to the corresponding internal output of the AGC block (or fixed gain
  block for fixed gain mode) and flags a fault condition if the difference is greater than V<sub>OUTx\_SHRT\_CMP\_OFF</sub>.
  The fault signal is de-glitched for t<sub>OUTx\_SHORT\_DT</sub> before signaling a fault. During this de-glitch period, the
  OUTx pins are enabled even while being shorted.



- Frequency imbalance check: given a valid rotation signal, the device monitors that exactly 1 zero-crossing of the sine output occurs between two consecutive zero-crossings of the cosine output, and vice versa. A valid rotation signal detected using zero-crossing information must be present for this check to be enabled and detection time will depend on the rotational speed of the motor. For this fault to be detected two conditions must be met:
  - The device has detected 1KHz rotation frequency and the measured rotation frequency on both channels is less than 10KHz
  - The rotation frequency range condition is met for 10 consecutive cycles or 20 half cycles
- Phase imbalance check: the device checks that there is a time delay of at least t<sub>MIN\_PH\_IMB</sub> between the zero crossing of sine output and the following zero crossing of cosine output, and vice versa.
- Input signal out of range check (valid only for AGC mode): if the AGC gain code of VAL<sub>AGC\_INP\_OOR\_H</sub> or greater, or VAL<sub>AGC\_INP\_OOR\_L</sub> or less, is required to keep the OUT signals in the AGC target range (AGC\_Target), the input signals are out of range, and fault is reported. This fault is de-glitched for t<sub>AGC\_VAL\_DT</sub>.
- Input signal out of range check: if input signals during normal operation cross V<sub>OOR\_X\_INX\_PIN</sub> thresholds multiple times in an interval, or, stays constantly above V<sub>OOR\_H\_INX\_PIN</sub> or below V<sub>OOR\_L\_INX\_PIN</sub> for t<sub>IN\_OOR\_DT</sub>, the input signals are out of range, and fault is reported. The DC fault, combination of any of input signaling a fault after individual de-glitch time, is further de-glitched for t<sub>INX\_FLT\_DT</sub>.
- Input signal out of range check: if LPF output signals during normal operation cross V<sub>OOR\_x\_INx\_LPF</sub> thresholds multiple times in an interval, or, stay above V<sub>OOR\_H\_INx\_LPF</sub> or below V<sub>OOR\_L\_INx\_LPF</sub> for t<sub>LPF\_OOR\_DT</sub>, the input signals are out of range, and fault is reported.

For the following parameters, if a fault condition is detected, the device is transferred to the DISABLED state and a recovery is attempted (See *DISABLED State*):

- Register CRC check: the LDC5072-Q1 calculates the CRC value of the Safety-critical register settings and compares the CRC value to the recorded expected CRC value. In case of FAULT, the LDC5072-Q1 transitions to the DISABLED state. This check is performed continuously.
- Critical registers redundancy check: the device checks the validity of the critical registers vs its redundant copy. In case of a discrepancy, the device immediately transitions to the DISABLED state
- TM0 state check: the device checks if the TM0 pin state was changed after its state was determined during Initialization diagnostics.
- TOUT state check: the device checks if the TOUT pin state was changed after its state was determined during Initialization diagnostics.
- AGC\_EN toggle check: the device checks if the AGC\_EN state was changed after its state was determined during Initialization diagnostics. This check has a de-glitch time of t<sub>AGC EN TGL DT</sub>

### 8.3.5.4 Fault State Diagnostics

While in the Fault state, a number of parameters are continuously monitored.

For the following parameters, if a fault condition is detected, the device stays in FAULT state until and unless the fault condition is removed and then the device transitions to DIAGNOSTIC state:

- The VCC overvoltage check as described in Normal State Diagnostics.
- The VCC undervoltage check as described in Normal State Diagnostics.
- The VREG overvoltage check as described in Normal State Diagnostics.
- The thermal shutdown check as described in Normal State Diagnostics.

For the following parameters, if a fault condition is detected, the device is transferred to the DISABLED state and a recovery is attempted (see *DISABLED State*):

- The Critical registers redundancy check as described in Normal State Diagnostics.
- The TM0 state check as described in the *Normal State Diagnostics*.
- The TOUT state check as described in the Normal State Diagnostics.
- The AGC\_EN toggle check as described in Normal State Diagnostics.



For all other faults, the device attempts recovery by transitioning to DIAGNOSTIC state while the OUTx pins remain in FAULT signaling state.

#### 8.4 Device Functional Modes

The LDC5072-Q1 is driven by a state machine. The state machine is initialized upon power up, and the machine goes through the initial diagnostics routines. If the system functions normally, the device moves to a normal operational state and starts to drive the OUT pin to indicate angular information. In case of a fault, the device moves to the FAULT state, the LC oscillator driver is disabled, and the OUT pins are tri-stated to indicate fault condition until the FAULT condition is removed or the IC is power-cycled. Some critical faults will lead to the disabled state, which requires a power-cycle to recover.

図 8-5 shows the different device states. The management of faults is divided into four types of faults as shown in 表 8-1:

- Initialization faults: These faults occur during initialization and transitions the device to DISABLED state and the device indicates a fault at the OUTx pins.
- Run Time #1 faults: These faults are checked in NORMAL state and transition the device to FAULT state. For these type of faults, the device will try to recover from FAULT state when the fault condition is removed and by transitioning to the DIAGNOSTIC state.
- Run Time #2 faults: These faults are critical faults which are checked in NORMAL state and transition to DISABLED state. A recovery is attempted from this state as described in *DISABLED State*.
- Reset faults: These faults will put the part in reset and the device will power up again once the conditions causing the fault are cleared.

| RESET FAULTS                | INITIALIZATION FAULTS          | RUN TIME FAULTS # 1                 | RUN TIME FAULTS # 2                    |
|-----------------------------|--------------------------------|-------------------------------------|----------------------------------------|
| VREG UNDER VOLTAGE<br>CHECK | EE CRC CHECK                   | VCC OV/UV CHECK <sup>(1)</sup>      | CRITICAL REGISTERS<br>REDUNDANCY CHECK |
| DVDD UNDER VOLTAGE<br>CHECK | LBIST CHECK                    | FREQUENCY CHECK                     | REGISTER CRC CHECK                     |
|                             | ABIST CHECK                    | LC OSCILLATOR VOLTAGE<br>CHECK      | TM0 PULL UP CHECK                      |
|                             | SENSOR INTERFAFE BIST<br>CHECK | PHASE IMBALANCE CHECK               | TOUT PULL UP CHECK                     |
|                             | VREG CAP LOSS CHECK            | INPUT SIGNAL OUT OF RANGE<br>CHECK  | AGC_EN TOGGLE CHECK                    |
|                             | AGC_EN BIST CHECK              | OUTPUT SIGNAL OUT OF<br>RANGE CHECK |                                        |
|                             |                                | OUTPUT SIGNAL VOLTAGE<br>CHECK      |                                        |
|                             |                                | OUTPUT SIGNAL COMMON<br>MODE CHECK  |                                        |
|                             |                                | OUTPUT SHORT CHECK                  |                                        |
|                             |                                | FREQUENCY IMBALANCE<br>CHECK        |                                        |
|                             |                                | TSD CHECK <sup>(1)</sup>            |                                        |
|                             |                                | VREG OV CHECK <sup>(1)</sup>        |                                        |

#### 表 8-1. Diagnostic List

(1) These faults force the device to stay in FAULT state and not allow attempt for recovery till the fault causing condition is removed.

⊠ 8-5 shows the states and the transitions for the LDC5072-Q1. Following states are considered SAFE state where the device has detected a fault and indicates a fault making all the OUT pins high-impedance:

- IDLE
- FAULT
- DISABLED

In diagnostic state, the device indicates faults till all checks are complete and then drives the OUT pins to correct values.



🛛 8-5. Device State Diagram

#### 8.4.1 IDLE State

The LDC5072-Q1 enters the IDLE state once the VCC and VREG reach operational limits. Power-on Reset is triggered at that time and the device transitions to the DIAGNOSTICS state.

#### 8.4.2 DIAGNOSTICS State

In the DIAGNOSTICS state, the LDC5072-Q1 undergoes a number of self-diagnostics and checks to ensure that the device is functioning as expected and that all sensors are properly connected. See *Diagnostics* for more information.

The device transitions to the DIAGNOSTICS state from one of the following:

- From IDLE state, upon completion of the POR.
- From FAULT state, if the forcing fault conditions are removed or to attempt recovery from non-forcing faults.
- From DISABLED state after 20 ms to attempt recovery. For EEPROM CRC error, the device will only attempt recovery 3 times.

The device transitions from the DIAGNOSTICS state to one of the following:

- · NORMAL state, if all the checks are completed successfully.
- FAULT state, if certain fault conditions are present.
- DISABLED state, if certain fault conditions are present.



#### 8.4.3 NORMAL State

The device enters NORMAL state after successful completion of the Diagnostics checks in the DIAGNOSTICS state. In normal state, the LDC5072-Q1 is fully functional and outputs valid signals at the OUT pins. These are the characteristics of the NORMAL state:

- The LC oscillator is enabled and both the oscillation frequency and amplitude are within the specified range.
- The Analog Front End is active and the frequencies of the input signals, amplitudes, and their phase relation are within the specified range.
- the AGC is fully functional and output signals are within the specified range in Auto AGC mode.
- The Output stage is active and OUT pin signals are within the specified range.
- The NORMAL state diagnostics is active and running.

The device transitions from the NORMAL state to one of the following:

- FAULT state, if certain fault conditions are detected.
- DISABLED state, if certain fault conditions are detected.

See *Diagnostics* for more information.

#### 8.4.4 FAULT State

If certain faults are detected in the DIAGNOSTICS or NORMAL state, the device transitions to the FAULT state. These are the characteristics of the FAULT state:

- The LC oscillator is disabled.
- The Analog Front End is disabled.
- The Output stage is tri-stated and OUT pins are pulled up or down by external resistors to indicate the FAULT state.
- The FAULT state diagnostics is active and running.

The device transitions from the FAULT state to one of the following:

- DIAGNOSTICS state, to attempt recovery. For non-forcing faults this is required as the LC and signal path must be enabled to check for faults again. For non-forcing faults, the device stays in FAULT state till removed.
- DISABLED state, if certain fault conditions are detected.

See **Diagnostics** for more information.

#### 8.4.5 DISABLED State

If certain faults are detected in the DIAGNOSTICS, NORMAL or FAULT state, the device transitions to the DISABLED state. These are the characteristics of the DISABLED state:

- The LC oscillator is disabled.
- The Analog Front End is disabled.
- The Output stage is tri-stated and OUT pins are pulled up or down by external resistors to indicate the FAULT state.

The device transitions from the DISABLED state to one of the following:

- Diagnostics state after 20ms to attempt recovery. For EEPROM CRC error, the device will only attempt recovery 3 times.
- The device transitions to the IDLE state upon power cycle.



# **9** Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 9.1 Application Information

This device is intended to be used with an inductive sensor that couples an excitation coil with two receiver coils placed 90° apart. The sensor consists of a movable rotor (target) and a stationary stator (excitation and receiver coils) that allows the user to determine the angular position of the rotor with respect to the stator based on the amplitudes of the secondary coils. The device will filter and gain these signals, and will give Sine and Cosine representation of current angular position at the OUT pins. Next, these analog signals are typically converted to digital signal (by external ADCs or ADCs on board a MCU) and processed by the MCU or another processing unit to extract the angular position.

#### 9.2 Typical Applications

There are two typical system configurations with this device: a 5-V input supply mode and a 3.3-V input supply mode. Additionally, two of these devices may be used in a double-channel architecture to allow for redundancy.

#### 9.2.1 5-V Supply Mode

The primary input configuration of this device is to input a 5-V supply on the VCC pin.





| A 9-1. Recommended components |                                                                                                                                                |  |  |  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SCHEMATIC COMPONENT           | PARAMETRIC TABLE REFERENCE                                                                                                                     |  |  |  |
| C1, C2                        | C <sub>LC1</sub> ,C <sub>LC2</sub>                                                                                                             |  |  |  |
| C3, C4, C5, C6                | C <sub>OUT</sub>                                                                                                                               |  |  |  |
| C7                            | C <sub>EXT_VREG</sub>                                                                                                                          |  |  |  |
| C8                            | C <sub>EXT_VCC</sub>                                                                                                                           |  |  |  |
| R1, R2                        | Sets $V_{AGC_{EN}}$ . The minimum value for R2 is 1.5K $\Omega$ .                                                                              |  |  |  |
| R <sub>INFLT</sub>            | Optional. For increasing robustness to electromagnetic susceptibility Suggested value is $120 \ \Omega$ . Should be adapted to the application |  |  |  |
| C <sub>INFLT</sub>            | Optional. For increasing robustness to electromagnetic susceptibility<br>Suggested value is 220 pF. Should be adapted to the application       |  |  |  |
| L1, L2, L3, L4                | Optional. For increasing robustness to electromagnetic susceptibility                                                                          |  |  |  |

表 9-1. Recommended Components



#### 表 9-1. Recommended Components (continued)

| SCHEMATIC COMPONENT               | PARAMETRIC TABLE REFERENCE                                                                                    |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------|
| R <sub>PD</sub> , R <sub>PU</sub> | $R_{PD\_OUT},R_{PU\_OUT}$ ; Typically 10 K $\Omega$ Any combination of $R_{PD\_OUT},R_{PU\_OUT}$ can be used. |

#### 9.2.1.1 Design Requirements

表 9-2 lists the design requirements for this example.

#### 表 9-2. Design Requirements

| SCHEMATIC COMPONENT                 | PARAMETRIC TABLE REFERENCE |  |  |  |  |
|-------------------------------------|----------------------------|--|--|--|--|
| Maximum Speed of Motor              | 20,000 RPM                 |  |  |  |  |
| Number of Poles of Inductive Sensor | 10                         |  |  |  |  |
| Short Circuit to Battery Possible   | Yes                        |  |  |  |  |
| Gain Mode                           | Automatic Gain Control     |  |  |  |  |

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 VREG and VCC

A short circuit to battery is possible, therefore the VCC must be supplied by a 5-V rail. In this application, the VREG pin requires an external capacitor for regulation. The device will automatically detect the 5-V supply and turn the VREG LDO on for operation.

#### 9.2.1.2.2 Output Capacitors

The maximum rotational speed seen by the LDC5072-Q1 is equal to the motor speed times the number of poles of the inductive sensor:

$$Velocity_{LDC} = Velocity_{Motor} \times n$$

where

- Velocity<sub>LDC</sub> = maximum speed seen by LDC5072-Q1
- Velocity<sub>Motor</sub> = maximum speed of motor
- n = number of poles of inductive sensor

Based on Velocity<sub>LDC</sub>, choose  $C_{OUT}$  output by referring to graphs in *Typical Characteristics*. In this case, Velocity<sub>LDC</sub> equals 200,000 RPM which is 3,333 Hz. The output capacitors selected should be can be easily 50 nF but less than 149 nF.

#### 9.2.1.2.3 AGC Mode

Automatic gain control mode will automatically adjust the signal path gain. This helps to accommodate for variations in sensors as well as the mounting distance between the sensor and target.

To use AGC mode:

- R1 should be unpopulated
- R2 should be 1.5KΩ

(9)



#### 9.2.1.3 Application Curve



CH1 = IN0P-IN0N

- CH2 = IN1P-IN1N
- CH3 = OUT0P-OUT0N
- CH4 = OUT1P-OUT1N





#### 9.2.2 3.3-V Supply Mode

Another configuration of this device is to input a 3.3-V supply on the VCC pin. In this case, the VREG pin must be shorted to the VCC pin externally. The device will automatically detect the 3.3-V supply and bypass the VREG LDO for operation. Refer to  $\frac{1}{5}$  9-1 for component values.



図 9-3. Application Schematic – 3.3-V Supply Mode

#### 9.2.2.1 Design Requirements

表 9-3 lists the design requirements for this example.

| C 3-3. Design Requirements |
|----------------------------|
|----------------------------|

| SCHEMATIC COMPONENT                                    | PARAMETRIC TABLE REFERENCE |
|--------------------------------------------------------|----------------------------|
| Maximum Speed of Motor                                 | 1,000 RPM                  |
| Number of Poles of Inductive Sensor                    | 4                          |
| Short Circuit to Battery Possible                      | No                         |
| Gain Mode                                              | Fixed Gain Mode            |
| Coupling Coefficient Between Exciter and Sin/Cos Coils | 0.02                       |

#### 9.2.2.2 Detailed Design Procedure

#### 9.2.2.2.1 VREG and VCC

In this application, VCC and VREG will both be supplied by an external 3.3-V power supply. This power rail should not be exposes to voltages greater than 5.5 V.

#### 9.2.2.2.2 Output Capacitors

The method of selecting output capacitors is the same as in the first application. In this example, the output capacitors should be no more than 200 nF.

#### 9.2.2.3 Fixed Gain Mode

Fixed gain mode might be chosen in cases where the variation in INx amplitudes between boards is sufficiently small and the air gap is well controlled. An advantage is that changes in OUTx amplitudes can be measured by the host MCU. This could lead to information about air gap variance. A disadvantage is that the signal path gain will not adjust due to variances, which could lead to saturation if the signal is too large, or increased error due to low SNR if the signal is too small.



To use fixed gain mode, first determine the maximum amplitude of the signal at the INx inputs. This is calculated by knowing the maximum coupling coefficient between the LC exciter coil and the Sin/Cos coils (see  $\neq$  10 and  $\neq$  11).

$$V_{AMP_INx} = V_{AMP_LC} \times \eta_{Coupling}$$
<sup>(10)</sup>

where

- V<sub>AMP INx</sub>= differential voltage on the INx pin
- V<sub>AMP LC</sub>= differential voltage on LCOUT
- k<sub>coupling</sub> = coupling coefficient between exciter and sin/cos coils

$$G_{\text{Desired}} = \frac{V_{\text{AMP}_{\text{OUTx}}}}{V_{\text{AMP}_{\text{INx}}}} = \frac{V_{\text{AMP}_{\text{OUTx}}}}{V_{\text{AMP}_{\text{LC}}} \times \eta_{\text{Coupling}}} = \frac{2.0 \text{ V}}{2.5 \text{ V} \times 0.02} = 40$$
(11)

where

- G<sub>desired</sub>= gain setting for the system
- V<sub>AMP OUTx</sub>= Differential amplitude between OUTxP and OUTxN
- V<sub>AMP INx</sub>= Differential voltage on the INx pin

The single-ended OUTx voltages should stay within 10% to 90% of VREG. For this example, a differential amplitude of 2.0 V was chosen.

When the desired gain is known, the voltage to apply to the AGC\_EN pin can be calculated by rearranging  $\pm 7$ .

$$G_{GC} = \frac{G_{Desired}}{G_{MIXER} \times G_{FIXED}} = \frac{40}{0.637 \times 28.8} = 2.08$$
(12)

$$\text{%VREG}_{\text{Desired}} = \frac{90.9}{1.903} \times \text{log}\left(\frac{\text{G}_{\text{GC}}}{0.4}\right) + 4.55 = 38.53\text{%VREG}$$
(13)

From there, the pullup and pulldown resistors can be calculated to achieve  $%VREG_{Desired}$ . These should be 0.1% tolerant resistors and the loading should not violate the I<sub>LOAD REG EXT</sub> specification.

Choose R2 = 10 kΩ

$$R_{1} = \frac{R_{2}}{\% VREG_{Desired}} - R_{2} = \frac{10000}{.3853} - 10000 = 15.95 \text{ k}\Omega$$
(14)

Finally, choose the closest resistor value and double check that the final gain will be within acceptable limits. In this case, choose R1 = 16.0 k $\Omega$ .



#### 9.2.3 Redundancy Mode

In some applications, it is necessary to have redundancy with respect to the angle feedback information. One option for achieving redundancy is to have two independent sensors each with their own LDC5072-Q1 device. Alternatively, the system can be configured in a way that the sensor rotor is shared between two sets of excitation and receive coils with two LDC5072-Q1 devices. This configuration is possible because the structure of the LCIN and LCOUT pins prevent current from back-flowing into the device even when one device is in the FAULT state. This prevents the disabled device from loading the active device. All coils are drawn on the same PCB. Refer to  $\frac{1}{5}$  9-1 for component values.





注

Both LDC5072-Q1 devices can be supplied by the same voltage, provided that system level functional safety requirements are satisfied.



#### 9.2.4 Single-Ended Mode

In some scenarios, it may be desirable to connect to a single-ended ADC. This will reduce the number of wires leaving the LDC5072-Q1 sensor board, but it will reduce the dynamic range, SNR, and noise immunity. If it is possible to use the LDC5072-Q1 in differential mode, then that should be the first choice for the system designer. Refer to  $\frac{1}{5}$  9-1 for component values. If single-ended mode must be used, follow these guidelines:

- Typically, OUT0P and OUT1P will be the single-ended outputs used.
- Each differential pair must be loaded equally. This means that terminations must be added to the sensor board for OUT0N and OUT1N.
- If it is difficult to balance the loads due to the effects of the ADC, then the OUT0P and OUT1P outputs can be buffered before the ADC.



図 9-5. Single-Ended Configuration

#### 9.2.5 External Diagnostics Required for Loss of VCC or GND

The robustness of the system can be improved by implementing simple checks in software. The primary reason for this is to help with the loss of VCC or loss of GND fault condition.

Fault detection is typically done by measuring when the OUTx pins enter a High-Z state. This is done by adding pullup and pulldown resistors on the controller board. The ADC then measures if the OUTx signals ever exceed  $V_{OUT}$  FLT HIGH or are below  $V_{OUT}$  FLT\_LOW.

If a pullup resistor is used, a loss-of-VCC condition on the sensor board causes there to be a small leakage current ( $I_{OUT\_NOVCC}$ ) path into the OUTx pin. If a pulldown resistor is used, a loss of GND condition on the sensor board will have a leakage current path ( $I_{OUT\_NOGND}$ ) into OUTx pin. The leakage current value is controlled such that the OUTx pin voltages stay above  $V_{OUT\_FLT\_HIGH}$  and below  $V_{OUT\_FLT\_LOW}$ . However if certain application conditions cause the OUTx pin voltage outside the fault thresholds, following options is recommended to ensure that the MCU recognizes that a fault has occurred:

- Use a combination of pullup and pulldown resistors. This way, a loss of ground or loss of VCC will always be detected by two of the four OUTx pins. For example, if a pulldown resistor is present, then a loss of VCC can be signaled with a voltage below V<sub>OUT\_FLT\_LOW</sub>. If a pullup resistor is used, then a loss of GND can be signaled with a voltage about V<sub>OUT\_FLT\_HIGH</sub>.
- Track the common-mode voltage of the OUT0x and OUT1x pairs. Normally the common mode will be half of VCC. A loss of VCC or GND is easily caught by using this method. This method does not work when using single-ended mode.



### **10 Power Supply Recommendations**

The LDC5072-Q1 requires at most 22 mA from either a 5-V or 3.3-V source, not including loading due to the connected sensor coils. Also note that the analog output OUTx signals are scaled to VCC.

There are two modes of operation for the LDC5072-Q1.

#### 10.1 Mode 1: VCC = 5 V, VREG = 3.3 V

In this mode of operation, VCC must be supplied with an external 5-V power supply. The LDC5072-Q1 then uses an internal LDO to generate the 3.3 V for VREG. The supply for VCC must stay within the range of 4.5 V to 5.6 V. VCC requires at least a 100-nF decoupling capacitor and VREG requires a capacitor within the range of the  $C_{\text{EXT}_{VREG}}$  parameter.

VCC is rated to withstand voltages between -15 V to 30 V. This might occur due to an incorrect connection in the cabling between the LDC5072-Q1 PCB and a controller board.

#### 10.2 Mode 2: VCC = VREG = 3.3 V

In this mode of operation, VCC and VREG are supplied from the same 3.3-V power supply. VCC and VREG together require at least a 100-nF decoupling capacitor.

VREG is only rated from -0.3 V to 5.5 V. In this mode, the power rail to the LDC5072-Q1 cannot withstand a short circuit to a higher voltage source, such as a car battery.



# 11 Layout

### **11.1 Layout Guidelines**

The designer requires at least a 2-layer PCB for the LDC5072-Q1. The device is designed such that one half of the device contains sensitive analog signals for the sensor coils (LCIN, LCOUT, and INxx), and the other half of the device contains signals that may leave the PCB (power, ground, and analog outputs).

The following lists the best practices for the PCB layout:

- Bypass capacitors should be placed close to the device pins.
- A ground plane layer can be placed below the LDC5072-Q1.
- Ideally, there should not be a ground layer beneath the sensor coils as it will impact the sensor response. A shielding layer, however, may be implemented to protect the sensor from interference of metal or EMI beneath the sensor. To minimize the impact to the sensor response, the shielding layer should be separated by as much distance from the bottom of the sensor as possible.
- LCIN, LCOUT, and the INX signal traces should be kept as short as possible between the LDC5072-Q1 device and the sensor coils.
- TI recommends that placeholder pads be accommodated in the layout for the R<sub>INFLT</sub>, C<sub>FLT</sub>, L1, L2, L3, and L4. These pads can be useful in debug during EMI/EMC testing and can save iteration of board layout.

### 11.2 Layout Example



2 11-1. Layout Recommendation for the LDC5072-Q1



# 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 12.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 12.5 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|----------|---------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |          |               |                 |                       |                    | (4)                           | (5)                        |              |                     |
| LDC5072EPWRQ1         | Active   | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-3-260C-168 HR        | -40 to 160   | LDC5072             |
| LDC5072EPWRQ1.A       | Active   | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-3-260C-168 HR        | -40 to 160   | LDC5072             |
| LDC5072EPWTQ1         | Obsolete | Production    | TSSOP (PW)   16 | -                     | -                  | Call TI                       | Call TI                    | -40 to 160   | LDC5072             |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device                      | Package | Package | Pin |
|-----------------------------|---------|---------|-----|
| *All dimensions are nominal |         |         |     |

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LDC5072EPWRQ1 | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Feb-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LDC5072EPWRQ1 | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みま す)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある 「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証 も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様 のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様の アプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任 を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツル メンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらの リソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権の ライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、 費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは 一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 <del>テキサス・インスツルメンツの販売条件</del>、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ ースを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated