**INA4235** JAJSOF5 - MAY 2024 # INA4235 I<sup>2</sup>C インターフェイスを備えた 48V、4 チャネル、16 ビット、超高精 度、電流、電圧、電力、電力量モニタ ### 1 特長 - ハイサイドまたはローサイド電流センシング - 1.7V~5.5V 電源で動作 - 電流、電圧、電力、電力量を報告 - プログラム可能なフルスケール レンジ:20mV/80mV - 入力同相範囲:-0.3V~48V - 電流監視精度: - 16 ビット ADC 分解能 - ゲイン誤差 0.1% 以下 - オフセット 10μV 以下 - 電力監視精度: - フルスケールの 0.2% 以下 - 電力量監視精度: - フルスケールの 0.7% 以下 - 低い入力バイアス電流:5nA (最大値) - 小さい無効化時電流:50nA 以下 - 平均化オプションを構成可能 - アラート限界値による過電流および低電流イベント - 1.2V 互換の $I^2C$ 、SMBus インターフェイス - ピンで選択可能な 16 つのアドレス - DSBGA-16 パッケージ (1.5mm × 1.5mm) # 2 アプリケーション - ノート PC - セキュリティカメラ - リテール オートメーション - パワー・マネージメント - バッテリセル モニタとバランサ - ラック サーバー #### 代表的なアプリケーション ### 3 概要 INA4235 デバイスは、1.2V~5V のデジタル バス電圧に 対応した I<sup>2</sup>C/SMBus 互換インターフェイスを備えたクワッ ド チャネル 16 ビット デジタル電流モニタです。このデバ イスは、外付けの検出抵抗の両端の電圧を監視し、各チ ャネルのシャント電圧、バス電圧、電流、電力、電力量の 値を報告します。 INA4235 は、プログラム可能な ADC 変換時間と、すべて のチャネルに共通する平均化機能を特長としています。各 チャネルはプログラム可能な較正値と内蔵乗算器を持っ ているため、電流 (A)、電力 (W)、電力量 (J) の数値を直 接読み出すことができます。各チャネルは、IN-ピンに現 れるバス電圧を監視し、過電流および低電流状態と過電 圧および低電圧状態の発生時に警報を出すことができま す。電流測定モードでは入力インピーダンスが高いため、 値の小さいシステム電流を測定するのに必要とされる、より 大きな電流検出抵抗を使用できます。 INA4235 は、電源電圧とは無関係に、-0.3V~48V の同 相バス電圧の電流を検出できます。本デバイスは 1.7V~ 5.5V の単一電源で動作し、通常動作時に 400µA (標準 値)の電源電流を消費します。本デバイスは、動作電流が 2.5µA (標準値) の低消費電力スタンバイ モードに移行さ せることができ、イネーブルピンを使って完全に無効化す ることで、50nA 未満の消費電流を実現できます。このデ バイスは -40℃~125℃の動作温度範囲で動作が規定さ れており、最大 16 つのアドレスをプログラム可能です。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | | | |---------|----------------------|--------------------------|--|--| | INA4235 | YBJ (DSBGA, 16) | 1.5mm × 1.5mm | | | - 供給されているすべてのパッケージについては、セクション 13 を 参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 # **Table of Contents** | 1 | 特長 | 1 | |---|--------------------------------------------|----| | | アプリケーション | | | | 概要 | | | _ | 例文<br>Pin Configuration and Functions | | | 5 | Specifications | 4 | | Ŭ | 5.1 Absolute Maximum Ratings | | | | 5.2 ESD Ratings | | | | 5.3 Recommended Operating Conditions | | | | 5.4 Thermal Information | | | | 5.5 Electrical Characteristics | | | | 5.6 Timing Requirements (I <sup>2</sup> C) | | | | 5.7 Timing Diagram | | | | 5.8 Typical Characteristics | | | 6 | Detailed Description | | | | 6.1 Overview | 12 | | | 6.2 Functional Block Diagram | 12 | | | 6.3 Feature Description | | | | 6.4 Device Functional Modes | | | | 6.5 Programming | 16 | | 7 | Register Maps | 19 | | 7.1 Device Registers | 19 | |-----------------------------------------|------------------| | 8 Application and Implementation | 2 <mark>7</mark> | | 8.1 Application Information | <mark>27</mark> | | 8.2 Typical Application | 32 | | 9 Power Supply Recommendations | 34 | | 10 Layout | 35 | | 10.1 Layout Guidelines | | | 10.2 Layout Example | 36 | | 11 Device and Documentation Support | 37 | | 11.1 Device Support | 37 | | 11.2 Documentation Support | | | 11.3 ドキュメントの更新通知を受け取る方法 | 37 | | 11.4 サポート・リソース | 37 | | 11.5 Trademarks | 3 <mark>7</mark> | | 11.6 静電気放電に関する注意事項 | 37 | | 11.7 用語集 | 37 | | 12 Revision History | | | 13 Mechanical, Packaging, and Orderable | | | Information | 37 | | | | # 4 Pin Configuration and Functions 図 4-1. YBJ Package 16-Bump DSBGA (Top View) 表 4-1. Pin Functions | PIN | | | | | | | |-------|----------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | YBJ<br>(DSBGA) | TYPE | DESCRIPTION | | | | | A0 | C2 | Digital input | Address pin. Connect to GND, SCL, SDA, or VS. 表 6-1 lists the pin settings and corresponding addresses. | | | | | A1 | C3 | Digital input | Address pin. Connect to GND, SCL, SDA, or VS. 表 6-1 lists the pin settings and corresponding addresses. | | | | | ALERT | B2 | Digital output | Multifunctional alert, open-drain output. This pin alerts to report fault conditions or can be configured to notify host when a conversion is complete. | | | | | EN | В3 | Digital input | Enable pin. A logic high level enables the device; a logic low level disables the device. | | | | | GND | B4 | Ground | Ground for both analog and digital. | | | | | IN-1 | A2 | Analog input | Channel 1 current sensing negative input. For high-side applications, connect to load side of sense resistor. For low-side applications, connect to ground side of sense resistor. Bus voltage measurements are made with respect to this pin. | | | | | IN+1 | А3 | Analog input | Channel 1 current sensing positive input. For high-side applications, connect to bus voltage side of sense resistor. For low-side applications, connect to load side of sense resistor. | | | | | IN-2 | B1 | Analog input | Channel 2 current sensing negative input. For high-side applications, connect to load side of sense resistor. For low-side applications, connect to ground side of sense resistor. Bus voltage measurements are made with respect to this pin. | | | | | IN+2 | A1 | Analog input | Channel 2 current sensing positive input. For high-side applications, connect to bus voltage side of sense resistor. For low-side applications, connect to load side of sense resistor. | | | | | IN-3 | C1 | Analog input | Channel 3 current sensing negative input. For high-side applications, connect to load side of sense resistor. For low-side applications, connect to ground side of sense resistor. Bus voltage measurements are made with respect to this pin. | | | | | IN+3 | D1 | Analog input | Channel 3 current sensing positive input. For high-side applications, connect to bus voltage side of sense resistor. For low-side applications, connect to load side of sense resistor. | | | | | IN-4 | D2 | Analog input | Channel 4 current sensing negative input. For high-side applications, connect to load side of sense resistor. For low-side applications, connect to ground side of sense resistor. Bus voltage measurements are made with respect to this pin. | | | | | IN+4 | D3 | Analog input | Channel 4 current sensing positive input. For high-side applications, connect to bus voltage side of sense resistor. For low-side applications, connect to load side of sense resistor. | | | | | SCL | C4 | Digital input | Serial bus clock line, open-drain input. | | | | | SDA | D4 | Digital input/output | Serial bus data line, open-drain input/output | | | | | vs | A4 | Power Supply | Power supply, 1.7V to 5.5V | | | | ### 5 Specifications ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |--------------------|--------------------------------------------------------|-----------|-----|------| | Vs | Supply Voltage | | 6 | V | | V V | Differential (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | -26 | 26 | V | | $V_{IN+}, V_{IN-}$ | Common - mode | GND – 0.3 | 50 | V | | V <sub>IO</sub> | SDA, SCL, ALERT, A0, A1, EN | GND – 0.3 | 6 | V | | | Input current into any pin | | 5 | mA | | | Open-drain digital output current (SDA, ALERT) | | 10 | mA | | T <sub>A</sub> | Operating Temperature | -55 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±3000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|-------------------------|-----------|---------|------| | V <sub>CM</sub> | Common-mode input range | GND - 0.3 | 48 | V | | Vs | Operating supply range | 1.7 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | #### 5.4 Thermal Information | | | INA4235 | | |------------------------|----------------------------------------------|---------|------| | THERMAL METRIC(1) | | DSBGA | UNIT | | | | 16 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 82.9 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 0.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 21.7 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 21.1 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated # **5.5 Electrical Characteristics** $at T_{A} = 25^{\circ}C, \ V_{S} = 3.3V, \ V_{SENSE} = V_{IN+} - V_{IN-} = 0 mV, \ V_{IN-} = V_{BUS} = 12V, \ for \ all \ channels \ (unless \ otherwise \ noted)$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------|-----------------------------------------------------------------|----------|--------|-------|--------| | INPUT | | | | | | | | CMRR | Common-mode rejection | V <sub>CM</sub> = -0.3V to 48V, T <sub>A</sub> = -40°C to 125°C | 130 | 150 | | dB | | | | ADCRANGE = 0 | -81.9175 | | 81.92 | mV | | | Shunt voltage input range | ADCRANGE = 1 | -20.4794 | | 20.48 | mV | | V <sub>os</sub> | Shunt offset voltage | V <sub>CM</sub> = 12V | | ±2 | ±10 | μV | | dV <sub>os</sub> /dT | Shunt offset voltage drift | T <sub>A</sub> = -40°C to 125°C | | ±1 | ±25 | nV/°C | | V <sub>os_b</sub> | IN- bus offset Voltage | | | ±1 | ±7.5 | mV | | dV <sub>os_b</sub> /dT | IN- bus offset voltage drift | T <sub>A</sub> = -40°C to 125°C | | ±10 | ±30 | μV/°C | | PSRR <sub>SH</sub> | Power supply rejection ratio (Current measurments) | V <sub>S</sub> = 1.7V to 5.5V, T <sub>A</sub> = -40°C to 125°C | | ±0.2 | ±2 | μV/V | | PSRR <sub>BUS</sub> | Power supply rejection ratio (Voltage measurments) | V <sub>S</sub> = 1.7V to 5.5V, T <sub>A</sub> = -40°C to 125°C | | ±0.5 | ±2 | mV/V | | Z <sub>IN-</sub> | IN- input impedance | Bus Voltage Measurement Mode | | 1.05 | | ΜΩ | | I <sub>B</sub> | Input bias current | IN+, IN-, Current Measurment Mode | | 0.1 | 5 | nA | | DC ACCU | RACY | | | | | | | R <sub>DIFF</sub> | Differential Input Impedance (IN+ to IN-) | V <sub>IN+</sub> - V <sub>IN-</sub> < 82mV | | 140 | | kΩ | | | ADC Resolution | T <sub>A</sub> = -40°C to 125°C | | 16 | | Bits | | | | Shunt Voltage, ADCRANGE = 0 | | 2.5 | | μV | | | 1 LSB step size | Shunt Voltage, ADCRANGE = 1 | | 625 | | nV | | | | Bus Voltage | | 1.6 | | mV | | | | CT bit = 000 | | 140 | | μs | | | | CT bit = 001 | | 204 | | μs | | | | CT bit = 010 | | 332 | | μs | | | ADC Conversion-time | CT bit = 011 | | 588 | | μs | | | $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C)$ | CT bit = 100 | | 1.100 | | ms | | | | CT bit = 101 | | 2.116 | | ms | | | | CT bit = 110 | | 4.156 | | ms | | | | CT bit = 111 | | 8.244 | | ms | | | Internal Oscillator Frequency | T <sub>A</sub> = +25°C | | 500 | | kHz | | | Internal Occillator Talananaa | T <sub>A</sub> = +25°C | | | 0.5 | % | | | Internal Oscillator Tolerance | T <sub>A</sub> = -40°C to +125°C | | | 1 | % | | G <sub>SERR</sub> | Shunt voltage gain error | | | ±0.015 | ±0.1 | % | | G <sub>S_DRFT</sub> | Shunt voltage gain error drift | T <sub>A</sub> = -40°C to +125°C | | 8 | 25 | ppm/°C | | G <sub>BERR</sub> | V <sub>IN-</sub> voltage gain error | | | ±0.015 | ±0.1 | % | | G <sub>B_DRFT</sub> | V <sub>IN-</sub> voltage gain error drift | T <sub>A</sub> = -40°C to +125°C | | 8 | 25 | ppm/°C | | P <sub>TME</sub> | Power total measurement error | At full scale voltage and current | | ±0.03 | ±0.2 | % | | E <sub>TME</sub> | Energy total measurement error | At full scale voltage and current | | ±0.1 | ±0.7 | % | | INL | Integral Non-Linearity | ADCRANGE = 0, Linear best fit, T <sub>A</sub> = -40°C to +125°C | | ±2 | ±6 | m% | | DNL | Differential Non-Linearity | | | ±0.1 | | LSB | at $T_A = 25$ °C, $V_S = 3.3$ V, $V_{SENSE} = V_{IN+} - V_{IN-} = 0$ mV, $V_{IN-} = V_{BUS} = 12$ V, for all channels (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------|-------------------------------------------------------------------|----------|------|-----|------| | ENABL | E | | <u>'</u> | | | | | I <sub>EN</sub> | Input leakage current | $0 \text{ V} \leq \text{V}_{EN} \leq \text{V}_{S}$ | | 1 | 50 | nΑ | | V <sub>IH</sub> | Logic input level, high | V <sub>S</sub> = 1.7V to 3.6V, T <sub>A</sub> = -40°C to +125°C | 1.1 | | 5.5 | V | | V <sub>IH</sub> | Logic input level, high | V <sub>S</sub> = 3.6V to 5.5V, T <sub>A</sub> = -40°C to +125°C | 1.3 | | 5.5 | V | | V <sub>IL</sub> | Logic input level, low | V <sub>S</sub> = 1.7V to 5.5V, T <sub>A</sub> = -40°C to +125°C | 0 | , | 0.4 | V | | $V_{HYS}$ | Hysteresis | | | 50 | | mV | | POWER | SUPPLY | | • | | ' | | | | | | | 400 | 500 | μA | | $I_{Q}$ | Quiescent current | I <sub>Q</sub> vs temperature, T <sub>A</sub> = -40°C to +125°C | | | 600 | μA | | | | Shutdown | | 2.5 | 4 | μA | | IQ | Quiescent current disabled | V <sub>EN</sub> = 0V | | 5 | 50 | nΑ | | $V_{POR}$ | Power-on reset threshold | V <sub>S</sub> falling | | 0.95 | | V | | SMBUS | | | | | ' | | | | SMBUS timeout | | | 28 | 35 | ms | | | Input capacitance | | | 3 | | pF | | DIGITAI | LINTERFACE | | | | ' | | | V <sub>IH</sub> | Logic input level, high | V <sub>S</sub> = 1.7V to 5.5V, T <sub>A</sub> = -40°C to +125°C | 0.9 | | 5.5 | V | | V <sub>IL</sub> | Logic input level, low | V <sub>S</sub> = 1.7V to 5.5V, T <sub>A</sub> = -40°C to +125°C | 0 | | 0.4 | V | | V <sub>HYS</sub> | Hysteresis | | | 130 | | mV | | V <sub>OL</sub> | Logic output level, low | $I_{OL}$ = 3mA, $V_{S}$ = 1.7V to 5.5V, $T_{A}$ = -40°C to +125°C | 0 | | 0.3 | V | | | Digital leakage input current | $0 \le V_{\text{INPUT}} \le V_{\text{S}}$ | | | ±50 | nA | # 5.6 Timing Requirements (I<sup>2</sup>C) | | | MIN | NOM N | IAX | UNIT | |--------------------------|----------------------------------------------------------------------------------------------|------|-------|-----|------| | I <sup>2</sup> C BUS (F. | AST MODE) | | | | | | F <sub>(SCL)</sub> | I <sup>2</sup> C clock frequency | 1 | | 400 | kHz | | t <sub>(BUF)</sub> | Bus free time between STOP and START conditions | 600 | | | ns | | t <sub>(HDSTA)</sub> | Hold time after a repeated START condition. After this period, the first clock is generated. | 100 | | | ns | | t <sub>(SUSTA)</sub> | Repeated START condition setup time | 100 | | | ns | | t <sub>(SUSTO)</sub> | STOP condition setup time | 100 | | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 10 | | 900 | ns | | t <sub>(SUDAT)</sub> | Data setup time | 100 | | | ns | | t <sub>(LOW)</sub> | SCL clock low period | 1300 | | | ns | | t <sub>(HIGH)</sub> | SCL clock high period | 600 | | | ns | | t <sub>F</sub> | Data fall time | | | 300 | ns | | t <sub>F</sub> | Clock fall time | | | 300 | ns | | t <sub>R</sub> | Clock rise time | | | 300 | ns | | t <sub>R</sub> | Clock rise time (SCLK ≤ 100 kHz) | | 1 | 000 | ns | | I <sup>2</sup> C BUS (H | IGH-SPEED MODE) | | | | | | F <sub>(SCL)</sub> | I <sup>2</sup> C clock frequency | 10 | 2 | 940 | kHz | | t <sub>(BUF)</sub> | Bus free time between STOP and START conditions | 160 | | | ns | | t <sub>(HDSTA)</sub> | Hold time after a repeated START condition. After this period, the first clock is generated. | 100 | | | ns | | t <sub>(SUSTA)</sub> | Repeated START condition setup time | 100 | | | ns | | t <sub>(SUSTO)</sub> | STOP condition setup time | 100 | | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 10 | | 125 | ns | | t <sub>(SUDAT)</sub> | Data setup time | 20 | | | ns | | t <sub>(LOW)</sub> | SCL clock low period | 200 | | | ns | | t <sub>(HIGH)</sub> | SCL clock high period | 60 | | | ns | | t <sub>F</sub> | Data fall time | | | 80 | ns | | t <sub>F</sub> | Clock fall time | | | 40 | ns | | t <sub>R</sub> | Clock rise time | | | 40 | ns | # 5.7 Timing Diagram 図 5-1. I<sup>2</sup>C Timing Diagram ### 5.8 Typical Characteristics # **5.8 Typical Characteristics (continued)** # **5.8 Typical Characteristics (continued)** # **5.8 Typical Characteristics (continued)** ### 6 Detailed Description #### 6.1 Overview The INA4235 is a multichannel digital current-sense amplifier with an I<sup>2</sup>C- and SMBus-compatible interface. The device reports current, voltage, power, and energy for each of the channels and features programmable out-of-range limits to issue alerts when selected parameters are outside the normal range of operation. The integrated analog-to-digital converter (ADC) can be set to different averaging modes and configured for continuous-versus-triggered operation. *Device Registers* provides detailed register information for the INA4235. #### 6.2 Functional Block Diagram ### **6.3 Feature Description** #### 6.3.1 Integrated Analog-to-Digital Converter (ADC) The INA4235 integrates a low offset 16-bit delta-sigma ( $\Delta\Sigma$ ) ADC. This ADC is multiplexed for each channel to process both the shunt voltage and bus voltage measurements. Bus voltage measurements are made with respect to IN- and GND. The shunt voltage measurement is a differential measurement of the voltage developed when the load current flows through a shunt resistor between the IN+ and IN- pins for each channel. The shunt voltage measurement has a maximum offset voltage of only $10\mu V$ and a maximum gain error of 0.1%. The low offset voltage of the shunt voltage measurement allows for increased accuracy at light load conditions for a given shunt resistor value. Another advantage of low offset is the ability to sense a lower voltage drop across the sense resistor accurately, thus allowing for a lower-value shunt resistor. Lower-value shunt resistors reduce power loss in the current-sense circuit and help improve the power efficiency of the end application. There are no special considerations for power-supply sequencing because the bus common-mode at the IN+ and IN- pins and power-supply voltage at the VS pin are independent of each other; therefore, the bus common-mode voltage can be present with the supply voltage off, and so forth. ### 6.3.2 Internal Measurement and Calculation Engine The internal round robin measurement scheme for the INA4235 is shown in $\boxtimes$ 6-1. For each channel the current, power, and energy registers are calculated from the shunt and bus voltage measurements and are not Copyright © 2024 Texas Instruments Incorporated directly affected by ADC conversion times. Register values are updated for each channel before preceding to the next channel. When averaging is enabled, the registers for each channel updates once the number of averages is complete. Fault conditions are compared immediately after conversions or calculations based on the ADC conversion time and are independent of the number of averages set. Reducing the conversion times result in faster alert responses but at lower effective resolutions due to noise. Longer conversion times slow the alert response but are less sensitive to noise. Channels or measurements that are disabled are skipped in the round robin cycle. The conversion ready flag is set at the end of conversions after the selected number of averages are met. 図 6-1. Internal Measurement and Calculation Scheme Current is calculated from the shunt voltage measurements and the value entered in the corresponding calibration register. Power is calculated based on the previous current calculation and the latest bus voltage measurement. Energy is accumulated by adding the previous power calculation multiplied by the current timebase interval. If the value loaded into the corresponding calibration register is zero, current, power, and energy values are reported as zero also. When the averaging is enabled, register values are updated once the number of averages are met. These calculations are performed in the background and do not add to the overall conversion time. #### 6.3.3 Low Bias Current When performing a current measurement, the INA4235 features very low input bias current which provides several benefits. The low input bias current of the INA4235 reduces the current consumed by the device in both active and shutdown state. Another benefit of low bias current is that low bias current allows the use of input filters to reject high-frequency noise before the signal is converted to digital data. In traditional digital current-sense monitors, the addition of input filters comes at the cost of reduced accuracy. However, as a result of the low bias current, the reduction in accuracy due to input filters is minimized. An additional benefit of low bias current is the ability to use a larger shunt resistor to accurately sense smaller currents. Use of a larger value for the shunt resistor allows the device to accurately monitor currents in the sub-mA range. The bias current in the INA4235 is the smallest when the sensed current is zero. As the current starts to increase, the differential voltage drop across the shunt resistor increases which results in an increase in the bias current (see $\boxtimes$ 5-14). The INA4235 has low bias current only when making a current measurement. When bus voltage measurements are made, the impedance of the IN- pins decrease. During bus voltage measurements the IN- pins are connected to an internal resistor divider with an impedance of approximately $1M\Omega$ . Configuring the internal multiplexer to perform only current measurements allows the device to always have low bias current. ### 6.3.4 Low Voltage Supply and Wide Common-Mode Voltage Range The supply voltage range of the INA4235 is 1.7V to 5.5V. The ability to operate at 1.7V enables the device to be used in 1.8V supply rails. Even with a supply voltage of 1.7V, the device can monitor currents on voltage rails as high as 48V. This wide common-mode range of operation allows the device to be used in many applications where the common-mode voltage exceeds the supply voltage rail. #### 6.3.5 ALERT Pin The INA4235 has four Alert Configuration Registers that can be assigned to the four channels as needed. Each alert register has a channel assignment field as well as an alert mask field. The alert mask field allows the selection from one of the five available functions for the alert response. Based on the function being monitored, a value can then be entered into the Alert Limit Registers to set the corresponding threshold value that asserts the ALERT pin. The ALERT pin allows for one of several available alert functions to be monitored to determine if a user-defined threshold has been exceeded. The five alert functions that can be monitored are: - Shunt voltage overlimit (SOL) - Shunt voltage underlimit (SUL) - Bus voltage overlimit (BOL) - Bus voltage underlimit (BUL) - Power overlimit (POL) The ALERT pin is an open-drain output. This pin is asserted when the alert function selected in the Alert Configuration registers exceeds the value programmed into the Alert Limit register. Up to four alert functions can be enabled and monitored at a time. The conversion-ready state of the device can also be monitored at the ALERT pin to inform the user when the device has completed the previous conversion and is ready to begin a new conversion. The conversion ready flag (CVRF) bit can be monitored at the ALERT pin along with one of the alert functions. If the alert function is not used, the ALERT pin can be left floating without impacting the operation of the device. The alert function compares the programmed alert limit value to the result of each corresponding conversion. Therefore, an alert can be issued during a conversion cycle where the averaged value of the signal does not exceed the alert limit. Triggering an alert based on this intermediate conversion allows for out-of-range events to be detected faster than the averaged output data registers are updated. This fast detection can be used to create alert limits for quickly changing conditions through the use of the alert function, as well as to create limits to longer-duration conditions through software monitoring of the averaged output values. #### 6.4 Device Functional Modes #### 6.4.1 Continuous Versus Triggered Operation The INA4235 has two operating modes, continuous and triggered, that determine how the ADC operates after these conversions. When the INA4235 is in the normal operating mode (that is, the MODE bits of the CONFIG1 register are set to '111'), the device continuously converts a shunt voltage reading followed by a bus voltage reading for each channel. In triggered mode, writing any of the triggered convert modes into the セクション 7.1.1 (that is, the MODE bits of the CONFIG1 register are set to 001, 010, or 011) triggers a single-shot conversion of the selected parameters. Copyright © 2024 Texas Instruments Incorporated This action produces a single set of measurements. To trigger another single-shot conversion, the Configuration register must be written to again, even if the mode does not change. Although the INA4235 can be read at any time, and the data from the last conversion remain available, the conversion ready flag bit (CVRF bit, FLAGS register) is provided to help coordinate single-shot or triggered conversions. The CVRF bit is set after all conversions, averaging, and multiplication operations are complete for a single round robin cycle. The CVRF bit clears under these conditions: - 1. Writing to the CONFIG1 register, except when configuring the MODE bits for power-down mode; or - 2. Reading the FLAGS register. #### 6.4.2 Device Low Power Modes In addition to the two operating modes (continuous and triggered), the INA4235 also has two low power modes. In shutdown the device reduces the quiescent current and input bias current but is able to process $I^2C$ bus communications. In this state the quiescent current is reduced to less than $4\mu A$ . Full recovery from shut-down mode requires $40\mu s$ . The device remains in shut-down mode until one of the active modes settings are written into the Configuration register. An even lower power mode is the disabled mode, which is initiated by forcing a logic low on the enable pin. In this mode the quiescent current is the lowest, with the device only drawing 50nA (max) of supply current, but the device does not recognize any I2C bus communications in this state. Also the device configuration gets reset when in the disabled state and needs to be reprogrammed when enabled. Recovery from the disabled state requires $100\mu s$ . #### 6.4.3 Power-On Reset Power-on reset (POR) is asserted when $V_S$ drops below 0.95V (typical) at which point all of the registers are reset to the default values. The default power-up register values are shown in the reset column for each register description. #### 6.4.4 Averaging and Conversion Time Considerations The INA4235 has programmable conversion times for both the shunt voltage and bus voltage measurements that are applied across all channels. The conversion times for these measurements can be selected from as fast as 140µs to as long as 8.244ms. The conversion time settings, along with the programmable averaging mode, allow the INA4235 to be configured to optimize the available timing requirements in a given application. The INA4235 can also be configured with a different conversion time setting for the shunt and bus voltage measurements. This type of approach is common in applications where the bus voltage tends to be relatively stable. This situation allows for the time spent measuring the bus voltage to be reduced relative to the shunt voltage measurement. There are trade-offs associated with the conversion time settings and the averaging mode used. The averaging feature can significantly improve the measurement accuracy by effectively filtering the signal. This approach allows the INA4235 to reduce noise in the measurement that can be caused by noise coupling into the signal. A greater number of averages enables the INA4235 to be more effective in reducing the noise component of the measurement. The conversion times selected can also have an effect on the measurement accuracy. 🗵 6-2 shows multiple conversion times to illustrate the effect of noise on the measurement. To achieve the highest accuracy measurement possible, use a combination of the longest allowable conversion times and highest number of averages, based on the timing requirements of the system. 図 6-2. Noise vs. Conversion Time #### 6.5 Programming #### 6.5.1 I<sup>2</sup>C Serial Interface The INA4235 operates only as a target on both the SMBus and I<sup>2</sup>C interfaces. Connections to the bus are made through the open-drain SDA and SCL lines. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. Although the device integrates spike suppression into the digital I/O lines, proper layout techniques help minimize the amount of coupling into the communication lines. This noise introduction can occur from capacitive coupling signal edges between the two communication lines themselves or from other switching noise sources present in the system. Routing traces in parallel with ground in between layers on a printed circuit board (PCB) typically reduces the effects of coupling between the communication lines. Shielded communication lines reduce the possibility of unintended noise coupling into the digital I/O lines that can be incorrectly interpreted as start or stop commands. The INA4235 supports the transmission protocol for fast mode (1kHz to 400kHz) and high-speed mode (1kHz to 2.94MHz). All data bytes are transmitted most significant byte first and follow the SMBus 3.0 transfer protocol. To communicate with the INA4235, the controller must first address targets through a target address byte. The target address byte consists of seven address bits and a direction bit that indicates whether the action is to be a read or write operation. The device has two address pins, A0 and A1. 表 6-1 lists the pin connections required for each of the 16 possible addresses. The device samples the state of pins A0 and A1 on every bus communication. Establish the pin state before any activity on the interface occurs. TARGET DEVICE ADDRESS Α1 A0 **GND GND** 1000000 **GND** VS 1000001 GND SDA 1000010 **GND** SCL 1000011 VS **GND** 1000100 VS VS 1000101 1000110 VS SDA VS SCL 1000111 表 6-1. Address Pins and Target Addresses English Data Sheet: SBOSAB5 | 及 6-1. Address Fills and Target Addresses (形と) | | | | | | |------------------------------------------------|-----|-----------------------|--|--|--| | A1 | A0 | TARGET DEVICE ADDRESS | | | | | SDA | GND | 1001000 | | | | | SDA | VS | 1001001 | | | | | SDA | SDA | 1001010 | | | | | SDA | SCL | 1001011 | | | | | SCL | GND | 1001100 | | | | | SCL | VS | 1001101 | | | | | SCL | SDA | 1001110 | | | | | SCL | SCL | 1001111 | | | | 表 6-1. Address Pins and Target Addresses (続き) ### 6.5.2 Writing to and Reading Through the I<sup>2</sup>C Serial Interface Accessing a specific register on the INA4235 is accomplished by writing the appropriate value to the register pointer. Refer to *Register Maps* for a complete list of registers and corresponding addresses. The value for the register pointer (see $\boxtimes$ 6-5) is the first byte transferred after the target address byte with the R/ $\overline{W}$ bit low. Every write operation to the device requires a value for the register pointer. Writing to a register begins with the first byte transmitted by the controller. This byte is the target address, with the $R/\overline{W}$ bit low. The device then acknowledges receipt of a valid address. The next byte transmitted by the controller is the address of the register to be accessed. This register address value updates the register pointer to the desired internal device register. The next two bytes are written to the register addressed by the register pointer. The device acknowledges receipt of each data byte. The controller can terminate data transfer by generating a start or stop condition. When reading from the device, the last value stored in the register pointer by a write operation determines which register is read during a read operation. To change the register pointer for a read operation, a new value must be written to the register pointer. This write is accomplished by issuing a target address byte with the R/W bit low, followed by the register pointer byte. No additional data are required. The controller then generates a start condition and sends the address byte for the target with the R/W bit high to initiate the read command. The next byte is transmitted by the target and is the most significant byte of the register indicated by the register pointer. This byte is followed by an *Acknowledge* from the controller; then the target transmits the least significant byte. The controller can or can not acknowledge receipt of the second data byte. The controller can terminate data transfer by generating a *Not-Acknowledge* after receiving any data byte, or generating a start or stop condition. If repeated reads from the same register are desired, continually sending the register pointer bytes is not necessary. The device retains the register pointer value until the value is changed by the next write operation. ☑ 6-3 shows the write operation timing diagram. ☑ 6-4 shows the read operation timing diagram. These diagrams are shown for reading/writing to 16 bit registers. Register bytes are sent most-significant byte first, followed by the least significant byte. - A. The value of the Target Address byte is determined by the setting of the A0 address pin. Refer to 表 6-1. - B. The device does not support packet error checking (PEC) or perform clock stretching. #### 図 6-3. Timing Diagram for Write Word Format English Data Sheet: SBOSAB5 - The value of the Target Address byte is determined by the setting of the A0 address pin. Refer to 表 6-1. - Read data is from the last register pointer location. If a new register is desired, the register pointer must be updated. See 🗵 6-5. - C. ACK by the controller can also be sent. - The device does not support packet error checking (PEC) or perform clock stretching. #### 図 6-4. Timing Diagram for Read Word Format The value of the Target Address byte is determined by the setting of the A0 address pin. Refer to 表 6-1. #### ☑ 6-5. Typical Register Pointer Set # 6.5.3 High-Speed I<sup>2</sup>C Mode When the bus is idle, both the SDA and SCL lines are pulled high by the pullup resistors. The controller generates a start condition followed by a valid serial byte containing high-speed (HS) controller code 00001XXX. This transmission is made in fast (400kHz) or standard (100kHz) (F/S) mode at no more than 400kHz. The device does not acknowledge the HS controller code, but does recognize the code and switches the internal filters to support 2.94MHz operation. The controller then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S mode, except that transmission speeds up to 2.94MHz are allowed. Instead of using a stop condition, use repeated start conditions to maintain the bus in HS-mode. A stop condition ends the HS-mode and switches all the internal filters of the device to support the F/S mode. #### 6.5.4 General Call Reset A general call reset to multiple devices is implemented by addressing the general call address 0000 000, with the last R/W bit set to 0. This is then followed by the following data byte 0000 0110 (06h). On receiving this 2-byte sequence, all devices designed to respond to the general call address are reset. All INA4235 devices on the bus perform a soft reset operation and return to the default power-up conditions #### 6.5.5 SMBus Alert Response The INA4235 is designed to respond to the SMBus Alert Response address. The SMBus Alert Response provides a quick fault identification for simple targets. When an Alert occurs, the controller can broadcast the Alert Response target address (0001 100) with the Read/Write bit set high. Following this Alert Response, any target that generates an alert is identified by acknowledging the Alert Response and sending the address on the bus. Product Folder Links: INA4235 Copyright © 2024 Texas Instruments Incorporated The Alert Response can activate several different target devices simultaneously, similar to the I<sup>2</sup>C General Call. If more than one target attempts to respond, bus arbitration rules apply. The device that is not prioritized during arbitration does not generate an acknowledge. The device continues to hold the Alert line lows until the device is prioritized as a result of the arbitration. ### 7 Register Maps ### 7.1 Device Registers 表 7-1 lists the INA4235 registers. All register locations not listed in the table are considered as reserved locations and the register contents must not be modified. | 表 7-1. INA4235 Register Overview | | | | | | | | |----------------------------------|------------------------|---------------|----------------------|------------------------|--|--|--| | Register Name | Address | Register Type | Register Size (bits) | Default Value | | | | | CONFIG1 | 0x20 | R/W | 16 | 0xF127 | | | | | CONFIG2 | 0x21 | R/W | 16 | 0x0000 | | | | | CALIBRATION_(CH1 - CH4) | 0x05,0x0D, 0x15. 0x1D | R/W | 16 | 0x0000 | | | | | ALERT_CONFIG(1 - 4) | 0x07, 0x0F, 0x17, 0x1F | R/W | 16 | 0x0000 | | | | | ALERT_LIMIT(1 - 4) | 0x06, 0x0E, 0x16, 0x1E | R/W | 16 | 0x0000 | | | | | SHUNT_VOLTAGE_(CH1 - CH4) | 0x00, 0x08, 0x10, 0x18 | R | 16 | 0x0000 | | | | | BUS_VOLTAGE_(CH1 - CH4) | 0x01, 0x09, 0x11,0x19 | R | 16 | 0x0000 | | | | | CURRENT_(CH1 - CH4) | 0x02, 0x0A, 0x12, 0x1A | R | 16 | 0x0000 | | | | | POWER_(CH1 - Ch4) | 0x03, 0x0B, 0x13, 0x1B | R | 16 | 0x0000 | | | | | ENERGY_(CH1 - CH4) | 0x04, 0x0C, 0x14, 0x1C | R | 32 | 0x0000 | | | | | FLAGS | 0x22 | R | 16 | 0x0000 | | | | | MANUFACTURER_ID | 0x7E | R | 16 | 0x5449 ("TI" in ASCII) | | | | | DEVICE ID | 0x7F | R | 16 | 0x4350 | | | | Complex bit access types are encoded to fit into small table cells. 表 7-2 shows the codes that are used for access types in this section. 表 7-2. Device Access Type Codes | | | <b>-</b> • | |-------------|------|-------------| | Access Type | Code | Description | | Read Type | | | | R | R | Read | | Write Type | | | | W | W | Write | #### 7.1.1 CONFIG1 Register (Address = 0x20h) [reset = F127h] The configuration register is shown in $\pm$ 7-3. 表 7-3. CONFIG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | ACTIVE_CHANNEL | R/W | 1111b | These 4 bits determine which channels are active. Set this bit to '1' to enable each channel. Disabled channels are skipped in the round robin cycle. Bit15 = Channel 4 measurement enable/disable. Bit14 = Channel 3 measurement enable/disable. Bit13 = Channel 2 measurement enable/disable. Bit12 = Channel 1 measurement enable/disable. Power up default: 1111b = All channels active | # 表 7-3. CONFIG1 Register Field Descriptions (続き) | Bit | Field | Type | Reset | gister Field Descriptions (統さ) Description | |------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | · | | 11-9 | AVG | R/W | 000b | Sets the number of ADC conversion results to be averaged. The read-<br>back registers are updated after averaging is completed. <b>000b = 1</b> | | | | | | 001b = 4 | | | | | | 010b = 16 | | | | | | 011b = 64 | | | | | | 100b = 128 | | | | | | 101b = 256 | | | | | | 110b = 512 | | | | | | 111b = 1024 | | 8-6 | VBUSCT | R/W | 100b | Sets the conversion time of the VBUS measurement | | | | | | 000b = 140μs | | | | | | 001b = 204μs | | | | | | 010b = 332µs | | | | | | 011b = 588µs | | | | | | 100b = 1100μs | | | | | | 101b = 2116µs | | | | | | 110b = 4156µs | | | | | | 111b = 8244µs | | 5-3 | VSHCT | R/W | 100b | Sets the conversion time of the SHUNT measurement | | | | | | 000b = 140µs | | | | | | $001b = 204\mu s$ | | | | | | 010b = 332μs | | | | | | 011b = 588μs | | | | | | 100b = 1100µs | | | | | | 101b = 2116µs | | | | | | 110b = 4156µs | | | | | | 111b = 8244µs | | 2-0 | MODE | R/W | 111b | Operating mode, modes can be selected to operate the device either in Shutdown mode, continuous mode or triggered mode. The mode also allows user to select mux settings to set continuous or triggered mode on bus voltage, shunt voltage measurement. 000b = Shutdown | | | | | | 001b = Shunt voltage triggered, single shot | | | | | | 010b = Bus voltage triggered, single shot | | | | | | 011b = Shunt voltage and Bus voltage triggered, single shot | | | | | | 100b = Shutdown | | | | | | 101b = Continuous shunt voltage | | | | | | 110b = Continuous bus voltage | | | | | | 111b = Continuous shunt and bus voltage | Return to the Summary Table. # 7.1.2 CONFIG2 Register The configuration register is shown in 表 7-4. ### 表 7-4. CONFIG2 Register Field Descriptions | | | | | · | |-----|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 15 | RST | R/W | 0b | Set this bit to '1' to generate a system reset that is the same as power-<br>on reset.<br>Resets all registers to default values and then self-clears. | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 表 7-4. CONFIG2 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-12 | Reserved | R | 000b | These bits always read 0. | | 11-8 | ACC_RST | R/W | 0000Ь | Writing a one to these bits resets the energy registers and clears any overflow flags. Bit11 = Channel 4 energy reset, overflow clear. Bit10 = Channel 3 energy reset, overflow clear. Bit9 = Channel 2 energy reset, overflow clear. Bit8 = Channel 1 energy reset, overflow clear. Power up default: 0000b = All channels active Bits are reset back to 0 after write. | | 7 | CNVR_MASK | R/W | 0b | Setting this bit high configures the ALERT pin to be asserted when conversions are complete. 0b = Disable conversion ready flag on ALERT pin 1b = Enables conversion ready flag on ALERT pin ALERT remains asserted until the CVRF field in the flags register is read. | | 6 | ENOF_MASK | R/W | 0b | When set to 1, the Alert pin toggles when an energy overflow condition occurs on any of the enabled channels | | 5 | ALERT_LATCH | R/W | 0b | When set to 1 the state of the Alert pin latches during fault conditions. To clear the alert the alert flags register must be read and the fault condition removed. | | 4 | ALERT_POL | R/W | Ob | When this bit is set to 1, the alert pin toggles from low to high during a fault condition. When set to 0 (default), the alert pin toggles from high to low during faults. | | 3-0 | RANGE | R/W | 0000b | Enables the selection of the shunt full scale input range for each channel. Bit3 = Channel 4 range selection. Bit2 = Channel 3 range selection. Bit1 = Channel 2 range selection. Bit0 = Channel 1 range selection. range selection bit = 0 selects ±81.92mV range selection bit = 1 selects ±20.48mV 0000b = all channels set to ±81.92mV range | Return to the Summary Table. #### 7.1.3 CALIBRATION Registers The calibration registers shown in 表 7-5 must be programmed to receive valid current, power, and energy results after initial power up, power cycle events, or on device enable. 表 7-5. INA4235 Calibration Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|-----------------|---------------|----------------------| | 0x05 | CALIBRATION_CH1 | R/W | 16 | | 0x0D | CALIBRATION_CH2 | R/W | 16 | | 0x15 | CALIBRATION_CH3 | R/W | 16 | | 0x1D | CALIBRATION_CH4 | R/W | 16 | This register provides the device with the value of the shunt resistor that are present to create the measured differential voltage. This register also sets the resolution of the Current Register. Programming this register sets the Current\_LSB and the Power\_LSB. 表 7-6. Calibration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------|------|-------|----------------------------------------------------------------------------| | 15 | Reserved | R | 0h | | | 14-0 | SHUNT_CAL | R/W | 0000h | Programmed value needed for doing the shunt voltage to current conversion. | Return to the Summary Table. ### 7.1.4 Alert Configuration Registers The alert configuration registers are shown in 表 7-7. 表 7-7. INA4235 ALERT\_CONFIG Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|---------------|---------------|----------------------| | 0x07 | ALERT1 | R/W | 16 | | 0x0F | ALERT2 | R/W | 16 | | 0x17 | ALERT3 | R/W | 16 | | 0x1F | ALERT4 | R/W | 16 | The format of each alert configuration register is shown in 表 7-8. These registers configure what triggers an alert for each of the channels. The alert mask field sets the active alert. Up to 4 alerts can be assigned to a given channel or spread equally across all channels depending on the needs of the application. 表 7-8. Alert Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|------------|------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 4 | Reserved | R | 00000000000b Reserved | | | 4-3 | CHANNEL | R/W | 00b Selects 00b = Channel 1 01b = Channel 2 10b = Channel 3 11b = Channel 4 | | | 2-0 | ALERT_MASK | R/W | 000b | Sets the active alert for the assigned channel 000b = reserved, no effect 001b = Shunt Voltage over limit (SOL) 010b = Shunt Voltage under limit (SUL) 011b = Bus Voltage over limit (BOL) 100b = Bus Voltage under limit (BUL) 101b = Power over limit (POL) 110b = reserved, no effect 111b = reserved, no effect | The alert configuration registers set what triggers an alert for each of the channels. The alert mask field sets the active alert. Up to 4 alerts can be assigned to a given channel or spread as required across all channels depending on the application. Product Folder Links: INA4235 Return to the Summary Table. #### 7.1.5 Alert Limit Registers The alert limit registers shown in 表 7-9 must be programmed to set the desired fault limit threshold. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 表 7-9. INA4235 ALERT LIMIT Registers | Address | Register Name | Register Type | Reset | Register Size (bits) | |---------|---------------|---------------|-------|----------------------| | 0x06 | LIMIT1 | R/W | 0000h | 16 | | 0x0E | LIMIT2 | R/W | 0000h | 16 | | 0x16 | LIMIT3 | R/W | 0000h | 16 | | 0x1E | LIMIT4 | R/W | 0000h | 16 | The format of the alert limit register follows the format of the corresponding result register. Shunt voltage limits are represented as signed 16 bit, bus voltage limits are unsigned 15 bit, and power limits are unsigned 16 bit values. Return to the Summary Table. ### 7.1.6 Shunt Voltage Registers The Shunt Voltage Registers store the current shunt voltage reading, V<sub>SHUNT</sub>. The shunt voltage measurement for each channel has a unique address as shown in 表 7-10. 表 7-10. INA4235 SHUNT\_VOLTAGE Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|-------------------|---------------|----------------------| | 0x00 | SHUNT_VOLTAGE_CH1 | R | 16 | | 0x08 | SHUNT_VOLTAGE_CH2 | R | 16 | | 0x10 | SHUNT_VOLTAGE_CH3 | R | 16 | | 0x18 | SHUNT_VOLTAGE_CH4 | R | 16 | The format of each shunt voltage register is shown in 表 7-11. If averaging is enabled, these registers contain the averaged shunt voltage value. 表 7-11. Shunt Voltage Register Field Description | Bit | Field | Туре | Reset | Description | |------|--------|------|-------|------------------------------------------------------------------------------| | 15-0 | VSHUNT | R | 0000h | Differential voltage measured across the shunt output. 2's complement value. | Negative numbers are represented in two's complement format. Generate the two's complement of a negative number by complementing the absolute value binary number and adding 1. An MSB = '1' denotes a negative number. **Example:** For a value of $V_{SHUNT} = -80 \text{mV}$ : - 1. Take the absolute value: 80mV - 2. Translate this number to a whole decimal number (80mV ÷ 2.5µV) = 32000 - 3. Convert this number to binary = 0111 1101 0000 0000 - 4. Complement the binary result = 1000 0010 1111 1111 - 5. Add '1' to the complement to create the two's complement result = 1000 0011 0000 0000 = 8300h Return to the Summary Table. ### 7.1.7 Bus Voltage Registers The bus voltage registers store the voltage measured at the bus pin for each of the channels. Bus voltage measurements are stored in an unique register addresses as shown in 表 7-12. Product Folder Links: INA4235 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 23 #### 表 7-12. INA4235 BUS VOLTAGE Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|-----------------|---------------|----------------------| | 0x01 | BUS_VOLTAGE_CH1 | R | 16 | | 0x09 | BUS_VOLTAGE_CH2 | R | 16 | | 0x11 | BUS_VOLTAGE_CH3 | R | 16 | | 0x19 | BUS_VOLTAGE_CH4 | R | 16 | The format of each bus voltage register is shown in 表 7-13. The bus voltage registers only return positive values. If averaging is enabled, this register displays the averaged value. 表 7-13. BUS\_VOLTAGE Register Field Description | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------| | 15-0 | VBUS | R | 0000h | Bus voltage output. 2's complement value, however always positive. | Return to the Summary Table. ### 7.1.8 CURRENT Registers The current registers store the calculated current value for each of the channels. Current measurements are stored in an unique register addresses as shown in $\frac{1}{2}$ 7-14. 表 7-14. INA4235 CURRENT Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|---------------|---------------|----------------------| | 0x02 | CURRENT_CH1 | R | 16 | | 0x0A | CURRENT_CH2 | R | 16 | | 0x12 | CURRENT_CH3 | R | 16 | | 0x1A | CURRENT_CH4 | R | 16 | The format of each bus current register is shown in 表 7-15. If averaging is enabled, this register displays the averaged value. The value of the Current Register is calculated by multiplying the decimal value in the Shunt Voltage Register with the decimal value of the Calibration Register. 表 7-15. CURRENT Register Field Description | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|-------------------------------------------------------------| | 15-0 | CURRENT | R | 0000h | Calculated current output in Amperes. 2's complement value. | Return to the Summary Table. # 7.1.9 POWER Registers The power registers store the multiplied value of the bus voltage and current for each of the channels. Power measurements are stored in an unique register addresses as shown in $\frac{1}{5}$ 7-16. 表 7-16. INA4235 POWER Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|---------------|---------------|----------------------| | 0x03 | POWER_CH1 | R | 16 | | 0x0B | POWER_CH2 | R | 16 | | 0x13 | POWER_CH3 | R | 16 | | 0x1B | POWER_CH4 | R | 16 | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SBOSAB5 The format of each bus power register is shown in 表 7-17. If averaging is enabled, this register displays the averaged value. The Power Register records power in Watts by multiplying the decimal values of the Current Register with the decimal value of the Bus Voltage Register. This is an unsigned result. 表 7-17. POWER Register Field Description | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|-----------------------------------------------------------------------------------------| | 15-0 | POWER | R | 0000h | This bit returns a calculated value of power in the system. This is an unsigned result. | Return to the Summary Table. #### 7.1.10 Energy Registers The energy registers accumulate data from the power registers and with the internal precision timebase calculate and store the energy for each of the channels. Energy measurements are stored in an unique register addresses as shown in $\pm$ 7-18. 表 7-18. INA4235 ENERGY Registers | Address | Register Name | Register Type | Register Size (bits) | |---------|---------------|---------------|----------------------| | 0x04 | ENERGY_CH1 | R | 32 | | 0x0C | ENERGY_CH2 | R | 32 | | 0x14 | ENERGY_CH3 | R | 32 | | 0x1C | ENERGY_CH4 | R | 32 | The format of each bus power register is shown in $\pm$ 7-19. The Energy register records energy in Joules and utilizes the precision oscillator as a timebase. This is an unsigned result. 表 7-19. Energy Register Field Description | Bit | Field | Туре | Reset | Description | |------|--------|------|-----------|--------------------------------------------------------------| | 31-0 | ENERGY | R | 00000000h | This bit returns a calculated value of energy in the system. | | | | | | This is an unsigned result. | Return to the Summary Table. #### 7.1.11 Flags Register The Flags Register is shown in 表 7-20. 表 7-20. Flags Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------| | 15 | LIMIT4_ALERT | R | 0b | Indicates the fourth alert limit has been exceeded. This alert is independent of channel. | | 14 | LIMIT3_ALERT | R | 0b | Indicates the third alert limit has been exceeded. This alert is independent of channel. | | 13 | LIMIT2_ALERT | R | 0b | Indicates the second alert limit has been exceeded. This alert is independent of channel. | | 12 | LIMIT1_ALERT | R | 0b | Indicates the first alert limit has been exceeded. This alert is independent of channel. | | 11 | ENERGYOF_CH4 | R | 0b | Indicates an the energy register has overflowed for channel 4 | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック (ご意見やお問い合わせ) を送信 ### 表 7-20. Flags Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|---------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | ENERGYOF_CH3 | R | 0b | Indicates an the energy register has overflowed for channel 3 | | 9 | ENERGYOF_CH2 | R | 0b | Indicates an the energy register has overflowed for channel 2 | | 8 | ENERGYOF_CH1 | R | 0b | Indicates an the energy register has overflowed for channel 1 | | 7 | CVRF (Conversion<br>Ready Flag) | R | Ob Although the device can be read at any time, and the data from the last conversion is available, the Conversion Ready Flag bit is provided to help coordinate one-shot or triggered conversions. The Conversion Ready Flag bit is set after all conversions, averaging, and multiplications are complete. Conversion Ready Flag bit clears under the following conditions: 1.) Writing to the Configuration Register (except for Power-Down selection) 2.) Reading the Flags Register | | | 6 | OVF (Math Over-flow) | R | 0b | This bit is set to '1' if an arithmetic operation results in an overflow error. This bit indicates that current and power data can be invalid. | | 5-0 | Reserved | - | 000000b | Reserved | Return to the Summary Table. ### 7.1.12 Manufacturer ID Register (Address = 7Eh) The manufacturer ID register is shown in 表 7-21. ### 表 7-21. MANUFACTURE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------|------|-------|------------------------| | 15-0 | MANUFACTURE_ID | R | 5449h | Reads back TI in ASCII | Return to the Summary Table. ### 7.1.13 Device Identification Register (Address = 7Fh) The DEVICE\_ID register is shown in 表 7-22. # 表 7-22. DEVICE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |------|--------|------|-------|---------------------------------------|--|--| | 15-4 | DIE_ID | R | 0x435 | Stores the device identification bits | | | | 3-0 | REV_ID | R | 1h | Device revision identification. | | | Return to the Summary Table. # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The INA4235 is a multi-channel current shunt monitor with an $I^2C$ - and SMBus-compatible interface. The device monitors a shunt voltage drop to calculate the current and bus voltage at IN- pin to determine power and energy for up to four measurement channels. Programmable calibration value, conversion times, and averaging (combined with an internal multiplier) enable direct readouts of current in amperes, power in watts, and energy in joules. #### 8.1.1 Device Measurement Range and Resolution The INA4235 device supports two input ranges for the shunt voltage measurements for each channel. The supported full scale differential input across the IN+ and IN- pins can be either ±81.92mV or ±20.48mV depending on the RANGE field in the CONFIG2 Register register. The range for the bus voltage measurement at the IN- pins is from 0V to 52.42V, but is limited by process ratings to the maximum operating voltage. 表 8-1 provides a description of full scale voltage on shunt and bus voltage measurements, along with the associated resolution. | PARAMETER | FULL SCALE VALUE | RESOLUTION | | |---------------|-------------------------------------------------------------------|------------|--| | Shunt voltage | ±81.92mV (ADCRANGE = 0) | 2.5µV/LSB | | | Shunt voltage | ±20.48mV (ADCRANGE = 1) | 625nV/LSB | | | Bus voltage | 0V to 52.4V (Limit usable range to recommended operating voltage) | 1.6mV/LSB | | 表 8-1. ADC Full Scale Values The device shunt voltage and bus voltage measurements are read through the Shunt Voltage registers and Bus Voltage registers, respectively. The digital output in shunt voltage and bus voltage registers is 16 bits. The shunt voltage measurement can be positive or negative due to bidirectional currents in the system; therefore the data value in shunt voltage register can be positive or negative. The bus voltage register data value is always positive. The output data can be directly converted into voltage by multiplying the digital value by the respective resolution size. Furthermore, the device provides the flexibility to report calculated current in Amperes, power in Watts, as described in *Current and Power Calculations*. #### 8.1.2 Current and Power Calculations For the INA4235 to report current values in Amperes, a constant conversion value must be written in each of the calibration registers that is dependent on the selected CURRENT\_LSB and the shunt resistance used in the application for each channel. The value of the calibration register is calculated based on 式 1. The term CURRENT\_LSB is the chosen LSB step size for the CURRENT register where the current is stored. 式 2 shows the minimum value of CURRENT\_LSB is based on the maximum expected current, and the equation directly defines the maximum resolution of the CURRENT register. While the smallest CURRENT\_LSB value yields highest resolution, this value is common for selecting a higher round-number (no higher than 8x) value for the CURRENT\_LSB to simplify the conversion of the CURRENT. Product Folder Links: INA4235 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 The $R_{SHUNT}$ term is the resistance value of the external shunt used to develop the differential voltage across the IN+ and IN- pins. Use $\not \equiv 1$ for ADCRANGE = 0. For ADCRANGE = 1, the value of SHUNT\_CAL must be divided by 4. $$SHUNT\_CAL = \frac{0.00512}{Current\_LSB \times R_{SHUNT}}$$ (1) #### where - 0.00512 is an internal fixed value used to verify that scaling is maintained properly. - CURRENT\_LSB is a selected value for the current step size in amperes. Must be greater than or equal to CURRENT\_LSB (minimum), but less than 8 x CURRENT\_LSB(minimum) to reduce resolution loss. - The value of SHUNT CAL must be divided by 4 for ADCRANGE = 1. $$CURRENT_LSB (minimum) = \frac{Maximum Expected Current}{2^{15}}$$ (2) Note that the current is calculated following a shunt voltage measurement based on the value set in the SHUNT\_CAL field. If the value loaded into the SHUNT\_CAL field is zero, the current value reported through the CURRENT register is also zero. After programming the SHUNT\_CAL field with the calculated value, the measured current in Amperes can be read from the CURRENT register. Use 3 to calculate the final value scaled by the CURRENT\_LSB: #### where · CURRENT is the value read from the CURRENT register The power value can be read from the POWER register as an unsigned 16-bit value. Use ₹ 4 to convert the power to Watts: Power [W] = $$32 \times CURRENT_LSB \times POWER$$ (4) #### where - POWER is the value read from the POWER register. - CURRENT LSB is chosen lsb size for the selected channel. The energy values can be read from the each ENERGY register as a 32-bit unsigned value. Use ₹ 5 to convert the energy to Joules: Energy [J] = $$32 \times CURRENT_LSB \times ENERGY$$ (5) #### where - ENERGY is the value read from the each ENERGY register. - CURRENT\_LSB is chosen lsb size for the selected channel. #### 8.1.3 ADC Output Data Rate and Noise Performance The INA4235 noise performance and effective resolution depend on the ADC conversion time. The device also supports digital averaging which can further help decrease digital noise. The flexibility of the device to select ADC conversion time and data averaging offers increased signal-to-noise ratio and achieves the highest dynamic range with lowest offset. The profile of the noise at lower signals levels is dominated by the system noise that is comprised mainly of 1/f noise or white noise. The effective resolution of the ADC can be increased by increasing the conversion time and increasing the number of averages. 表 8-2 summarizes the output data rate conversion settings supported by the device. The fastest conversion setting is 140µs. Typical noise-free resolution is represented as Effective Number of Bits (ENOB) based on device measured data. The ENOB is calculated based on noise peak-to-peak values, which verifies that full noise distribution is taken into consideration. 表 8-2. INA4235 Noise performance, current measurement, single channel enabled | 表 8-2. INA4235 Noise performance, current measurement, single channel enabled ADC CONVERSION OUTPUT SAMPLE OUTPUT SAMPLE PERIOD NOISE-FREE ENOB NOISE-FREE ENOB | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|------|------------------------|--|--|--| | TIME PERIOD [µs] | AVERAGING<br>[SAMPLES] | [ms] | | (±20.48mV) (ADCRANGE = | | | | | 140 | 1 | 0.14 | 13.1 | 11.1 | | | | | 204 | 1 | 0.204 | 13.4 | 11.1 | | | | | 332 | 1 | 0.332 | 14.1 | 11.7 | | | | | 588 | 1 | 0.588 | 14.7 | 12.2 | | | | | 1100 | 1 | 1.1 | 14.7 | 12.5 | | | | | 2116 | 1 | 2.116 | 15.1 | 13.4 | | | | | 4156 | 1 | 4.156 | 15.7 | 14.1 | | | | | 8244 | 1 | 8.244 | 16.0 | 14.7 | | | | | 140 | 4 | 0.56 | 14.1 | 12.1 | | | | | 204 | 4 | 0.816 | 14.4 | 12.4 | | | | | 332 | 4 | 1.328 | 15.1 | 12.9 | | | | | 588 | 4 | 2.352 | 15.7 | 13.4 | | | | | 1100 | 4 | 4.4 | 15.7 | 13.7 | | | | | 2116 | 4 | 8.464 | 16.0 | 14.7 | | | | | 4156 | 4 | 16.624 | 16.0 | 14.7 | | | | | 8244 | 4 | 32.976 | 16.0 | 15.7 | | | | | 140 | 16 | 2.24 | 15.1 | 13.1 | | | | | 204 | 16 | 3.264 | 15.7 | 13.4 | | | | | 332 | 16 | 5.312 | 15.7 | 14.1 | | | | | 588 | 16 | 9.408 | 16.0 | 14.4 | | | | | 1100 | 16 | 17.6 | 16.0 | 15.1 | | | | | 2116 | 16 | 33.856 | 16.0 | 15.7 | | | | | 4156 | 16 | 66.496 | 16.0 | 15.7 | | | | | 8244 | 16 | 131.904 | 16.0 | 16.0 | | | | | 140 | 64 | 8.96 | 15.7 | 13.7 | | | | | 204 | 64 | 13.056 | 16.0 | 14.4 | | | | | 332 | 64 | 21.248 | 16.0 | 15.1 | | | | | 588 | 64 | 37.632 | 16.0 | 15.7 | | | | | 1100 | 64 | 70.4 | 16.0 | 15.7 | | | | | 2116 | 64 | 135.424 | 16.0 | 16.0 | | | | | 4156 | 64 | 265.984 | 16.0 | 16.0 | | | | | 8244 | 64 | 527.616 | 16.0 | 16.0 | | | | 表 8-2. INA4235 Noise performance, current measurement, single channel enabled (続き) | <b>P</b> • • • • • • • • • • • • • • • • • • • | | manoo, oan ont moacan | | | |------------------------------------------------|-----------------------------------------|---------------------------|---------------|-------------------------------------------------| | ADC CONVERSION<br>TIME PERIOD [µs] | OUTPUT SAMPLE<br>AVERAGING<br>[SAMPLES] | OUTPUT SAMPLE PERIOD [ms] | | NOISE-FREE ENOB<br>(±20.48mV) (ADCRANGE =<br>1) | | 140 | 128 | 17.92 | 16.0 | 14.1 | | 204 | 128 | 26.112 | 16.0 | 15.1 | | 332 | 128 | 42.496 | 16.0 | 15.7 | | 588 | 128 | 75.264 | 16.0 | 15.7 | | 1100 | 128 | 140.8 | 16.0 | 16.0 | | 2116 | 128 | 270.848 | 16.0 | 16.0 | | 4156 | 128 | 531.968 | 16.0 | 16.0 | | 8244 | 128 | 1055.232 | 16.0 | 16.0 | | 140 | 256 | 35.84 | 16.0 | 14.7 | | 204 | 256 | 52.224 | 16.0 | 15.7 | | 332 | 256 | 84.992 | 16.0 | 15.7 | | 588 | 256 | 150.528 | 16.0 | 16.0 | | 1100 | 256 | 281.6 | 16.0 | 16.0 | | 2116 | 256 | 541.696 | 16.0 | 16.0 | | 4156 | 256 | 1063.936 | 16.0 | 16.0 | | 8244 | 256 | 2110.464 | 16.0 | 16.0 | | 140 | 512 7 | | 16.0 | 15.1 | | 204 | 512 | 104.448 | 16.0 | 15.7 | | 332 | 512 | 169.984 | 16.0 | 16.0 | | 588 | 512 | 301.056 | 16.0 | 16.0 | | 1100 | 512 | 563.2 | 16.0 | 16.0 | | 2116 | 512 | 1083.392 | 16.0 | 16.0 | | 4156 | 512 | 2127.872 | 16.0 | 16.0 | | 8244 | 512 | 4220.928 | 16.0 | 16.0 | | 140 | 1024 | 143.36 | 16.0 | 15.7 | | 204 | 1024 | 208.896 | 16.0 | 16.0 | | 332 | 1024 | 339.968 | 16.0 | 16.0 | | 588 | 1024 | 602.112 | 16.0 | 16.0 | | 1100 | 1024 | 1126.4 | 16.0 | 16.0 | | 2116 | 1024 | 2166.784 | 2166.784 16.0 | | | 4156 | 1024 | 4255.744 | 4 16.0 1 | | | 8244 | 1024 | 8441.856 | 16.0 | 16.0 | #### 8.1.4 Filtering and Input Considerations Measuring current is often noisy and such noise can be difficult to define. The INA4235 offers several options for filtering by allowing the conversion times and number of averages to be selected independently in the Configuration register (0h). The conversion times can be set independently for the shunt voltage and bus voltage measurements to allow added flexibility when configuring the monitoring of the power-supply bus. The internal ADC is based on a delta-sigma ( $\Delta\Sigma$ ) front-end with a 500kHz ( $\pm 0.5\%$ max) sampling rate. This architecture has good inherent noise rejection; however, transients that occur at or very close to the sampling rate harmonics can cause problems. These signals are at 1MHz and higher and can be managed by incorporating filtering at the device input. The high frequency enables the use of low-value series resistors on the filter with negligible effects on measurement accuracy. In general, filtering the device input is only necessary if there are transients at exact harmonics of the 500kHz (±0.5% max) sampling rate (greater than 1MHz). Filter using the lowest possible series resistance (typically $100\Omega$ or less) and a ceramic capacitor. Recommended values for this capacitor are between $0.1\mu F$ and $1\mu F$ . $\boxtimes$ 8-1 illustrates the device with a filter added at the input. 図 8-1. Input Filtering Overload conditions are another consideration for the device inputs. The device inputs are specified to tolerate 26V across the inputs. A large differential scenario can be a short to ground on the load side of the shunt. This type of event can result in the full bus power-supply voltage across the shunt (as long the power supply or energy storage capacitors can support this voltage). Removing a short to ground can result in inductive kickbacks that can exceed the 26V differential and 48V common-mode rating of the device. Inductive kickback voltages are best controlled by Zener-type, transient-absorbing devices (commonly called *transzorbs*) combined with sufficient energy storage capacitance. The *Current Shunt Monitor with Transient Robustness Reference Design* describes a high-side, current-shunt monitor used to measure the voltage developed across a current-sensing resistor and how to better protect the current-sense device from transient overvoltage conditions. In applications that do not have large energy storage electrolytics on one or both sides of the shunt, an input overstress condition can result from an excessive dV/dt of the voltage applied to the input. A hard physical short is the most likely cause of this event, and the excessive dV/dt can activate the ESD protection in systems with large currents. Testing demonstrates that the addition of $10\Omega$ resistors in series with each input of the device sufficiently protects against dV/dt failures up to the 48V rating of the device. Selecting these resistors in the range noted has minimal effect on accuracy. ### 8.2 Typical Application 図 8-2. Typical High-Side Sensing Circuit Configuration, INA4235 #### 8.2.1 Design Requirements The INA4235 features 4 channels that measure the voltage developed across a current-sensing resistor ( $R_{SHUNT}$ ) when current passes through the resistor. The device also measures the bus supply voltage and calculates power and energy for each channel. The device also comes with alert capability, where the alert pin can be programmed to respond to a user-defined event or a conversion ready notification. 表 8-3 lists the design requirements for a single channel of the circuit shown in oxtimes 8-2. | DESIGN PARAMETER | EXAMPLE VALUE | | | |-----------------------------------------------|---------------|--|--| | Power-supply voltage (V <sub>S</sub> ) | 3.3V | | | | Bus supply rail (V <sub>CM</sub> ) | 12V | | | | Average Current | 6A | | | | Overcurrent fault threshold | 9A | | | | Maximum current monitored (I <sub>MAX</sub> ) | 10A | | | | ADC Range Selection (V <sub>SENSE_MAX</sub> ) | ±81.92mV | | | | Energy Accumulation Period | 1 hour | | | 表 8-3. Design Parameters for Channel 1 #### 8.2.2 Detailed Design Procedure This design example walks through the process of selecting the shunt resistor, programming the calibration register, setting the correct fault thresholds, and how to properly scale returned values from the device for channel 1 of the device. The configuration of additional channels is similar with calculated values programmed into the registers corresponding to the appropriate channel. #### 8.2.2.1 Select the Shunt Resistor Using values from $\frac{1}{2}$ 8-3, the maximum value of the shunt resistor is calculated based on the value of the maximum current to be sensed ( $I_{MAX}$ ) and the maximum allowable sense voltage ( $V_{SENSE\_MAX}$ ) for the chosen ADC range. When operating at the maximum current, the differential input voltage must not exceed the Copyright © 2024 Texas Instruments Incorporated maximum full scale range of the device, $V_{SENSE\_MAX}$ . Using $\not \equiv 6$ for the given design parameters, the maximum value for $R_{SHUNT}$ is calculated to be $8.192m\Omega$ . The closest standard resistor value that is smaller than the maximum calculated value is $8.0m\Omega$ . Smaller resistors can be used to minimize power loss at the expense of reduced accuracy. The shunt resistor selected must have sufficient wattage to handle the power dissipation at maximum load at the desired operating temperature. $$R_{SHUNT} < \frac{V_{SENSE\_MAX}}{I_{MAX}}$$ (6) #### 8.2.2.2 Configure the Device The first step to program the INA4235 is to properly set the device configuration registers, CONFIG1 and CONFIG2. On initial power up, the configuration registers are set to the reset values (see $\pm$ 7-3 and $\pm$ 7-4). In the default power on state the device is set to measured on the $\pm$ 81.92mV range with the ADC continuously converting the shunt and bus (voltage at IN–) voltages for all channels. If the default power up conditions do not meet the design requirements, these registers need to be set properly after each disable or V<sub>S</sub> power cycle event. ### 8.2.2.3 Program the Shunt Calibration Registers There are four shunt calibration registers for each channel that need to be correctly programmed after each power up for the device to properly report any result based on current. The first step to calculate the value for the calibration register is to calculate the minimum LSB value for the current by using $\stackrel{*}{\not{\sim}} 2$ . Applying this equation with the maximum expected current of 10A results in an minimum LSB size of 305.17578μA. The INA4235 allows selection of the CURRENT\_LSB to be up to 8 times larger than the minimum LSB size. For this example a value of 500μA is used. Applying $\stackrel{*}{\not{\sim}} 1$ to the Current\_LSB and selected value for the shunt resistor results in a shunt calibration register setting of 1280d (500h). Failure to set the value of the shunt calibration registers results in a zero value for any result based on current for that channel. Programming these registers is not required for reading shunt voltage, bus voltage or setting corresponding alert limits. #### 8.2.2.4 Set Desired Fault Thresholds The INA4235 has the ability to assert the alert pin on several different fault conditions as described in Alert Configuration Registers. The desired fault condition to assert the alert pin needs to be selected by appropriately programming the ALERT MASK field in the Alert Configuration Register. Fault thresholds are set by programming the desired trip threshold into the Alert Limit Registers. For example, channel 1 can be configured to alert on an over current condition by setting the ALERT1 register CHANNEL field to channel 1(00b) with the ALERT MASK field set to shunt over voltage (001b). The desired threshold for the over current condition has to be programmed in the Limit1 Register. In this example, the over current threshold is 9.0A and the value of the current sense resistor is $8.0 m\Omega$ , which give a shunt voltage limit of 72mV. Once the shunt voltage limit is known, the value for the shunt over voltage limit register is calculated by dividing the shunt voltage limit by the shunt voltage LSB size. For this case, the calculated value of the alert limit register is $72\text{mV} / 2.5\mu\text{V} = 28800\text{d}$ (7080h). Values stored in the LIMIT1 to LIMIT4 registers are set to the default values when the device is disabled or $V_S$ is power cycled. Fault limits programmed into the LIMIT registers can be applied to a single channel or distributed to each of the 4 measurement channels. For example, if monitoring of the bus voltage was also required on channel 1, the CHANNEL field of the ALERT2 register can be also set to channel 1(00b) with the ALERT MASK field set to monitor over bus conditions (011b). The value for the over voltage fault can be set as desired in the LIMIT2 register. #### 8.2.2.5 Calculate Returned Values Parametric values are calculated by multiplying the returned value by the LSB value. $\frac{1}{8}$ 8-4 shows the returned values for this application example, assuming the design requirements shown in $\frac{1}{8}$ 8-3. 表 8-4. Register Values | Register Contents | | LSB Value | Calculated Value | | |----------------------------|---------------------------|-------------------------|---------------------------|--| | Shunt_Voltage_CH1<br>(00h) | 19200d (4B00h) | 2.5µV | 19200 × 2.5µV = 0.048V | | | Bus_Voltage_CH1 (01h) | 7500d (1D4Ch) | 1.6mV | 7500 × 1.6mV = 12V | | | Current_CH1 (02h) | 12000d (2EE0h) | Current LSB = 500µA | 12000 × 500μA = 6A | | | Power_CH1 (03h) | 4500d (1194h) | Current LSB x 32 = 16mW | 4500 × 16mW = 72W | | | Energy_CH1 (04h) | 16200000d (00F7<br>3140h) | Current LSB x 32 = 16mJ | 16200000 × 16mJ = 259.2kJ | | Shunt Voltage and Current return values in two's complement format. In two's complement format a negative value in binary is represented by having a 1 in the most significant bit of the returned value. These values can be converted to decimal by first inverting all the bits and adding 1 to obtain the unsigned binary value. This value must then be converted to decimal with the negative sign applied. ### 8.2.3 Application Curves 図 8-4. Alert Response Time (Sampled Values Slightly Above Threshold) # 9 Power Supply Recommendations $\boxtimes$ 8-2 shows that the device input circuitry can accurately measure signals on common-mode voltages beyond the power-supply voltage, $V_S$ . For example, the voltage applied to the VS power supply pin can be 5V, whereas the bus power-supply voltage being monitored (the common-mode voltage) can be as high as 48V. The device can also withstand the full -0.3V to 48V range at the input pins, regardless of whether the device has power applied or not. Place the required power-supply bypass capacitors as close as possible to the supply and ground pins of the device to provide stability. A typical value for this supply bypass capacitor is 0.1µF. Applications with noisy or high-impedance power supplies can require additional decoupling capacitors to reject power-supply noise. ### 10 Layout #### 10.1 Layout Guidelines Connect all input pins (IN+X and IN-X) to the sensing resistor using a Kelvin connection or a 4-wire connection for each channel. These connection techniques verify that only the current-sensing resistor impedance is detected between the input pins. Poor routing of the current-sensing resistor commonly results in additional resistance present between the input pins. Given the very low ohmic value of the current-sensing resistor, any additional high-current carrying impedance causes significant measurement errors. Place the power-supply bypass capacitor as close as possible to the supply and ground pins. 35 ### 10.2 Layout Example #### INA4235 Layout Example DSBGA (High Side) Bus Voltage 2: up to 48V Load1 Direction of Direction of Postive Positive Current Flow Current Flow R<sub>SHUNT1</sub> $R_{\text{SHUNT2}}$ Bus Voltage 1: up to 48V Load2 RED traces = Top layer BLUE traces = Bottom or inner layers Supply Voltage: 1.7V to 5.5V IN+2 IN-1 IN+1 VS Control EN externally Alert, connect to pullup or connect to VS resistor to supply IN-2 ALERT EN GNE VIA to Ground Plane I2C Clock, connect to A0 ALERT, EN, A0, and A1 connect to inner or IN-3 SCI pullup resistor to supply bottom layer with 6 mil IN-4 IN+4 SDA Addresses connect to VS, SDA, SCL, or GND hole size vias I<sup>2</sup>C Data, connect to pullup resistor to supply Bus Voltage 4: Load3 up to 48V $R_{\underline{\text{SHUNT4}}}$ Load4 Direction of Positive Current Flow Direction of Postive Current Flow Bus Voltage 3: up to 48V ### 11 Device and Documentation Support ### 11.1 Device Support ### 11.1.1 Development Support For development support see the following: INA234EVM and INA236EVM User's Guide #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Current Shunt Monitor with Transient Robustness Reference Design, Design guide - Texas Instruments, INA234EVM and INA236EVM User's Guide ### 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 11.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.5 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 12 Revision History | DATE | VERSION | NOTES | | | |----------|---------|------------------|--|--| | May 2024 | * | Initial release. | | | ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 YBJ0016-C01 # **PACKAGE OUTLINE** ### DSBGA - 0.35 mm max height DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. # **EXAMPLE BOARD LAYOUT** # YBJ0016-C01 ### DSBGA - 0.35 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). # **EXAMPLE STENCIL DESIGN** # YBJ0016-C01 # DSBGA - 0.35 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | INA4235AIYBJR | Active | Production | DSBGA (YBJ) 16 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 14235 | | INA4235AIYBJR.A | Active | Production | DSBGA (YBJ) 16 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 14235 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated