**INA351** # INA351 コストおよびサイズ最適化、低消費電力、1.8V~5.5V、ゲイン選択可 能、リファレンス バッファ内蔵計測アンプ # 1 特長 - サイズ、コスト、消費電力の厳しい制約があるアプリケ ーション向けに設計 - ゲインを選択可能、リファレンス バッファを内蔵 - G = 10 または G = 20 (INA351ABS) - G = 30 または G = 50 (INA351CDS) - 省スペースの超小型パッケージオプション - 10 ピン X2QFN (RUG) 3mm<sup>2</sup> - 8 ピン WSON (DSG) 4mm<sup>2</sup> - 8ピン SOT23-THN (DDF) 4.64mm<sup>2</sup> - 10 ビット~14 ビットのシステム向けに最適化された性 能 - CMRR: すべてのゲインで 95dB (標準値) - オフセット電圧: すべてのゲインで 0.2mV (標準値) - ゲイン誤差 (標準値): - G = 10、G = 50 の場合は 0.015% - G = 20、G = 30 の場合は 0.020% - 帯域幅:G = 10 の場合は 100kHz (標準値) - 20% 未満のオーバーシュートで 500pF を駆動 (標準 - 最適化された静止電流:110µA (標準値) - 消費電力の厳しい制約があるアプリケーション用のシ ャットダウン オプション - 電源電圧範囲: 1.8V (±0.9V)~5.5V (±2.75V) - 仕様温度範囲:-40℃~125℃ # 2 アプリケーション - ブリッジ ネットワーク センシング - 差動→シングルエンド変換 - 重量計 - アナログ入力モジュール - 流量トランスミッタ - ウェアラブル フィットネスおよびアクティビティ モニタ - 血糖值測定器 - 圧力 / 温度センシング 注:INA351ABS では90kΩ、INA351CDS では145kΩ ### 3 概要 INA351 は、リファレンス バッファを内蔵したゲイン選択可 能な計測アンプで、小型パッケージで提供される INA351ABS と INA351CDS のバリアントによって 4 種類 のゲイン オプションを提供しています。 INA351ABS は 10 または 20 のゲイン オプション、INA351CDS は 30 また は 50 のゲイン オプションです。ゲイン選択 (GS) ピンを 切り替えることで、これらのゲイン オプションを選択できま す。INA351 は、ブリッジ型のセンシングと、差動からシン グルエンドへの変換のアプリケーションに最適です。 INA351 は、高精度でマッチングされた内蔵抵抗を搭載 し、厳密な外部抵抗またはほぼ一致した外部抵抗を必要 としないため、BOM コスト、ピック アンド プレース機械の 処理コスト、基板面積を削減低減できます。INA351 は低 速の 10 ビットから 14 ビットの A/D コンバータ (ADC) に 直接接続できるため、一般的なアンプやディスクリート抵 抗を使用した計測アンプのディスクリート実装の代替として 最適です。 INA351 は、その性能の実現に最適な 3 つのアンプのア ーキテクチャで設計されています。86dB の最小 CMRR、 最大ゲイン誤差 0.1%、すべてのゲイン オプションで最大 オフセット 1.3mV という高い精度、わずか 135µA の最大 静止電流を実現しています。INA351 はアイドル時にアン プをオフにするシャットダウン オプションを内蔵しており、 バッテリ駆動アプリケーションでの消費電力をさらに低減 できます。 ### パッケージ情報 | | ハンノ ノ 1月 廿八 | | |---------------------|----------------------|--------------------------| | 部品番号 <sup>(1)</sup> | パッケージ <sup>(2)</sup> | パッケージ サイズ <sup>(3)</sup> | | | DSG (WSON, 8) | 2mm × 2mm | | INA351ABS | DDF (SOT-23, 8) | 1.6mm × 2.9mm | | | RUG (X2QFN, 10) | 1.5mm × 2mm | | | DSG (WSON, 8) | 2mm × 2mm | | INA351CDS | DDF (SOT-23, 8) | 1.6mm × 2.9mm | | | RUG (X2QFN, 10) | 1.5mm × 2mm | - セクション 4 を参照してください。 (1) - (2) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 概略内部回路図 # **Table of Contents** | 1 特長 | | |--------------------------------------|--------------| | • • • • | | | 2 アプリケーション | <sup>*</sup> | | 3 概要 | | | 4 Device Comparison Table | | | 5 Pin Configuration and Functions | | | 6 Specifications | | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | | | 6.3 Recommended Operating Conditions | | | 6.4 Thermal Information | | | 6.5 Electrical Characteristics | | | 6.6 Typical Characteristics | 8 | | 7 Detailed Description | 20 | | 7.1 Overview | 20 | | 7.2 Functional Block Diagram | 20 | | 7.3 Feature Description | | | 7.4 Device Functional Modes | | | 8 Application and Implementation | 26 | |-----------------------------------------|------| | 8.1 Application Information | | | 8.2 Typical Applications | | | 8.3 Power Supply Recommendations | 30 | | 8.4 Layout | . 31 | | 9 Device and Documentation Support | | | 9.1 Device Support | . 33 | | 9.2 Documentation Support | . 33 | | 9.3ドキュメントの更新通知を受け取る方法 | . 33 | | 9.4 サポート・リソース | . 33 | | 9.5 Trademarks | 33 | | 9.6 静電気放電に関する注意事項 | . 33 | | 9.7 用語集 | . 33 | | 10 Revision History | . 33 | | 11 Mechanical, Packaging, and Orderable | | | Information | . 34 | # **4 Device Comparison Table** | | NO. OF | PACKAGE LEADS | | | | |--|-----------------|---------------|-----------------|-------------|--------------| | | DEVICE CHANNELS | | SOT-23-8<br>DDF | WSON<br>DSG | X2QFN<br>RUG | | | INA351ABS | 1 | 8 | 8 | 8 | | | INA351CDS | 1 | 8 | 8 | 8 | # **5 Pin Configuration and Functions** 図 5-1. DDF Package, 8-Pin SOT-23 (Top View) Note: Connect Thermal Pad to (V-) 図 5-2. DSG Package, 8-Pin WSON With Exposed Thermal Pad (Top View) 表 5-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I I I PE''' | DESCRIPTION | | IN- | 2 | I | Negative (inverting) input | | IN+ | 3 | 0 | Positive (noninverting) input | | OUT | 6 | _ | Output | | REF | 5 | _ | Reference input. This pin internally connects to a reference buffer amplifier in G = 1, unity gain follower configuration. | | GS | 1 | I | Gain select – logic low (G = 10 for INA351ABS and G = 30 for INA351CDS) Gain select – logic high (G = 20 for INA351ABS and G = 50 for INA351CDS) Gain select – no connect (G = 20 for INA351ABS and G = 50 for INA351CDS) | | SHDN | 8 | I | Shutdown – logic high (device enabled) Shutdown – logic low (device disabled) Shutdown – no connect (device enabled) | | V- | 4 | _ | Negative supply | | V+ | 7 | _ | Positive supply | (1) I = input, O = output 図 5-3. RUG Package, 10-Pin X2QFN (Top View) 表 5-2. Pin Functions | P | PIN | TYPE(1) | DESCRIPTION | |------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE\'' | DESCRIPTION | | IN- | 2 | I | Negative (inverting) input | | IN+ | 3 | 0 | Positive (noninverting) input | | OUT | 7 | _ | Output | | REF | 6 | _ | Reference input. This pin internally connects to a reference buffer amplifier in G = 1, unity gain follower configuration. | | GS | 1 | I | Gain select – logic low (G = 10 for INA351ABS and G = 30 for INA351CDS) Gain select – logic high (G = 20 for INA351ABS and G = 50 for INA351CDS) Gain select – no connect (G = 20 for INA351ABS and G = 50 for INA351CDS) | | SHDN | 9 | I | Shutdown – logic high (device enabled) Shutdown – logic low (device disabled) Shutdown – no connect (device enabled) | | V- | 4 | _ | Negative supply | | V+ | 8 | _ | Positive supply | | NC | 5, 10 | _ | No connect | (1) I = input, O = output English Data Sheet: SBOSAD5 # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------|-------------------------------------|------------|----------------------|------| | Supply voltage, $V_S = (V+) - ($ | V–) | 0 | 6 | V | | | Common mode voltage <sup>(2)</sup> | (V-) - 0.5 | (V+) + 0.5 | V | | | Differential voltage <sup>(3)</sup> | | V <sub>S</sub> + 0.2 | V | | | Current <sup>(2)</sup> | -10 | 10 | mA | | Output short-circuit <sup>(4)</sup> | | Continuo | ıs | | | Operating Temperature, T <sub>A</sub> | | -55 | 150 | | | Junction Temperature, T <sub>J</sub> | | | 150 | °C | | Storage Temperature, T <sub>stg</sub> | | -65 | 150 | | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less - (3) Differential input voltages greater than 0.5 V applied continuously can result in a shift to the input offset voltage above the maximum specification of this parameter. The magnitude of this effect increases as the ambient operating temperature rises. - (4) Short-circuit to V<sub>S</sub> / 2. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|--------------------------|-----------------------------------------------------------------------|-------|----------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V(ESD) | Liectiostatic discriarge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | <b>v</b> | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |---------------------------------------------|-----------------------|------|-------|------| | Supply voltage V <sub>S</sub> = (V+) – (V–) | Single-supply | 1.8 | 5.5 | V | | Supply voltage $v_S = (v+) = (v-)$ | Dual-supply | ±0.9 | ±2.75 | V | | Input Voltage Range | | (V-) | (V+) | V | | Specified temperature | Specified temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | INA351 | | | | |-----------------------|----------------------------------------------|------------------|------------|-------------|------| | | THERMAL METRIC(1) | DDF (SOT-23-THN) | DSG (WSON) | RUG (X2QFN) | UNIT | | | | 8 PINS | 8 PINS | 10 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 172.1 | 80.3 | 174.7 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 90.1 | 100.4 | 63.2 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 88.2 | 46.4 | 99.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 7.3 | 5.3 | 1.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 88.0 | 46.4 | 99.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | 21.9 | n/a | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. # 6.5 Electrical Characteristics For $V_S = (V+) - (V-) = 1.8 \text{ V}$ to 5.5 V (±0.9 V to ±2.75 V) at $T_A = 25^{\circ}\text{C}$ , $V_{REF} = V_S/2$ , G = 10, $R_L = 10 \text{ k}\Omega$ connected to $V_S / 2$ , $V_{CM} = [(V_{IN+}) + (V_{IN-})] / 2 = V_S / 2$ , $V_{IN} = (V_{IN+}) - (V_{IN-}) = 0 \text{ V}$ and $V_{OUT} = V_S / 2$ (unless otherwise noted) | | PARAMETER | $S / 2$ , $V_{IN} = (V_{IN+}) - (V_{IN-}) = 0$ | | MIN | TYP | MAX | UNIT | | |----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------|------|----------|-------|--------------------|--| | INPUT | | | | | | | | | | | Offset Voltage, RTI <sup>(1)</sup> | V <sub>S</sub> = 5.5 V, G = 10, 20, 30, 50 | T <sub>A</sub> = 25°C | | ±0.2 | ±1.3 | mV | | | V <sub>OSI</sub> | Offset Voltage over T,<br>RTI <sup>(1)</sup> | V <sub>S</sub> = 5.5 V, G = 10, 20, 30, 50 | T <sub>A</sub> = -40°C to 125°C | | | ±1.4 | mV | | | | Offset temp drift, RTI <sup>(2)</sup> | V <sub>S</sub> = 5.5 V, G = 10, 20, 30, 50 | T <sub>A</sub> = -40°C to 125°C | | ±0.65 | | μV/°C | | | PSRR | Power-supply rejection ratio | G = 10, 20, 30, 50 | T <sub>A</sub> = 25°C | | 20 | 75 | μV/V | | | Z <sub>IN-DM</sub> | Differential Impedance | | | | 100 5 | | GΩ pF | | | Z <sub>IN-CM</sub> | Common Mode<br>Impedance | | | | 100 9 | | GΩ pF | | | V <sub>CM</sub> | Input Stage Common<br>Mode Range <sup>(3)</sup> | | | (V-) | | (V+) | V | | | | | G = 10, 20, 30, 50, V <sub>CM</sub> = (V–) + 0.1<br>V to (V+) – 1 V, High CMRR Region | $V_S = 5.5 \text{ V}, V_{REF} = V_S/2$ | 86 | 95 | | | | | CMRR<br>DC | Common-mode rejection ratio, RTI | G = 10, 20, 30, 50, V <sub>CM</sub> = (V-) + 0.1<br>V to (V+) – 1 V, High CMRR Region | $V_S = 3.3 \text{ V}, V_{REF} = V_S/2$ | | 94 | | dB | | | | | G = 10, 20, 30, 50, V <sub>CM</sub> = (V–) + 0.1<br>V to (V+) – 0.1 V | $V_S = 5.5 \text{ V}, V_{REF} = V_S/2$ | 62 | 75 | | | | | BIAS CL | JRRENT | | | | | | | | | l <sub>B</sub> | Input bias current | $V_{CM} = V_S / 2$ | | | ±0.65 | | pA | | | los | Input offset current | $V_{CM} = V_S / 2$ | | | ±0.25 | | pA | | | NOISE V | OLTAGE | | | | | | | | | e <sub>NI</sub> | Input referred voltage | G = 10, 20, 30, 50 | f = 1 kHz | | 36 | | nV/√ <del>Hz</del> | | | ONI ONI | noise density <sup>(5)</sup> | G = 10, 20, 30, 50 | f = 10 kHz | | 35 | | 1107 1112 | | | E <sub>NI</sub> | Input referred voltage noise <sup>(5)</sup> | G = 10, f <sub>B</sub> = 0.1 Hz to 10 Hz | | | 3.2 | | $\mu V_{PP}$ | | | in | Input current noise | f = 1 kHz | | | 22 | | fA/√Hz | | | GAIN | | | | | | | | | | | Gain error <sup>(4)</sup> | G = 10, V <sub>REF</sub> = V <sub>S</sub> /2 | | | ±0.015 | ±0.10 | | | | GE | Gain ciroi | G = 20, V <sub>REF</sub> = V <sub>S</sub> /2 | $V_0 = (V) + 0.1 V \text{ to}$ | | ±0.020 | ±0.10 | % | | | OL | Gain error <sup>(4)</sup> | $G = 30, V_{REF} = V_{S}/2$ | (V+) – 0.1V | | ±0.020 | ±0.10 | 70 | | | | Gain end. | $G = 50, V_{REF} = V_{S}/2$ | | | ±0.015 | ±0.10 | | | | OUTPUT | T | | | | | | | | | V <sub>OH</sub> | Positive rail headroom | $R_L = 10 \text{ k}\Omega \text{ to V}_S/2$ | | | 15 | 30 | mV | | | V <sub>OL</sub> | Negative rail headroom | $R_L = 10 \text{ k}\Omega \text{ to V}_S/2$ | | | 15 | 30 | mV | | | C <sub>L</sub> Drive | Load capacitance drive | V <sub>O</sub> = 100 mV step, Overshoot < 20% | | | 500 | | pF | | | Z <sub>O</sub> | Closed-loop output impedance | f = 10 kHz | | | 51 | | Ω | | | I <sub>SC</sub> | Short-circuit current | V <sub>S</sub> = 5.5 V | | | ±20 | | mA | | | FREQUE | ENCY RESPONSE | | | | | | | | | | Bandwidth, –3 dB | G = 10 | | | 100 | | | | | BW | Dandwidth, –5 db | G = 20 | $V_{IN} = 10 \text{ mV}_{pk-pk}$ | | 50 | | kHz | | | | Pandwidth 2 dP | G = 30 | VIN - 10 IIIV <sub>pk-pk</sub> | | 40 | | | | | | Bandwidth, –3 dB G = 50 | | 1 | | 25 | | | | | THD + N | Total harmonic distortion + noise | $V_S$ = 5.5 V, $V_{CM}$ = 2.75 V, $V_O$ = 1 $V_{RM}$ $f$ = 1 kHz, 80-kHz measurement BW | | | 0.035 | | % | | | EMIRR | Electro-magnetic interference rejection ratio | f = 1 GHz, V <sub>IN_EMIRR</sub> = 100 mV | | | 96 | | dB | | | SR | Slew rate | V <sub>S</sub> = 5 V, V <sub>O</sub> = 2 V step, G = 10, 20, | 30, 50 | | 0.20 | | V/µs | | Copyright © 2024 Texas Instruments Incorporated 6 # 6.5 Electrical Characteristics (続き) For $V_S = (V+) - (V-) = 1.8 \text{ V}$ to 5.5 V ( $\pm 0.9 \text{ V}$ to $\pm 2.75 \text{ V}$ ) at $T_A = 25^{\circ}\text{C}$ , $V_{REF} = V_S/2$ , G = 10, $R_L = 10 \text{ k}\Omega$ connected to $V_S / 2$ , $V_{CM} = [(V_{IN+}) + (V_{IN-})] / 2 = V_S / 2$ , $V_{IN} = (V_{IN+}) - (V_{IN-}) = 0 \text{ V}$ and $V_{OUT} = V_S / 2$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|------------|----------|--------------|----------| | | | G = 10, To 0.1%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 14 | | | | | Cattling time | G = 10, To 0.01%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 24 | | | | | Settling time | G = 20, To 0.1%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 20 | | | | | | G = 20, To 0.01%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 30 | | | | ts | | G = 30, To 0.1%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 30 | | μs | | | Cattling time | G = 30, To 0.01%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 40 | | | | | Settling time | G = 50, To 0.1%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 45 | | | | | | G = 50, To 0.01%, V <sub>S</sub> = 5.5 V, V <sub>STEP</sub> = 2 V, C <sub>L</sub> = 10 pF | | 55 | | | | | Overload recovery | V <sub>IN</sub> = 1 V, G = 10 | | 8 | | μs | | REFERE | NCE BUFFER | | | | | | | REF -<br>V <sub>IN</sub> | Linear input voltage range | V <sub>S</sub> = 5.5 V | (V-) + 0.1 | | (V+) - 0.1 | V | | REF - G | Reference gain to output | | | 1 | | V/V | | REF -<br>GE | Reference gain error <sup>(4)</sup> | V <sub>S</sub> = 5.5 V | | ±0.015 | ±0.10 | % | | REF -<br>Z <sub>IN</sub> | Input impedance | V <sub>S</sub> = 5.5 V | | 100 5 | | GΩ pF | | REF - I <sub>B</sub> | Reference pin bias current | V <sub>S</sub> = 5.5 V | | ±0.65 | | pA | | POWER | SUPPLY | | | | ' | | | ., | Dawar aumnhi valtaga | Single-supply | 1.7 | | 5.5 | V | | V <sub>S</sub> | Power-supply voltage | Dual-supply | ±0.85 | | ±2.75 | V | | ı | Ouissant surrent | V <sub>IN</sub> = 0 V | | 110 | 135 | | | I <sub>Q</sub> | Quiescent current | T <sub>A</sub> = -40°C to 125°C | | | 147 | μA | | I <sub>QSD</sub> | Quiescent current per amplifier | All amplifiers disabled, SHDN = V- | | 0.85 | 1.5 | μΑ | | V <sub>IL</sub> | Logic low threshold voltage (Gain Select) | G = 10 for INA351ABS, G = 30 for INA351CDS | | | (V-) + 0.2 V | V | | V <sub>IH</sub> | Logic high threshold voltage (Gain Select) | G = 20 for INA351ABS, G = 50 for INA351CDS | (V-) + 1 V | | | V | | ton | Amplifier enable time (full shutdown) (6) | G = 10, $V_{CM} = V_S / 2$ , $V_O = 0.9 \times V_S / 2$ , $R_L$ connected to $V$ | | 100 | | μs | | OFF | Amplifier disable time (6) | $G = 10, V_{CM} = V_S / 2, V_O = 0.1 \times V_S / 2,$<br>R <sub>L</sub> connected to V– | | 5 | | μs | | | SHDN pin input bias current (per pin) | (V+) ≥ SHDN ≥ (V-) + 1 V | | 10 | | nA | | | SHDN pin input bias current (per pin) | (V−) ≤ SHDN ≤ (V−) + 0.2 V | | 175 | | nA | - (1) - Total offset, referred-to-input (RTI): $V_{OS} = (V_{OSI}) + (V_{OSO} / G)$ . Offset drifts are uncorrelated. Input-referred offset drift is calculated using: $\Delta V_{OS(RTI)} = \sqrt{[\Delta V_{OSI}]^2 + (\Delta V_{OSO} / G)^2}$ - Input common-mode voltage range of the just the input stage of the instrumentation amplifier. The entire INA351 input range depends on the combination input common-mode voltage, differential voltage, gain, reference voltage and power supply voltage. Typical Characteristic curves will be added with more information. - (4) Minimum and Maximum values are specified by characterization. - Total RTI voltage noise is equal to: $e_{N(RTI)}^{'} = \sqrt{[e_{NI}^{'}]^2 + (e_{NO}^{'}/G)^2]}$ Disable time ( $t_{OFF}$ ) and enable time ( $t_{ON}$ ) are defined as the time interval between the 50% point of the signal applied to the $\overline{SHDN}$ pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ### 6.6 Typical Characteristics at $T_A = 25^{\circ}C$ , $V_S = (V+) - (V-) = 5.5 \text{ V}$ , $V_{IN} = (V_{IN+}) - (V_{IN-}) = 0 \text{ V}$ , $R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$ , $V_{REF} = V_S / 2$ , $V_{CM} = [(V_{IN+}) + (V_{IN-})] / 2 = V_S / 2$ , $V_{OUT} = V_S / 2$ and $V_{IN-} = V_S / 2$ and $V_{IN-} = V_S / 2$ . at $T_A = 25^{\circ}C$ , $V_S = (V+) - (V-) = 5.5 \text{ V}$ , $V_{IN} = (V_{IN+}) - (V_{IN-}) = 0 \text{ V}$ , $R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$ , $V_{REF} = V_S / 2$ , $V_{CM} = [(V_{IN+}) + (V_{IN-}) (V_{IN$ $(V_{IN-})$ ] / 2 = $V_S$ / 2, $V_{OUT}$ = $V_S$ / 2 and G = 10 (unless otherwise noted) 図 6-61. Input Common-Mode Voltage vs Output Voltage (High CMRR Region) 図 6-62. Input Common-Mode Voltage vs Output Voltage at $T_A$ = 25°C, $V_S$ = (V+) - (V-) = 5.5 V, $V_{IN}$ = ( $V_{IN+}$ ) - ( $V_{IN-}$ ) = 0 V, $R_L$ = 10 k $\Omega$ , $C_L$ = 10 pF, $V_{REF}$ = $V_S$ / 2, $V_{CM}$ = [( $V_{IN+}$ ) + ( $V_{IN-}$ )] / 2 = $V_S$ / 2, $V_{OUT}$ = $V_S$ / 2 and G = 10 (unless otherwise noted) 19 Product Folder Links: INA351 # 7 Detailed Description #### 7.1 Overview The INA351 is a selectable gain instrumentation amplifier with integrated reference buffer designed to provide an integrated, small size, cost-effective solution for applications employing general purpose INAs or discrete implementation of INAs using commodity amplifiers and resistors. The device incorporates a three op amp INA architecture integrating three operational amplifiers and seven precision matched integrated resistors. The INA351 is designed for 10-bit to 14-bit systems without any additional effort, but calibrating offset and gain error at a system level can further improve system resolution and accuracy, enabling use in precision applications. One of the key features of the INA351 is that the device does not need any external resistors to set the gain. Often these external resistors require tighter tolerance and careful routing, which adds to system complexity and cost. The INA351 is offered in four gain options across two variants. The INA351ABS has two gain options of 10 and 20. The INA351CDS has two other gain options of 30 and 50. Gains can be selected by connecting the GS pin to logic high or logic low. Note that the GS pin can be left floating as well, as the pin is designed with an internal pull up to default to the same configuration as GS tied logic high. The INA351 is designed for industrial applications leveraging pressure and temperature sensing via bridge-type sensor networks and load cells. The device can also be used in space-constrained applications such as patient monitoring, sleep diagnostics, electronic hospital beds, and blood glucose monitoring for voltage sensing and differential to single-ended conversion. The INA351 can enable these applications to reduce the overall size through the use of tiny packages, including a 2-mm × 1.5-mm X2QFN package and a 2-mm × 2-mm WSON package. ### 7.2 Functional Block Diagram Note: 90 k $\Omega$ for INA351ABS and 145 k $\Omega$ for INA351CDS # Simplified Internal Schematic 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 7.3 Feature Description ### 7.3.1 Gain-Setting 式 1 is the gain equation for INA351ABS: $$G = 1 + \frac{180 \, k\Omega}{R_G} \tag{1}$$ The value of the internal gain resistor R<sub>G</sub> for INA351ABS can then be derived from the gain equation: $$R_G = \frac{180 \, k\Omega}{G - 1} \tag{2}$$ Similarly, 式 3 is the gain equation for INA351CDS: $$G = 1 + \frac{290 \, k\Omega}{R_G} \tag{3}$$ The value of the internal gain resistor R<sub>G</sub> for INA351CDS can then be derived from the gain equation: $$R_G = \frac{290 \, k\Omega}{G - 1} \tag{4}$$ $\overline{\chi}$ 7-1 provides how to choose different gain options across the INA351ABS and INA351CDS. The 60-kΩ, 90-kΩ, and 145-kΩ resistors mentioned are all typical values of the on-chip resistors. | 32 7-1. Gain Gelection Table | | | | | | |------------------------------|--------------------|---------------|--|--|--| | DEVICE | GAIN SELECT (GS) | SELECTED GAIN | | | | | INA351ABS | High or No Connect | 20 | | | | | | Low | 10 | | | | | INA351CDS | High or No Connect | 50 | | | | | | Low | 30 | | | | 表 7-1. Gain Selection Table #### 7.3.1.1 Gain Error and Drift Gain error in the INA351 is limited by the mismatch of the integrated precision resistors and is specified based on characterization results. Gain error of maximum 0.1% can be expected for all gains of 10, 20, 30 and 50. Gain drift in the INA351 is limited by the slight mismatch of the temperature coefficient of the integrated resistors. Since these integrated resistors are precision matched with low temperature coefficient resistors to begin with, the overall gain drift is much better in comparison to discrete implementation of the instrumentation amplifiers built using external resistors. #### 7.3.2 Input Common-Mode Voltage Range The INA351 has two gain stages, the first stage has a common-mode gain of 1 and a differential gain set by the GS pin. The second stage is configured in a difference-amplifier configuration with differential gain of 1 and ideally rejects all of the input common mode completely. The second stage also provides a gain of 1 from REF pin to set the output common-mode voltage. The linear input voltage range of the INA351, even for a rail-to-rail first stage, is dictated by both the signal swing at output of the first stage as well as the input common-mode voltage range output swing of the second stage. To maximize performance, it is critical to keep the INA351 within the linear range for a given combination of gain, reference, and input common-mode voltage for a particular input differential. Input common-mode voltage ( $V_{CM}$ ) vs output voltage graphs ( $V_{OUT}$ ) in this section show a particular reference voltage and gain configuration to outline the linear performance region of the INA351. A good common-mode rejection can be expected when operating with in the limits of the $V_{CM}$ vs $V_{OUT}$ graph. Note that the INA351 linear input voltage cannot be close to or extend beyond the supply rails, as the output of the first stage is driven into saturation. The common-mode range for the most common operating conditions is outlined as follows. $\boxtimes$ 7-1 shows the region of operation where a minimum of 86 dB can be achieved. $\boxtimes$ 7-2 has much wider region of operation with a lower minimum CMRR of 62 dB, because the input signal crosses over the transition region of the input pairs to achieve rail-to-rail operation. The common-mode range for other operating conditions is best calculated with the INA $V_{CM}$ vs $V_{OUT}$ tool located under the *Amplifiers and Comparators* section of the Analog Engineer's Calculator on ti.com. The INA351-HCM model can be specifically used for applications requiring high CMRR and corresponds to performance shown in $\boxtimes$ 7-1. The INA351xxS model can be used for applications where the input common mode can be expected to vary rail-to-rail and the model corresponds to performance shown in $\boxtimes$ 7-2 where CMRR drops to 62-dB minimum. 図 7-2. Input Common-Mode Voltage vs Output Voltage #### 7.3.3 EMI Rejection The INA351 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the INA351 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. 図 7-3 shows the results of this testing on the INA351. 表 7-2 provides the EMIRR IN+ values for the INA351 at particular frequencies commonly encountered in real-world applications. The *EMI Rejection Ratio of Operational Amplifiers* application report contains detailed information on the topic of EMIRR performance relating to op amps and is available for download from www.ti.com. Product Folder Links: INA351 図 7-3. EMIRR Testing 表 7-2. INA351 EMIRR IN+ for Frequencies of Interest | FREQUENCY | APPLICATION OR ALLOCATION | | | | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | 400 MHz | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications | 92 dB | | | | 900 MHz | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications | 96 dB | | | | 1.8 GHz | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz) | 100 dB | | | | 2.4 GHz | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 108 dB | | | | 3.6 GHz | Radiolocation, aero communication and navigation, satellite, mobile, S-band | 106.5 dB | | | | 5 GHz | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz) | 105 dB | | | ### 7.3.4 Typical Specifications and Distributions Designers often have questions about a typical specification of an amplifier to design a more robust circuit. Due to natural variation in process technology and manufacturing procedures, every specification of an amplifier exhibits some amount of deviation from the ideal value, like an amplifier's input offset voltage. These deviations often follow *Gaussian* (*bell curve*), or *normal* distributions, and circuit designers can leverage this information to guard band their system, even when there is not a minimum or maximum specification in the *Electrical Characteristics* table. 図 7-4. Ideal Gaussian Distribution $\boxtimes$ 7-4 shows an example distribution, where $\mu$ , or mu, is the mean of the distribution, and where $\sigma$ , or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution, approximately two-thirds (68.26%) of all units can be expected to have a value within one standard deviation, or one sigma, of the mean (from $\mu - \sigma$ to $\mu + \sigma$ ). Depending on the specification, values listed in the *typical* column of the *Electrical Characteristics* table are represented in different ways. As a general rule, if a specification naturally has a nonzero mean (for example, like gain bandwidth), then the typical value is equal to the mean ( $\mu$ ). However, if a specification naturally has a mean near zero (like input offset voltage), then the typical value is equal to the mean plus one standard deviation ( $\mu$ + $\sigma$ ) to most accurately represent the typical value. You can use this chart to calculate approximate probability of a specification in a unit; for example, the INA351 typical input voltage offset is 200 $\mu$ V, so 68.2% of all INA351 devices are expected to have an offset from –200 $\mu$ V to +200 $\mu$ V. At 4 $\sigma$ (±800 $\mu$ V), 99.9937% of the distribution has an offset voltage less than ±800 $\mu$ V, which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in 15,873 units. Specifications with a value in the minimum or maximum column are verified by TI, and units outside these limits are removed from production material. For example, the INA351 family has a maximum offset voltage of 1.3 mV at 25°C, and even though this corresponds to 6 $\sigma$ ( $\approx$ 1 in 500 million units), which is extremely unlikely, TI verifies that any unit with larger offset than 1.3 mV are removed from production material. For specifications with no value in the minimum or maximum column, consider selecting a sigma value of sufficient guard band for your application, and design worst-case conditions using this value. As stated earlier, the 6- $\sigma$ value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and can be an option as a wide guard band to design a system around. In this case, the INA351 family does not have a maximum or minimum for offset voltage drift, but based on $\boxtimes$ 6-2 and the typical value of 0.65 $\mu$ V/°C in the *Electrical Characteristics* table, the 6- $\sigma$ value for offset voltage drift can be calculated to 3.9 $\mu$ V/°C. When designing for worst-case system conditions, this value can be used to estimate the worst possible offset drift without having an actual minimum or maximum value. However, process variation and adjustments over time can shift typical means and standard deviations, and unless there is a value in the minimum or maximum specification column, TI cannot verify the performance of a device. This information must be used only to estimate the performance of a device. #### 7.3.5 Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and the relevance to an electrical overstress event is helpful. $\boxtimes$ 7-5 shows the ESD circuits contained in the INA351 devices. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power supply lines, where these diodes meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. 図 7-5. Equivalent Internal ESD Circuitry #### 7.4 Device Functional Modes The INA351 has a shutdown or disable mode to enable power savings in battery powered applications. The shutdown mode has a maximum quiescent current of just 1.25 $\mu$ A, which is 100 times lower from the quiescent current when the amplifier is powered-on or enabled. The INA351 enters disable mode when the SHDN pin is tied low. The INA351 is enabled when the SHDN pin is tied high. A no connection or a floating SHDN pin enables or powers-on the INA as the pin has an internal pull up current to default to the same configuration as SHDN pin tied high. # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information #### 8.1.1 Reference Pin The output voltage of the INA351 is developed with respect to the voltage on the reference pin (REF). Often in dual-supply operation, REF pin connects to the system ground. However, In single-supply operation, offsetting the output signal to a precise mid-supply level is useful and required (for example, 2.75-V in a 5.5-V supply environment). To accomplish this level shift, a voltage source must be connected to the REF pin to level-shift the output so that the INA can drive a single-supply ADC. Traditionally, this is accomplished using an external reference buffer as shown in $\boxtimes$ 8-1. The INA351 has an integrated reference buffer amplifier configured in unity gain, voltage follower configuration internal to the amplifier as shown in Simplified Internal Schematic. This allows designers to directly connect the INA351 to a resistive divider without any need for an external reference buffer amplifier as shown in $\boxtimes$ 8-2. 図 8-1. INA350 / Traditional INA – External Reference Buffer Required 図 8-2. INA351 with Integrated Reference Buffer – No External Reference Buffer Required Copyright © 2024 Texas Instruments Incorporated ### 8.1.2 Input Bias Current Return Path The input impedance of the INA351 is extremely high, but a path must be provided for the input bias current of both inputs. This input bias current is typically a few pico amps but at high temperature this can be a few nano amps. High input impedance means that the input bias current changes little with varying input voltage. For proper operation, input circuitry must provide a path for this input bias current. 8-3 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA351, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path connects to one input (as shown in the thermocouple example in 8-3). With a higher source impedance, use two equal resistors to provide a balanced input, with the possible advantages of a lower input offset voltage as a result of bias current, and better high-frequency common-mode rejection. Copyright © 2017, Texas Instruments Incorporated 図 8-3. Providing an Input Common-Mode Current Path ## 8.2 Typical Applications ### 8.2.1 Resistive-Bridge Pressure Sensor The INA351 is an integrated instrumentation amplifier that measures small differential voltages while simultaneously rejecting larger common-mode voltages. The device offers a low power consumption of 110 $\mu$ A (typical) and has a smaller form factor. The device is designed for portable applications where sensors measure physical parameters, such as changes in fluid, pressure, temperature, or humidity. An example of a pressure sensor used in the medical sector is in portable infusion pumps or dialysis machines. The pressure sensor is made of a piezo-resistive element that can be derived as a classical 4-resistor Wheatstone bridge. Occlusion (infusion of fluids, medication, or nutrients) happens only in one direction, and therefore can only cause the resistive element (R) to expand. This expansion causes a change in voltage on one leg of the Wheatstone bridge, which induces a differential voltage $V_{\text{DIFF}}$ . $\boxtimes$ 8-4 shows an example circuit for an occlusion pressure sensor application, as required in infusion pumps. When blockage (occlusion) occurs against a set-point value, the tubing depresses, thus causing the piezoresistive element to expand (Node AD: R + $\Delta$ R). The signal chain connected to the bridge downstream processes the pressure change and can trigger an alarm. **図 8-4. Resistive-Bridge Pressure Sensor** Low-tolerance bridge resistors must be used to minimize the offset and gain errors. Given that there is only a positive differential voltage applied, this circuit is laid out in single-ended supply mode. The excitation voltage, $V_{\text{EXT}}$ , to the bridge must be precise and stable; otherwise, measurement errors can be introduced. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 8.2.1.1 Design Requirements For this application, the design requirements are as provided in $\pm$ 8-1. 表 8-1. Design Requirements | DESCRIPTION | VALUE | | | |----------------------------------|--------------------------------------------------|--|--| | Single supply voltage | V <sub>S</sub> = 5.5 V | | | | Excitation voltage | V <sub>EXT</sub> = 5.0 V | | | | Occlusion pressure range | P = 1 psi to 12 psi, increments of P = 0.5 psi | | | | Occlusion pressure sensitivity | S = 2 ±0.5 (25%) mV/V/psi | | | | Occlusion pressure impedance (R) | $R = 4.99 \text{ k}\Omega \pm 50 \Omega (0.1\%)$ | | | | Total pressure sampling rate | Sr = 20 Hz | | | | Full-scale range of ADC | $V_{ADC(fs)} = V_{OUT} = 3.0 \text{ V}$ | | | #### 8.2.1.2 Detailed Design Procedure This section provides basic calculations to lay out the instrumentation amplifier with respect to the given design requirements. One of the key considerations in resistive-bridge sensors is the common-mode voltage, $V_{CM}$ . If the bridge is balanced (no pressure, thus no voltage change), $V_{CM(zero)}$ is half of the bridge excitation ( $V_{EXT}$ ). In this example $V_{CM}$ (zero) is 2.5 V. For the maximum pressure of 12 psi, the bridge common-mode voltage, $V_{CM(MAX)}$ , is calculated by: $$V_{CM(MAX)} = \frac{V_{DIFF}}{2} + V_{CM(zero)} \tag{5}$$ where $$V_{DIFF} = S_{MAX} \times V_{EXT} \times P_{MAX} = 2.5 \frac{mV}{V \times psi} \times 5 V \times 12 psi = 150 mV$$ (6) Thus, the maximum common-mode voltage applied results in: $$V_{CM(MAX)} = \frac{150 \, mV}{2} + 2.5 \, V = 2.575 \, V \tag{7}$$ Similarly, the minimum common-mode voltage can be calculated as, $$V_{CM(MIN)} = \frac{-150 \, mV}{2} + \, 2.5 \, V = 2.425 \, V \tag{8}$$ The next step is to calculate the gain required for the given maximum sensor output voltage span, $V_{DIFF}$ , in respect to the required $V_{OUT}$ , which is the full-scale range of the ADC. The following equation calculates the gain value using the maximum input voltage and the required output voltage: $$G = \frac{V_{OUT}}{V_{DIFF(MAX)}} = \frac{3.0 \, V}{150 \, mV} = 20 \, V/V \tag{9}$$ Considering the INA351 is a selectable gain INA with gain options of 10, 20, 30, 50, the INA351ABS with GS tied high enables G = 20 maintaining the maximum output signal swing for the ADC. Next, let us make sure that the INA351 can operate within this range checking the *Input Common-Mode Voltage* vs *Output Voltage* curves in the *Typical Characteristics* section. The relevant figure is also in this section for convenience. Looking at ⊠ 8-5, we can confirm that a output signal swing of 3 V is supported for the input signal swing between 2.425 V and 2.575 V, thus making sure of the linear operation. 図 8-5. Input Common-Mode Voltage vs Output Voltage (High CMRR Region) An additional series resistor in the Wheatstone bridge string (R1) may or may not be required, and can be decided based on the intended output voltage swing for a particular combination of supply voltage, reference voltage and the selected gain for an input common-mode voltage range. R1 helps adjust the input common-mode voltage range, and thus can help accommodate the intended output voltage swing. In this particular example, it is not required and can be shorted out. ### 8.2.1.3 Application Curves The following typical characteristic curve is for the circuit in **28-4**. ☑ 8-6. Input Differential Voltage, Output Voltage vs Bridge Resistance ### 8.3 Power Supply Recommendations The nominal performance of the INA351 is specified with a supply voltage of $\pm 2.75$ V and midsupply reference voltage. The device also operates using power supplies from $\pm 0.85$ V (1.7 V) to $\pm 2.75$ V (5.5 V) and non-midsupply reference voltages with excellent performance. Parameters can vary significantly with operating voltage and reference voltage. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SBOSAD5 ### 8.4 Layout ### 8.4.1 Layout Guidelines Attention to good layout practices is always recommended. For best operational performance of the device, use the following PCB layout practices: - Make sure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals. - Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Route the input traces as far away from the supply or output traces as possible to reduce parasitic coupling. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than crossing in parallel with the noisy trace. Product Folder Links: INA351 - Place the external components as close to the device as possible. - Keep the traces as short as possible. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 31 ## 8.4.2 Layout Example 図 8-7. Example Schematic and Associated PCB Layout # 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 Development Support - SPICE-based analog simulation program TINA-TI software folder - Analog Engineers Calculator ### 9.1.1.1 PSpice® for TI PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market. ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report # 9.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 #### 9.5 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. Bluetooth® is a registered trademark of Bluetooth SIG, Inc. PSpice® is a registered trademark of Cadence Design Systems, Inc. すべての商標は、それぞれの所有者に帰属します。 ### 9.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。 テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ### Changes from Revision C (May 2023) to Revision D (November 2024) Product Folder Links: INA351 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 33 | <ul> <li>Deleted the preview tag from Device Comparison Table for INA351 DDF RTM</li> </ul> | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | • Deleted preview footnote from <i>Thermal Information</i> table for INA351 SOT-23-THIN (DDF) RTM | l5 | | | | | Changes from Revision B (February 2023) to Revision C (May 2023) | Page | | <ul><li>「パッケージ情報」から INA351 RUG RTM のプレビュー注記を削除</li></ul> | 1 | | Deleted the preview tag from Device Comparison Table for INA351 RUG RTM | 3 | | • Deleted preview footnote from Thermal Information table for INA351 X2QFN (RUG) RTM | 5 | | Ohanna fara Barisia A (Baranda 2000) ta Barisia B (Esharan 2000) | 5 | | Changes from Revision A (December 2022) to Revision B (February 2023) | Page | | • 「パッケージ情報」から INA351CDSIDSGR RTM のプレビュー注記を削除 | 1 | | | 1 | | <ul> <li>「パッケージ情報」から INA351CDSIDSGR RTM のプレビュー注記を削除</li> <li>Deleted the preview tag from Device Comparison Table for INA351CDSIDSGR RTM</li> <li>Deleted preview footnote from Electrical Characteristics and Thermal Information table for</li> </ul> | 3 | | <ul> <li>「パッケージ情報」から INA351CDSIDSGR RTM のプレビュー注記を削除</li></ul> | 3 | | <ul> <li>「パッケージ情報」から INA351CDSIDSGR RTM のプレビュー注記を削除</li> <li>Deleted the preview tag from Device Comparison Table for INA351CDSIDSGR RTM.</li> <li>Deleted preview footnote from Electrical Characteristics and Thermal Information table for INA351CDSIDSGR RTM.</li> </ul> | 5 | | <ul> <li>「パッケージ情報」から INA351CDSIDSGR RTM のプレビュー注記を削除</li> <li>Deleted the preview tag from Device Comparison Table for INA351CDSIDSGR RTM</li> <li>Deleted preview footnote from Electrical Characteristics and Thermal Information table for INA351CDSIDSGR RTM</li> <li>Changes from Revision * (December 2022) to Revision A (December 2022)</li> </ul> | 5<br>Page | | <ul> <li>「パッケージ情報」から INA351CDSIDSGR RTM のプレビュー注記を削除</li> <li>Deleted the preview tag from Device Comparison Table for INA351CDSIDSGR RTM.</li> <li>Deleted preview footnote from Electrical Characteristics and Thermal Information table for INA351CDSIDSGR RTM.</li> </ul> | 5<br>Page | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: INA351 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 1-Aug-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (-) | (=) | | | (-) | (4) | (5) | | (-) | | INA351ABSIDDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 351AB | | INA351ABSIDDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 351AB | | INA351ABSIDSGR | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2TMH | | INA351ABSIDSGR.A | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2TMH | | INA351ABSIDSGRG4 | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2TMH | | INA351ABSIDSGRG4.A | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2TMH | | INA351ABSIRUGR | Active | Production | X2QFN (RUG) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1NU | | INA351ABSIRUGR.A | Active | Production | X2QFN (RUG) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1NU | | INA351CDSIDDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 351CD | | INA351CDSIDDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 351CD | | INA351CDSIDSGR | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 2TNH | | INA351CDSIDSGR.A | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 2TNH | | INA351CDSIRUGR | Active | Production | X2QFN (RUG) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1NW | | INA351CDSIRUGR.A | Active | Production | X2QFN (RUG) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1NW | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 1-Aug-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | INA351ABSIDDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA351ABSIDSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | INA351ABSIDSGRG4 | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | INA351ABSIRUGR | X2QFN | RUG | 10 | 3000 | 180.0 | 8.4 | 1.75 | 2.25 | 0.55 | 4.0 | 8.0 | Q1 | | INA351CDSIDDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | INA351CDSIDSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | INA351CDSIRUGR | X2QFN | RUG | 10 | 3000 | 180.0 | 8.4 | 1.75 | 2.25 | 0.55 | 4.0 | 8.0 | Q1 | www.ti.com 18-Jun-2025 \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|---------------------|-----|------|------|-------------|------------|-------------| | INA351ABSIDDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | INA351ABSIDSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | INA351ABSIDSGRG4 | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | INA351ABSIRUGR | X2QFN | RUG | 10 | 3000 | 210.0 | 185.0 | 35.0 | | INA351CDSIDDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | INA351CDSIDSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | INA351CDSIRUGR | X2QFN | RUG | 10 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. Minimum 0.1 mm solder wetting on pin side wall. Available for wettable flank version only. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. PLASTIC SMALL OUTLINE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. 2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated