**DS90LVRA2** JAJSPJ1 – DECEMBER 2022 # DS90LVRA2 LVDS デュアル差動ライン・レシーバ # 1 特長 - 600Mbps (300MHz) を超えるスイッチング速度 - 差動スキュー:50ps (標準値) - チャネル間スキュー:0.1ns (標準値) - 1.8V 電源 - フロースルーのピン配置 - 電源オフ時に高インピーダンスになる LVDS 入力 - 出力スルーレート制御 - LVDS 入力は LVDS/CML/LVPECL 信号に対応 - ANSI/TIA/EIA-644 規格に準拠 - DS90LV028A-Q1 とピン互換 - OPN バリアント - 標準:0℃~70℃ - 産業用:-40℃~+85℃ ## 2 アプリケーション - 通信機器 - エンタープライズ・システム - 産業用 - パーソナル・エレクトロニクス ## 3 概要 DS90LVRA2 は、デュアル CMOS 差動ライン・レシーバ であり、広い入力同相範囲、高いデータ・レート、スルーレ ート制御付き CMOS 出力を必要とするアプリケーション向 けに設計されています。このデバイスは、低電圧差動信号 (LVDS) テクノロジを活用して、600Mbps (300MHz) のデ 一タ速度をサポートするよう設計されています。 DS90LVRA2 は、低電圧 (標準値 350mV) の差動入力 信号を受信し、1.8V CMOS 出力レベルへ変換します。 DS90LVRA2 は、フロースルー設計を採用しており、PCB レイアウトが容易です。 DS90LVRA2 およびこれと対になる LVDS ライン・ドライバ DS90LV027AQ は、消費電力の大きい PECL/ECL デバ イスの新しい代替品として、高速のポイント・ツー・ポイント・ インターフェイス・アプリケーションに使用できます。 #### パッケージ情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |-----------|---------------|-----------------| | DS90LVRA2 | DEM (WSON, 8) | 2.00mm × 2.00mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 ## **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | | |--------------------------------------|---|-----------------------------------------|------------------| | 2 アプリケーション | | 9 Application and Implementation | 10 | | 3 概要 | | 9.1 Application Information | 10 | | 4 Revision History | | 9.2 Typical Application | 10 | | 5 Pin Configuration and Functions | | 9.3 Application Curves | 11 | | 6 Specifications | | 10 Power Supply Recommendations | <mark>1</mark> 1 | | 6.1 Absolute Maximum Ratings | | 11 Layout | 11 | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | <mark>1</mark> 1 | | 6.3 Recommended Operating Conditions | | 11.2 Layout Examples | 12 | | 6.4 Thermal Information | | 12 Device and Documentation Support | 13 | | 6.5 Electrical Characteristics. | | 12.1 Documentation Support | 13 | | 6.6 Switching Characteristics | | 12.2ドキュメントの更新通知を受け取る方法 | 13 | | 6.7 Typical Characteristics | | 12.3 サポート・リソース | 13 | | 7 Parameter Measurement Information | | 12.4 Trademarks | | | 8 Detailed Description | 9 | 12.5 静電気放電に関する注意事項 | 13 | | 8.1 Overview | | 12.6 用語集 | | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 13 | | • | | | | # **4 Revision History** | DATE | REVISION | NOTES | |---------------|----------|-----------------| | December 2022 | * | Initial Release | Product Folder Links: DS90LVRA2 # **5 Pin Configuration and Functions** 図 5-1. DEM Package, WSON 8 Pin (Top View) 表 5-1. Pin Functions | P | IN | TYPE(1) | DESCRIPTION | | |--------------------|-----|---------|------------------------------------|--| | NAME | NO. | 1115 | DESCRIPTION | | | GND | 5 | G | Ground pin | | | R <sub>IN</sub> 1- | 1 | I | Inverting receiver input pin | | | R <sub>IN</sub> 2- | 4 | I | Triverting receiver input pin | | | R <sub>IN</sub> 1+ | 2 | I | Non-inverting receiver input pin | | | R <sub>IN</sub> 2+ | 3 | I | Thori-inverting receiver imput pin | | | R <sub>OUT</sub> 2 | 6 | 0 | Receiver output pin | | | R <sub>OUT</sub> 1 | 7 | 0 | icoeivei output piii | | | V <sub>CC</sub> | 8 | Р | Power supply pin | | (1) I = input, O = output, G = ground ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)((1)) | | | | MIN | MAX | UNIT | |-----------------------------------------------------------------------|------|------|------|------|------| | Supply Voltage (V <sub>CC</sub> ) | | | -0.3 | 4 | V | | Input Voltage (R <sub>IN</sub> +, R <sub>IN</sub> -) | | | -5 | 6 | V | | Differential Voltage (R <sub>IN</sub> + - R <sub>IN</sub> -) for LVDS | | | 0 | 3 | V | | Output Voltage (R <sub>OUT</sub> ) | | | -0.3 | 1.98 | V | | Lead Temperature Range Soldering | (4 s | ec.) | | 260 | °C | | Maximum Junction Temperature | | | | 135 | °C | | Storage temperature, T <sub>stg</sub> | | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended* Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, and performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±5000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per JEDEC specification JS-002 <sup>((2))</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. . - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|---------------------------------------------|------|------|------|------| | V <sub>CC</sub> | Supply voltage (1.8 V mode) | 1.62 | 1.80 | 1.98 | V | | V <sub>R</sub> | Receiver input voltage (LVDS) | 0 | | 3.0 | V | | T <sub>A</sub> | Operating free-air temperature (Standard) | 0 | | 70 | °C | | T <sub>A</sub> | Operating free-air temperature (Industrial) | -40 | | 85 | °C | | T <sub>PCB</sub> | PCB temperature (Standard) | | | 80 | °C | | T <sub>PCB</sub> | PCB temperature (Industrial) | | | 95 | °C | | TJ | Junction temperature (Standard) | | | 95 | °C | | T <sub>J</sub> | Junction temperature (Industrial) | | | 110 | °C | #### 6.4 Thermal Information | | | DEM | | |-----------------------|----------------------------------------------|--------|------| | | THERMAL METRIC(1) | | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 143.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 77.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 69.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 5.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 69.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## **6.5 Electrical Characteristics** over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|------|--------------------|-----|------| | V <sub>ITH</sub> | Positive-going differential input voltage threshold | | | | 100 | | | V <sub>ITL</sub> | Negative-going differential input voltage threshold | V <sub>IB</sub> = -1 V or 2 V, VCC = 1.62 V to 1.98 V | -100 | | | mV | | V <sub>HYS</sub> | Differential input voltage hysteresis, V <sub>IT1</sub> – V <sub>IT2</sub> | VCC = 1.62 V to 1.98 V | 20 | 40 | 90 | mV | | V <sub>CM_RANGE</sub> | Input common mode voltage range | VCC = 1.62 - 1.98 V | -1 | 1.2 | 2 | V | | V <sub>OH_1V8</sub> | High-level output voltage | I <sub>OH</sub> = -4 mA, VCC=1.8 V ±10% | 1.3 | | | V | | V <sub>OL_1V8</sub> | Low-level output voltage | I <sub>OL</sub> = 4 mA, VCC=1.8 V ±10% | | | 0.2 | V | | I <sub>CC_ACTIVE</sub> | Supply current | V <sub>CC</sub> = 1.98 V, No load, Steady-state,<br>VID=200 mV/-200 mV | | | 25 | mA | | I <sub>I</sub> | Input current (A or B inputs) | V <sub>I</sub> = -1.0 V, Other input open | | | ±35 | μA | | I <sub>I</sub> | Input current (A or B inputs) | V <sub>I</sub> = 2.0 V, Other input open | | | ±20 | μA | | I <sub>I(OFF)</sub> | Power-off output current (Y or Z outputs) | $V_{Y}$ or $V_{Z}$ = 1.98 V, $V_{CC}$ = 0 V | | | ±20 | μΑ | | I <sub>I(OFF)</sub> | Power-off input current (A or B inputs) | $V_A$ or $V_B$ = -1 V or 2.0 V, $V_{CC}$ = 0 V | | | ±35 | μΑ | <sup>(1)</sup> All typical values are at 25°C and with a 1.8 V supply. # **6.6 Switching Characteristics** Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (2) (3) (4) | Symbol | Parameter | Conditions | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-----|------| | t <sub>PHLD_1p8</sub> | Differential Propagation Delay High to Low | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±10% | 2.7 | 4.3 | 7.7 | ns | | t <sub>PHLD_1p8_5</sub> | Differential Propagation Delay High to Low | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±5% | 2.8 | 4.3 | 7.1 | ns | | t <sub>PLHD_1p8</sub> | Differential Propagation Delay Low to High | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±10% | 2.7 | 4.4 | 7.7 | ns | | t <sub>PLHD_1p8_5</sub> | Differential Propagation Delay Low to High | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC 1.8 V ±5% | 2.8 | 4.4 | 7.1 | ns | | t <sub>SKD1_1p8_</sub> s | Differential Pulse Skew (t <sub>PHLD</sub> – t <sub>PLHD</sub> ) <sup>((7))</sup> | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC=1.8 V±10% | -500 | | 500 | ps | | t <sub>SKD1_1p8_5_S</sub> | Differential Pulse Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) <sup>((7))</sup> | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=1 ns, VCC=1.8 V±5% | -400 | | 400 | ps | | t <sub>SKD1_1p8_S_400</sub> | Differential Pulse Skew (t <sub>PHLD</sub> – t <sub>PLHD</sub> ) ((7)) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns DR=400M,<br>VCC=1.8 V±10% | -500 | | 500 | ps | | tsKD1_1p8_5_S_4 | Differential Pulse Skew (t <sub>PHLD</sub> – t <sub>PLHD</sub> ) <sup>((7))</sup> | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns<br>DR=400M,VCC=1.8<br>V±5% | -400 | | 400 | ps | | t <sub>SKD2_1p8</sub> | Differential Channel-to-Channel Skew-same device (6) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±10% | | | 0.5 | ns | ## 6.6 Switching Characteristics (continued) Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (2) (3) (4) | Symbol | Parameter | Conditions | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>SKD2_1p8_5</sub> | Differential Channel-to-Channel Skew-same device ((8)) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% | | | 0.4 | ns | | t <sub>SKD3_1p8_5</sub> | Differential Part to Part Skew <sup>((9))</sup> | $V_{\text{ID}}$ = 200 mV, $C_{\text{L}}$ = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at same<br>temperature | | | 2.7 | ns | | t <sub>SKD3_1p8_5_25C</sub> | Differential Part to Part Skew ((9)) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at TJ =25°C | | | 2.6 | ns | | t <sub>SKD3_1p8_5_70C</sub> | Differential Part to Part Skew ((9)) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at TJ =70°C | | | 2.7 | ns | | t <sub>SKD3_1p8_5_125</sub> | Differential Part to Part Skew ((9)) | V <sub>ID</sub> = 200 mV, C <sub>L</sub> = 10 pF,<br>trf=0.25 ns VCC=1.8<br>V±5% at TJ= 125°C | | | 2.7 | ns | | t <sub>TLH_1p8</sub> | Rise Time | | 250 | 500 | 720 | ps | | t <sub>THL_1p8</sub> | Fall Time | | 250 | 500 | 720 | ps | | f <sub>MAX</sub> | Maximum Operating Frequency ((11)) | | 300 | | | MHz | - (1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. Electrical Characteristics specifies conditions of device operation. - (2) All typicals are given for: $V_{CC} = 1.8V$ and $T_A = +25$ °C. - (3) C<sub>L</sub> includes probe and jig capacitance. - (4) Generator waveform for all tests unless otherwise specified: f = 1 MHz, Z<sub>O</sub> = 50Ω, t<sub>r</sub> and t<sub>f</sub> (0% to 100%) ≤ 3 ns for R<sub>IN</sub>. - (5) t<sub>SKD1</sub> is the magnitude difference in differential propagation delay time between the positive-going-edge and the negative-going-edge of the same channel. - (6) t<sub>SKD2</sub> is the differential channel-to-channel skew of any event on the same device. This specification applies to devices having multiple receivers within the integrated circuit. - (7) t<sub>SKD3</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range. Product Folder Links: DS90LVRA2 (8) f<sub>MAX</sub> generator input conditions: t<sub>r</sub> = t<sub>f</sub> < 1 ns (0% to 100%), 50% duty cycle, differential (1.05V to 1.35 peak to peak). Output criteria: 60%/40% duty cycle, V<sub>OL</sub> (max), V<sub>OH</sub> (min), load = 15 pF (stray plus probes). # **6.7 Typical Characteristics** ## 7 Parameter Measurement Information 図 7-1. Receiver Propagation Delay and Transition Time Test Circuit 図 7-2. Receiver Propagation Delay and Transition Time Waveforms Product Folder Links: DS90LVRA2 ## 8 Detailed Description #### 8.1 Overview ☑ 9-1 shows how LVDS drivers and receivers are intended to be primarily used in a simple point-to-point. configuration. This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the source through a impedance controlled 100 $\Omega$ differential PCB traces. A termination resistor of 100 $\Omega$ should be used, and is located as close to the receiver input pins as possible. The termination resistor converts the driver output (current mode) into a voltage that is detected by the receiver. #### 8.2 Functional Block Diagram ## 8.3 Feature Description The DS90LVRA2 differential line receiver is capable of detecting signals as low as 100 mV, over a commonmode range of -1 V to 2 V ( $V_{CC}$ at 1.8 V). This is related to the driver offset voltage which is typically +1.2 V. The driven signal is centered around this voltage and may shift around this center point. The shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. The AC parameters of both receiver input pins are optimized for a recommended operating input voltage range of +0 V to +3 V (measured from each pin to ground). #### 8.4 Device Functional Modes 表 8-1. Truth Table | INPUTS | OUTPUT | |------------------------------------------------------|------------------| | [R <sub>IN</sub> +] - [R <sub>IN</sub> -] | R <sub>OUT</sub> | | V <sub>ID</sub> ≥ 0.1 V | Н | | V <sub>ID</sub> ≤ −0.1 V | L | | $-0.1 \text{ V} \le \text{V}_{1D} \le 0.1 \text{ V}$ | ?(1) | ? indicates state is indeterminate (1) ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information For general application guidelines and hints about LVDS drivers and receivers, refer to the *LVDS application* notes and design guides. ## 9.2 Typical Application 図 9-1. Balanced System Point-to-Point Application ### 9.2.1 Design Requirements When using LVDS devices, it is important to remember to specify controlled impedance PCB traces. All components of the transmission media must have a matched differential impedance of 100 $\Omega$ . They must not introduce major impedance discontinuities. #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Power Decoupling Recommendations Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended) 0.1 $\mu$ F and 0.01 $\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A 10 $\mu$ F (35 V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground. ### 9.2.2.2 Termination Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between 90 $\Omega$ and 110 $\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work correctly without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice. Surface mount 1% resistors are the best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10 mm (12 mm maximum). Product Folder Links: DS90LVRA2 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 9.2.2.3 Input Failsafe Biasing External pull up and pull down resistors may be used to provide enough of an offset to enable an input failsafe under open-circuit conditions. This configuration ties the positive LVDS input pin to VDD thru a pull up resistor and the negative LVDS input pin is tied to GND by a pull down resistor. The pull up and pull down resistors should be in the 5 k $\Omega$ to 15 k $\Omega$ range to minimize loading and waveform distortion to the driver. The common-mode bias point ideally should be set to approximately 1.2 V to be compatible with the internal circuitry. For more information, refer to application note AN-1194 Failsafe Biasing of LVDS Interfaces. #### 9.2.2.4 Probing LVDS Transmission Lines Always use high impedance (> 100 k $\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results. ### 9.3 Application Curves 図 9-2. Typical Propagation Delay -vs- Temperature (VCC 1.8 V, 10 pF Output Load, Average of 2 Channels) ## 10 Power Supply Recommendations Bypass capacitors must be used on power pins. TI recommends using high-frequency, ceramic, $0.1-\mu F$ and $0.01-\mu F$ capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed-circuit board improves decoupling. Multiple vias must be used to connect the decoupling capacitors to the power planes. A $10-\mu F$ bulk capacitor, 35-V (or greater) solid tantalum capacitor must be connected at the power entry point on the printed-circuit board between the supply and ground. #### 11 Layout ## 11.1 Layout Guidelines #### 11.1.1 Differential Traces Use controlled impedance traces which match the differential impedance of your transmission trace and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10 mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1 mm apart radiate far less noise than traces 3 mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver. Match electrical lengths between traces to reduce skew. It is important to note: skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. (Note that the velocity of propagation, $v = c/E_r$ where c (the speed of light) = 0.2997 mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number of vias and other discontinuities on the line. Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels. Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable. #### 11.1.2 PC Board Considerations Use at least 4 PCB board layers (top to bottom): LVDS signals, ground, power, and TTL signals. Isolate TTL signals from LVDS signals, otherwise the TTL signals may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by one or more power or ground planes. #### 11.2 Layout Examples 図 11-1. EVM Layout Product Folder Links: DS90LVRA2 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: Texas Instruments, Failsafe Biasing of LVDS Interfaces application note ## 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 12.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: DS90LVRA2 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 13 www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | D9LVRA2DEMR | Active | Production | WSON (DEM) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LR2 | | D9LVRA2DEMR.A | Active | Production | WSON (DEM) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LR2 | | D9LVRA2DEMT | Active | Production | WSON (DEM) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LR2 | | D9LVRA2DEMT.A | Active | Production | WSON (DEM) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LR2 | | D9LVRA2IDEMR | Active | Production | WSON (DEM) 8 | 3000 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LR2 | | D9LVRA2IDEMR.A | Active | Production | WSON (DEM) 8 | 3000 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LR2 | | D9LVRA2IDEMT | Active | Production | WSON (DEM) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LR2 | | D9LVRA2IDEMT.A | Active | Production | WSON (DEM) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LR2 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 30-Jun-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DS90LVRA2: • Automotive : DS90LVRA2-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated