**DS320PR822** JAJSOE2 - SEPTEMBER 2022 # DS320PR822 PCle 5.0 および CXL 1.1 向け・リニア・リドライバ、4 つの 2x2 クロスポ イント・マルチプレクサ内蔵 ### 1 特長 - 最大 32Gbps の PCle 5.0、CXL 2.0、UPI 2.0 に対 応するリニア・リドライバ - DP、SAS、SATA、XFI を含むほとんどの AC 結 合インターフェイスをサポート - 4 つの 2x2 クロスポイント多重化機能を提供 - CTLE (連続時間リニア・イコライザ) は 16GHz 時 に最大 22dB の向上を実現 - 非常に短いレイテンシ:100ps - 小さい付加ランダム・ジッタ (PRBS データ): 75fs - 16GHz で -10dB という優れた反射損失特性 - 3.3V 単電源 - 内部電圧レギュレータによる電源ノイズへの耐性 - 低消費電力:160mW/チャネル(動作時) - ヒートシンク不要 - ピンストラップ、SMBus、EEPROM によるプロ グラミング - PCIe 用途での自動レシーバ検出 - プロトコルに依存しないリニア・リドライバによ り、PCIe リンク・トレーニングをシームレスにサ ポート - 1 つまたは複数の DS320PR822 を使って x2、 x4、x8、x16、x24 のバス幅をサポート - -40°C~85°Cの温度範囲 - 5.5mm×10mm、64ピン WQFN パッケージ ### 2 アプリケーション - ラック・サーバー、マイクロサーバー、タワー・ サーバー - 高性能コンピューティング - ハードウェア・アクセラレータ - ネットワーク接続ストレージ (NAS) - ストレージ・エリア・ネットワーク (SAN) とホス ト・バス・アダプタ (HBA) カード - ネットワーク・インターフェイス・カード (NIC) - デスクトップ PC またはマザーボード ### 3 概要 DS320PR822 は、PCle 5.0、CXL 2.0、UPI 2.0、そ の他の最大 32Gbps のインターフェイスに対応する ように設計されたの低消費電力高性能リニア・リピー タまたはリドライバです。DS320PR822 は 4 つの 2x2 クロスポイント多重化機能を備えています。 DS320PR822 のレシーバは、連続時間リニア・イコ ライザ (CTLE) を搭載し、プログラマブルな高周波数 での昇圧を実現しています。イコライザは、相互接続 媒体 (例: PCB 配線) に起因する符号間干渉 (ISI) によって完全に閉じた入力アイ・パターンを開くこと ができます。CTLE レシーバにはリニア出力ドライ バが接続されています。DS320PR822 のリニアなデ ータ・パスは送信プリセット信号特性を維持します。 リニア・リドライバは、最良の送受信イコライゼーシ ョン設定になるようにリンク・トレーニングされた受 動チャネルの一部になります。このリンク・トレーコ ング・プロトコルの透過性は、最良の電気的リンクと 最短のレイテンシをもたらします。チャネル間クロス トークが少なく、付加ジッタが小さく、反射損失特性 が非常に優れた本デバイスは、便利なイコライゼーシ ョン機能を備えていることを除いて、リンク内でほと んど受動素子のように振舞います。本デバイスのデー タ・パスは、基板上のすべての電源ノイズに対して高 い耐性を示す内部的に安定化された電源レールを使用 しています。 また、このデバイスは AC および DC ゲインの変動が 小さいため、大容量プラットフォームを展開する際の 一貫したイコライゼーションにも対応しています。 ### パッケージ情報<sup>(1)</sup> | 部品番号 | パッケージ | 本体サイズ (公称) | | | |------------|---------------|------------------|--|--| | DS320PR822 | WQFN (NJX、64) | 5.50mm × 10.00mm | | | 利用可能なパッケージについては、このデータシートの末尾 にある注文情報を参照してください。 代表的なアプリケーション # **Table of Contents** | <b>1 特長</b> 1 | 7.3 Feature Description | 15 | |----------------------------------------------------|------------------------------------------------------|------| | 2 アプリケーション1 | 7.4 Device Functional Modes | | | <b>3 概要</b> 1 | 7.5 Programming | . 18 | | 4 Revision History2 | 8 Application and Implementation | | | 5 Pin Configuration and Functions3 | 8.1 Application Information | | | 6 Specifications7 | 8.2 Typical Applications | | | 6.1 Absolute Maximum Ratings7 | 9 Power Supply Recommendations | | | 6.2 ESD Ratings7 | 10 Layout | | | 6.3 Recommended Operating Conditions7 | 10.1 Layout Guidelines | | | 6.4 Thermal Information8 | 10.2 Layout Example | . 29 | | 6.5 DC Electrical Characteristics8 | 11 Device and Documentation Support | .30 | | 6.6 High Speed Electrical Characteristics9 | 11.1 Receiving Notification of Documentation Updates | . 30 | | 6.7 SMBUS/I <sup>2</sup> C Timing Charateristics10 | 11.2 サポート・リソース | .30 | | 6.8 Typical Characteristics12 | 11.3 Trademarks | . 30 | | 6.9 Typical Jitter Characteristics13 | 11.4 Electrostatic Discharge Caution | . 30 | | 7 Detailed Description14 | 11.5 Glossary | . 30 | | 7.1 Overview14 | 12 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram15 | Information | . 30 | | | | | # 4 Revision History | DATE | REVISION | NOTES | |----------------|----------|-----------------| | September 2022 | * | Initial Release | # **5 Pin Configuration and Functions** 図 5-1. NJX Package, 64-Pin WQFN (Top View) ### 表 5-1. Pin Functions | PIN | l | = (4) | PIN | | | | | | | |-------------|-------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | | | ALL_DONE_N | 31 | O, 3.3 V open<br>drain | In SMBus/I²C Primary mode: Indicates the completion of a valid EEPROM register load operation. External pullup resistor such as 4.7 k $\Omega$ required for operation. High: External EEPROM load failed or incomplete Low: External EEPROM load successful and complete In SMBus/I²C Secondary/Pin mode: This output is High-Z. The pin can be left floating. | | | | | | | | MODE | 61 | I, 5-level | Sets device control configuration modes. 5-level IO pin as provided in 表 7-4. The pin can be exercised at device power up or in normal operation mode. L0: Pin mode – device control configuration is done solely by strap pins. L1: SMBus/l²C Primary mode – device control configuration is read from external EEPROM. When the DS320PR822 has finished reading from the EEPROM successfully, it will drive the ALL_DONE_N pin LOW. SMBus/l²C secondary operation is available in this mode before, during or after EEPROM reading. Note: during EEPROM reading if the external SMBus/l²C primary wants to access DS320PR822 registers it must support arbitration. L2: SMBus/l²C Secondary mode – device control configuration is done by an external controller with SMBus/l²C primary. L3 and L4 (Float): RESERVED – TI internal test modes. | | | | | | | | EQ0 / ADDR0 | 59 | I, 5-level | In Pin mode: | | | | | | | | EQ1 / ADDR1 | 60 | I, 5-level | Sets receiver linear equalization (CTLE) boost for channels 0-3 (Bank 0) as provided in 表 7-1. These pins are sampled at device power-up only. In <b>SMBus/l<sup>2</sup>C mode:</b> Sets SMBus / I <sup>2</sup> C secondary address as provided in 表 7-5. These pins are sampled at device power-up only. | | | | | | | | EQ0_1 | 27 | I, 5-level | Sets receiver linear equalization (CTLE) boost for channels 4-7 (Bank 1) as provided in | | | | | | | | EQ1_1 | 29 | I, 5-level | 表 7-1 in Pin mode. The pin is sampled at device power-up only. | | | | | | | | GAIN0 / SDA | 63 | I, 5-level / I/O,<br>3.3 V<br>LVCMOS,<br>open drain | In <b>Pin mode:</b> Flat gain (DC and AC) from the input to the output of the device for channels 0-3 (Bank 0). The pin is sampled at device power-up only. In <b>SMBus</b> / $^{12}$ C mode: 3.3 V SMBus/ $^{12}$ C data. External 1 k $\Omega$ to 5 k $\Omega$ pullup resistor is required as per SMBus / $^{12}$ C interface standard. | | | | | | | | GAIN1 | 28 | I, 5-level | Flat gain (DC and AC) from the input to the output of the device for channels 4-7 (Bank 1) in Pin mode. The pin is sampled at device power-up only. | | | | | | | | GND | EP, 9, 12, 21, 24, 32, 41, 44, 53, 56, 64 | Р | Ground reference for the device. EP: the Exposed Pad at the bottom of the QFN package. It is used as the GND return for the device. The EP should be connected to one or more ground planes through the low resistance path. A via array provides a low impedance path to GND. The EP also improves thermal dissipation. | | | | | | | | PD0 | 25 | I, 3.3 V<br>LVCMOS | 2-level logic controlling the operating state of the redriver. Active in all device control modes. The pin has internal 1-M $\Omega$ weak pull-down resistor. The pin triggers PCle Rx detect state machine when toggled. High: power down for channels 0-3 Low: power up, normal operation for channels 0-3 | | | | | | | | PD1 | 26 | I, 3.3 V<br>LVCMOS | 2-level logic controlling the operating state of the redriver. Active in all device control modes. The pin has internal 1-M $\Omega$ weak pull-down resistor. The pin triggers PCIe Rx detect state machine when toggled. High: power down for channels 4-7 Low: power up, normal operation for channels 4-7 | | | | | | | | READ_EN_N | 57 | I, 3.3 V<br>LVCMOS | In SMBus/I²C Primary mode: After device power up, when the pin is low, it initiates the SMBus / I²C Primary mode EEPROM read function. When EEPROM read is complete (indicated by assertion of ALL_DONE_N low), this pin can be held low for normal device operation. During the EEPROM load process the device's signal path is disabled. In SMBus/I²C Secondary and Pin modes: In these modes the pin is not used. The pin can be left floating. The pin has internal $1-M\Omega$ weak pull-down resistor. | | | | | | | ### 表 5-1. Pin Functions (continued) | PII | N | | 5-1. Pin Functions (continued) | | | | |------------|-----|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | SEL0 | 58 | I, 3.3 V<br>LVCMOS | The pin selects the mux path for channels 0-3. L: straight data path – RX[0/1/2/3][P/N] connected to TX[0/1/2/3][P/N] through the redriver. H: cross data path – RX[0/1/2/3][P/N] connected to TX[1/0/3/2][P/N] through the redriver. Active in all device control modes. 59 k $\Omega$ internal pull-down. Note: the pin also triggers PCIe RX detect state machine when toggled. | | | | | SEL1 | 30 | I, 3.3 V<br>LVCMOS | The pin selects the mux path for channels 4-7. L: straight data path – RX[4/5/6/7][P/N] connected to TX[4/5/6/7][P/N] through the redriver. H: cross data path – RX[4/5/6/7][P/N] connected to TX[5/4/7/6][P/N] through the redriver. Active in all device control modes. 59 k $\Omega$ internal pull-down. Note: the pin also triggers PCIe Rx detect state machine when toggled. | | | | | RX_DET/SCL | 62 | I, 5-level / I/O,<br>3.3 V<br>LVCMOS,<br>open drain | In <b>Pin mode:</b> Sets receiver detect state machine options as provided in $\frac{1}{8}$ 7-3. The pin is sampled at device power-up only. In <b>SMBus</b> /I <sup>2</sup> C <b>mode:</b> 3.3V SMBus/I <sup>2</sup> C clock. External 1 kΩ to 5 kΩ pullup resistor is required as per SMBus / I <sup>2</sup> C interface standard. | | | | | RX0N | 2 | I | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 0. | | | | | RX0P | 1 | I | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 0. Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from | | | | | RX1N | 5 | I | the pin to internal CM bias voltage. Channel 1. | | | | | RX1P | 4 | I | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 1. | | | | | RX2N | 8 | I | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 2. | | | | | RX2P | 7 | ı | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 2. | | | | | RX3N | 11 | I | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 3. | | | | | RX3P | 10 | ı | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 3. | | | | | RX4N | 14 | ı | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 4. | | | | | RX4P | 13 | ı | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 4. | | | | | RX5N | 17 | ı | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 5. | | | | | RX5P | 16 | I | Non-inverting differential inputs to the equalizer. An on-chip, 100 $\Omega$ termination resistor connects RXP to RXN. Channel 5. | | | | | RX6N | 20 | ı | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 6. | | | | | RX6P | 19 | ı | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 6. | | | | | RX7N | 23 | ı | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 7. | | | | | RX7P | 22 | 1 | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 7. | | | | | TX0N | 54 | 0 | O Inverting pin for 100 $\Omega$ differential driver output. Channel 0. | | | | | TX0P | 55 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 0. | | | | | TX1N | 51 | 0 | Inverting pin for 100 Ω differential driver output. Channel 1. | | | | # 表 5-1. Pin Functions (continued) | PIN NAME NO. | | TYPE <sup>(1)</sup> | DESCRIPTION | | | |----------------|---------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | I TPE('' | DESCRIPTION | | | | TX1P | 52 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 1. | | | | TX2N | 48 | 0 | Inverting pin for 100 $\Omega$ differential driver output. Channel 2. | | | | TX2P | 49 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 2. | | | | TX3N | 45 | 0 | Inverting pin for 100 $\Omega$ differential driver output. Channel 3. | | | | TX3P | 46 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 3. | | | | TX4N | 42 | 0 | Inverting pin for 100 $\Omega$ differential driver output. Channel 4. | | | | TX4P | 43 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 4. | | | | TX5N | 39 | 0 | Inverting pin for 100 $\Omega$ differential driver output. Channel 5. | | | | TX5P | 40 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 5. | | | | TX6N | 36 | 0 | Inverting pin for 100 $\Omega$ differential driver output. Channel 6. | | | | TX6P | 37 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 6. | | | | TX7N | 33 | 0 | Inverting pin for 100 $\Omega$ differential driver output. Channel 7. | | | | TX7P | 34 | 0 | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 7. | | | | vcc | 6, 18, 38, 50 | Р | Power supply pins. VCC = 3.3 V ±10%. The VCC pins on this device should be connected through a low-resistance path to the board VCC plane. Install a decoupling capacitor to GND near each VCC pin. | | | | RSVD2, 3, 4, 5 | 3, 15, 35, 47 | _ | Reserved pins – for best signal integrity performance connect the pins to GND. Alternate option would be 0 $\Omega$ resistors from pins to GND. | | | <sup>(1)</sup> I = input, O = output, P = power ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------|-----------------------------------------|------|------|------| | VCC <sub>ABSMAX</sub> | Supply Voltage (VCC) | -0.5 | 4.0 | V | | VIO <sub>CMOS,ABSMAX</sub> | 3.3 V LVCMOS and Open Drain I/O voltage | -0.5 | 4.0 | V | | VIO <sub>5LVL,ABSMAX</sub> | 5-level Input I/O voltage | -0.5 | 2.75 | V | | VIO <sub>HS-RX,ABSMAX</sub> | High-speed I/O voltage (RXnP, RXnN) | -0.5 | 3.2 | V | | VIO <sub>HS-TX,ABSMAX</sub> | High-speed I/O voltage (TXnP, TXnN) | -0.5 | 2.75 | V | | T <sub>J,ABSMAX</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2 kV may actually have higher performance. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------|-------|-----|------|------| | VCC | Supply voltage, VCC to GND | DC plus AC power should not exceed these limits | 3.0 | 3.3 | 3.6 | V | | | | DC to <50 Hz, sinusoidal <sup>1</sup> | | | 250 | mVpp | | | | 50 Hz to 500 kHz, sinusoidal <sup>1</sup> | | | 100 | mVpp | | N <sub>VCC</sub> | Supply noise tolerance | 500 kHz to 2.5 MHz, sinusoidal <sup>1</sup> | | | 33 | mVpp | | | | Supply noise, >2.5 MHz, sinusoidal <sup>1</sup> | | | 10 | mVpp | | T <sub>RampVCC</sub> | VCC supply ramp time | From 0 V to 3.0 V | 0.150 | | 100 | ms | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 85 | °C | | TJ | Operating junction temperature | All device modes | | | 125 | °C | | PW <sub>LVCMOS</sub> | Minimum pulse width required for<br>the device to detect a valid signal<br>on LVCMOS inputs | PD1/0, SEL1/0, and<br>READ_EN_N | 200 | | | μs | | VCC <sub>SMBUS</sub> | SMBus/I <sup>2</sup> C SDA and SCL Open<br>Drain Termination Voltage | Supply voltage for open drain pull-up resistor | | | 3.6 | V | | F <sub>SMBus</sub> | SMBus/I <sup>2</sup> C clock (SCL) frequency in SMBus secondary mode | | 10 | | 400 | kHz | | VID <sub>LAUNCH</sub> | Source differential launch amplitude | | 800 | | 1200 | mVpp | | DR | Data rate | | 1 | | 32 | Gbps | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.4 Thermal Information** | | THERMAL METRIC(1) | DS320PR822 | LINUT | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------| | | Junction-to-case (top) thermal resistance Junction-to-board thermal resistance Junction-to-top characterization parameter Junction-to-board characterization parameter | NJX, 64 Pins | UNIT | | R <sub>θJA-High K</sub> | Junction-to-ambient thermal resistance | 22.9 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 9.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 7.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 7.1 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. ### **6.5 DC Electrical Characteristics** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------| | Power | | | | | ' | | | D | Davida antina manuan | 8 channels active, EQ = 0-2 | | 1.15 | 1.42 | W | | P <sub>ACT</sub> | Device active power | 8 channels active, EQ = 5-19 | | 1.41 | 1.75 | W | | P <sub>RXDET</sub> | Device power consumption while waiting for far end receiver terminations | All channels enabled but no far end receiver detected | | 166 | | mW | | P <sub>STBY</sub> | Device power consumption in standby power mode | All channels disabled (PD1,0 = H) | | 23 | | mW | | Control IO | · | | | | • | | | V <sub>IH</sub> | High level input voltage | SDA, SCL, PD1, PD0, READ_EN_N, SEL1, SEL0 pins | 2.1 | | | V | | V <sub>IL</sub> | Low level input voltage | SDA, SCL, PD1, PD0, READ_EN_N, SEL1, SEL0 pins | | | 1.08 | V | | V <sub>OH</sub> | High level output voltage | R <sub>pull-up</sub> = 4.7 kΩ (SDA, SCL,<br>ALL_DONE_N pins) | 2.1 | | | V | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = -4 mA (SDA, SCL,<br>ALL_DONE_N pins) | | | 0.4 | V | | I <sub>IH,SEL</sub> | Input high leakage current for SEL pins | V <sub>Input</sub> = SEL1, SEL0 pins | | | 100 | μΑ | | I <sub>IH</sub> | Input high leakage current | V <sub>Input</sub> = VCC, (SCL, SDA, PD1, PD0, READ_EN_N pins) | | | 10 | μΑ | | I <sub>IL</sub> | Input low leakage current | V <sub>Input</sub> = 0 V, (SCL, SDA, PD1, PD0, READ_EN_N, SEL1, SEL0 pins) | -10 | | | μΑ | | I <sub>IH,FS</sub> | Input high leakage current for fail safe input pins | V <sub>Input</sub> = 3.6 V, VCC = 0 V, (SCL, SDA, , PD1, PD0, READ_EN_N, SEL1, SEL0 pins) | | | 200 | μΑ | | C <sub>IN-CTRL</sub> | Input capacitance | SDA, SCL, PD1, PD0, READ_EN_N, SEL1, SEL0 pins | | 1.6 | | pF | | 5 Level IOs | (MODE, GAIN0, GAIN1, EQ0_0, EQ1_0, | EQ0_1, EQ1_1, RX_DET pins) | | | ' | | | I <sub>IH_5L</sub> | Input high leakage current, 5-level IOs | VIN = 2.5 V | | | 10 | μΑ | | I <sub>IL_5L</sub> | Input low leakage current for all 5-level IOs except MODE. | VIN = GND | -10 | | | μΑ | | I <sub>IL_5L,MODE</sub> | Input low leakage current for MODE pin | VIN = GND | -200 | | | μΑ | | Receiver | · | 1 | | | | | | V <sub>RX-DC-CM</sub> | RX DC Common Mode Voltage | Device is in active or standby state | | 1.4 | | V | | Z <sub>RX-DC</sub> | Rx DC Single-Ended Impedance | | | 50 | | Ω | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### **6.5 DC Electrical Characteristics (continued)** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|-----|-----|-----|------| | Z <sub>RX-HIGH-IMP-</sub><br>DC-POS | DC input CM input impedance during Reset or power-down | Inputs are at V <sub>RX-DC-CM</sub> voltage | 15 | | | kΩ | | Transmitter | Transmitter | | | | | | | Z <sub>TX-DIFF-DC</sub> | DC Differential Tx Impedance | Impedance of Tx during active signaling, VID,diff = 1 Vpp | | 100 | | Ω | | V <sub>TX-DC-CM</sub> | Tx DC common mode Voltage | | | 1.0 | | V | | I <sub>TX-SHORT</sub> | Tx Short Circuit Current | Total current the Tx can supply when shorted to GND | | 70 | | mA | # 6.6 High Speed Electrical Characteristics over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------|------| | Receiver | | | | | | | | | | 50 MHz to 1.25 GHz | | -22 | | dB | | | | 1.25 GHz to 2.5 GHz | , | -19 | | dB | | RL <sub>RX-DIFF</sub> | Input differential return loss | 2.5 GHz to 4.0 GHz | , | -16 | | dB | | | | 4.0 GHz to 8.0 GHz | | -12 | | dB | | | | 8.0 GHz to 16 GHz | | -9 | | dB | | | | 50 MHz to 2.5 GHz | | -16 | | dB | | RL <sub>RX-CM</sub> | Input common-mode return loss | 2.5 GHz to 8.0 GHz | | -9 | | dB | | | | 8.0 GHz to 16 GHz | | -6 | | dB | | XT <sub>RX</sub> | Receiver-side pair-to-pair isolation;<br>Port A or Port B | Minimum over 10 MHz to 16 GHz range | | -40 | | dB | | Transmitter | | | , | | | | | V <sub>TX-AC-CM-PP</sub> | Tx AC Peak-to-Peak Common Mode<br>Voltage | Measured with lowest EQ, GAIN =<br>L4; PRBS-7, 32 Gbps, over at least<br>10 <sup>6</sup> bits using a bandpass-Pass Filter<br>from 30 kHz - 500 MHz | | | 50 | mVpp | | V <sub>TX-CM-DC</sub> -<br>ACTIVE-IDLE-<br>DELTA | Absolute Delta of DC Common Mode<br>Voltage during L0 and Electrical Idle | V <sub>TX-CM-DC</sub> = V <sub>OUTn+</sub> + V <sub>OUTn-</sub> /2,<br>Measured by taking the absolute<br>difference of V <sub>TX-CM-DC</sub> during PCIe<br>state L0 and Electrical Idle | 0 | | 120 | mV | | V <sub>TX-RCV-</sub><br>DETECT | Amount of Voltage change allowed during Receiver Detection | Measured while Tx is sensing whether a low-impedance Receiver is present. No load is connected to the driver output | 0 | | 600 | mV | | | | 50 MHz to 1.25 GHz | | -22 | | dB | | | | 1.25 GHz to 2.5 GHz | | -21 | | dB | | RL <sub>TX-DIFF</sub> | Output differential return loss | 2.5 GHz to 4.0 GHz | | -19 | | dB | | | | 4.0 GHz to 8.0 GHz | | -14 | | dB | | | | 8.0 GHz to 16 GHz | | -10 | | dB | | | | 50 MHz to 2.5 GHz | | -14 | | dB | | RL <sub>TX-CM</sub> | Output Common-mode return loss | 2.5 GHz to 8.0 GHz | | -10 | | dB | | | | 8.0 GHz to 16 GHz | | -7 | | dB | | XT <sub>TX</sub> | Transmit-side pair-to-pair isolation | Minimum over 10 MHz to 16 GHz range | | -40 | | dB | | Device Datap | path | | | | <u>'</u> | | | T <sub>PLHD/PHLD</sub> | Input-to-output latency (propagation delay) through a data channel | For either Low-to-High or High-to-Low transition. | | 100 | 140 | ps | ### **6.6 High Speed Electrical Characteristics (continued)** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|-----|------| | L <sub>TX-SKEW</sub> | Lane-to-Lane Output Skew | Between any two lanes within a single transmitter. | | | 20 | ps | | T <sub>RJ-DATA</sub> | Additive Random Jitter with data | Jitter through redriver minus the calibration trace. 32 Gbps PRBS15. 800 mVpp-diff input swing. | | 75 | | fs | | T <sub>RJ-INTRINSIC</sub> | Intrinsic additive Random Jitter with clock | Jitter through redriver minus the calibration trace. 16 GHz CK. 800 mVpp-diff input swing. | | 40 | | fs | | JITTER <sub>TOTAL</sub> - | Additive Total Jitter with data | Jitter through redriver minus the calibration trace. 32 Gbps PRBS15. 800 mVpp-diff input swing. | 1.5 | | ps | | | JITTER <sub>TOTAL</sub> | Intrinsic additive Total Jitter with clock | Jitter through redriver minus the calibration trace. 16 GHz CK. 800 mVpp-diff input swing. | | 1.7 | | ps | | | | Minimum EQ, GAIN1/0 = L0 | | -5.6 | | dB | | | Broadband DC and AC flat gain - input to output, measured at DC | Minimum EQ, GAIN1/0 = L1 | | -3.8 | | dB | | FLAT-GAIN | | Minimum EQ, GAIN1/0 = L2 | | -1.2 | | dB | | | | Minimum EQ, GAIN1/0 = L3 | | 2.6 | | dB | | | | Minimum EQ, GAIN1/0 = L4 (Float) | | 0.6 | | dB | | EQ-MAX <sub>16G</sub> | EQ boost at max setting (EQ INDEX = 19) | AC gain at 16 GHz relative to gain at 100 MHz. | | 22 | | dB | | FLAT-<br>GAIN <sub>VAR</sub> | Flat gain variation across PVT measured at DC | GAIN1/0 = L4, minimum EQ setting.<br>Max-Min. | -2.5 | | 1.5 | dB | | EQ-GAIN <sub>VAR</sub> | EQ boost variation across PVT | At 16 GHz. GAIN1/0 = L4, maximum EQ setting. Max-Min. | -3.0 | | 4.0 | dB | | LINEARITY-<br>DC | Output DC Linearity | at GAIN1/0 = L4 | | 1700 | | mVpp | | LINEARITY-<br>AC | Output AC Linearity at 32Gbps | at GAIN1/0 = L4 | | 700 | | mVpp | # 6.7 SMBUS/I<sup>2</sup>C Timing Charateristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|--| | Secondary Mode | | | | | | | | | t <sub>SP</sub> | Pulse width of spikes which must be suppressed by the input filter | | | | 50 | ns | | | t <sub>HD-STA</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated | | 0.6 | | | μs | | | t <sub>LOW</sub> | LOW period of the SCL clock | | 1.3 | | | μs | | | T <sub>HIGH</sub> | HIGH period of the SCL clock | | 0.6 | | | μs | | | t <sub>SU-STA</sub> | Set-up time for a repeated START condition | | 0.6 | | | μs | | | t <sub>HD-DAT</sub> | Data hold time | | 0 | | | μs | | | T <sub>SU-DAT</sub> | Data setup time | | 0.1 | | | μs | | | t <sub>r</sub> | Rise time of both SDA and SCL signals | Pull-up resistor = 4.7 k $\Omega$ , Cb = 10 pF | | 120 | | ns | | | t <sub>f</sub> | Fall time of both SDA and SCL signals | Pull-up resistor = 4.7 kΩ, Cb = 10 pF | | 2 | | ns | | | t <sub>SU-STO</sub> | Set-up time for STOP condition | | 0.6 | , | | μs | | # **6.7 SMBUS/I<sup>2</sup>C Timing Charateristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|------|-----|------| | t <sub>BUF</sub> | Bus free time between a STOP and START condition | | 1.3 | | | μs | | t <sub>VD-DAT</sub> | Data valid time | | | | 0.9 | μs | | t <sub>VD-ACK</sub> | Data valid acknowledge time | | | | 0.9 | μs | | C <sub>b</sub> | Capacitive load for each bus line | | | | 400 | pF | | Primary Mo | de | | | | | | | f <sub>SCL-M</sub> | SCL clock frequency | | | 303 | | kHz | | t <sub>LOW-M</sub> | SCL low period | | | 1.90 | | μs | | T <sub>HIGH-M</sub> | SCL high period | | | 1.40 | | μs | | t <sub>SU-STA-M</sub> | Set-up time for a repeated START condition | | 2 | | | μs | | t <sub>HD-STA-M</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated | | | 1.5 | | μs | | T <sub>SU-DAT-M</sub> | Data setup time | | | 1.4 | | μs | | t <sub>HD-DAT-M</sub> | Data hold time | | | 0.5 | | μs | | t <sub>R-M</sub> | Rise time of both SDA and SCL signals | Pull-up resistor = 4.7 kΩ, Cb = 10 pF | | 120 | | ns | | T <sub>F-M</sub> | Fall time of both SDA and SCL signals | Pull-up resistor = 4.7 kΩ, Cb = 10 pF | | 2 | | ns | | t <sub>SU-STO-M</sub> | Stop condition setup time | | | 1.5 | | μs | | EEPROM Ti | ming | | | | 1 | | | T <sub>EEPROM</sub> | EEPROM configuration load time | configuration load time | | | ms | | | T <sub>POR</sub> | Time to first SMBus access | Power supply stable after initial ramp. Includes initial power-on reset time. | 50 | | | ms | ### 6.8 Typical Characteristics ☑ 6-1 shows typical EQ gain curves versus frequency for different EQ settings. ☑ 6-2 shows EQ gain variation over temperature for maximum EQ setting of 19. ☑ 6-3 shows typical differential return loss for Rx and Tx pins. ### **6.9 Typical Jitter Characteristics** ### 7 Detailed Description ### 7.1 Overview The DS320PR822 is an eight-channel multi-rate linear repeater with integrated signal conditioning. The device's signal channels operate independently from one another. Each channel includes a continuous-time linear equalizer (CTLE) and a linear output driver, which together compensate for a lossy transmission channel between the source transmitter and the final receiver. The linearity of the data path is specifically designed to preserve any transmit equalization while keeping receiver equalization effective. The DS320PR822 can be configured three different ways: **Pin mode** – device control configuration is done solely by strap pins. Pin mode is expected to be good enough for many system implementation needs. **SMBus/I<sup>2</sup>C Primary mode** – device control configuration is read from external EEPROM. When the DS320PR822 has finished reading from the EEPROM successfully, it will drive the ALL\_DONE\_N pin LOW. SMBus/I<sup>2</sup>C secondary operation is available in this mode before, during, or after EEPROM reading. Note: during EEPROM reading, if the external SMBus/I<sup>2</sup>C primary wants to access DS320PR822 registers, then it must support arbitration. The mode is preferred when software implementation is not desired. **SMBus/I<sup>2</sup>C Secondary mode** – provides most flexibility. Requires a SMBus/I<sup>2</sup>C primary device to configure DS320PR822 though writing to its secondary address. ### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Linear Equalization The DS320PR822 receivers feature a continuous-time linear equalizer (CTLE) that applies high-frequency boost and low-frequency attenuation to help equalize the frequency-dependent insertion loss effects of the passive channel. The receivers implement two stage linear equalizer for wide range of equalization capability. The equalizer stages also provide flexibility to make subtle modifications of mid-frequency boost for best EQ gain profile match with wide range of channel media characteristics. The EQ profile control feature is only available in SMBus/I<sup>2</sup>C mode. In Pin mode the settings are optimized for FR4 traces. 表 7-1 provides available equalization boost through EQ control pins or SMBus/I<sup>2</sup>C registers. In Pin Control mode EQ1\_0 and EQ0\_0 pins set equalization boost for channels 0-3 (Bank 0) and EQ1\_1 and EQ0\_1 for channels 4-7 (Bank 1). In I<sup>2</sup>C mode individual channels can be independently programmed for EQ boost. 表 7-1. Equalization Control Settings | EQUALIZATION SETTING | | | | | | TYPICAL EQ | BOOST (dB) | | | |----------------------|----------|---------|-----------------------------|---------------|----------------|------------------|------------|-----------|--| | | Pin mode | | SMBus/I <sup>2</sup> C Mode | | | | | | | | EQ INDEX | EQ1_0/1 | EQ0_0/1 | eq_stage1_3:0 | eq_stage2_2:0 | eq_profile_3:0 | eq_stage1_bypass | at 8 GHz | at 16 GHz | | | 0 | L0 | L0 | 0 | 0 | 0 | 1 | 3.0 | 4.0 | | | 1 | L0 | L1 | 1 | 0 | 0 | 1 | 4.0 | 6.0 | | | 2 | L0 | L2 | 3 | 0 | 0 | 1 | 5.5 | 8.0 | | | 5 | L1 | L0 | 0 | 0 | 1 | 0 | 6.5 | 10.5 | | | 6 | L1 | L1 | 1 | 0 | 1 | 0 | 7.0 | 11.5 | | | 7 | L1 | L2 | 2 | 0 | 1 | 0 | 7.5 | 12.5 | | | 8 | L1 | L3 | 3 | 0 | 3 | 0 | 8.5 | 13.0 | | | 9 | L1 | L4 | 4 | 0 | 3 | 0 | 9.0 | 14.0 | | | 10 | L2 | L0 | 5 | 1 | 7 | 0 | 10.0 | 15.0 | | | 11 | L2 | L1 | 6 | 1 | 7 | 0 | 10.5 | 15.5 | | | 12 | L2 | L2 | 8 | 1 | 7 | 0 | 11.0 | 16.5 | | | 13 | L2 | L3 | 10 | 1 | 7 | 0 | 12.0 | 17.0 | | | 14 | L2 | L4 | 10 | 2 | 15 | 0 | 12.5 | 18.0 | | | 15 | L3 | L0 | 11 | 3 | 15 | 0 | 13.0 | 19.0 | | | 16 | L3 | L1 | 12 | 4 | 15 | 0 | 14.0 | 19.5 | | | 17 | L3 | L2 | 13 | 5 | 15 | 0 | 14.5 | 20.5 | | | 18 | L3 | L3 | 14 | 6 | 15 | 0 | 15.5 | 21.0 | | | 19 | L3 | L4 | 15 | 7 | 15 | 0 | 16.0 | 22.0 | | #### 7.3.2 Flat-Gain The GAIN1 and GAIN0 pins can be used to set the overall data-path flat gain (DC and AC) of the DS320PR822 when the device is in Pin mode. The pin GAIN0 sets the Flat-Gain for channels 0-3 (Bank 0) and GAIN1 sets the same for channels 4-7 (Bank 1). In $I^2$ C mode each channel can be independently set. 表 7-2 provides flat gain control configuration settings. In the default recommendation for most systems will be GAIN1,0 = L4 (float) that provides flat gain of 0 dB. The flat-gain and equalization of the DS320PR822 must be set such that the output signal swing at DC and high frequency does not exceed the DC and AC linearity ranges of the devices, respectively. 表 7-2. Flat Gain Configuration Settings | Pin mode GAIN0/1 | I <sup>2</sup> C Modeflat_gain_2:0 | Flat Gain | |------------------|------------------------------------|-------------------------------| | L0 | 0 | −6 dB | | L1 | 1 | -4 dB | | L2 | 3 | −2 dB | | L4 (float) | 5 | 0 dB (default recommendation) | | L3 | 7 | +2 dB | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 7.3.3 Receiver Detect State Machine The DS320PR822 deploys an Rx detect state machine that governs the Rx detection cycle as defined in the PCI express specifications. At power up or after a manual PD0/1 or SEL1/0 toggle the redriver determines whether or not a valid PCI express termination is present at the far end receiver. The RX\_DET pin of DS320PR822 provides additional flexibility for system designers to appropriately set the device in desired mode as provided in 表 7-3. PD0 and PD1 pins impact channel groups 0-3 and 4-7 respectively. If all eight channels of DS320PR822 is used for a same PCI express link, then the PD1 and PD0 pins can be shorted and driven together. For most applications the RX\_DET pin can be left floating for default settings. In SMBus/I²C mode each channel can be configured independently. 表 7-3. Receiver Detect State Machine Settings | 2 7-0. Receiver Detect State Machine Settings | | | | | | | | |-----------------------------------------------|-----|------------|---------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PD0 | PD1 | RX_DET | Channels 0-3<br>Rx Common-mode<br>Impedance | Channels 4-7<br>Rx Common-mode<br>Impedance | COMMENTS | | | | L | L | LO | Always 50 Ω | Always 50 Ω | PCI Express Rx detection state machine is disabled. Recommended for non PCIe interface use case where the DS320PR822 is used as buffer with equalization. | | | | L | L | L1 | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Outputs polls until 3 consecutive valid detections | | | | L | L | L2 | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Outputs polls until 2 consecutive valid detections | | | | L | L | L3 | NA | NA | Reserved | | | | L | L | L4 (Float) | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Tx polls every ≅150 µs until valid termination is detected. Rx CM impedance held at Hi-Z until detection Reset by asserting PD0/1 high for 200 µs then low. | | | | Н | L | Х | Hi-Z | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Reset Channels 0-3 signal path and set their Rx impedance to Hi-Z | | | | L | Н | Х | Pre Detect: Hi-Z<br>Post Detect: 50 Ω. | Hi-Z | Reset Channels 4-7 signal path and set their Rx impedance to Hi-Z. | | | | Н | Н | Х | Hi-Z | Hi-Z | | | | In PCIe applications PD0/1 pins can be connected to PCIe sideband signals PERST# with inverted polarity or one or more appropriate PRSNTx# signals to achieve desired RX detect functionality. #### 7.3.4 Cross Point The DS320PR822 provides quad 2x2 cross-point function. Using pin SEL1 and SEL0 pins the 8 channel signal paths can be configured as straight connection or cross connections as shown in ☒ 7-1. SEL1 pin impacts channel 0-3 and SEL1 configures channels 4-7. 図 7-1. DS320822 Signal Flow Diagram for Cross-Point Mux Operation #### 7.4 Device Functional Modes #### 7.4.1 Active PCIe Mode The device is in normal operation with PCIe state machine enabled by RX\_DET = L1/L2/L4. In this mode PD0 and PD1 pins are driven low in a system (for example, by PCIE connector *PRSNTx*# or fundamental reset *PERST*# signal). In this mode, the DS320PR822 redrives and equalizes PCIe Rx or Tx signals to provide better signal integrity. ### 7.4.2 Active Buffer Mode The device is in normal operation with PCIe state machine disabled by RX\_DET = L0. This mode is recommended for non-PCIe use cases. In this mode the device is working as a buffer to provide linear equalization to improve signal integrity. #### 7.4.3 Standby Mode The device is in standby mode invoked by PD1,0 = H. In this mode, the device is in standby mode conserving power. ### 7.5 Programming #### **7.5.1 Pin Mode** The DS320PR822 can be fully configured through pin-strap pins. In this mode the device uses 2-level and 5-level pins for device control and signal integrity optimum settings. ### 7.5.1.1 Five-Level Control Inputs The DS320PR822 has eight (EQ0\_0, EQ1\_0, EQ0\_1, EQ1\_1, GAIN0, GAIN1, MODE, and RX\_DET) 5-level input pins that are used to control the configuration of the device. These 5-level inputs use a resistor divider to help set the 5 valid levels and provide a wider range of control settings. External resistors must be of 10% tolerance or better. The EQ0\_0, EQ1\_0, EQ0\_1, EQ1\_1, GAIN0, GAIN1, and RX\_DET pins are sampled at power-up only. The MODE pin can be exercised at device power up or in normal operation mode. 表 7-4. 5-Level Control Pin Settings | LEVEL | SETTING | |-------|----------------| | LO | 1 kΩ to GND | | L1 | 8.25 kΩ to GND | | L2 | 24.9 kΩ to GND | | L3 | 75 kΩ to GND | | L4 | F (Float) | ### 7.5.2 SMBUS/I<sup>2</sup>C Register Control Interface If MODE = L2 (SMBus/I²C Secondary control mode), then the DS320PR822 is configured through a standard I²C or SMBus interface that may operate up to 400 kHz. The secondary address of the DS320PR822 is determined by the pin strap settings on the ADDR1 and ADDR0 pins. Note: secondary addresses to access channels 0-3 (Bank 0) and channels 4-7 (Bank 1) are different. Channel Bank 1 has address which is Channel Bank 0 address +1. The sixteen possible secondary addresses for each channel bank of the DS320PR822 are provided in $\frac{1}{2}$ 7-5. In SMBus/I²C modes the SCL and SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 kΩ is a good first approximation for a bus capacitance of 10 pF. 表 7-5. SMBUS/I2C Secondary Address Settings | ADDR1 | ADDR0 | 7-bit Secondary Address Channels 0-3<br>(Bank 0) | 7-bit Secondary Address Channels 4-7<br>(Bank 1) | |-------|-------|--------------------------------------------------|--------------------------------------------------| | L0 | LO | 0x18 | 0x19 | | L0 | L1 | 0x1A | 0x1B | | L0 | L2 | 0x1C | 0x1D | | L0 | L3 | 0x1E | 0x1F | | L0 | L4 | Reserved | Reserved | | L1 | LO | 0x20 | 0x21 | | L1 | L1 | 0x22 | 0x23 | | L1 | L2 | 0x24 | 0x25 | | L1 | L3 | 0x26 | 0x27 | | L1 | L4 | Reserved | Reserved | | L2 | LO | 0x28 | 0x29 | | L2 | L1 | 0x2A | 0x2B | | L2 | L2 | 0x2C | 0x2D | | L2 | L3 | 0x2E | 0x2F | | L2 | L4 | Reserved | Reserved | | L3 | LO | 0x30 | 0x31 | | L3 | L1 | 0x32 | 0x33 | | L3 | L2 | 0x34 | 0x35 | | L3 | L3 | 0x36 | 0x37 | | L3 | L4 | Reserved | Reserved | The DS320PR822 has two types of registers: - **Shared Registers:** these registers can be accessed at any time and are used for device-level configuration, status read back, control, or to read back the device ID information. - Channel Registers: these registers are used to control and configure specific features for each individual channel. All channels have the same register set and can be configured independent of each other or configured as a group through broadcast writes to Bank 0 or Bank 1. The DS320PR822 features two banks of channels, Bank 0 (Channels 0-3) and Bank 1 (Channels 4-7), each featuring a separate register set and requiring a unique SMBus secondary address. | Channel Registers Base<br>Address | Channel Bank 0 Access | Channel Bank 1 Access | | |-----------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--| | 0x00 | Channel 0 registers | Channel 4 registers | | | 0x20 | Channel 1 registers | Channel 5 registers | | | 0x40 | Channel 2 registers | Channel 6 registers | | | 0x60 | Channel 3 registers | Channel 7 registers | | | 0880 | Broadcast write channel Bank 0 registers, read channel 0 registers | Broadcast write channel Bank 1 registers, read channel 4 registers | | | 0xA0 | Broadcast write channel 0-1 registers, read channel 0 registers | Broadcast write channel 4-5 registers, read channel 4 registers | | | 0xC0 | Broadcast write channel 2-3 registers, read channel 2 registers | Broadcast write channel 6-7 registers, read channel 6 registers | | | 0xE0 | Bank 0 Share registers | Bank 1 Share registers | | ### 7.5.2.1 Shared Registers #### 表 7-6. General Registers (Offset = 0xE2) | Bit | Field | Type | Reset | Description | |-----|--------------|--------|-------|-----------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0x0 | Reserved | | 6 | rst_i2c_regs | R/W/SC | 0x0 | Device reset control: Reset all I <sup>2</sup> C registers to default values (self-clearing). | | 5 | rst_i2c_mas | R/W/SC | 0x0 | Reset I <sup>2</sup> C Primary (self-clearing). | | 4-1 | RESERVED | R | 0x0 | Reserved | | 0 | frc_eeprm_rd | R/W/SC | 0x0 | Override MODE and READ_EN_N status to force manual EEPROM configuration load. | #### 表 7-7. EEPROM Status Register (Offset = 0xE3) | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------| | 7 | eecfg_cmplt | R | 0x0 | EEPROM load complete. | | 6 | eecfg_fail | R | 0x0 | EEPROM load failed. | | 5 | eecfg_atmpt_1 | R | 0x0 | Number of attempts made to load EEPROM image. | | 4 | eecfg_atmpt_0 | R | 0x0 | see MSB | | 3 | eecfg_cmplt | R | 0x0 | EEPROM load complete 2. | | 2 | eecfg_fail | R | 0x0 | EEPROM load failed 2. | | 1 | eecfg_atmpt_1 | R | 0x0 | Number of attempts made to load EEPROM image 2. | | 0 | eecfg_atmpt_0 | R | 0x0 | see MSB | ### 表 7-8. DEVICE\_ID0 Register (Offset = 0xF0) | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------| | 7-4 | RESERVED | R | 0x0 | Reserved | | 3 | device_id0_3 | R | 0x0 | Device ID0 [3:1]: 011 | | 2 | device_id0_2 | R | 0x1 | see MSB | Submit Document Feedback ### 表 7-8. DEVICE\_ID0 Register (Offset = 0xF0) (continued) | Bit | Field Type Reset | | Reset | Description | |-----|------------------|---|-------|-------------| | 1 | device_id0_1 | R | 0x1 | see MSB | | 0 | RESERVED | R | Х | Reserved | ### 表 7-9. DEVICE\_ID1 Register (Offset = 0xF1) | Bit | Field | Туре | Reset | Description | | |-----|--------------|------|-------|---------------------------------|--| | 7 | device_id[7] | R | 0x0 | Device ID 0010 1001: DS320PR822 | | | 6 | device_id[6] | R | 0x0 | see MSB | | | 5 | device_id[5] | R | 0x1 | see MSB | | | 4 | device_id[4] | R | 0x0 | see MSB | | | 3 | device_id[3] | R | 0x1 | see MSB | | | 2 | device_id[2] | R | 0x0 | see MSB | | | 1 | device_id[1] | R | 0x0 | see MSB | | | 0 | device_id[0] | R | 0x0 | see MSB | | ### 7.5.2.2 Channel Registers ### 表 7-10. RX Detect Status Register (Channel Register Base + Offset = 0x00) | Bit | Field | Туре | Type Reset Description | | |-----|---------------|------|------------------------|----------------------------------------------------------------------------------------| | 7 | rx_det_comp_p | R | 0x0 | Rx Detect positive data pin status: 0: Not detected 1: Detected – the value is latched | | 6 | rx_det_comp_n | R | 0x0 | Rx Detect negative data pin status: 0: Not detected 1: Detected – the value is latched | | 5-0 | RESERVED | R | 0x0 | Reserved | ### 表 7-11. EQ Gain Control Register (Channel Register Base + Offset = 0x01) | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|---------------------------| | 7 | 7 eq_stage1_bypass | | 0x0 | Enable EQ stage 1 bypass: | | | | | | 0: Bypass disabled | | | | | | 1: Bypass enabled | | 6 | eq_stage1_3 | R/W | 0x0 | EQBoost stage 1 control | | 5 | eq_stage1_2 | R/W | 0x0 | See 表 7-1 for details | | 4 | eq_stage1_1 | R/W | 0x0 | | | 3 | eq_stage1_0 | R/W | 0x0 | | | 2 | eq_stage2_2 | R/W | 0x0 | EQ Boost stage 2 control | | 1 | eq_stage2_1 | R/W | 0x0 | See 表 7-1 for details | | 0 | eq_stage2_0 | R/W | 0x0 | | ### 表 7-12. EQ Gain / Flat Gain Control Register (Channel Register Base + Offset = 0x03) | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------| | 7 | RESERVED | R | 0x0 | Reserved | | 6 | eq_profile_3 | R/W | 0x0 | EQ mid-frequency boost profile | | 5 | eq_profile_2 | R/W | 0x0 | See 表 7-1 for details | | 4 | eq_profile_1 | R/W | 0x0 | | | 3 | eq_profile_0 | R/W | 0x0 | | #### 表 7-12. EQ Gain / Flat Gain Control Register (Channel Register Base + Offset = 0x03) (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-----------------------| | 2 | flat_gain_2 | R/W | 0x1 | Flat gain select: | | 1 | flat_gain_1 | R/W | 0x0 | See 表 7-2 for details | | 0 | flat_gain_0 | R/W | 0x1 | | #### 表 7-13. RX Detect Control Register (Channel Register Base + Offset = 0x04) | Bit | Field | Type | Reset | Description | | | | |-----|------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7-3 | RESERVED | R | 0x0 | Reserved | | | | | 2 | mr_rx_det_man | R/W | 0x0 | Manual override of rx_detect_p/n decision: 0: rx detect state machine is enabled 1: rx detect state machine is overridden – always valid RX termination detected | | | | | 1 | en_rx_det_count | R/W | 0x0 | Enable additional RX detect polling 0: Additional RX detect polling disabled 1: Additional RX detect polling enabled | | | | | 0 | sel_rx_det_count | R/W | 0x0 | Select number of valid RX detect polls – gated by en_rx_det_count = 1 0: Device transmitters poll until 2 consecutive valid detections 1: Device transmitters poll until 3 consecutive valid detections | | | | ### 表 7-14. PD Override Register (Channel Register Base + Offset = 0x05) | Bit | Field | Type | Reset | Description | |-----|--------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | device_en_override | R/W | 0x0 | Enable power down overrides thorugh SMBus/l <sup>2</sup> C 0: Manual override disabled 1: Manual override enabled | | 6-0 | device_en | R/W | 0x111111 | Manual power down of redriver various blocks – gated by device_en_override = 1 111111: All blocks are enabled 000000: All blocks are disabled | #### 表 7-15. Bias Register (Channel Register Base + Offset = 0x06) | | | • | ` | , | | | | |---------|--------------|------|---------|---------------------------------------------------|--|--|--| | Bit | Field | Type | Reset | Description | | | | | 5-3 | Bias current | R/W | | Control bias current Set 001 for best performance | | | | | 7,6,2-0 | Reserved | R/W | 0x00000 | Reserved | | | | ### 7.5.3 SMBus/I<sup>2</sup>C Primary Mode Configuration (EEPROM Self Load) The DS320PR822 can also be configured by reading from EEPROM. To enter into this mode MODE pin must be set to L1. The EEPROM load operation only happens once after the device's initial power-up. If the DS320PR822 is configured for SMBus Primary mode, then it will remain in the SMBus IDLE state until the READ\_EN\_N pin is asserted to LOW. After the READ\_EN\_N pin is driven LOW, the DS320PR822 becomes an SMBus primary and attempts to self-configure by reading the device settings stored in an external EEPROM (SMBus 8-bit address 0xA0). When the DS320PR822 has finished reading from the EEPROM successfully, it will drive the ALL\_DONE\_N pin LOW. SMBus/I<sup>2</sup>C secondary operation is available in this mode before, during, or after EEPROM reading. Note: during EEPROM reading, if the external SMBus/I<sup>2</sup>C primary wants to access DS320PR822 registers, then it must support arbitration. When designing a system for using the external EEPROM, the user must follow these specific guidelines: - EEPROM size of 2 kb (256 × 8-bit) is recommended. - Set MODE = L1, configure for SMBus Primary mode. - The external EEPROM device address byte must be 0xA0 and capable of 400 kHz operation at 3.3 V supply In SMBus/I<sup>2</sup>C modes the SCL and SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 kΩ is a good first approximation for a bus capacitance of 10 pF. ₹ 7-2 shows a use case with four DS320PR822 to implement a 2x2 cross point for x8 PCle configuration, but the user can cascade any number of DS320PR822 devices in a similar way. Tie the READ\_EN\_N pin of the first device low to automatically initiate EEPROM read at power up. Alternatively, the READ\_EN\_N pin of the first device can also be controlled by a micro-controller to initiate the EEPROM read manually. Leave the ALL\_DONE\_N pin of the final device floating, or connect the pin to a micro-controller input to monitor the completion of the final EEPROM read. 図 7-2. Daisy Chain Four DS320PR822 Devices to Read from Single EEPROM in 2x2 x8 Configuration ### 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 8.1 Application Information The DS320PR822 is a high-speed linear repeater which extends the reach of differential channels impaired by loss from transmission media like PCBs and cables. It can be deployed in a variety of different systems. The following sections outline typical applications and their associated design considerations. ### 8.2 Typical Applications The DS320PR822 is a PCI Express linear redriver that can also be configured as interface agnostic redriver by disabling its Rx detect feature. The device can be used in wide range of interfaces including: - PCI Express 1.0, 2.0, 3.0, 4.0, and 5.0 - Ultra Path Interconnect (UPI) 1.0 and 2.0 - DisplayPort 2.0 The DS320PR822 is a protocol agnostic 4-lane linear redriver with PCI Express receiver-detect capability. Its protocol agnostic nature allows it to be used in PCI Express x2, x4, x8, and x16 applications. ☒ 8-1 shows how two DS320PR822 can be used to implement 2x2 cross-point for x4 bus width. 図 8-1. PCI Express x4 2x2 Cross-point Use Case Using DS320PR822 ### 8.2.1 UPI x24 Lane Cross-Point Configuration The DS320PR822 can be used in server or motherboard applications as cross point mux to create a flexible CPU to CPU connectivity. The following sections outline detailed procedures and design requirements for a typical UPI x24 lane mux configuration. However, the design recommendations can be used in any lane configuration. #### 8.2.1.1 Design Requirements As with any high-speed design, there are many factors which influence the overall performance. The following list indicates critical areas for consideration during design. - Use 85 Ω impedance traces when interfacing with PCIe CEM connectors. Length matching on the P and N traces should be done on the single-end segments of the differential pair. - Use a uniform trace width and trace spacing for differential pairs. - Place AC-coupling capacitors near the receiver end of each channel segment to minimize reflections. - For PCIe Gen 3.0, 4.0, and 5.0, AC-coupling capacitors of 220 nF are recommended. Set the maximum body size to 0402 and add a cutout void on the GND plane below the landing pad of the capacitor to reduce parasitic capacitance to GND. - Back-drill connector vias and signal vias to minimize stub length. - Use reference plane vias to ensure a low inductance path for the return current. ### 8.2.1.2 Detailed Design Procedure For UPI operation, DS320PR822 is designed with linear data-path to pass the Tx Preset signaling (by CPUs) onto the Rx (of CPUs) for link training to optimize the equalization settings. The linear redriver DS320PR822 helps extend the PCB trace reach distance by boosting the attenuated signals with its equalization, which allows the user to recover the signal by the downstream Rx more easily. The DS320PR822 must be placed in between the CPU Tx and CPU Rx in such a way that signal swing at the device output pins for both Rx and Tx stays within the linearity range of the device. Adjustments to the DS320PR822 EQ setting should be performed based on the channel loss to optimize the eye opening in the Rx partner. The available EQ gain settings are provided in ₹ 7-1. For most systems the default flat gain setting 0 dB (GAIN = floating) would be sufficient. However, a flat gain attenuation can be utilized to apply extra equalization when needed to keep the data-path linear. The DS320PR822 can be optimized for a given system utilizing its three configuration modes – Pin mode, SMBus/I<sup>2</sup>C Primary mode, and SMBus/I<sup>2</sup>C Secondary mode. In SMBus/I<sup>2</sup>C modes the SCL and SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 k $\Omega$ is a good first approximation for a bus capacitance of 10 pF. 図 8-2 shows a simplified schematic for x24 lane configuration in SMBus/I²C Primary mode. 図 8-2. Simplified Schematic for UPI x24 Lane Configuration in SMBus/l<sup>2</sup>C Primary Mode #### 8.2.1.3 Application Curves The DS320PR822 is a linear redriver that can be used to extend channel reach of a PCIe link. Normally, PCIe-compliant Tx and Rx are equipped with signal-conditioning functions and can handle channel losses of up to 36 dB at 16 GHz. With the DS320PR822, the total channel loss between a PCle root complex and an end point can be extended up to 58 dB at 16 GHz. To demonstrate the reach extension capability of the DS320PR822, two comparative setups are constructed. In first setup as shown in 🗵 8-3 there is no redriver in the PCIe 5.0 link. 🗵 8-4 shows eye diagram at the end of the link using SigTest. In second setup as shown in 28-5, the DS320PR822 is inserted in the middle to extend link reach. **図 8-6** shows SigTest eye diagram. 図 8-3. PCle 5.0 Link Baseline Setup Without **Redriver the Link Elements** 図 8-4. PCle 5.0 link Baseline Setup Without Redriver Eye Diagram Using SigTest 図 8-5. PCIe 5.0 Link Setup with the DS320PR822 the Link Elements 図 8-6. PCle 5.0 Link Setup with the DS320PR822 **Eve Diagram Using SigTest** 表 8-1 provides the PCIe 5.0 links without and with the DS320PR822. The illustration shows that redriver is capable of ≅22 dB reach extension at PCle 5.0 speed with EQ = 10 (EQ gain of 16 dB) and GAIN1,2 = L1 (flat gain of -4 dB). Note: actual reach extension depends on various signal integrity factors. It is recommended to run signal intergrity simulations with all the components in the link to get any guidance. 表 8-1. PCle 5.0 Reach Extension using the DS320PR822 | Setup | Pre Channel Loss | Post Channel Loss | Total Loss | Eye at BER 1E-12 | SigTest Pass? | |-----------------------|------------------|-------------------|------------|------------------|---------------| | Baseline – no DUT | _ | _ | ≅36 dB | 14 ps, 41 mV | Pass | | With DUT (DS320PR822) | ≅29 dB | ≅29 dB | ≅58 dB | 14 ps, 33 mV | Pass | # 9 Power Supply Recommendations Follow these general guidelines when designing the power supply: - 1. The power supply should be designed to provide the operating conditions outlined in the recommended operating conditions section in terms of DC voltage, AC noise, and start-up ramp time. - 2. The DS320PR822 does not require any special power supply filtering, such as ferrite beads, provided that the recommended operating conditions are met. Only standard supply decoupling is required. Typical supply decoupling consists of a 0.1 μF capacitor per VCC pin, one 1.0 μF bulk capacitor per device, and one 10 μF bulk capacitor per power bus that delivers power to one or more DS320PR822 devices. The local decoupling (0.1 μF) capacitors must be connected as close to the VCC pins as possible and with minimal path to the DS320PR822 ground pad. - 3. The DS320PR822 voltage regulator output pins require decoupling caps of 0.1 μF near each pin. The regulator is only for internal use. Do not use to provide power to any external component. ### 10 Layout ### 10.1 Layout Guidelines The following guidelines should be followed when designing the layout: - 1. Decoupling capacitors should be placed as close to the VCC pins as possible. Placing the decoupling capacitors directly underneath the device is recommended if the board design permits. - 2. High-speed differential signals TXnP/TXnN and RXnP/RXnN should be tightly coupled, skew matched, and impedance controlled. - 3. Vias should be avoided when possible on the high-speed differential signals. When vias must be used, take care to minimize the via stub, either by transitioning through most or all layers or by back drilling. - 4. GND relief can be used (but is not required) beneath the high-speed differential signal pads to improve signal integrity by counteracting the pad capacitance. - 5. GND vias should be placed directly beneath the device connecting the GND plane attached to the device to the GND planes on other layers. This has the added benefit of improving thermal conductivity from the device to the board. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 10.2 Layout Example # **Top Layer Use ac-coupling** capacitors with 0201package **Ensure high-speed** trace length is **Route high-speed** matched with ≤ 5 mils traces as differential intra-pair; pair-pair coupled microstrips skew is less critical (S=2W\*) with tight impedance control **Avoid acute angles** (±10%) when routing highspeed traces **Bottom Layer Use recommended** package footprint and ground via placement Ensure pair-pair gap is > 5W\* for minimal pair-pair coupling Place decoupling Add ground pours for capacitors close to additional isolation VCC pins; minimize ground loops **Follow connector** \*W is a trace width. manufacturer S is a gap between guidelines adjacent traces. 図 10-1. DS320PR822 Layout Example – Sub-Section of a PCle Riser Card With CEM Connectors ### 11 Device and Documentation Support ### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.2 サポート・リソース TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 18-Jul-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | DS320PR822NJXR | Active | Production | WQFN (NJX) 64 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 5PR8 | | DS320PR822NJXR.B | Active | Production | WQFN (NJX) 64 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 85 | | | DS320PR822NJXT | Active | Production | WQFN (NJX) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 5PR8 | | DS320PR822NJXT.B | Active | Production | WQFN (NJX) 64 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 85 | | | DS320PR822NJXTG4 | Active | Production | WQFN (NJX) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 5PR8 | | DS320PR822NJXTG4.B | Active | Production | WQFN (NJX) 64 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated