









**DRV8849** JAJSM96 - MAY 2023

DRV8849:38V、1.5A デュアル・ステッピング・ドライバ、電流センス機能内 蔵、1/256 マイクロステッピング、STEP/DIR インターフェイスおよびスマー ト・チューン

# 1 特長

- デュアル・ステッピング・モーター・ドライバ
  - STEP/DIR インターフェイス
  - 最高 1/256 のマイクロステッピング・インデクサ
- 動作電源電圧範囲: 4.5~38V
- 24V、25°Cで 900mΩ HS + LS R<sub>DS(ON)</sub>
- Hブリッジあたり、フルスケールで 1.5A、実効値で 1.1A の電流
- 電流検出機能内蔵
  - 検出抵抗が不要
  - ±5% のフルスケール電流精度
- スマート・チューン・ディケイ・テクノロジー
- スマート・チューンでオフタイムの PWM チョッピングを 構成可能
  - 8µs, 16µs, 32µs
- 1.8V、3.3V、5.0Vのロジック入力をサポート
- 低消費電流のスリープ・モード (1.3µA)
- 各ステッパの保護機能
  - VM 低電圧誤動作防止 (UVLO)
  - チャージ・ポンプ低電圧検出 (CPUV)
  - 過電流保護 (OCP)
  - サーマル・シャットダウン (OTSD)
  - フォルト条件出力 (nFAULT)

# 2 アプリケーション

- IP ネットワーク・カメラ
- プリンタとスキャナ
- ATM と貨幣処理機
- 医療用画像処理、診断、および機器
- 3D プリンタ

# 3 概要

DRV8849 は、産業用および民生用アプリケーション向け のデュアル・ステッピング・モーター・ドライバです。このデ バイスには、4 つの N チャネル・パワー MOSFET H ブリ ッジ・ドライバ、各ステッパに 1 つのマイクロステッピング・ インデクサ、および電流検出機能が完全に統合されてい ます。 DRV8849 は最大 1.5A フルスケール出力電流を駆 動できます (PCB の設計に依存)。

DRV8849 は、4 つの外部電力検出抵抗が不要な内部電 流検出アーキテクチャを採用しているため、PCB 面積とシ ステム・コストを低減できます。本デバイスは、スマート・チ ューン・ディケイ・モードを使った内部 PWM 電流レギュレ ーション方式を採用しています。スマート・チューンは、必 要な電流レギュレーションを自動的に調整し、モーターの 変動と経年変化を補償し、モーターからの可聴ノイズと振 動を低減します。

シンプルな STEP/DIR インターフェイスにより、外部コント ローラからステッピング・モーターの方向とステップ速度を 制御できます。 デバイスは、フルステップから 1/256 マイク ロステッピングまでのモードに構成可能です。専用の nSLEEP ピンを使用して、低消費電力のスリープ・モード を実現します。電源の低電圧、チャージ・ポンプ障害、過 電流、短絡、過熱に対する保護機能が備わっています。フ ォルト状態は、各ステッパに対して 1 つの nFAULT ピンで 示されます。

#### 製品情報

|             | April 113 134 |            |
|-------------|---------------|------------|
| 部品番号        | パッケージ(1)      | 本体サイズ (公称) |
| DRV8849RHHR | QFN (36)      | 6mm × 6mm  |

(1) 巻末の注文情報を参照してください。





簡略回路図



# **Table of Contents**

| 1 特長                                  | 1  | 8.1 Overview                            | 13               |
|---------------------------------------|----|-----------------------------------------|------------------|
| 2 アプリケーション                            |    | 8.2 Functional Block Diagram            | 14               |
| 3 概要                                  |    | 8.3 Feature Description                 | 14               |
| 4 Revision History                    |    | 8.4 Device Functional Modes             | <mark>2</mark> 4 |
| 5 Device Comparison                   |    | 9 Application and Implementation        | <mark>2</mark> 6 |
| 6 Pin Configuration and Functions     |    | 9.1 Application Information             | 26               |
| 7 Specifications                      |    | 9.2 Typical Application                 | <mark>2</mark> 6 |
| 7.1 Absolute Maximum Ratings          |    | 10 Layout                               | <mark>2</mark> 9 |
| 7.2 ESD Ratings                       |    | 10.1 Layout Guidelines                  | <mark>2</mark> 9 |
| 7.3 Recommended Operating Conditions  |    | 10.2 Bulk Capacitance                   | 29               |
| 7.4 Thermal Information.              |    | 11 デバイスおよびドキュメントのサポート                   | 31               |
| 7.5 Electrical Characteristics.       |    | 11.1 関連資料                               | <mark>3</mark> 1 |
| 7.6 Indexer Timing Requirements       | 10 | 12 Mechanical, Packaging, and Orderable |                  |
| 7.7 Typical Operating Characteristics |    | Information                             | 32               |
| 8 Detailed Description                |    |                                         |                  |
|                                       |    |                                         |                  |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| April 2023 | *        | Initial Release |



# **5 Device Comparison**

# 表 5-1. Device Comparison Table

| Device Name | Drives DC motor | Drives Stepper | Interface | Microstep                                   | Current sensing  |
|-------------|-----------------|----------------|-----------|---------------------------------------------|------------------|
| DRV8849     | No              | Yes            | STEP/DIR  | Up to 1/256                                 | Internal sensing |
| DRV8845     | Yes             | Yes            | PHASE/Ixx | Up to 1/4, higher microstepping by VREF pin | Sense Resistor   |

Product Folder Links: DRV8849

# **6 Pin Configuration and Functions**



図 6-1. RHH Package, 36-Pin QFN, Top View

表 6-1. Pin Functions

| PIN   |        | I/O <sup>(1)</sup> | DESCRIPTION                                                                    |
|-------|--------|--------------------|--------------------------------------------------------------------------------|
| NAME  | NO.    | 1/0( /             | DESCRIPTION                                                                    |
| OUT1A | 2      | 0                  | H-Bridge 1 Output A                                                            |
| OUT1B | 4      | 0                  | H-Bridge 1 Output B                                                            |
| OUT2A | 8      | 0                  | H-Bridge 2 Output A                                                            |
| OUT2B | 6      | 0                  | H-Bridge 2 Output B                                                            |
| OUT3A | 26     | 0                  | H-Bridge 3 Output A                                                            |
| OUT3B | 24     | 0                  | H-Bridge 3 Output B                                                            |
| OUT4A | 20     | 0                  | H-Bridge 4 Output A                                                            |
| OUT4B | 22     | 0                  | H-Bridge 4 Output B                                                            |
| PGND1 | 3      | G                  | Power ground pin for H-Bridge 1. Connect all ground pins together near the IC. |
| PGND2 | 7      | G                  | Power ground pin for H-Bridge 2. Connect all ground pins together near the IC. |
| PGND3 | 25     | G                  | Power ground pin for H-Bridge 3. Connect all ground pins together near the IC. |
| PGND4 | 21     | G                  | Power ground pin for H-Bridge 4. Connect all ground pins together near the IC. |
| GND   | 16, 30 | G                  | Analog ground. Connect all ground pins together near the IC.                   |
| VM1   | 5      | Р                  | Supply Voltage. VM1 should be connected to VM2 pin close to the device.        |
| VM2   | 23     | Р                  | Supply Voltage. VM2 should be connected to VM1 pin close to the device.        |
| VCP   | 31     | Р                  | Reservoir Capacitor Terminal                                                   |
| CP1   | 32     | Р                  | Charge Pump Capacitor Terminal                                                 |
| CP2   | 33     | Р                  | Charge Pump Capacitor Terminal                                                 |



# 表 6-1. Pin Functions (continued)

| PIN     |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                        |  |  |
|---------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | 1,000              | DESCRIPTION                                                                                                                        |  |  |
| DECAY1  | 19  | I                  | Decay mode setting pin for Stepper 1                                                                                               |  |  |
| DECAY2  | 17  | I                  | Decay mode setting pin for Stepper 2                                                                                               |  |  |
| STEP1   | 18  | I                  | Step input signal for Stepper 1                                                                                                    |  |  |
| STEP2   | 10  | I                  | Step input signal for Stepper 2                                                                                                    |  |  |
| DIR1    | 34  | I                  | Direction input signal for Stepper 1                                                                                               |  |  |
| DIR2    | 36  | I                  | Direction input signal for Stepper 2                                                                                               |  |  |
| nSLEEP  | 11  | I                  | Sleep mode input. Logic high to enable device; logic low to enter low-power sleep mode. An nSLEEP low pulse clears latched faults. |  |  |
| VREF1   | 13  | I                  | Reference voltage input to set the full scale chopping current for Stepper 1                                                       |  |  |
| VREF2   | 15  | I                  | Reference voltage input to set the full scale chopping current for Stepper 2                                                       |  |  |
| ENABLE1 | 28  | I                  | Enable input for Stepper 1. Logic low on this input disables (Hi-Z) the outputs of Stepper 1.                                      |  |  |
| ENABLE2 | 9   | I                  | Enable input for Stepper 2. Logic low on this input disables (Hi-Z) the outputs of Stepper 2.                                      |  |  |
| MODE01  | 29  | I                  | Microstep setting inputs for Stepper 1                                                                                             |  |  |
| MODE11  | 35  | I                  | Industry Setting inputs for Stepper 1                                                                                              |  |  |
| MODE02  | 27  | I                  | Microstep setting inputs for Stepper 2                                                                                             |  |  |
| MODE12  | 1   | I                  | Milotostep Setting inputs for Stepper 2                                                                                            |  |  |
| nFAULT1 | 12  | 0                  | Fault diagnostics output for Stepper 1                                                                                             |  |  |
| nFAULT2 | 14  | 0                  | Fault diagnostics output for Stepper 2                                                                                             |  |  |
| PAD     | -   | -                  | Exposed pad for enhanced thermal performance. Should be soldered to the PCB.                                                       |  |  |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range referenced with respect to GND (unless otherwise noted) (1)

|                                                        | MIN  | MAX                 | UNIT |
|--------------------------------------------------------|------|---------------------|------|
| Power supply voltage (VMx)                             | -0.3 | 40                  | V    |
| Charge pump voltage (VCP, CP1)                         | -0.3 | V <sub>VM</sub> + 7 | V    |
| Charge pump negative switching pin (CP2)               | -0.3 | V <sub>VM</sub>     | V    |
| Sleep mode input voltage (nSLEEP)                      | -0.3 | 5.75                | V    |
| Control input voltage                                  | -0.3 | 5.75                | V    |
| PGND pin voltage                                       | -0.5 | 0.5                 | V    |
| PGND pin voltags for < 1 µs                            | -2.5 | 2.5                 | V    |
| Reference input pin voltage (VREFx)                    | -0.3 | 5.75                | V    |
| Open drain output current (nFAULTx)                    | 0    | 10                  | mA   |
| Continuous phase node pin voltage (OUTxA, OUTxB)       | -1   | V <sub>VM</sub> + 1 | V    |
| Transient 100 ns phase node pin voltage (OUTxA, OUTxB) | -3   | V <sub>VM</sub> + 3 | V    |
| Output current                                         | 0    | 1.5                 | А    |
| Operating ambient temperature, T <sub>A</sub>          | -40  | 125                 | °C   |
| Operating junction temperature, T <sub>J</sub>         | -40  | 150                 | °C   |
| Storage temperature, T <sub>stg</sub>                  | -65  | 150                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |               |                                                            | VALUE | UNIT |
|--------------------|---------------|------------------------------------------------------------|-------|------|
| V                  | Liootiootatio | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)     | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (1) | ±500  |      |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                | MIN | MAX | UNIT |
|-------------------|------------------------------------------------|-----|-----|------|
| V <sub>VM</sub>   | Supply voltage range for normal (DC) operation | 4.5 | 38  | V    |
| VI                | Control input voltage                          | 0   | 5.5 | V    |
| V <sub>REFx</sub> | Reference voltage (VREFx)                      | 0   | 3.3 | V    |
| f <sub>STEP</sub> | Applied STEP signal <sup>(1)</sup>             | 0   | 500 | kHz  |
| I <sub>RMS</sub>  | Motor RMS current (xOUTx) (2)                  | 0   | 1.1 | А    |
| T <sub>A</sub>    | Operating ambient temperature                  | -40 | 125 | °C   |
| TJ                | Operating junction temperature                 | -40 | 150 | °C   |

<sup>(1)</sup> STEP input can operate up to 500 kHz, but system bandwidth is limited by the motor load

<sup>2)</sup> Power dissipation and thermal limits must be observed



# 7.4 Thermal Information

|                       | THERMAL METRIC                               | QFN  | UNIT |
|-----------------------|----------------------------------------------|------|------|
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 29.9 | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 19.5 | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 11.6 | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.3  | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 11.6 | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.1  | °C/W |

# 7.5 Electrical Characteristics

Typical values are at  $T_A$  = 25°C and  $V_{VM}$  = 24 V. All limits are over recommended operating conditions, unless otherwise noted.

|                    | PARAMETER                       | TEST CONDITIONS                       | MIN | TYP                 | MAX | UNIT |
|--------------------|---------------------------------|---------------------------------------|-----|---------------------|-----|------|
| POWER              | SUPPLIES (VM)                   |                                       |     |                     |     | 1    |
|                    |                                 | ENABLE = 1, nSLEEP = 1, No motor load |     | 6                   | 8   | mA   |
| $I_{VM}$           | VM operating supply current     | nSLEEP = 1, Outputs off               |     | 5.5                 | 7   | mA   |
|                    |                                 | nSLEEP = 0                            |     | 1.3                 | 3   | μA   |
| t <sub>SLEEP</sub> | Sleep time                      | nSLEEP = 0 to sleep mode              | 120 |                     |     | μs   |
| t <sub>RESET</sub> | nSLEEP reset pulse              | nSLEEP low to clear fault             | 20  |                     | 40  | μs   |
| t <sub>ON</sub>    | Turn-on time                    | VM > UVLO to output transition        |     | 0.62                | 0.8 | ms   |
| t <sub>WAKE</sub>  | Wake-up time                    | nSLEEP = 1 to output transition       |     | 0.62                | 0.8 | ms   |
| t <sub>EN</sub>    | Enable time                     | ENABLE = 0/1 to output transition     |     |                     | 1   | μs   |
| CHARGE             | E PUMP (VCP, CP1, CP2)          |                                       |     |                     |     |      |
| V <sub>VCP</sub>   | VCP operating voltage           | 6 V < V <sub>VM</sub> < 38 V          |     | V <sub>VM</sub> + 5 |     | V    |
| f <sub>(VCP)</sub> | Charge pump switching frequency | V <sub>VM</sub> > UVLO, nSLEEP = 1    |     | 380                 |     | kHz  |
| LOGIC-L            | EVEL INPUTS (STEP, DIR, nSLEEI  | ?)                                    |     |                     |     |      |
| $V_{IL}$           | Input logic-low voltage         |                                       | 0   |                     | 0.8 | V    |
| V <sub>IH</sub>    | Input logic-high voltage        |                                       | 2   |                     | 5.5 | V    |
| V <sub>HYS</sub>   | Input logic hysteresis          |                                       | 150 | 300                 | 500 | mV   |
| I <sub>INL</sub>   | Logic input low current         | V <sub>IN</sub> = 0 V                 | -1  |                     | 1   | μA   |
| I <sub>INH</sub>   | Logic input high current        | V <sub>IN</sub> = 5 V                 |     |                     | 30  | μA   |
| TRI-LEVE           | EL INPUTS (MODE0x, ENABLE)      |                                       |     |                     |     |      |
| V <sub>I1</sub>    | Input logic-low voltage         | Tied to GND                           | 0   |                     | 0.6 | V    |
| V <sub>I2</sub>    | Input Hi-Z voltage              | Hi-Z                                  | 1.8 | 2                   | 2.2 | V    |
| V <sub>I3</sub>    | Input logic-high voltage        | Tied to 5 V                           | 2.7 |                     | 5.5 | V    |
| Io                 | Input pull-up current           |                                       |     | 10                  |     | μA   |
| QUAD-LE            | EVEL INPUTS (MODE1x, DECAYx)    |                                       |     |                     |     | •    |
| V <sub>I1</sub>    | Input logic-low voltage         | Tied to GND                           | 0   |                     | 0.6 | V    |
| V <sub>I2</sub>    |                                 | $330$ k $\Omega$ ± 5% to GND          | 1   | 1.25                | 1.4 | V    |



Typical values are at  $T_A$  = 25°C and  $V_{VM}$  = 24 V. All limits are over recommended operating conditions, unless otherwise noted.

|                          | PARAMETER                            | TEST CONDITIONS                                       | MIN        | TYP                 | MAX  | UNIT |
|--------------------------|--------------------------------------|-------------------------------------------------------|------------|---------------------|------|------|
| V <sub>I3</sub>          | Input Hi-Z voltage                   | Hi-Z                                                  | 1.8        | 2                   | 2.2  | V    |
| V <sub>I4</sub>          | Input logic-high voltage             | Tied to 5 V                                           | 2.7        |                     | 5.5  | V    |
| I <sub>O</sub>           | Input pull-up current                |                                                       |            | 10                  |      | μΑ   |
| CONTROL C                | DUTPUTS (nFAULTx)                    |                                                       |            |                     |      |      |
| V <sub>OL</sub>          | Output logic-low voltage             | I <sub>O</sub> = 5 mA                                 |            |                     | 0.2  | V    |
| I <sub>OH</sub>          | Output logic-high leakage            | VMx = 24 V                                            | -1         |                     | 1    | μA   |
| MOTOR DR                 | IVER OUTPUTS                         |                                                       |            |                     |      | I    |
|                          |                                      | T <sub>J</sub> = 25 °C, I <sub>O</sub> = -1.2 A       |            | 450                 | 550  | mΩ   |
| R <sub>DS(ONH)</sub>     | High-side FET on resistance          | T <sub>J</sub> = 125 °C, I <sub>O</sub> = -1.2 A      |            | 700                 | 850  | mΩ   |
|                          |                                      | T <sub>J</sub> = 150 °C, I <sub>O</sub> = -1.2 A      |            | 780                 | 950  | mΩ   |
|                          |                                      | T <sub>J</sub> = 25 °C, I <sub>O</sub> = 1.2 A        |            | 450                 | 550  | mΩ   |
| R <sub>DS(ONL)</sub>     | Low-side FET on resistance           | T <sub>J</sub> = 125 °C, I <sub>O</sub> = 1.2 A       |            | 700                 | 850  | mΩ   |
|                          |                                      | T <sub>J</sub> = 150 °C, I <sub>O</sub> = 1.2 A       |            | 780                 | 950  | mΩ   |
| V <sub>f</sub> , Outputs |                                      | I <sub>O</sub> = ± 1.2 A                              |            |                     | 1.2  | V    |
| I <sub>DSS</sub>         | Output Leakage                       | Outputs, V <sub>OUT</sub> = 0 to VM                   | -2         |                     | 7    | μΑ   |
| t <sub>SR</sub>          | Output rise/fall time                | VM = 24V, I <sub>O</sub> = 1.2 A, Between 10% and 90% |            | 100                 |      | ns   |
| t <sub>D</sub>           | Dead time                            |                                                       |            | 425                 |      | ns   |
| t <sub>BLANK</sub>       | Current sense blanking time ((1))    |                                                       |            | 1                   |      | μs   |
| PWM CURR                 | ENT CONTROL (VREFx)                  |                                                       |            |                     |      | I    |
| K <sub>V</sub>           | Transimpedance gain                  | VREF = 3.3 V                                          | 2.09       | 2.2                 | 2.31 | V/A  |
| I <sub>VREFx</sub>       | VREFx pin reference input<br>Current |                                                       | -1         |                     | 1    | μА   |
|                          |                                      | DECAYx = 1                                            |            | 16                  |      |      |
| t <sub>OFF</sub>         | PWM off-time                         | DECAYx = Hi-Z                                         |            | 32                  |      | μs   |
|                          |                                      | DECAYx = 330 kΩ to GND                                |            | 8                   |      |      |
| I <sub>O,CH</sub>        | AOUT and BOUT current matching       | I <sub>O</sub> = 1.5 A                                | -2.5       |                     | 2.5  | %    |
|                          |                                      | I <sub>O</sub> = 1.5 A, 68% to 100% current setting   | <b>–</b> 5 |                     | 5    |      |
| ΔI <sub>TRIP</sub>       | Current trip accuracy                | I <sub>O</sub> = 1.5 A, 20% to 67% current setting    | -10        |                     | 10   | %    |
|                          |                                      | I <sub>O</sub> = 1.5 A, 10% to 20% current setting    | -15        |                     | 15   |      |
| PROTECTIO                | ON CIRCUITS                          |                                                       |            | -                   |      |      |
| \                        | VM UVLO                              | VM falling                                            | 4.1        | 4.25                | 4.35 | .,   |
| $VM_{UVLO}$              | threshold                            | VM rising                                             | 4.2        | 4.34                | 4.45 | V    |
| VM <sub>UVLO,HYS</sub>   | VM UVLO<br>hysteresis                | Rising to falling threshold                           |            | 90                  |      | mV   |
| V <sub>CPUV</sub>        | Charge pump undervoltage             | VCP falling                                           |            | V <sub>VM</sub> + 2 |      | V    |
| I <sub>OCP</sub>         | Overcurrent protection               | Current through any FET                               | 2.5        |                     |      | Α    |



Typical values are at  $T_A$  = 25°C and  $V_{VM}$  = 24 V. All limits are over recommended operating conditions, unless otherwise noted.

|                       | PARAMETER                   | TEST CONDITIONS                | MIN | TYP | MAX | UNIT                           |
|-----------------------|-----------------------------|--------------------------------|-----|-----|-----|--------------------------------|
| t <sub>OCP</sub>      | Overcurrent deglitch time   |                                |     | 2.1 |     | μs                             |
| t <sub>RETRY</sub>    | Overcurrent retry time      |                                |     | 4   |     | ms                             |
| T <sub>OTSD</sub>     | Thermal shutdown            | Die temperature T <sub>J</sub> | 155 | 165 | 175 | °C                             |
| T <sub>HYS_OTSD</sub> | Thermal shutdown hysteresis | Die temperature T <sub>J</sub> |     | 20  |     | °CGuarant<br>eed by<br>design. |

(1) Guaranteed by design.

# 7.6 Indexer Timing Requirements

Typical limits are at  $T_J = 25$ °C and  $V_{VM} = 24$  V. Over recommended operating conditions unless otherwise noted.

| NO. |                          |                                               | MIN | MAX                | UNIT |
|-----|--------------------------|-----------------------------------------------|-----|--------------------|------|
| 1   | $f_{STEP}$               | Step frequency                                |     | 500 <sup>(1)</sup> | kHz  |
| 2   | t <sub>WH(STEP)</sub>    | Pulse duration, STEP high                     | 970 |                    | ns   |
| 3   | t <sub>WL(STEP)</sub>    | Pulse duration, STEP low                      | 970 |                    | ns   |
| 4   | t <sub>SU(DIR, Mx)</sub> | Setup time, DIR or MODEx to STEP rising       | 200 |                    | ns   |
| 5   | t <sub>H(DIR, Mx)</sub>  | Hold time, STEP rising to DIR or MODEx change | 200 |                    | ns   |

(1) STEP input can operate up to 500 kHz, but system bandwidth is limited by the motor load.



図 7-1. STEP and DIR Timing Diagram



# 7.7 Typical Operating Characteristics



図 7-2. Sleep Mode Supply Current



図 7-3. Operating Supply Current with Outputs OFF





図 7-4. High-side FET on resistance



図 7-5. Low-side FET on resistance



# 8 Detailed Description

### 8.1 Overview

The DRV8849 is an integrated motor-driver solution for driving two bipolar stepper motors. The device provides the maximum integration by integrating four N-channel power MOSFET H-bridges, current sense resistors and regulation circuitry, and one microstepping indexer for each stepper. The DRV8849 is capable of supporting wide supply voltage of 4.5 to 38 V. The device provides an output current up to 2.5-A peak, 1.5-A full-scale, or 1.1-A root mean square (rms) on each output. The actual full-scale and rms current depends on the ambient temperature, supply voltage, and PCB thermal capability.

The DRV8849 uses an integrated current-sense architecture which eliminates the need for four external power sense resistors, hence saving significant board space, BOM cost, design efforts and reduces significant power consumption. This architecture removes the power dissipated in the sense resistors by using a current mirror approach and using the internal power MOSFETs for current sensing. The current regulation set point is adjusted by the voltage at the VREF pins.

A simple STEP/DIR interface allows for an external controller to manage the direction and step rate of the stepper motor. The internal microstepping indexer can execute high-accuracy micro-stepping without requiring the external controller to manage the winding current level. The indexer is capable of full step, half step, and 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, and 1/256 microstepping. High microstepping contributes to significant audible noise reduction and smooth motion. In addition to a standard half stepping mode, a noncircular half stepping mode is available for increased torque output at higher motor RPM.

Stepper motor drivers need to re-circulate the winding current by implementing several types of decay modes, like slow decay, mixed decay and fast decay. The DRV8426 comes with smart tune decay modes. The smart tune is an innovative decay mechanism that automatically adjusts for optimal current regulation performance agnostic of voltage, motor speed, variation and aging effects. Smart tune Ripple Control uses a variable off-time, ripple current control scheme to minimize distortion of the motor winding current. Smart tune Dynamic Decay uses a fixed off-time, dynamic fast decay percentage scheme to minimize distortion of the motor winding current while minimizing frequency content and significantly reducing design efforts.

A low-power sleep mode is included which allows the system to save power when not actively driving the motor.



# 8.2 Functional Block Diagram



図 8-1. Functional Block Diagram

# 8.3 Feature Description

The following table shows the recommended values of the external components for the driver.



| 表 6-1. DRV6649 External Components |         |         |                                           |  |  |  |
|------------------------------------|---------|---------|-------------------------------------------|--|--|--|
| COMPONENT                          | PIN 1   | PIN 2   | RECOMMENDED                               |  |  |  |
| C <sub>VM1</sub>                   | VM1     | PGND    | X7R, 0.01-μF, VM-rated ceramic capacitor  |  |  |  |
| C <sub>VM2</sub>                   | VM2     | PGND    | X7R, 0.01-μF, VM-rated ceramic capacitor  |  |  |  |
| C <sub>VCP</sub>                   | VCP     | VM1     | X7R, 0.22-μF, 16-V ceramic capacitor      |  |  |  |
| C <sub>SW</sub>                    | CP1     | CP2     | X7R, 0.022-μF, VM-rated ceramic capacitor |  |  |  |
| R <sub>nFAULTx</sub>               | VCC (1) | nFAULTx | >4.7-kΩ resistor                          |  |  |  |
| R <sub>REF1x</sub>                 | VREFx   | VCC     | Posistor to limit shanning surrent        |  |  |  |
| R <sub>RFF2x</sub>                 | VREFx   | GND     | Resistor to limit chopping current.       |  |  |  |

表 8-1 DRV8849 External Components

#### 8.3.1 Stepper Motor Driver Current Ratings

Stepper motor drivers can be classified using three different numbers to describe the output current: peak, RMS, and full-scale.

### 8.3.1.1 Peak Current Rating

The peak current in a stepper driver is limited by the overcurrent protection trip threshold I<sub>OCP</sub>. The peak current describes any transient duration current pulse, for example when charging capacitance, when the overall duty cycle is very low. In general the minimum value of IOCP specifies the peak current rating of the stepper motor driver. For the DRV8849, the peak current rating is 2.5 A per bridge.

#### 8.3.1.2 RMS Current Rating

The RMS (average) current is determined by the thermal considerations of the IC. The RMS current is calculated based on the R<sub>DS(ON)</sub>, rise and fall time, PWM frequency, device quiescent current, and package thermal performance in a typical system at 25°C. The actual operating RMS current may be higher or lower depending on heatsinking and ambient temperature. For the DRV8849, the RMS current rating is 1.1 A per bridge.

#### 8.3.1.3 Full-Scale Current Rating

The full-scale current describes the top of the sinusoid current waveform while microstepping. Because the sinusoid amplitude is related to the RMS current, the full-scale current is also determined by the thermal considerations of the device. The full-scale current rating is approximately  $\sqrt{2} \times I_{RMS}$  for a sinusoidal current waveform, and I<sub>RMS</sub> for a square wave current waveform (full step).



図 8-2. Full-Scale and RMS Current

#### 8.3.2 Microstepping Indexer

Built-in indexer logic in the DRV8849 allows a number of different step modes. The MODE0 and MODE1 pins are used to configure the step mode as shown in 表 8-2. The settings can be changed on the fly.

Product Folder Links: DRV8849

<sup>(1)</sup> VCC is not a pin of the DRV8849, but a VCC supply voltage pullup is required for open-drain nFAULT outputs.



表 8-2. Microstepping Indexer Settings

| MODE0x | MODE1x           | STEP MODE                                        |
|--------|------------------|--------------------------------------------------|
| 0      | 0                | Full step (2-phase excitation) with 100% current |
| 0      | 330 kΩ to<br>GND | Full step (2-phase excitation) with 71% current  |
| 1      | 0                | Non-circular 1/2 step                            |
| Hi-Z   | 0                | 1/2 step                                         |
| 0      | 1                | 1/4 step                                         |
| 1      | 1                | 1/8 step                                         |
| Hi-Z   | 1                | 1/16 step                                        |
| 0      | Hi-Z             | 1/32 step                                        |
| Hi-Z   | 330 kΩ to<br>GND | 1/64 step                                        |
| Hi-Z   | Hi-Z             | 1/128 step                                       |
| 1      | Hi-Z             | 1/256 step                                       |

表 8-3 shows the relative current and step directions for full-step (71% current), 1/2 step, 1/4 step and 1/8 step operation. Higher microstepping resolutions follow the same pattern. The OUTxA current is the sine of the electrical angle and the OUTxB current is the cosine of the electrical angle. Positive current is defined as current flowing from the OUTxA pin to the OUTxB pin while driving.

At each rising edge of the STEP input the indexer travels to the next state in the table. The direction is shown with the DIR pin logic high. If the DIR pin is logic low, the sequence is reversed.

注

If the step mode is changed on the fly while stepping, the indexer advances to the next valid state for the new step mode setting at the rising edge of STEP.

The initial excitation state is an electrical angle of 45°, corresponding to 71% of full-scale current in both coils. This state is entered after power-up, after exiting logic undervoltage lockout, or after exiting sleep mode.

表 8-3. Relative Current and Step Directions

| 1/8 STEP | 1/4 STEP | 1/2 STEP | FULL<br>STEP<br>71% | OUTxA CURRENT<br>(% FULL-SCALE) | OUTxB CURRENT<br>(% FULL-SCALE) | ELECTRICAL<br>ANGLE (DEGREES) |
|----------|----------|----------|---------------------|---------------------------------|---------------------------------|-------------------------------|
| 1        | 1        | 1        |                     | 0%                              | 100%                            | 0.00                          |
| 2        |          |          |                     | 20%                             | 98%                             | 11.25                         |
| 3        | 2        |          |                     | 38%                             | 92%                             | 22.50                         |
| 4        |          |          |                     | 56%                             | 83%                             | 33.75                         |
| 5        | 3        | 2        | 1                   | 71%                             | 71%                             | 45.00                         |
| 6        |          |          |                     | 83%                             | 56%                             | 56.25                         |
| 7        | 4        |          |                     | 92%                             | 38%                             | 67.50                         |
| 8        |          |          |                     | 98%                             | 20%                             | 78.75                         |
| 9        | 5        | 3        |                     | 100%                            | 0%                              | 90.00                         |
| 10       |          |          |                     | 98%                             | -20%                            | 101.25                        |
| 11       | 6        |          |                     | 92%                             | -38%                            | 112.50                        |
| 12       |          |          |                     | 83%                             | -56%                            | 123.75                        |
| 13       | 7        | 4        | 2                   | 71%                             | -71%                            | 135.00                        |
| 14       |          |          |                     | 56%                             | -83%                            | 146.25                        |
| 15       | 8        |          |                     | 38%                             | -92%                            | 157.50                        |

Product Folder Links: DRV8849

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

表 8-3. Relative Current and Step Directions (continued)

| 1/8 STEP | 1/4 STEP | 1/2 STEP | FULL<br>STEP<br>71% | OUTXA CURRENT<br>(% FULL-SCALE) | OUTxB CURRENT<br>(% FULL-SCALE) | ELECTRICAL<br>ANGLE (DEGREES) |
|----------|----------|----------|---------------------|---------------------------------|---------------------------------|-------------------------------|
| 16       |          |          |                     | 20%                             | -98%                            | 168.75                        |
| 17       | 9        | 5        |                     | 0%                              | -100%                           | 180.00                        |
| 18       |          |          |                     | -20%                            | -98%                            | 191.25                        |
| 19       | 10       |          |                     | -38%                            | -92%                            | 202.50                        |
| 20       |          |          |                     | -56%                            | -83%                            | 213.75                        |
| 21       | 11       | 6        | 3                   | -71%                            | -71%                            | 225.00                        |
| 22       |          |          |                     | -83%                            | -56%                            | 236.25                        |
| 23       | 12       |          |                     | -92%                            | -38%                            | 247.50                        |
| 24       |          |          |                     | -98%                            | -20%                            | 258.75                        |
| 25       | 13       | 7        |                     | -100%                           | 0%                              | 270.00                        |
| 26       |          |          |                     | -98%                            | 20%                             | 281.25                        |
| 27       | 14       |          |                     | -92%                            | 38%                             | 292.50                        |
| 28       |          |          |                     | -83%                            | 56%                             | 303.75                        |
| 29       | 15       | 8        | 4                   | -71%                            | 71%                             | 315.00                        |
| 30       |          |          |                     | -56%                            | 83%                             | 326.25                        |
| 31       | 16       |          |                     | -38%                            | 92%                             | 337.50                        |
| 32       |          |          |                     | -20%                            | 98%                             | 348.75                        |

表 8-4 shows the full step operation with 100% full-scale current. This stepping mode consumes more power than full-step mode with 71% current, but provides a higher torque at high motor RPM.

表 8-4. Full Step with 100% Current

| _ |      |      | ELECTRICAL ANGLE (DEGREES) |
|---|------|------|----------------------------|
| 1 | 100  | 100  | 45                         |
| 2 | 100  | -100 | 135                        |
| 3 | -100 | -100 | 225                        |
| 4 | -100 | 100  | 315                        |

表 8-5 shows the noncircular 1/2-step operation. This stepping mode consumes more power than circular 1/2-step operation, but provides a higher torque at high motor RPM.

表 8-5. Non-Circular 1/2-Stepping Current

| Store and an another a completion |                                 |                                 |                            |  |  |  |
|-----------------------------------|---------------------------------|---------------------------------|----------------------------|--|--|--|
| NON-CIRCULAR 1/2-STEP             | OUTxA CURRENT<br>(% FULL-SCALE) | OUTxB CURRENT<br>(% FULL-SCALE) | ELECTRICAL ANGLE (DEGREES) |  |  |  |
| 1                                 | 0                               | 100                             | 0                          |  |  |  |
| 2                                 | 100                             | 100                             | 45                         |  |  |  |
| 3                                 | 100                             | 0                               | 90                         |  |  |  |
| 4                                 | 100                             | -100                            | 135                        |  |  |  |
| 5                                 | 0                               | -100                            | 180                        |  |  |  |
| 6                                 | -100                            | -100                            | 225                        |  |  |  |
| 7                                 | -100                            | 0                               | 270                        |  |  |  |
| 8                                 | -100                            | 100                             | 315                        |  |  |  |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

17



# 8.3.3 Controlling VREF with an MCU DAC

In some cases, the full-scale output current may need to be changed between many different values, depending on motor speed and loading. The voltage of the VREF pin can be adjusted in the system to change the full-scale current.

In this mode of operation, as the DAC voltage increases, the full-scale regulation current increases as well. For proper operation, the output of the DAC should not rise above 3.3 V for DRV8849.



図 8-3. Controlling VREF with a DAC Resource

The VREF pin can also be adjusted using a PWM signal and low-pass filter.



図 8-4. Controlling VREF With a PWM Resource

#### 8.3.4 Current Regulation and Decay Modes

The current through the motor windings is regulated by an adjustable, off-time PWM current-regulation circuit. When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage, inductance of the winding, and the magnitude of the back EMF present. When the current hits the current regulation threshold (as shown in 🗵 8-6, Item 1), the bridge enters a decay mode determined by the DECAY pin setting to decrease the current. After the off-time expires, the bridge is re-enabled, starting another PWM cycle.



図 8-5. Current Chopping Waveform

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com/ja-jp

Once the chopping current threshold is reached, the H-bridge can operate in two different states, fast decay or slow decay.

- In fast decay mode, as soon as the PWM chopping current level is reached, the H-bridge reverses state by switching on the opposite arm MOSFETs to allow the winding current to flow in the opposite direction. As the winding current approaches zero, the H-bridge is disabled to prevent further reverse current flow. Fast decay mode is shown in **8-6**, item 2.
- In slow decay mode, the winding current is re-circulated by enabling both low-side MOSFETs in the H-bridge. This is shown in  $\boxtimes$  8-6, Item 3.



図 8-6. Decay Modes

The PWM regulation current is set by a comparator which monitors the voltage across the current sense MOSFETs in parallel with the low-side power MOSFETs. The current sense MOSFETs are biased with a reference current that is the output of a current-mode sine-weighted DAC whose full-scale reference current is set by the voltage at the VREF pins.

The full-scale regulation current (IFS) can be calculated as -

$$I_{FS}(A) = V_{REFx}(V) / K_{V}(V/A) = V_{REFx}(V) / 2.2(V/A).$$

The decay mode of the DRV8849 is selected by the DECAY pins as shown in 表 8-6. The decay modes can be changed on the fly. After a decay mode change, the new decay mode is applied after a 2 µs de-glitch time.

表 8-6. Decay Mode Settings

| DECAYx      | DECAY MODE                               |
|-------------|------------------------------------------|
| 0           | Smart tune Ripple Control                |
| 1           | Smart tune Dynamic Decay, 16 µs OFF time |
| Hi-Z        | Smart tune Dynamic Decay, 32 µs OFF time |
| 330k to GND | Smart tune Dynamic Decay, 8 µs OFF time  |

#### 8.3.4.1 Smart tune Ripple Control





図 8-7. Smart tune Ripple Control Decay Mode

Smart tune Ripple Control operates by setting an  $I_{VALLEY}$  level alongside the  $I_{TRIP}$  level. When the current level reaches  $I_{TRIP}$ , instead of entering slow decay until the  $t_{OFF}$  time expires, the driver enters slow decay until  $I_{VALLEY}$  is reached. Slow decay operates by turning on both low-side MOSFETs, allowing the current to recirculate. In this mode,  $t_{OFF}$  varies depending on the current level and operating conditions.

The ripple current in this decay mode is 11 mA + 1% of ITRIP, where ITRIP is the regulation current of a particular microstep level.

The ripple control method allows much tighter regulation of the current level, thereby increasing motor efficiency and reducing audible noise and vibration. Smart tune Ripple Control can be used in systems that can tolerate a variable off-time regulation scheme to achieve small current ripple in the current regulation.

Product Folder Links: DRV8849



# 8.3.4.2 Smart tune Dynamic Decay



図 8-8. Smart tune Dynamic Decay Mode

Unlike smart tune Ripple Control, smart tune Dynamic Decay operates with fixed OFF time. Smart tune Dynamic Decay dynamically adjusts the fast decay percentage of the total mixed decay time. This eliminates the need for motor decay tuning by automatically determining the best mixed decay setting that results in the lowest ripple and best performance for the motor.

The fast decay percentage is optimized iteratively each PWM cycle. If the motor current overshoots the target I<sub>TRIP</sub> level, then the mixed decay mode becomes more aggressive (by increasing fast decay percentage) on the next cycle to prevent loss of current regulation. If a long drive time must occur to reach the target I<sub>TRIP</sub> level, the decay mode becomes less aggressive (by reducing fast decay percentage) on the next cycle to operate with less ripple. On falling steps, smart tune Dynamic Decay automatically switches to fast decay to reach the next step quickly. Smart tune Dynamic Decay operates with fixed 8 μs, 16 μs or 32 μs OFF time.

Smart tune Dynamic Decay is optimal for applications that require minimal current ripple but want to maintain a fixed frequency in the current regulation scheme.

#### 8.3.4.3 Blanking time

This function blanks the output of the current sense comparator when the outputs are switched by the internal current control circuitry. The comparator output is blanked to prevent false detections of overcurrent conditions, due to reverse recovery currents, or to switching transients related to the capacitance of the load. The blank time,  $t_{\text{BLANK}}$  , is approximately 1  $\mu s.$ 

#### 8.3.5 Charge Pump

A charge pump is integrated to supply a high-side N-channel MOSFET gate-drive voltage. The charge pump requires a capacitor between the VM and VCP pins to act as the storage capacitor. Additionally a ceramic capacitor is required between the CP1 and CP2 pins to act as the flying capacitor.





図 8-9. Charge pump

# 8.3.6 Logic Level, tri-level and quad-level Pin Diagrams

The following diagram shows the input structure for MODE0x, and ENABLE pins.



図 8-10. Tri-Level Input Pin Diagram

図 8-11 shows the input structure for MODE1x and DECAYx pins.



図 8-11. Quad-Level Input Pin Diagram

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

☑ 8-12 shows the input structure for STEP, DIR and nSLEEP pins.



図 8-12. Logic-Level Input Pin Diagram

#### 8.3.7 nFAULT Pins

The nFAULT pins have open-drain outputs and should be pulled up to a 5-V, 3.3-V or 1.8-V supply. When a fault is detected, the nFAULT pin of the corresponding stepper will be logic low. nFAULT pin will be high after power-up. An external supply must be used for pulling up the nFAULT pins.



図 8-13. nFAULT Pins

#### 8.3.8 Protection Circuits

The DRV8849 is fully protected against supply undervoltage, charge pump undervoltage, output overcurrent, and device overtemperature events.

# 8.3.8.1 VM Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pins fall below the UVLO-threshold voltage for the voltage supply, all the outputs are disabled, and the nFAULT pins are driven low. The charge pump is disabled in this condition. Normal operation resumes (motor-driver operation and nFAULT released) when the VM undervoltage condition is removed.

### 8.3.8.2 VCP Undervoltage Lockout (CPUV)

If at any time the voltage on the VCP pin falls below the CPUV voltage, all the outputs are disabled, and the nFAULT pins are driven low. The charge pump remains active during this condition. Normal operation resumes (motor-driver operation and nFAULT released) when the VCP undervoltage condition is removed.

#### 8.3.8.3 Overcurrent Protection (OCP)

An analog current-limit circuit on each FET limits the current through the FET by removing the gate drive. If this current limit persists for longer than the  $t_{\text{OCP}}$  time, the FETs in both H-bridges for that stepper driver are disabled and the corresponding nFAULT pin is driven low. The charge pump remains active during this condition. The overcurrent protection can operate in two different modes: latched shutdown and automatic retry. The operating modes can be changed on the fly.

The ENABLE pin for a particular stepper driver should be Hi-Z to select latched shutdown mode, and should be HIGH (>2.7 V) to select automatic retry mode. ENABLE1 pin controls the OCP recovery method for Stepper 1, and ENABLE2 pin controls the OCP recovery method for Stepper 2.



#### 8.3.8.3.1 Latched Shutdown

In this mode, after an OCP event, the outputs of the affected stepper driver are disabled and the corresponding nFAULT pin is driven low. Once the OCP condition is removed, normal operation resumes after applying an nSLEEP reset pulse or a power cycling.

#### 8.3.8.3.2 Automatic Retry

In this mode, after an OCP event the outputs of the affected stepper are disabled and the corresponding nFAULT pin is driven low. Normal operation resumes automatically (motor-driver operation and nFAULT released) after the t<sub>RFTRY</sub> time has elapsed and the fault condition is removed.

#### 8.3.8.4 Thermal Shutdown (OTSD)

If the die temperature exceeds the thermal shutdown limit (T<sub>OTSD</sub>), all MOSFETs are disabled, and the nFAULT pins are driven low. The charge pump is disabled during this condition. The thermal shutdown protection can operate in two different modes: latched shutdown and automatic retry. The operating modes can be changed on the fly.

The ENABLE1 pin should be Hi-Z to select latched shutdown mode, and should be HIGH (>2.7V) to select automatic retry mode. ENABLE1 pin controls the OTSD recovery method for both Stepper drivers.

#### 8.3.8.4.1 Latched Shutdown

In this mode, after an OTSD event, all the outputs are disabled and the nFAULT pins are driven low. After the junction temperature falls below the overtemperature threshold limit minus the hysteresis ( $T_{OTSD} - T_{HYS\_OTSD}$ ), normal operation resumes after applying an nSLEEP reset pulse or a power cycling.

#### 8.3.8.4.2 Automatic Retry

In this mode, after an OTSD event, all the outputs are disabled and the nFAULT pins are driven low. Normal operation resumes (motor-driver operation and the nFAULT lines released) when the junction temperature falls below the overtemperature threshold limit minus the hysteresis ( $T_{OTSD} - T_{HYS-OTSD}$ ).

#### 8.3.8.5 Fault Condition Summary

表 8-7. Fault Condition Summary

| FAULT                      | CONDITION               | CONFIGU<br>RATION | ERROR<br>REPORT     | H-BRIDGE                | CHARGE<br>PUMP | INDEXER   | LOGIC                    | RECOVERY                                                              |
|----------------------------|-------------------------|-------------------|---------------------|-------------------------|----------------|-----------|--------------------------|-----------------------------------------------------------------------|
| VM undervoltage<br>(UVLO)  | VM < V <sub>UVLO</sub>  | _                 | nFAULT1,<br>nFAULT2 | Disabled                | Disabled       | Disabled  | Reset<br>(VM < 3.9<br>V) | Automatic: VM > V <sub>UVLO</sub>                                     |
| VCP undervoltage<br>(CPUV) | VCP < V <sub>CPUV</sub> | _                 | nFAULT1,<br>nFAULT2 | Disabled                | Operating      | Operating | Operating                | VCP > V <sub>CPUV</sub>                                               |
|                            | t (OCP)                 | ENABLE1<br>= Hi-Z | nFAULT1             | Disabled<br>(Stepper 1) | Operating      | Operating | Operating                | Latched<br>(Stepper 1)                                                |
|                            |                         | ENABLE1<br>= 1    | nFAULT1             | Disabled<br>(Stepper 1) | Operating      | Operating | Operating                | Automatic retry (Stepper 1) : t <sub>RETRY</sub>                      |
| Overcurrent (OCP)          |                         | ENABLE2<br>= Hi-Z | nFAULT2             | Disabled<br>(Stepper 2) | Operating      | Operating | Operating                | Latched<br>(Stepper 2)                                                |
|                            |                         | ENABLE2<br>= 1    | nFAULT2             | Disabled<br>(Stepper 2) | Operating      | Operating | Operating                | Automatic retry (Stepper 2): t <sub>RETRY</sub>                       |
| Thermal Shutdown (OTSD)    | T. > Trop               | ENABLE1<br>= Hi-Z | nFAULT1,<br>nFAULT2 | Disabled                | Disabled       | Operating | Operating                | Latched                                                               |
|                            | $T_J > T_{TSD}$         | ENABLE1<br>= 1    | nFAULT1,<br>nFAULT2 | Disabled                | Disabled       | Operating | Operating                | Automatic: T <sub>J</sub> < T <sub>OTSD</sub> - T <sub>HYS_OTSD</sub> |

# 8.4 Device Functional Modes

Copyright © 2023 Texas Instruments Incorporated



#### 8.4.1 Sleep Mode (nSLEEP = 0)

The device state is managed by the nSLEEP pin. When the nSLEEP pin is low, the device enters a low-power sleep mode. In sleep mode, all the internal MOSFETs are disabled and the charge pump is disabled. The  $t_{\text{SLEEP}}$  time must elapse after a falling edge on the nSLEEP pin before the device enters sleep mode. The device is brought out of sleep automatically if the nSLEEP pin is brought high. The  $t_{\text{WAKE}}$  time must elapse before the device is ready for inputs.

### 8.4.2 Disable Mode (nSLEEP = 1, ENABLE = 0)

The ENABLE pin is used to enable or disable the device. When the ENABLE pin is low, the corresponding output drivers are disabled in the Hi-Z state.

#### 8.4.3 Operating Mode (nSLEEP = 1, ENABLE = Hi-Z/1)

When the nSLEEP pin is high, the ENABLE pin is Hi-Z or 1, and VM > UVLO, the corresponding stepper enters the active mode. The  $t_{WAKE}$  time must elapse before the stepper is ready for inputs.

#### 8.4.4 nSLEEP Reset Pulse

A fault can be cleared through a quick nSLEEP pulse. This pulse width must be greater than 20  $\mu$ s and shorter than 40  $\mu$ s. If nSLEEP is low for longer than 40  $\mu$ s but less than 120  $\mu$ s, the faults are cleared and the device may or may not shutdown, as shown in the timing diagram. This reset pulse does not affect the status of the charge pump or other functional blocks.



図 8-14. nSLEEP Reset Pulse

#### 8.4.5 Functional Modes Summary

表 8-8 lists a summary of the functional modes.

表 8-8. Functional Modes Summary

| С          | ONDITION          | CONFIGURATI<br>ON                           | H-BRIDGE  | CHARGE PUMP | INDEXER   | Logic     |
|------------|-------------------|---------------------------------------------|-----------|-------------|-----------|-----------|
| Sleep mode | 4.5 V < VM < 38 V | nSLEEP pin = 0                              | Disabled  | Disabled    | Disabled  | Disabled  |
| Operating  | 4.5 V < VM < 38 V | nSLEEP pin = 1<br>ENABLE pin = 1<br>or Hi-Z | Operating | Operating   | Operating | Operating |
| Disabled   | 4.5 V < VM < 38 V | nSLEEP pin = 1<br>ENABLE pin = 0            | Disabled  | Operating   | Operating | Operating |

Product Folder Links: DRV8849

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# 9 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

# 9.1 Application Information

The DRV8849 is used to control two bipolar stepper motors.

# 9.2 Typical Application

The following design procedure can be used to configure the DRV8849 to drive two stepper motors.



図 9-1. Typical Application Schematic

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



# 9.2.1 Design Requirements

表 9-1 lists the design input parameters for a typical application.

表 9-1. Design Parameters

| DESIGN PARAMETER                     | REFERENCE               | EXAMPLE VALUE |
|--------------------------------------|-------------------------|---------------|
| Supply voltage                       | VM                      | 24 V          |
| Motor 1 winding resistance           | R <sub>L1</sub>         | 2.4 Ω/phase   |
| Motor 2 winding resistance           | R <sub>L2</sub>         | 2 Ω/phase     |
| Motor 1 winding inductance           | L <sub>L1</sub>         | 5.8 mH/phase  |
| Motor 2 winding inductance           | L <sub>L2</sub>         | 4.7 mH/phase  |
| Motor 1 full step angle              | $\theta_{\text{step1}}$ | 1.8°/step     |
| Motor 2 full step angle              | $\theta_{\text{step2}}$ | 1.8°/step     |
| Target microstepping level (motor 1) | n <sub>m1</sub>         | 1/32 step     |
| Target microstepping level (motor 2) | n <sub>m2</sub>         | 1/256 step    |
| Target motor 1 speed                 | V <sub>1</sub>          | 46.8 rpm      |
| Target motor 2 speed                 | V <sub>2</sub>          | 23.4 rpm      |
| Target full-scale current (motor 1)  | I <sub>FS1</sub>        | 1.3 A         |
| Target full-scale current (motor 2)  | I <sub>FS2</sub>        | 1.3 A         |

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Stepper Motor Speed

The first step in configuring the DRV8849 requires the desired motor speed and microstepping level. If the target application requires a constant speed, then a square wave with frequency  $f_{\text{step}}$  must be applied to the corresponding STEP pin. If the target motor speed is too high, the motor does not spin. Make sure that the motor can support the target speed. Use  $\pm$  1 to calculate  $f_{\text{step}}$  for a desired motor speed (v), microstepping level (n<sub>m</sub>), and motor full step angle ( $\theta_{\text{step}}$ )

$$f_{\text{step}} \text{ (steps / s)} = \frac{\text{v (rpm)} \times 360 (^{\circ} / \text{rot})}{\theta_{\text{step}} (^{\circ} / \text{step}) \times n_{\text{m}} \text{ (steps / microstep)} \times 60 \text{ (s / min)}}$$
(1)

The value of  $\theta_{\text{step}}$  can be found in the stepper motor data sheet, or written on the motor. For example, the motors in this application are required to rotate at 1.8°/step for a target of 46.8 rpm at 1/32 microstep mode (for Motor 1); and for a target of 23.4 rpm at 1/256 microstep mode (for Motor 2). Using  $\pm$  1,  $f_{\text{step}}$  can be calculated as 5 kHz for Motor 1 and 20 kHz for Motor 2.

The microstepping level is set by the MODE0x and MODE1x pins and can be any of the settings listed in  $\frac{1}{5}$  8-2. Higher microstepping results in a smoother motor motion and less audible noise, but requires a higher  $f_{\text{step}}$  to achieve the same motor speed.

#### 9.2.2.2 Current Regulation

In a stepper motor, the full-scale current ( $I_{FS}$ ) is the maximum current driven through either winding. This quantity depends on the VREF voltage. The maximum allowable voltage on the VREF pin is 3.3 V for DRV8849. During stepping,  $I_{FS}$  defines the current chopping threshold ( $I_{TRIP}$ ) for the maximum current step.  $I_{FS}$  (A) =  $V_{REF}$  (V) / 2.2 (V/A)

### 9.2.2.3 Decay Modes

The DRV8849 supports two different smart tune decay modes, as shown in  $\frac{1}{8}$  8-6. In this example, motor 1 is driven with smart tune ripple control decay mode, whereas the motor 2 is driven with smart tune dynamic decay mode with 32  $\mu$ s OFF time.

Product Folder Links: DRV8849



# 9.2.2.4 Application Curves

CH2: STEP2 (5 V/div), CH3: STEP1 (5 V/div), CH7: IOUT\_1 (1 A/div), CH8: IOUT\_4 (1 A/div)



図 9-2. DRV8849 driving two Stepper Motors

### 10 Layout

- A low-ESR ceramic capacitor must be placed in between the CP1 and CP2 pins. A value of 0.022 μF rated for VM is recommended. Place this component as close to the pins as possible.
- A low-ESR ceramic capacitor must be placed in between the VM and VCP pins. A value of 0.22 μF rated for 16 V is recommended. Place this component as close to the pins as possible.
- The device must be soldered directly onto the PCB. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias should be used to transfer heat to other layers of the PCB.
- It is important to have a low impedance single-point ground located very close to the device. Connect the exposed pad and the ground plane directly under the device ground.
- The input capacitors should be placed as close to the device supply pins as possible. The ceramic capacitor should be closer to the pins than the bulk capacitor.

### 10.1 Layout Guidelines

Follow the layout example of the DRV8849 EVM. The design files can be downloaded from the DRV8849EVM product folder.

### 10.2 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The power supply's capacitance and ability to source current
- · The amount of parasitic inductance between the power supply and motor system
- · The acceptable voltage ripple
- · The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

Product Folder Links: DRV8849





図 10-1. Example Setup of Motor Drive System With External Power Supply



# 11 デバイスおよびドキュメントのサポート

# 11.1 関連資料

関連資料については、以下を参照してください。

- テキサス・インスツルメンツ、『ステッパ・モーターの可聴ノイズを低減する方法』アプリケーション・レポート
- テキサス・インスツルメンツ、『動作の滑らかさと精度を向上させる方法』アプリケーション・レポート
- テキサス・インスツルメンツ、『DRV8xxx によるユニポーラ・ステッパ・モーターの駆動方法』アプリケーション・レポート
- テキサス・インスツルメンツ、『モータ・ドライバ消費電力の計算』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『電流再循環および減衰モード』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『モータ・ドライバの電流定格の理解』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『モータ・ドライブのレイアウト・ガイド』アプリケーション・レポート

JAJSM96 - MAY 2023



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DRV8849

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| DRV8849RHHR           | Active     | Production    | VQFN (RHH)   36 | 4000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | DRV8849          |
| DRV8849RHHR.A         | Active     | Production    | VQFN (RHH)   36 | 4000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | DRV8849          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月