

# DRV8251 4.1A ブラシ付き DC モーター・ドライバ、電流レギュレーション内 蔵

# 1 特長

- N チャネル、H ブリッジ、ブラシ付き DC モーター・ドラ
- 4.5V~48V の動作電源電圧範囲
- R<sub>DS(on)</sub>、電圧、電流検出 / レギュレーションのピン互 換バリアント(外部シャント抵抗と内蔵電流ミラー)
  - DRV8870:6.5V~45V、565mΩ、シャント
  - DRV8251:4.5V~48V、450mΩ、シャント
  - DRV8251A:4.5V~48V、450mΩ、ミラー
  - DRV8231:4.5V~33V、600mΩ、シャント
  - DRV8231A:4.5V~33V、600mΩ、ミラー
- 高い出力電流能力:4.1Aピーク
- PWM 制御インターフェイス
- 1.8V、3.3V、5V のロジック入力電圧に対応
- 電流レギュレーション機能を内蔵
- 低消費電力のスリープ・モード
  - V<sub>VM</sub> = 24V、T<sub>J</sub> = 25℃で 1µA 未満
- 小さなパッケージと占有面積
  - PowerPAD™付き8ピンHSOP、4.9×6.0mm
- 保護機能内蔵
  - VM 低電圧誤動作防止 (UVLO)
  - ラッチド過電流保護 (OCP)
  - サーマル・シャットダウン (TSD)

# 2 アプリケーション

- プリンタ
- ロボット掃除機
- 洗濯機 / 乾燥機
- コーヒーメーカー
- POS プリンタ
- 電気メーター
- ATM (現金自動預け払い機)
- 呼吸補助装置
- 外科用機器
- 電動病院用ベッド / ベッド制御
- フィットネス機器

### 3 概要

DRV8251 デバイスは、N チャネル H ブリッジ、チャージ・ ポンプ、電流レギュレーション、保護回路を備えた統合型 モーター・ドライバです。チャージ・ポンプは、N チャネル MOSFET ハーフ・ブリッジと 100% デューティ・サイクル 駆動に対応することで効率を向上させています。

DRV8251 は、アナログ入力 (VREF) と ISEN ピンの電流 検出シャント抵抗両端の電圧を比較することによる電流レ ギュレーション機能を実装しています。この電流制限機能 は、モーターの起動およびストール条件中の大電流を大 幅に低減できます。

低消費電力スリープ・モードは、内部回路の多くをシャット ダウンすることで非常に小さい静止電流を実現します。内 部保護機能には、電源低電圧誤動作防止、出力過電流、 デバイス過熱が含まれます。

DRV8251 は、各種の負荷と電源レールに最小限の設計 変更で対応するため、スケーラブルな R<sub>DS(on)</sub>と電源電圧 の選択肢を取り揃えたピン互換デバイス・ファミリの一部で す。このファミリのデバイスの詳細は、セクション5をご覧く ださい。ポートフォリオ全体については、ti.com のブラシ付 きモーター・ドライバをご覧ください。

#### 製品情報(1)

| 部品番号       | パッケージ    | 本体サイズ (公称)      |
|------------|----------|-----------------|
| DRV8251DDA | HSOP (8) | 4.90mm × 6.00mm |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



概略回路図



# **Table of Contents**

| 1 特長                                 | 1 | 8.5 Device Functional Modes                       | 13              |
|--------------------------------------|---|---------------------------------------------------|-----------------|
| 2 アプリケーション                           |   | 8.6 Pin Diagrams                                  | 14              |
| 3 概要                                 |   | 9 Application and Implementation                  | 15              |
| 4 Revision History                   |   | 9.1 Application Information                       | 15              |
| 5 Device Comparison                  |   | 9.2 Typical Application                           | 15              |
| 6 Pin Configuration and Functions    |   | 9.3 Current Capability and Thermal Performance    | 23              |
| 7 Specifications                     |   | 10 Power Supply Recommendations                   | 28              |
| 7.1 Absolute Maximum Ratings         |   | 10.1 Bulk Capacitance                             | 28              |
| 7.2 ESD Ratings                      |   | 11 Layout                                         | 29              |
| 7.3 Recommended Operating Conditions |   | 11.1 Layout Guidelines                            | <mark>29</mark> |
| 7.4 Thermal Information              |   | 11.2 Layout Example                               | 29              |
| 7.5 Electrical Characteristics       |   | 12 Device and Documentation Support               | 30              |
| 7.6 Typical Characteristics          |   | 12.1 Documentation Support                        | 30              |
| 7.7 Timing Diagrams                  |   | 12.2 Receiving Notification of Documentation Upda | ites30          |
| 8 Detailed Description               |   | 12.3 Community Resources                          | 30              |
| 8.1 Overview                         |   | 12.4 Trademarks                                   | 30              |
| 8.2 Functional Block Diagram         |   | 13 Mechanical, Packaging, and Orderable           |                 |
| 8.3 External Components              |   | Information                                       | 30              |
| 8.4 Feature Description              |   |                                                   |                 |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2021 | *        | Initial Release |



# **5 Device Comparison**

# 表 5-1. Device Comparison Table

| Device name | Supply<br>voltage (V) | $R_{DS(on)}$ $(m\Omega)$ | Current regulation | Current-sense feedback | Overcurrent protection response | Package                    | Pin-to-pin<br>devices |  |  |  |  |  |  |                 |              |                                             |
|-------------|-----------------------|--------------------------|--------------------|------------------------|---------------------------------|----------------------------|-----------------------|--|--|--|--|--|--|-----------------|--------------|---------------------------------------------|
| DRV8870     | 6.5 to 45             | 565                      |                    |                        | Automatic Retry                 | HSOP (4.9x6)               |                       |  |  |  |  |  |  |                 |              |                                             |
| DRV8251     | 4.5 to 48             | 450                      |                    |                        |                                 |                            |                       |  |  |  |  |  |  | Latched Disable | HSOP (4.9x6) | <ul><li>DRV8870,</li><li>DRV8251,</li></ul> |
| DRV8231     | 4.5 to 33             | 600                      |                    | Amplifier              | Automatic Retry                 | HSOP (4.9x6)<br>WSON (2x2) | DRV8231               |  |  |  |  |  |  |                 |              |                                             |
| DRV8251A    | 4.5 to 48             | 450                      |                    |                        | Automatic Retry                 | HSOP (4.9x6)               | DRV8251A,             |  |  |  |  |  |  |                 |              |                                             |
| DRV8231A    | 4.5 to 33             | 600                      | Internal current   | mirror (IPROPI)        | Automatic Retry                 | HSOP (4.9x6)<br>WSON (2x2) | DRV8231A              |  |  |  |  |  |  |                 |              |                                             |

# **6 Pin Configuration and Functions**



図 6-1. DDA Package 8-Pin HSOP Top View

### 表 6-1. Pin Functions

| PIN  |     | TYPE                                                                                                                                                                                          | DESCRIPTION                                                                                                                                                       |  |
|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | ITPE                                                                                                                                                                                          | DESCRIPTION                                                                                                                                                       |  |
| GND  | 1   | PWR                                                                                                                                                                                           | Logic ground. Connect to board ground                                                                                                                             |  |
| IN1  | 3   | I                                                                                                                                                                                             | Logic inputs. Controls the H-bridge output. Has internal pulldowns. See 表 8-2.                                                                                    |  |
| IN2  | 2   | I                                                                                                                                                                                             | Logic inputs. Controls the H-bridge output. Has internal pulldowns. See 表 8-2.                                                                                    |  |
|      |     | High-current ground path. If using current regulation, connect ISEN to a resistor (low-value, high-power-rating) to ground. If not using current regulation, connect ISEN directly to ground. |                                                                                                                                                                   |  |
| OUT1 | 6   | 0                                                                                                                                                                                             | H-bridge output. Connect directly to the motor or other inductive load.                                                                                           |  |
| OUT2 | 8   | 0                                                                                                                                                                                             | H-bridge output. Connect directly to the motor or other inductive load.                                                                                           |  |
| VM   | 5   | PWR                                                                                                                                                                                           | 4.5-V to 48-V power supply. Connect a 0.1-μF bypass capacitor to ground, as well as sufficient bulk capacitance, rated for the VM voltage.                        |  |
| VREF | 4   | I                                                                                                                                                                                             | Analog input. Apply a voltage between 0 to 5 V. For information on current regulation, see the セクション 8.4.2 section.                                               |  |
| PAD  |     | _                                                                                                                                                                                             | Thermal pad. Connect to board ground. For good thermal dissipation, use large ground planes on multiple layers, and multiple nearby vias connecting those planes. |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                                       |      |    | MIN                   | MAX                   | UNIT |
|---------------------------------------|------|----|-----------------------|-----------------------|------|
| Power supply pin voltage              | VM   |    | -0.3                  | 50                    | V    |
| Power supply transient voltage ramp   | VM   |    | 0                     | 2                     | V/µs |
| Logic pin voltage                     | INx  |    | -0.3                  | 7                     | V    |
| Reference input pin voltage           | VREF | :  | -0.3                  | 6                     | V    |
| Output pin voltage                    | OUTx | (  | -0.7                  | VM + 0.7              | V    |
| Current sense input pin voltage       | ISEN |    | -0.5                  | 1                     | V    |
| Output current                        | OUTX | Κ. | Internally<br>Limited | Internally<br>Limited | Α    |
| Ambient temperature, T <sub>A</sub>   |      |    | -40                   | 125                   | °C   |
| Junction temperature, T <sub>J</sub>  |      |    | -40                   | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> |      |    | -65                   | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 7.2 ESD Ratings

|                    |                |                                                                                | VALUE | UNIT |
|--------------------|----------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Licoti ostatio | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±6000 | \/   |
| V <sub>(ESD)</sub> |                | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ± 6000 V may actually have higher performance.

### 7.3 Recommended Operating Conditions

over operating temperature range (unless otherwise noted)

|                      |                                                    |       | MIN | NOM MA | X UNIT |
|----------------------|----------------------------------------------------|-------|-----|--------|--------|
| V <sub>VM</sub>      | Power supply voltage                               | VM    | 4.5 | 4      | 8 V    |
| V <sub>VREF</sub>    | Reference voltage                                  | VREF  | 0   |        | 5 V    |
| V <sub>IN</sub>      | Logic input voltage                                | INx   | 0   | 5      | 5 V    |
| f <sub>PWM</sub>     | PWM frequency                                      | INx   | 0   | 20     | 0 kHz  |
| I <sub>OUT</sub> (1) | Peak output current, 4.5 ≤ V <sub>VM</sub> < 5.5 V | OUTx  | 0   | 3      | 7 A    |
| OUT                  | Peak output current, V <sub>VM</sub> ≥ 5.5 V       | -001x | 0   | 4      | 1 A    |
| T <sub>A</sub>       | Operating ambient temperature                      |       | -40 | 12     | 5 °C   |
| T <sub>J</sub>       | Operating junction temperature                     |       | -40 | 15     | 0 °C   |

<sup>(1)</sup> Power dissipation and thermal limits must be observed

### 7.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>             | DRV8251<br>DDA (HSOP)<br>8 PINS | UNIT |
|----------------------|-------------------------------------------|---------------------------------|------|
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance    | 40.4                            | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 54.7                            | °C/W |

Product Folder Links: DRV8251

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ± 750 V may actually have higher performance.



|                       |                                              | DRV8251    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DDA (HSOP) | UNIT |
|                       |                                              | 8 PINS     |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 14.4       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 4.1        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 14.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.2        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

 $4.5 \text{ V} \le \text{V}_{\text{VM}} \le 48 \text{ V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150 ^{\circ}\text{C}$  (unless otherwise noted). Typical values are at T<sub>J</sub> = 25  $^{\circ}\text{C}$  and V<sub>VM</sub> = 24 V.

|                        | PARAMETER                                     | TEST CONDITIONS                                              | MIN  | TYP | MAX  | UNIT |
|------------------------|-----------------------------------------------|--------------------------------------------------------------|------|-----|------|------|
| POWER SU               | JPPLY (VM)                                    |                                                              |      |     |      |      |
| I <sub>VMQ</sub>       | VM sleep mode current                         | V <sub>VM</sub> = 24 V, IN1 = IN2 = 0, T <sub>J</sub> = 25°C |      |     | 1    | μA   |
| I <sub>VM</sub>        | VM active mode current                        | V <sub>VM</sub> = 24 V, IN1 = IN2 = 1                        |      | 3   | 4    | mA   |
| t <sub>WAKE</sub>      | Turnon time                                   | Control signal to active mode                                |      |     | 250  | μs   |
| t <sub>SLEEP</sub>     | Turnoff time                                  | Control signal to sleep mode                                 | 0.8  |     | 1.5  | ms   |
| LOGIC-LEV              | /EL INPUTS (INx)                              |                                                              |      |     | 1    |      |
| V <sub>IL</sub>        | Input logic low voltage                       |                                                              |      |     | 0.5  | V    |
| V <sub>IH</sub>        | Input logic high voltage                      |                                                              | 1.5  |     |      | V    |
| V <sub>HYS</sub>       | Input hysteresis                              |                                                              |      | 200 |      | mV   |
| I <sub>IL</sub>        | Input logic low current                       | V <sub>IN</sub> = 0 V                                        | -1   |     | 1    | μΑ   |
| I <sub>IH</sub>        | Input logic high current                      | V <sub>IN</sub> = 3.3 V                                      |      | 33  | 100  | μA   |
| R <sub>PD</sub>        | Input pulldown resistance                     | To GND                                                       |      | 100 |      | kΩ   |
| DRIVER OL              | JTPUTS (OUTx)                                 |                                                              |      |     | '    |      |
| R <sub>DS(on)_HS</sub> | High-side MOSFET on resistance                | V <sub>VM</sub> = 24 V, I = 1 A, f <sub>PWM</sub> = 25 kHz   |      | 225 |      | mΩ   |
| R <sub>DS(on)_LS</sub> | Low-side MOSFET on resistance                 | V <sub>VM</sub> = 24 V, I = 1 A, f <sub>PWM</sub> = 25 kHz   |      | 225 |      | mΩ   |
| V <sub>SD</sub>        | Body diode forward voltage                    | I <sub>OUT</sub> = 1 A                                       |      | 0.8 |      | V    |
| t <sub>RISE</sub>      | Output rise time                              | V <sub>VM</sub> = 24 V, OUTx rising from 10% to 90%          |      | 220 |      | ns   |
| t <sub>FALL</sub>      | Output fall time                              | V <sub>VM</sub> = 24 V, OUTx falling from 90% to 10%         |      | 220 |      | ns   |
| t <sub>PD</sub>        | Input to output propagation delay             | INx to OUTx                                                  |      | 0.7 | 1    | μs   |
| t <sub>DEAD</sub>      | Output dead time                              |                                                              |      | 200 |      | ns   |
| SHUNT CU               | RRENT SENSE AND REGULATION (ISEN              | , VREF)                                                      |      |     | '    |      |
| A <sub>V</sub>         | ISEN gain                                     | VREF = 2.5 V                                                 | 9.6  | 10  | 10.4 | V/V  |
| t <sub>OFF</sub>       | Current regulation off time                   |                                                              |      | 25  |      | μs   |
| t <sub>BLANK</sub>     | Current regulation blanking time              |                                                              |      | 2   |      | μs   |
| PROTECTION             | ON CIRCUITS                                   |                                                              |      |     | '    |      |
| \/                     | Cumply under oltage lastes # (LN/LO)          | Supply rising                                                | 4.15 | 4.3 | 4.45 | V    |
| $V_{UVLO}$             | Supply undervoltage lockout (UVLO)            | Supply falling                                               | 4.05 | 4.2 | 4.35 | V    |
| V <sub>UVLO_HYS</sub>  | Supply UVLO hysteresis                        | Rising to falling threshold                                  |      | 100 |      | mV   |
| t <sub>UVLO</sub>      | Supply undervoltage deglitch time             |                                                              |      | 10  |      | μs   |
|                        |                                               | 4.5 ≤ V <sub>VM</sub> < 5.5 V                                | 3.7  |     |      | Α    |
| I <sub>OCP</sub>       | Overcurrent protection trip point             | V <sub>VM</sub> ≥ 5.5 V                                      | 4.1  |     |      | Α    |
| V <sub>OCP_ISEN</sub>  | Overcurrent protection trip point on ISEN pin |                                                              |      | 0.7 |      | V    |



 $4.5 \text{ V} \le \text{V}_{\text{VM}} \le 48 \text{ V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150 ^{\circ}\text{C}$  (unless otherwise noted). Typical values are at T<sub>J</sub> = 25  $^{\circ}\text{C}$  and V<sub>VM</sub> = 24 V.

|                  | PARAMETER                            | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>OCP</sub> | Overcurrent protection deglitch time |                 |     | 1.5 |     | μs   |
| T <sub>TSD</sub> | Thermal shutdown temperature         |                 | 150 | 175 |     | °C   |
| T <sub>HYS</sub> | Thermal shutdown hysteresis          |                 |     | 40  |     | °C   |

# 7.6 Typical Characteristics



図 7-1. Sleep Current ( $I_{VMQ}$ ) vs. Supply Voltage ( $V_{VM}$ )



図 7-3. Active Current ( $I_{VM}$ ) vs. Supply Voltage ( $V_{VM}$ )



図 7-2. Sleep Current (I<sub>VMQ</sub>) vs. Junction Temperature (T<sub>J</sub>)



図 7-4. Active Current (I<sub>VM</sub>) vs. Junction Temperature (T<sub>.1</sub>)





 ${\color{red} {\Bbb Z}}$  7-5. High-Side  ${\color{red} {\sf R}}_{{\scriptsize {\sf DS}}({\scriptsize {\sf on}})}$  vs. VM Supply Voltage

図 7-6. High-Side  $R_{DS(on)}$  vs. Junction Temperature  $(T_J)$ 





図 7-7. Low-Side R<sub>DS(on)</sub> vs. VM Supply Voltage

 $\boxtimes$  7-8. Low-Side  $R_{DS(on)}$  vs. Junction Temperature  $(T_J)$ 



図 7-9. Current Regulation Gain (A<sub>V</sub>) vs. Reference Voltage (VREF)



# 7.7 Timing Diagrams





図 7-10. Input-to-Output Timing



# **8 Detailed Description**

### 8.1 Overview

The DRV8251 is an 8-pin device for driving brushed DC motors from a 4.5-V to 48-V supply rail. Two logic inputs control the H-bridge driver, which consists of four N-channel MOSFETs that have a typical  $R_{DS(on)}$  of 450 m $\Omega$  (including one high-side and one low-side FET). A single power input, VM, serves as both device power and the motor winding bias voltage. The integrated charge pump of the device boosts VM internally and fully enhances the high-side FETs. Motor speed can be controlled with pulse-width modulation at frequencies between 0 to 200 kHz. The device enters a low-power sleep mode by bringing both inputs low.

The DRV8251 also integrates current regulation using an external shunt resistor on the ISEN pin. This allows the device to limit the output current with a fixed off-time PWM chopping scheme to limit inrush and stall currents. The current regulation level can be configured during motor operation through the VREF pin to limit the load current accordingly to the system demands.

A variety of integrated protection features protect the device in the case of a system fault. These include undervoltage lockout (UVLO), overcurrent protection (OCP), and overtemperature shutdown (TSD).

# 8.2 Functional Block Diagram



# 8.3 External Components

表 8-1 lists the recommended external components for the device.

表 8-1. Recommended external components

| COMPONENT        | PIN 1 | PIN 2 | RECOMMENDED                                  |
|------------------|-------|-------|----------------------------------------------|
| C <sub>VM1</sub> | VM    | GND   | 0.1-μF, low ESR ceramic capacitor, VM-rated. |
| C <sub>VM2</sub> | VM    | GND   | セクション 10.1, VM-rated.                        |



### **8.4 Feature Description**

### 8.4.1 Bridge Control

The DRV8251 output consists of four N-channel MOSFETs that are designed to drive high current. These outputs are controlled by the two logic inputs IN1 and IN2 as listed in  $\frac{1}{8}$  8-2.

| IN1 | IN2 | OUT1   | OUT2   | DESCRIPTION                                                   |
|-----|-----|--------|--------|---------------------------------------------------------------|
| 0   | 0   | High-Z | High-Z | Coast; H-bridge disabled to High-Z (sleep entered after 1 ms) |
| 0   | 1   | L      | Н      | Reverse (Current OUT2 → OUT1)                                 |
| 1   | 0   | Н      | L      | Forward (Current OUT1 → OUT2)                                 |
| 1   | 1   | L      | L      | Brake; low-side slow decay                                    |

The inputs can be set to static voltages for 100% duty cycle drive, or they can be pulse-width modulated (PWM) for variable motor speed. When using PWM, switching between driving and braking typically works best. For example, to drive a motor forward with 50% of the maximum RPM, IN1 = 1 and IN2 = 0 during the driving period, and IN1 = 1 and IN2 = 1 during the other period. Alternatively, the coast mode (IN1 = 0, IN2 = 0) for *fast current decay* is also available.  $\boxtimes$  8-1 shows how the motor current flows through the H-bridge. The input pins can be powered before VM is applied.



図 8-1. H-Bridge Current Paths

When an output changes from driving high to driving low, or driving low to driving high, dead time is automatically inserted to prevent shoot-through. The  $t_{DEAD}$  time is the time in the middle when the output is High-Z. If the output pin is measured during  $t_{DEAD}$ , the voltage depends on the direction of current. If the current is leaving the pin, the voltage is a diode drop below ground. If the current is entering the pin, the voltage is a diode drop above VM. This diode is the body diode of the high-side or low-side FET.

The propagation delay time  $(t_{PD})$  is measured as the time between an input edge to output change. This time accounts for input deglitch time and other internal logic propagation delays. The input deglitch time prevents noise on the input pins from affecting the output state. Additional output slew delay timing accounts for FET turn on or turn off times  $(t_{RISE})$  and  $t_{FALL}$ .

図 8-2 below shows the timing of the inputs and outputs of the motor driver.



図 8-2. H-Bridge Timing Diagram

#### 8.4.2 Current Regulation

The DRV8251 device limits the output current based on the analog input, VREF, and the resistance of an external sense resistor on the ISEN pin,  $R_{SENSE}$ , according to  $\pm$ 1:

$$I_{TRIP} = \frac{VREF}{A_V \times R_{SENSE}} = \frac{VREF}{10 \times R_{SENSE}} \tag{1}$$

By using current regulation, the device input pins can be set for 100% duty cycle, while the device switches the outputs to keep the motor current at the  $I_{TRIP}$  level. For example, if VREF = 3.3 V and a  $R_{SENSE}$  = 0.15  $\Omega$ , the DRV8251 limits motor current to 2.2 A during high torque conditions. For guidelines on selecting a sense resistor, see the  $2000 \times 10^{-2}$  9.2.1.2.3 section.

When  $I_{TRIP}$  is reached, the device enforces slow current decay by enabling both low-side FETs, and it does this for a time of  $t_{OFF}$ .





図 8-3. Current-Regulation Time Periods

After  $t_{\text{OFF}}$  elapses, the output is re-enabled according to the two inputs, INx. The drive time ( $t_{\text{DRIVE}}$ ) until reaching another  $I_{\text{TRIP}}$  event heavily depends on the VM voltage, the back-EMF of the motor, and the inductance of the motor.

If current regulation is not required, the ISEN pin should be directly connected to the PCB ground plane. The VREF voltage must still be 0.3 V to 5 V, and larger voltages provide greater noise margin. This provides the highest-possible peak current which is up to  $I_{OCP,min}$  for a few hundred milliseconds (depending on PCB characteristics and the ambient temperature). If current exceeds  $I_{OCP,min}$ , the device may enter the fault mode due to overcurrent protection (OCP) or overtemperature shutdown (TSD).

#### **8.4.3 Protection Circuits**

The DRV8251 device is fully protected against VM undervoltage, overcurrent, and overtemperature events.

#### 8.4.3.1 Overcurrent Protection (OCP)

If the output current exceeds the OCP threshold,  $I_{OCP}$ , for longer than  $t_{OCP}$ , the device enters fault mode and all FETs in the H-bridge are disabled. The device remains fault mode until it is reset by putting it into sleep mode with the INx pins or by removing the VM power supply.

Overcurrent conditions are detected independently on both high- and low-side FETs. This means that a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. The ISEN pin also integrates a separate overcurrent trip threshold specified by  $V_{\text{OCP\_ISEN}}$  for additional protection when the VM voltage is low or the  $R_{\text{SENSE}}$  resistance on the ISEN pin is high.

### 8.4.3.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled. After the die temperature has fallen to a safe level, operation automatically resumes.

### 8.4.3.3 VM Undervoltage Lockout (UVLO)

Whenever the voltage on the VM pin falls below the UVLO falling threshold voltage,  $V_{UVLO}$ , all circuitry in the device is disabled, the output FETS are disabled, and all internal logic is reset. Operation continues when the  $V_{VM}$  voltage rises above the UVLO rising threshold as shown in  $\boxtimes$  8-4.



図 8-4. VM UVLO Operation

#### 8.5 Device Functional Modes

表 8-3 summarizes the DRV8251 functional modes described in this section.

表 8-3. Modes of Operation

|                      | _,                      |           |                   |
|----------------------|-------------------------|-----------|-------------------|
| MODE                 | CONDITION               | H-BRIDGE  | INTERNAL CIRCUITS |
| Active Mode          | IN1 or IN2 = logic high | Operating | Operating         |
| Low-Power Sleep Mode | IN1 = IN2 = logic low   | Disabled  | Disabled          |
| Fault Mode           | Any fault condition met | Disabled  | See 表 8-4         |

#### 8.5.1 Active Mode

After the supply voltage on the VM pin has crossed the undervoltage threshold  $V_{UVLO}$ , the INx pins are in a state other than IN1 = 0 & IN2 = 0, and  $t_{WAKE}$  has elapsed, the device enters active mode. In this mode, the H-bridge, charge pump, and internal logic are active and the device is ready to receive inputs.



### 8.5.2 Low-Power Sleep Mode

When the IN1 and IN2 pins are both low for time  $t_{SLEEP}$ , the DRV8251 device enters a low-power sleep mode. In sleep mode, the outputs remain High-Z and the device draws minimal current from the supply pin ( $l_{VMQ}$ ). If the device is powered up while all inputs are low, it immediately enters sleep mode. After any of the input pins are set high for longer than the duration of  $t_{WAKE}$ , the device becomes fully operational.  $\boxtimes$  8-5 shows an example timing diagram for entering and leaving sleep mode.



図 8-5. Sleep Mode Entry and Wakeup Timing Diagram

#### 8.5.3 Fault Mode

The DRV8251 device enters a fault mode when a fault is encountered. This is utilized to protect the device and the output load. The device behavior in the fault mode is described in and depends on the fault condition. The device will leave the fault mode and re-enter the active mode when the recovery condition is met.

| 表 8-4. | Fault | Conditions | Summary |
|--------|-------|------------|---------|
|        |       |            |         |

| FAULT                  | CONDITION                           | H-BRIDGE | INTERNAL CIRCUITS | RECOVERY                                                                                       |
|------------------------|-------------------------------------|----------|-------------------|------------------------------------------------------------------------------------------------|
| VM undervoltage (UVLO) | $V_{M} < V_{UVLO,falling}$          | Disabled | Disabled          | V <sub>M</sub> > V <sub>UVLO,rising</sub>                                                      |
| Overcurrent (OCP)      | I <sub>OUT</sub> > I <sub>OCP</sub> | Disabled | Operating         | I <sub>OUT</sub> < I <sub>OCP</sub> and device is<br>power cycled or reset<br>using sleep mode |
| Thermal Shutdown (TSD) | T <sub>J</sub> > T <sub>TSD</sub>   | Disabled | Operating         | $T_J < T_{TSD} - T_{HYS}$                                                                      |

### 8.6 Pin Diagrams

## 8.6.1 Logic-Level Inputs



図 8-6. Logic-level input

# 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The DRV8251 device is typically used to drive one brushed DC motor.

# 9.2 Typical Application

#### 9.2.1 Brush DC Motor



図 9-1. Typical Connections

### 9.2.1.1 Design Requirements

The table below lists the design parameters.

表 9-1. Design Parameters

| DESIGN PARAMETER               | REFERENCE           | EXAMPLE VALUE |
|--------------------------------|---------------------|---------------|
| Motor voltage                  | V <sub>VM</sub>     | 12 V          |
| Average motor current          | I <sub>AVG</sub>    | 0.8 A         |
| Motor inrush (startup) current | I <sub>INRUSH</sub> | 2.1 A         |
| Motor stall current            | I <sub>STALL</sub>  | 2.1 A         |
| Motor current trip point       | I <sub>TRIP</sub>   | 1.9 A         |
| VREF voltage                   | VREF                | 4 V           |
| Sense resistance               | R <sub>SENSE</sub>  | 0.2 Ω         |
| PWM frequency                  | f <sub>PWM</sub>    | 20 kHz        |

#### 9.2.1.2 Detailed Design Procedure

### 9.2.1.2.1 Motor Voltage

The motor voltage to use depends on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.



#### 9.2.1.2.2 Motor Current

Motors experience large currents at low speed, initial startup, and stalled rotor conditions. The large current at motor startup is sometimes called inrush current. The current regulation feature in the DRV8251 can help to limit these large currents. ☒ 9-4 and ☒ 9-5 show examples of limiting inrush current.

Alternatively, the microcontroller may limit the inrush current by ramping the PWM duty cycle during the startup time.

#### 9.2.1.2.3 Sense Resistor

For optimal performance, the sense resistor must have the following characteristics:

- Surface-mount
- · Low inductance
- · Rated for high enough power
- · Placed closely to the motor driver

The power dissipated by the sense resistor equals  $(I_{AVG})^2 \times R$ . For example, if peak motor current is 3 A, average motor current is 1.5 A, and a 0.2- $\Omega$  sense resistor is used, the resistor dissipates 1.5 A<sup>2</sup> × 0.2  $\Omega$  = 0.45 W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, the system designer should add margin. Measuring the actual sense resistor temperature in a final system is always best.

Because power resistors are larger and more expensive than standard resistors, using multiple standard resistors in parallel, between the sense node and ground, is common and distributes the current and heat dissipation.

### 9.2.1.3 Application Curves



図 9-2. Motor startup at 100% duty cycle



図 9-3. Motor startup at 50% duty cycle



図 9-4. Motor startup at 100% duty cycle with current regulation



☑ 9-5. Motor startup at 50% duty cycle with current regulation

#### 9.2.2 Stall Detection

Some applications require stall detection to notify the microcontroller of a locked rotor condition. A stall could be caused by one of two things: unintended mechanical blockage or the load reaching an end-stop in a constrained travel path. By using current-sense amplifier (CSA) to amplify the voltage on the ISEN pin of the DRV8251, the system can implement a simple stall detection scheme.  $\boxtimes$  9-6 shows an example schematic implementation.



図 9-6. Stall Detection Circuit

The principle of this stall detection scheme relies on the fact that motor current increases during stall conditions as shown in  $\boxtimes$  9-7. To implement stall detection, the microcontroller reads the voltage from CSA using an analog-to-digital converter (ADC) and compares it to a stall threshold set in firmware. Alternatively, a comparator peripheral may be used to set this threshold as well.



**図 9-7. Motor Current Profile with STALL Signal** 

### 9.2.2.1 Design Requirements

The table below lists the design parameters.

表 9-2. Design Parameters

| 20 21 2001911 1 11 11 11 11 |                       |               |  |  |  |
|-----------------------------|-----------------------|---------------|--|--|--|
| DESIGN PARAMETER            | REFERENCE             | EXAMPLE VALUE |  |  |  |
| Motor voltage               | V <sub>M</sub>        | 14.4 V        |  |  |  |
| VREF voltage                | VREF                  | 3.3 V         |  |  |  |
| ISEN resistance             | R <sub>SENSE</sub>    | 150 mΩ        |  |  |  |
| Stall current               | I <sub>STALL</sub>    | 1.5 A         |  |  |  |
| Stall detection threshold   | I <sub>STALL,TH</sub> | 1 A           |  |  |  |
| Inrush current ignore time  | t <sub>INRUSH</sub>   | 80 ms         |  |  |  |
| Stall detection time        | t <sub>STALL</sub>    | 80 ms         |  |  |  |

### 9.2.2.2 Detailed Design Procedure

# 9.2.2.2.1 Stall Detection Timing

The microcontroller needs to decide whether or not the  $V_{SENSE,CSA}$  signal indicates a motor stall. Large inrush current occurs during motor start up because motor speed is low. As the motor accelerates, the motor current drops to an average level because the back electromotive force (EMF) in the motor increases with speed. The inrush current should not be mistaken for a stall condition. One way to do this is for the microcontroller to ignore the  $V_{SENSE,CSA}$  signal above the firmware stall threshold for the duration of the inrush current,  $t_{INRUSH}$ , at startup. The  $t_{INRUSH}$  timing should be determined experimentally because it depends on motor parameters, supply voltage, and mechanical load response times.

When a stall condition occurs, the motor current will increase from the average running current level because the back EMF is now 0 V. In some cases, it may be desirable to drive at the stall curent for some time in case the motor can clear the blockage on its own. This might be useful for an unintended stall or high-torque condition on the motor. In this case, the system designer can choose a long stall detection time,  $t_{STALL}$ , before the microcontroller decides to take action. In other cases, like end-stop detection, a faster response might be desired to reduce power or minimize strong motor torque on the gears or end-stop. This corresponds to setting a shorter  $t_{STALL}$  time in the microcontroller.

☑ 9-7 illustrates the t<sub>INRUSH</sub> and t<sub>STALL</sub> timings and how they relate to the motor current waveform.

#### 9.2.2.2.2 Stall Threshold Selection

The stall detection threshold in firmware should be chosen at a current level between the maximum stall current and the average running current of the motor as shown in ⊠ 9-7.

### 9.2.2.3 Application Curves



Ch 1 (Yellow) = CSA Output Voltage

Ch 2 (Magenta) = IN1 Signal

Ch 3 (Blue) = Stall Detection Indication

Ch 4 (Green) = Motor Current

図 9-8. Example Waveform of Stall Detection

### 9.2.3 Relay Driving

The PWM interface may also be used to drive single- and dual-coil latching relays, as shown in the figures below.



図 9-9. Single-Coil Relay Driving



図 9-10. Dual-Coil Relay Driving

### 9.2.3.1 Design Requirements

表 9-3 provides example requirements for a single- or dual-coil relay application. Current regulation may also be configured to ensure the relay current is within the relay specification. This is important if the VM supply voltage is higher than the voltage rating of the relay.

| DESIGN PARAMETER               | REFERENCE                             | EXAMPLE VALUE           |
|--------------------------------|---------------------------------------|-------------------------|
| Motor supply voltage           | $V_{M}$                               | 12 V                    |
| Microcontroller supply voltage | V <sub>CC</sub>                       | 3.3 V                   |
| Single coil relay current      | I <sub>Relay</sub>                    | 500 mA pulse for 200 ms |
| Dual coil relay current        | I <sub>OUT1</sub> , I <sub>OUT2</sub> | 100 mA pulse for 200 ms |

表 9-3. System design requirements

#### 9.2.3.2 Detailed Design Procedure

### 9.2.3.2.1 Control Interface for Single-Coil Relays

The PWM interface can be used to drive single-coil relays. To actuate the relay, the driver needs to drive current with either the forward or reverse states in the PWM table. After driving the relay, the outputs can be disabled (IN1=IN2=0) to put the driver to sleep and save energy. Alternatively, the outputs can be put into brake mode briefly after actuation to avoid back EMF effects from the relay or causing current to flow back from the relay into the VM supply node.

#### 9.2.3.2.2 Control Interface for Dual-Coil Relays

A dual coil relay only require two low-side drivers if the center tap is connected to VM. The body diodes of the unused FETs act as freewheeling diodes, so additional freewheeling diodes are not needed when driving a dual-coil relay with the DRV8251. The PWM interface can be used to control the dual-coil relay. The following figures show the schematic and timing diagram for driving dual-coil relays.





図 9-11. Schematic of dual-coil relay driven by the **OUTx H-bridge** 

図 9-12. Timing diagram for driving a dual-coil relay with PWM interface

表 9-4 shows the logic table for the PWM interface. The descriptions in this table reflect how the input and output states drive the dual coil relay. When Coil1 is driven (OUT1 voltage is at GND), The voltage at OUT2 will go to VM. Because the center tap of the relay is also at VM, no current flows through Coil2. The same is true when Coil2 is driven; Coil1 shorts to VM. The body diodes of the high-side FETs act as freewheeling diodes, so extra external diodes are not needed. Z 9-15 shows oscilloscope traces for this application.

表 9-4. PWM control table for dual-coil relay driving

|     | and the second of the second o |      |      |                                                                      |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------------------------------------------------------------------|--|
| IN1 | IN2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OUT1 | OUT2 | DESCRIPTION                                                          |  |
| 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Hi-Z | Hi-Z | Outputs disabled (H-Bridge Hi-Z)                                     |  |
| 0   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | L    | Н    | Drive Coil1                                                          |  |
| 1   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Н    | L    | Drive Coil2                                                          |  |
| 1   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | L    | L    | Drive Coil1 and Coil2 (invalid state for a dual-coil latching relay) |  |



### 9.2.3.3 Application Curves



図 9-13. PWM driving for a single-coil latching relay with driving profile FORWARD → COAST → with driving profile FORWARD → BRAKE → REVERSE → COAST REVERSE → BRAKE



図 9-15. PWM driving for dual-coil relay

### 9.2.4 Multi-Sourcing with Standard Motor Driver Pinout

The DRV8870, DRV8251, and DRV8231 devices come in an industry standard package footprint in the DDA package. When the system needs current sensing, a current-sense amplifier may be used across the  $R_{SENSE}$  resistor to provide an amplifed signal back to an microcontroller ADC as shown in  $\boxtimes$  9-16. To reduce the size of the system bill of materials and cost, the IPROPI function in DRV8231A/51A can replace the current sense amplifer. During the board design process, both solutions, IPROPI and industry standard shunt devices, can be accommodated in the same board layout by placing and not placing (DNP) components as shown in  $\boxtimes$  9-17. This allows the system to be flexible for lowest cost with the DRV8231A/51A or for use with second-source devices with the same pinout as DRV8870, DRV8231, and DRV8251.





図 9-16. Standard Pinout with Current Sense Amplifier



図 9-17. DRV8231A/51A Device Using IPROPI to Integrate The Current Sense Function into The Motor Driver

# 9.3 Current Capability and Thermal Performance

The output current and power dissipation capabilities of the driver depends heavily on the PCB design and external system conditions. This section provides some guidelines for calculating these values.

### 9.3.1 Power Dissipation and Output Current Capability

Total power dissipation for the device consists of three main components: quiescent supply current dissipation  $(P_{VM})$ , the power MOSFET switching losses  $(P_{SW})$ , and the power MOSFET  $R_{DS(on)}$  (conduction) losses  $(P_{RDS})$ . While other factors may contribute additional power losses, they are typically insignificant compared to the three main items.

$$P_{TOT} = P_{VM} + P_{SW} + P_{RDS} \tag{2}$$

 $P_{VM}$  can be calculated from the nominal motor supply voltage  $(V_{VM})$  and the  $I_{VM}$  active mode current specification.

$$P_{VM} = V_{VM} \times I_{VM}$$
 (3)

$$P_{VM} = 96 \text{ mW} = 24 \text{ V x 4 mA}$$
 (4)

 $P_{SW}$  can be calculated from the nominal motor supply voltage ( $V_{VM}$ ), average output current ( $I_{AVG}$ ), switching frequency ( $I_{PWM}$ ) and the device output rise ( $I_{RISE}$ ) and fall ( $I_{FALL}$ ) time specifications.

$$P_{SW} = P_{SW RISE} + P_{SW FALL}$$
 (5)

$$P_{SW\_RISE} = 0.5 \times V_M \times I_{AVG} \times t_{RISE} \times f_{PWM}$$
 (6)

$$P_{SW FALL} = 0.5 \times V_{M} \times I_{AVG} \times t_{FALL} \times f_{PWM}$$
(7)



| $P_{SW RISE} = 26.4 \text{ mW} = 0.5 \text{ x} 24 \text{ V} \text{ x} 0.5 \text{ A} \text{ x} 220 \text{ ns x} 20 \text{ kHz}$ (8) | 8) |
|------------------------------------------------------------------------------------------------------------------------------------|----|
|------------------------------------------------------------------------------------------------------------------------------------|----|

$$P_{SW FALL} = 26.4 \text{ mW} = 0.5 \times 24 \text{ V} \times 0.5 \text{ A} \times 220 \text{ ns} \times 20 \text{ kHz}$$
 (9)

$$P_{SW} = 53 \text{ mW} = 26.4 \text{ mW} + 26.4 \text{ mW}$$
 (10)

 $P_{RDS}$  can be calculated from the device  $R_{DS(on)}$  and average output current ( $I_{AVG}$ ).

$$P_{RDS} = I_{AVG}^{2} \times (R_{DS(ON) HS} + R_{DS(ON) LS})$$
 (11)

 $R_{DS(ON)}$  has a strong correlation with the device temperature. Assuming a device junction temperature of 85 °C,  $R_{DS(on)}$  could increase ~1.5x based on the normalized temperature data. The calculation below shows this derating factor. Alternatively,  $\forall 2 \forall \exists \forall 5 \in S$  shows curves that plot how  $R_{DS(on)}$  changes with temperature.

$$P_{RDS} = 169 \text{ mW} = (0.5 \text{ A})^2 \text{ x} (225 \text{ m}\Omega \text{ x} 1.5 + 225 \text{ m}\Omega \text{ x} 1.5)$$
 (12)

Based on the example calculations above, the expressions below calculate the total expected power dissipation for the device.

$$P_{TOT} = P_{VM} + P_{SW} + P_{RDS} \tag{13}$$

$$P_{TOT} = 318 \text{ mW} = 96 \text{ mW} + 53 \text{ mW} + 169 \text{ mW}$$
 (14)

$$T_{J} = (P_{TOT} \times R_{\theta JA}) + T_{A}$$
 (15)

$$T_J = 98 \,^{\circ}\text{C} = (0.318 \,\text{W} \times 40.4 \,^{\circ}\text{C/W}) + 85 \,^{\circ}\text{C}$$
 (16)

The device junction temperature should remain below its absolute maximum rating for all system operating conditions. The calculations in this section provide reasonable estimates for junction temperature. However, other methods based on temperature measurements taken during system operation are more realistic and reliable. Additional information on motor driver current ratings and power dissipation can be found in セクション 9.3.2 and セクション 12.1.1.

#### 9.3.2 Thermal Performance

The datasheet-specified junction-to-ambient thermal resistance,  $R_{\theta JA}$ , is primarily useful for comparing various drivers or approximating thermal performance. However, the actual system performance may be better or worse than this value depending on PCB stackup, routing, number of vias, and copper area around the thermal pad. The length of time the driver drives a particular current will also impact power dissipation and thermal performance. This section considers how to design for steady-state and transient thermal conditions.

The data in this section was simulated using the following criteria.

## 表 9-5. Simulation PCB Stackup Summary for HSOP package

| Layer                          | 2-layer                                                                                                                                                                                                                                                                           | 4-layer                                                                                                     |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| Top Layer                      | HSOP footprint with 1- or 2-oz copper thickness. See 表 9-6 for copper area varied in simulation. Thermally connected with vias (2 vias, 1.2-mm spacing, 0.3-mm diameter, 0.025-mm copper plating) from HSOP thermal pad to bottom layer and internal ground plane (4-layer only). |                                                                                                             |  |
| Layer 2, internal ground plane | N/A                                                                                                                                                                                                                                                                               | 1-oz copper thickness, 74.2 mm x 74.2 mm copper area, thermally connected to HSOP thermal pad through vias. |  |
| Layer 3, internal supply plane | N/A                                                                                                                                                                                                                                                                               | 1-oz copper thickness, 74.2 mm x 74.2 mm copper area, not connected to other layers.                        |  |



### 表 9-5. Simulation PCB Stackup Summary for HSOP package (continued)

| Layer | 2-layer                                             | 4-layer                                                                                                                                  |
|-------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
|       | 9-6 for copper area varied in simulation. Thermally | 1- or 2-oz copper thickness. Copper area fixed at 4.90 mm × 6.00 mm in simulation. Thermally connected to HSOP thermal pad through vias. |

図 9-18 shows an example of the simulated board for the HSOP package. 表 9-6 shows the dimensions of the board that were varied for each simulation.



図 9-18. HSOP PCB model top layer

表 9-6. Dimension A for 8-pin HSOP (DDA) package

|               | 1 71 0                         |  |  |  |
|---------------|--------------------------------|--|--|--|
| Cu area (cm²) | Dimension A (mm)               |  |  |  |
| 0.069         | Package thermal pad dimensions |  |  |  |
| 2             | 16.40                          |  |  |  |
| 4             | 22.32                          |  |  |  |
| 8             | 30.64                          |  |  |  |
| 16            | 42.38                          |  |  |  |

#### 9.3.2.1 Steady-State Thermal Performance

"Steady-state" conditions assume that the motor driver operates with a constant average current over a long period of time. The figures in this section show how  $R_{\theta JA}$  and  $\Psi_{JB}$  (junction-to-board characterization parameter) change depending on copper area, copper thickness, and number of layers of the PCB. More copper area, more layers, and thicker copper planes decrease  $R_{\theta JA}$  and  $\Psi_{JB}$ , which indicate better thermal performance from the PCB layout.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback







図 9-19. HSOP, PCB junction-to-ambient thermal resistance vs copper area

図 9-20. HSOP, junction-to-board characterization parameter vs copper area

#### 9.3.2.2 Transient Thermal Performance

The motor driver may experience different transient driving conditions that cause large currents to flow for a short duration of time. These may include

- Motor start-up when the rotor is initially stationary.
- Fault conditions when there is a supply or ground short to one of the motor outputs, and the overcurrent protection triggers.
- · Briefly energizing a motor or solenoid for a limited time, then de-energizing.

For these transient cases, the duration of drive time is another factor that impacts thermal performance in addition to copper area and thickness. In transient cases, the thermal impedance parameter  $Z_{\theta JA}$  denotes the junction-to-ambient thermal performance. The figures in this section show the simulated thermal impedances for 1-oz and 2-oz copper layouts for the HSOP package. These graphs indicate better thermal performance with short current pulses. For short periods of drive time, the device die size and package dominates the thermal performance. For longer drive pulses, board layout has a more significant impact on thermal performance. Both graphs show the curves for thermal impedance split due to number of layers and copper area as the duration of the drive pulse duration increases. Long pulses can be considered steady-state performance.



図 9-21. HSOP package junction-to-ambient thermal impedance for 1-oz copper layouts



図 9-22. HSOP package junction-to-ambient thermal impedance for 2-oz copper layouts



# 10 Power Supply Recommendations

# 10.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. Having more bulk capacitance is generally beneficial, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The capacitance of the power supply and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and motor drive system limits how the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



図 10-1. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### 11 Layout

# 11.1 Layout Guidelines

Since the DRV8251 integrates power MOSFETs capable of driving high current, careful attention should be paid to the layout design and external component placement. Some design and layout guidelines are provided below.

- Low ESR ceramic capacitors should be utilized for the VM to GND bypass capacitor. X5R and X7R types are recommended.
- The VM power supply capacitors should be placed as close to the device as possible to minimize the loop inductance.
- The VM power supply bulk capacitor can be of ceramic or electrolytic type, but should also be placed as close as possible to the device to minimize the loop inductance.
- VM, OUT1, OUT2, and PGND carry the high current from the power supply to the outputs and back to ground. Thick metal routing should be utilized for these traces as is feasible.
- The device thermal pad should be attached to the PCB top layer ground plane and internal ground plane (when available) through thermal vias to maximize the PCB heat sinking.
- A recommended land pattern for the thermal vias is provided in the package drawing section.
- The copper plane area attached to the thermal pad should be maximized to ensure optimal heat sinking.

### 11.2 Layout Example



図 11-1. Layout Recommendation



# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Calculating Motor Driver Power Dissipation application report
- Texas Instruments, Current Recirculation and Decay Modes application report
- Texas Instruments, *PowerPAD™ Made Easy* application report
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application report
- Texas Instruments, Understanding Motor Driver Current Ratings application report

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

#### 12.4 Trademarks

PowerPAD™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                          |                       |      | (4)                           | (5)                        |              |                  |
| DRV8251DDAR           | Active | Production    | SO PowerPAD<br>(DDA)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | DRV8251          |
| DRV8251DDAR.A         | Active | Production    | SO PowerPAD<br>(DDA)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | DRV8251          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4202561/G





PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月