**DLP670RE** JAJSQ77 - APRIL 2023 # **DLP670RE 0.67 WUXGA DMD** # 1 特長 - 対角 0.67 インチのマイクロミラー・アレイ - WUXGA (1920 × 1200) - マイクロミラー・ピッチ:7.56 ミクロン - マイクロミラー傾斜角:±12°(フラット状態に対して) - コーナー照明 - 2xLVDS 入力データ・バス - DLP670RE チップセットの構成部品: - DLP670RE DMD - DLPC4430 コントローラ - DLPA100 コントローラ・パワー・マネージメントおよ びモーター・ドライバ IC # 2 アプリケーション - WUXGA ディスプレイ - スマート・ディスプレイ - デジタル・サイネージ - ビジネス・プロジェクタ #### 教育用プロジェクタ ## 3 説明 テキサス・インスツルメンツの DLP670RE デジタル・マイク ロミラー・デバイス (DMD) は、デジタル制御型の MEMS (micro-electromechanical system) 空間光変調器 (SLM) で、色鮮やかな DLP® 0.67 WUXGA ディスプレ イ・ソリューションを低コストで実現します。DLP670RE DMD は、DLPC4430 ディスプレイ・コントローラと DLPA100 コントローラ・パワーおよびモーター・ドライバに よって高性能システムを実現し、高い解像度と 16:10 のア スペクト比、高輝度、システムの簡素化を必要とするディス プレイ・アプリケーションに最適です。 ## 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |----------|----------------------|-------------------------| | DLP670RE | FYE (350) | 35.0mm × 32.2mm × 5.1mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 DLP670LE のアプリケーション概略図 # **Table of Contents** | 7.5 Optical In | |-----------------| | Considerat | | 7.6 Micromirre | | 7.7 Micromirre | | 8 Application a | | 8.1 Applicatio | | 8.2 Typical Ap | | 9 Power Suppl | | 9.1 DMD Pow | | 9.2 DMD Pow | | 9.3 DMD Pow | | 10 Device Doc | | 10.1 サード・ノ | | 10.2 Device S | | 10.3 Docume | | 10.4 Receivin | | 10.5 サポート・ | | 10.6 Tradema | | 10.7 静電気放 | | 10.8 用語集 | | 11 Mechanical, | | Information. | | | | | | 7.5 Optical Interface and System Image Quality | | |-------------------------------------------------------|------| | Considerations | | | 7.6 Micromirror Array Temperature Calculation | | | 7.7 Micromirror Landed-On or Landed-Off Duty Cycle | . 27 | | 8 Application and Implementation | . 30 | | 8.1 Application Information | . 30 | | 8.2 Typical Application | . 30 | | 9 Power Supply Requirements | .32 | | 9.1 DMD Power Supply Requirements | . 32 | | 9.2 DMD Power Supply Power-Up Procedure | | | 9.3 DMD Power Supply Power-Down Procedure | . 32 | | 10 Device Documentation Support | . 35 | | 10.1 サード・パーティ製品に関する免責事項 | .35 | | 10.2 Device Support | . 35 | | 10.3 Documentation Support | . 36 | | 10.4 Receiving Notification of Documentation Updates. | | | 10.5 サポート・リソース | . 36 | | 10.6 Trademarks | . 36 | | 10.7 静電気放電に関する注意事項 | | | 10.8 用語集 | | | 11 Mechanical, Packaging, and Orderable | | | Information | 36 | | III VIII WUVII | | # **4 Revision History** | Date | Revision | Note | |------------|----------|-----------------| | April 2023 | * | Initial Release | # **5 Pin Configuration and Functions** 図 5-1. FYE Package 350-Pin Bottom View 表 5-1. Pin Functions | 致 5-1. Fill Fullctions | | | | | | | | | | | |------------------------|------------|---------------------|--------|----------------------|---------------------|----------------|-----------------------------|--|--|--| | PIN <sup>(1)</sup> | | TYPE <sup>(5)</sup> | SIGNAL | SIGNAL DATA INTERNAL | | DESCRIPTION | TRACE (mils) <sup>(4)</sup> | | | | | NAME | NO. | | | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | | , , | | | | | | DATA BUS A | | | | | | | | | | | D_AN(0) | B14 | I | | DDR | Differential | Data, negative | 494.88 | | | | | D_AN(1) | B15 | I | | DDR | Differential | Data, negative | 486.18 | | | | | D_AN(2) | C16 | I | | DDR | Differential | Data, negative | 495.16 | | | | | D_AN(3) | K24 | I | | DDR | Differential | Data, negative | 485.67 | | | | | D_AN(4) | B18 | I | | DDR | Differential | Data, negative | 494.76 | | | | | D_AN(5) | L24 | I | | DDR | Differential | Data, negative | 490.63 | | | | | D_AN(6) | C19 | I | | DDR | Differential | Data, negative | 495.16 | | | | | D_AN(7) | H24 | Į | LVDS | DDR | Differential | Data, negative | 485.55 | | | | | D_AN(8) | H23 | I | LVDS | DDR | Differential | Data, negative | 495.16 | | | | | D_AN(9) | B25 | I | | DDR | Differential | Data, negative | 485.59 | | | | | D_AN(10) | D24 | I | | DDR | Differential | Data, negative | 495.16 | | | | | D_AN(11) | E25 | I | | DDR | Differential | Data, negative | 495.16 | | | | | D_AN(12) | F25 | I | | DDR | Differential | Data, negative | 490.04 | | | | | D_AN(13) | H25 | I | | DDR | Differential | Data, negative | 485.91 | | | | | D_AN(14) | L25 | I | | DDR | Differential | Data, negative | 495.16 | | | | | D_AN(15) | G24 | I | | DDR | Differential | Data, negative | 495.16 | | | | | PIN <sup>(1)</sup> | | (F) | | DATA | INTERNAL | | | |--------------------|-----|---------------------|--------|---------------------|---------------------|----------------|-----------------------------| | NAME | NO. | TYPE <sup>(5)</sup> | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | DESCRIPTION | TRACE (mils) <sup>(4)</sup> | | D_AP(0) | C14 | I | | DDR | Differential | Data, positive | 494.84 | | D_AP(1) | B16 | I | | DDR | Differential | Data, positive | 486.22 | | D_AP(2) | C17 | I | | DDR | Differential | Data, positive | 494.65 | | D_AP(3) | K23 | I | | DDR | Differential | Data, positive | 488.42 | | D_AP(4) | B19 | I | | DDR | Differential | Data, positive | 495.16 | | D_AP(5) | L23 | I | | DDR | Differential | Data, positive | 490.67 | | D_AP(6) | C20 | Ĺ | | DDR | Differential | Data, positive | 498.11 | | D_AP(7) | J24 | I | LVDS | DDR | Differential | Data, positive | 486.22 | | D_AP(8) | J23 | I | LVDS | DDR | Differential | Data, positive | 495.47 | | D_AP(9) | C25 | I | | DDR | Differential | Data, positive | 485.94 | | D_AP(10) | E24 | Į | | DDR | Differential | Data, positive | 495.16 | | D_AP(11) | D25 | Ĺ | | DDR | Differential | Data, positive | 494.13 | | D_AP(12) | G25 | I | | DDR | Differential | Data, positive | 488.98 | | D_AP(13) | J25 | I | | DDR | Differential | Data, positive | 492.56 | | D_AP(14) | K25 | I | | DDR | Differential | Data, positive | 495.16 | | D_AP(15) | F24 | ı | | DDR | Differential | Data, positive | 495.16 | | | | I . | | DATA | A BUS B | 1 | | | D_BN(0) | Z14 | I | | DDR | Differential | Data, negative | 494.92 | | D_BN(1) | Z15 | I | | DDR | Differential | Data, negative | 486.18 | | D_BN(2) | Y16 | I | | DDR | Differential | Data, negative | 496.46 | | D_BN(3) | P24 | ı | | DDR | Differential | Data, negative | 493.74 | | D_BN(4) | Z18 | ı | | DDR | Differential | Data, negative | 494.76 | | D_BN(5) | N24 | I | | DDR | Differential | Data, negative | 495.16 | | D_BN(6) | Y19 | I | | DDR | Differential | Data, negative | 492.16 | | D_BN(7) | T24 | I | LVDS | DDR | Differential | Data, negative | 492.68 | | D_BN(8) | T23 | ı | LVDS | DDR | Differential | Data, negative | 484.45 | | D_BN(9) | Z25 | I | | DDR | Differential | Data, negative | 492.09 | | D_BN(10) | X24 | I | | DDR | Differential | Data, negative | 497.72 | | D_BN(11) | W25 | I | | DDR | Differential | Data, negative | 495.16 | | D_BN(12) | V25 | I | | DDR | Differential | Data, negative | 484.17 | | D_BN(13) | T25 | I | | DDR | Differential | Data, negative | 481.42 | | D_BN(14) | N25 | I | | DDR | Differential | Data, negative | 495.16 | | D_BN(15) | U24 | I | | DDR | Differential | Data, negative | 489.8 | | PIN <sup>(1)</sup> | | TYPE(5) | SIGNAL | DATA | INTERNAL | DESCRIPTION | TRACE (mils)(4) | |--------------------|-----|---------|--------|---------------------|---------------------|----------------------------------------------|-----------------| | NAME | NO. | IIFE | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | DESCRIPTION | TRACE (IIIIS)(7 | | D_BP(0) | Y14 | ı | | DDR | Differential | Data, positive | 494.88 | | D_BP(1) | Z16 | I | | DDR | Differential | Data, positive | 486.26 | | D_BP(2) | Y17 | I | | DDR | Differential | Data, positive | 495.16 | | D_BP(3) | P23 | I | | DDR | Differential | Data, positive | 492.48 | | D_BP(4) | Z19 | I | | DDR | Differential | Data, positive | 495.16 | | D_BP(5) | N23 | I | | DDR | Differential | Data, positive | 497.99 | | D_BP(6) | Y20 | I | | DDR | Differential | Data, positive | 495.16 | | D_BP(7) | R24 | I | LVDS | DDR | Differential | Data, positive | 492.05 | | D_BP(8) | R23 | I | LVD3 | DDR | Differential | Data, positive | 484.45 | | D_BP(9) | Y25 | I | | DDR | Differential | Data, positive | 492.24 | | D_BP(10) | W24 | I | | DDR | Differential | Data, positive | 495.16 | | D_BP(11) | X25 | I | | DDR | Differential | Data, positive | 494.72 | | D_BP(12) | U25 | I | | DDR | Differential | Data, positive | 483.78 | | D_BP(13) | R25 | I | | DDR | Differential | Data, positive | 489.13 | | D_BP(14) | P25 | I | | DDR | Differential | Data, positive | 499.53 | | D_BP(15) | V24 | I | | DDR | Differential | Data, positive | 488.66 | | | | | | SERIAL | CONTROL | | | | SCTRL_AN | C23 | I | | DDR | Differential | Serial control, negative | 492.95 | | SCTRL_BN | Y23 | I | LVDS | DDR | Differential | Serial control, negative | 493.78 | | SCTRL_AP | C24 | 1 | LVDG | DDR | Differential | Serial control, negative | 493.78 | | SCTRL_BP | Y24 | I | | DDR | Differential | Serial control, negative | 493.11 | | | | | | CL | ocks | | | | DCLK_AN | B23 | I | | | Differential | Clock, negative | 480.35 | | DCLK_BN | Z23 | 1 | LVDS | | Differential | Clock, negative | 486.22 | | DCLK_AP | B22 | 1 | LVDG | | Differential | Clock, negative | 485.83 | | DCLK_BP | Z22 | I | | | Differential | Clock, negative | 491.93 | | | | | SERIAL | COMMUNI | CATIONS PORT | (SCP) | | | SCP_DO | B8 | 0 | | SDR | | Serial communications port output | | | SCP_DI | B7 | I | | SDR | | Serial communication port data I | | | SCP_CLK | В6 | I | LVCMOS | | Pulldown | Serial communications port clock | | | SCP_ENZ | C8 | I | | | | Active-low serial communications port enable | | | <b>DIN</b> (1) | PIN <sup>(1)</sup> TYPE <sup>(5)</sup> SIGNAL DATA INTERNAL DESCRIPTION TRACE (m:la)(4) | | | | | | | | | |----------------|-----------------------------------------------------------------------------------------|---------------------|--------|-----------------------------|---------------------|-------------------------------------------------------------|-----------------------------|--|--| | NAME | NO. | TYPE <sup>(5)</sup> | SIGNAL | DATA<br>RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | DESCRIPTION | TRACE (mils) <sup>(4)</sup> | | | | RESET_ADDR(0) | X9 | ı | | | | Reset driver address select | | | | | RESET_ADDR(1) | X8 | I | | | | Reset driver address select | | | | | RESET_ADDR(2) | Z8 | I | LVCMOS | | - | Reset driver address select | | | | | RESET_ADDR(3) | <b>Z</b> 7 | I | | | Pulldown | Reset driver address select | | | | | RESET_MODE(0) | W11 | I | | | | Reset driver mode select | | | | | RESET_MODE(1) | Z10 | I | | | | Reset driver mode select | | | | | RESET_SEL(0) | Y10 | I | | | | Reset driver level select | | | | | RESET_SEL(1) | Y9 | I | | | | Reset driver level select | | | | | RESET_STROBE | Y7 | I | | | | Reset address, mode,<br>and level latched on<br>rising-edge | | | | | | | | EN | IABLES AN | ID INTERRUPTS | | | | | | PWRDNZ | D2 | I | | | Pulldown | Active-low device reset | | | | | RESET_OEZ | W7 | I | | | Pulldown | Active-low output enable for DMD reset driver circuits | | | | | RESETZ | Z6 | I | LVCMOS | | Pulldown | Active-low sets reset circuits in known VOFFSET state | | | | | RESET_IRQZ | Z5 | 0 | | | | Active-low, output interrupt to ASIC | | | | | | | | VOLTA | GE REGUL | ATOR MONITOR | RING | | | | | PG_BIAS | E11 | I | | | | Active-low fault from external VBIAS regulator | | | | | PG_OFFSET | B10 | I | | | Pullup | Active-low fault from external VOFFSET regulator | | | | | PG_RESET | D11 | I | | | | Active low from external VRESET regulator | | | | | EN_BIAS | D9 | 0 | LVCMOS | | | Active-high enable for external VBIAS regulator | | | | | EN_OFFSET | C9 | 0 | | | | Active-high enable for external VOFFSET regulator | | | | | EN_RESET | E9 | 0 | | | | Active-high enable for external VRESET regulator | | | | English Data Sheet: DLPS241 | PIN <sup>(1)</sup> | | | ±X 3-1. | | ctions (contin | ucu) | | | | |--------------------|----------|---------------------|----------|-----------------------------|---------------------------------|----------------------------------|-----------------------------|--|--| | NAME | NO. | TYPE <sup>(5)</sup> | SIGNAL | DATA<br>RATE <sup>(2)</sup> | INTERNAL<br>TERM <sup>(3)</sup> | DESCRIPTION | TRACE (mils) <sup>(4)</sup> | | | | IVAIVIL | 140. | | <b>I</b> | | JNCONNECTED | | | | | | MBRST(0) | C2 | 0 | _ | | | | | | | | MBRST(1) | C3 | 0 | | | _ | | | | | | MBRST(2) | C5 | 0 | | | - | | | | | | MBRST(3) | C4 | 0 | | | _ | | | | | | MBRST(4) | E5 | 0 | | | _ | | | | | | MBRST(5) | E4 | 0 | | | _ | | | | | | MBRST(6) | E3 | 0 | | | _ | | | | | | MBRST(7) | G4 | 0 | | | - | For proper DMD | | | | | MBRST(8) | G3 | 0 | Analog | | Pulldown | operation, do not connect. | | | | | MBRST(9) | G2 | 0 | | | | Connect. | | | | | MBRST(10) | J4 | 0 | | | - | | | | | | MBRST(11) | J3 | 0 | | | 1 | | | | | | MBRST(12) | J2 | 0 | | | 1 | | | | | | MBRST(13) | L4 | 0 | | | | | | | | | MBRST(14) | L3 | 0 | | | | | | | | | MBRST(15) | L2 | 0 | | | _ | | | | | | . , | <u> </u> | | L | L<br>EAVE PIN U | JNCONNECTED | | | | | | RESERVED_PFE | E7 | I | | | | | | | | | RESERVED_TM | D13 | ı | LVCMOS | | Pulldown | For proper DMD | | | | | RESERVED_XI1 | E13 | ı | | | | | | | | | RESERVED_TP0 | W12 | 1 | | | | operation, do not connect. | | | | | RESERVED_TP1 | Y11 | 1 | Analog | nalog | | | | | | | RESERVED_TP2 | X11 | ı | | | | | | | | | | | | L | EAVE PIN U | UNCONNECTED | | | | | | RESERVED_BA | Y12 | 0 | | | | For proper DMD | | | | | RESERVED_BB | C12 | 0 | LVCMOS | | | operation, do not | | | | | RESERVED_TS | D5 | 0 | | | | connect. | | | | | | | | L | EAVE PIN U | JNCONNECTED | | | | | | NO CONNECT | B11 | | | | | | | | | | NO CONNECT | C11 | | | | | | | | | | NO CONNECT | C13 | | | | | For proper DMD operation, do not | | | | | NO CONNECT | E12 | | | | | connect. | | | | | NO CONNECT | E14 | | | | | | | | | | NO CONNECT | E23 | | | | | | | | | | NO CONNECT | H4 | | | | | | | | | | NO CONNECT | N2 | | | | | | | | | | NO CONNECT | N3 | | | | | | | | | | NO CONNECT | N4 | | | | | For proper DMD operation, do not | | | | | NO CONNECT | R2 | | | | | connect. | | | | | NO CONNECT | R3 | | | | | | | | | | NO CONNECT | R4 | | | | | | | | | | NO CONNECT | T4 | | | | | | | | | | PIN <sup>(1)</sup> | | TYPE <sup>(5)</sup> | TYPE(5) SIGNAL DATA INTER | INTERNAL | DESCRIPTION | TRACE (mils) <sup>(4)</sup> | | | |--------------------|-----|---------------------|---------------------------|---------------------|---------------------|-------------------------------------------|---------------|--| | NAME | NO. | ITPE(*) | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | DESCRIPTION | TRACE (IIIIS) | | | NO CONNECT | U2 | | | | | | | | | NO CONNECT | U3 | | | | | | | | | NO CONNECT | U4 | | | | | | | | | NO CONNECT | W3 | | | | | For proper DMD | | | | NO CONNECT | W4 | | | | | operation, do not connect. | | | | NO CONNECT | W5 | | | | | | | | | NO CONNECT | W13 | | | | | | | | | NO CONNECT | W14 | | | | | | | | | NO CONNECT | W23 | | | | | | | | | NO CONNECT | X4 | | | | | | | | | NO CONNECT | X5 | | | | | | | | | NO CONNECT | X13 | | | | | | | | | NO CONNECT | Y2 | | | | | For proper DMD operation, do not connect. | | | | NO CONNECT | Y3 | | | | | | | | | NO CONNECT | Y4 | | | | | | | | | NO CONNECT | Y5 | | | | | | | | | NO CONNECT | Z11 | | | | | | | | - (1) The following power supplies are required to operate the DMD: VCC, VCCI, VOFFSET, VBIAS, and VRESET. VSS must also be connected. - (2) DDR = Double Data Rate. SDR = Single Data Rate. Refer to セクション 6.7 for specifications and relationships. - 3) Internal term—CMOS level internal termination. Refer to セクション 6.4 for differential termination specification. - (4) Dielectric Constant for the DMD FYE package is approximately 9.6. For the package trace lengths shown: Propagation Speed = 11.8 / sqrt(9.6) = 3.808 in/ns. Propagation Delay = 0.262 ns/in = 262 ps/in = 10.315 ps/mm. - (5) I = Input, O = Output, G = Ground ## 表 5-2. Power Pin Functions | | PIN | | olova. | DECODINE ION | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME <sup>(1)</sup> | NO. | TYPE (I/O/P) <sup>(2)</sup> | SIGNAL | DESCRIPTION | | VBIAS | A6, A7, A8, AA6, AA7, AA8 | | Analog | Supply voltage for positive Bias level of micromirror reset signal | | | A3, A4, A25 | | Analog | Supply voltage for HVCMOS logic | | VOFFSET | B26, L26, M26 | | Analog | Supply voltage for stepped high voltage at micromirror address electrodes | | | N26, Z26, AA3, AA4 | | Analog | Supply voltage for positive Offset level of micromirror reset signal | | VRESET | G1, H1, J1, R1, T1, U1 | | Analog | Supply voltage for negative Reset level of micromirror reset signal | | VCC | A9, B3, B5, B12, C1, C6, C10, D4, D6, D8, E1, E2, E10, E15, E16, E17, F3, H2, K1, K3, M4, P1, P3, T2, V3, W1, W2, W6, W9, W10, W15, W16, W17, X3, X6, Y1, Y8, Y13, Z1, Z3, Z12, AA2, AA9, AA10 | | Analog | Supply voltage for LVCMOS core logic. Supply voltage for normal high level at micromirror address electrodes. Supply voltage for positive Offset level of micromirror reset signal during power-down sequence | | VCCI | A16, A17, A18, A20, A21, A23,<br>AA16, AA17, AA18, AA20, AA21,<br>AA23 | Р | Analog | Supply voltage for LVDS receivers | | VSS | A5, A10, A11, A19, A22, A24, B2, B4, B9, B13, B17, B20, B21, B24, C7, C15, C18, C21, C22, C26, D1, D3, D7, D10, D12, D14, D15, D16, D17, D18, D19, D20, D21, D22, D23, D26, E6, E8, E18, E19, E20, E21, E22, E26, F1, F2, F4, F23, F26, G23, G26, H3, H26, J26, K2, K4, K26, L1, M1, M2, M3, M23, M24, M25, N1, P2, P4, P26, R26, T3, T26, U23, U26, V1, V2, V4, V23, V26, W8, W18, W19, W20, W21, W22, W26, X1, X2, X7, X10, X12, X14, X15, X16, X17, X18, X19, X20, X21, X22, X23, X26, Y6, Y15, Y18, Y21, Y22, Y26, Z2, Z4, Z9, Z13, Z17, Z20, Z21, Z24, AA5, AA11, AA19, AA22, AA24 | | Analog | Device ground. Common return for all power | <sup>(1)</sup> The following power supplies are required to operate the DMD: VCC, VCCI, VOFFSET, VBIAS, and VRESET. VSS must also be connected. <sup>(2)</sup> P = Power ## **6 Specifications** # 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted). Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. | | | MIN | MAX | UNIT | |------------------------------|---------------------------------------------------------------------------------------------------------------|------|-------------|------| | SUPPLY VOLTAGES | | | | | | VCC | Supply voltage for LVCMOS core logic <sup>(1)</sup> | -0.5 | 4 | V | | VCCI | Supply voltage for LVDS receivers <sup>(1)</sup> | -0.5 | 4 | V | | VOFFSET | Supply voltage for HVCMOS and micromirror electrode <sup>(1)</sup> (2) | -0.5 | 9 | V | | VBIAS | Supply voltage for micromirror electrode <sup>(1)</sup> | -0.5 | 17 | V | | VRESET | Supply voltage for micromirror electrode <sup>(1)</sup> | -11 | 0.5 | V | | VCC – VCCI | Supply voltage change (absolute value) <sup>(3)</sup> | | 0.3 | V | | VBIAS – VOFFSET | Supply voltage change (absolute value) <sup>(4)</sup> | | 8.75 | V | | INPUT VOLTAGES | , | | | | | | Input voltage for all other LVCMOS input pins <sup>(1)</sup> | -0.5 | VCC + 0.15 | V | | | Input voltage for all other LVDS input pins <sup>(1)</sup> (5) | -0.5 | VCCI + 0.15 | V | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(6)</sup> | | 700 | mV | | I <sub>ID</sub> | Input differential current <sup>(6)</sup> | | 7 | mA | | CLOCKS | , | | | | | $f_{clock}$ | Clock frequency for LVDS interface, DCLK (all channels) | | 460 | MHz | | ENVIRONMENTAL | | | | | | T | Temperature, operating <sup>(7)</sup> | 0 | 90 | °C | | $T_{ARRAY}$ and $T_{WINDOW}$ | Temperature: non-operating <sup>(7)</sup> | -40 | 90 | °C | | T <sub>DELTA</sub> | Absolute Temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(8)</sup> | | 30 | °C | | T <sub>DP</sub> | Dew Point temperature, operating and non-operating (non-condensing) | | 81 | °C | - (1) All voltages are referenced to common ground VSS. Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected. - (2) VOFFSET supply transients must fall within specified voltages. - (3) To prevent excess current, the supply voltage change |VCCI VCC| must be less than specified limit. - (4) To prevent excess current, the supply voltage change |VBIAS VOFFSET| must be less than specified limit. Refer to セクション 9 for additional information. - (5) This maximum LVDS input voltage rating applies when each input of a differential pair is at the same voltage potential. - (6) LVDS differential inputs must not exceed the specified limit or damage may result to the internal termination resistors - The highest temperature of the active array (as calculated by セクション 7.6) or of any point along the Window Edge as defined in 図 7-1. The locations of thermal test points TP2, TP3, TP4 and TP5 in 図 7-1 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, add a test point to that location. - (8) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 7-1. The window test points TP2, TP3, TP4, and TP5 in 🗵 7-1 are intended to result in the worst-case delta. If a particular application causes another point on the window edge to result in a larger delta temperature, that point should be used. ## **6.2 Storage Conditions** Applicable for the DMD as a component or non-operational in a system. | | | MIN | MAX | UNIT | |---------------------|----------------------------------------------------------------------|-----|-----|------| | $T_{DMD}$ | DMD storage temperature | -40 | 80 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) <sup>(1)</sup> | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(2)</sup> | 28 | 36 | °C | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated **6.2 Storage Conditions (continued)** Applicable for the DMD as a component or non-operational in a system. | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------------|-----|-----|--------| | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | 24 | Months | <sup>(1)</sup> The average over time (including storage and operating) that the device is not in the "elevated dew point temperature range." ## 6.3 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.4 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | | | MIN | NOM | MAX | UNIT | |------------------------------------|-----------------------------------------------------------------------------|------|-----|------------|------| | SUPPLY VOLTAGES <sup>(1)</sup> (2) | | | | | | | VCC | Supply voltage for LVCMOS core logic | 3.15 | 3.3 | 3.45 | V | | VCCI | Supply voltage for LVDS receivers | 3.15 | 3.3 | 3.45 | V | | VOFFSET | Supply voltage for HVCMOS and micromirror electrodes <sup>(2)</sup> | 8.25 | 8.5 | 8.75 | V | | VBIAS | Supply voltage for micromirror electrodes | 15.5 | 16 | 16.5 | V | | VRESET | Supply voltage for micromirror electrodes | -9.5 | -10 | -10.5 | V | | VCCI-VCC | Supply voltage change (absolute value) <sup>(3)</sup> | | 0 | 0.3 | V | | VBIAS-VOFFSET | Supply voltage change (absolute value) <sup>(4)</sup> | | | 8.75 | V | | LVCMOS PINS | | | | | | | V <sub>IH</sub> | High level Input voltage <sup>(5)</sup> | 1.7 | 2.5 | VCC + 0.15 | V | | $V_{IL}$ | Low level Input voltage <sup>(5)</sup> | -0.3 | | 0.7 | V | | Гон | High level output current at V <sub>OH</sub> = 2.4 V | | | -20 | mA | | I <sub>OL</sub> | Low level output current at V <sub>OL</sub> = 0.4 V | | | 15 | mA | | t <sub>PWRDNZ</sub> | PWRDNZ pulse width <sup>(6)</sup> | 10 | | | ns | | SCP INTERFACE | | | | | | | fscpclk | SCP clock frequency <sup>(7)</sup> | | | 500 | kHz | | t <sub>SCP_DS</sub> | SCPDI clock setup time (before SCPCLK falling-edge) <sup>(8)</sup> | 800 | | | ns | | t <sub>SCP_DH</sub> | SCPDI hold time (after SCPCLK falling-edge) <sup>(8)</sup> | 700 | | | ns | | tscp_byte_interval | Time between consecutive bytes | 1 | | | μs | | t <sub>SCP_NEG_ENZ</sub> | Time between falling edge of SCPENZ and the first rising edge of SCPCLK | 30 | | | ns | | t <sub>SCP_PW_ENZ</sub> | SCPENZ inactive pulse width (high level) | 1 | | | μs | | t <sub>SCP_OUT_EN</sub> | Time required for SCP output buffer to recover after SCPENZ (from tristate) | | | 1.5 | ns | | $f_{ m clock}$ | SCP circuit clock oscillator frequency (9) | 9.6 | | 11.1 | MHz | Limit exposure to dew point temperatures in the elevated range during storage and operation to less than a total cumulative time of CT<sub>ELR</sub>. ## 6.4 Recommended Operating Conditions (continued) Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | | | MIN | NOM | MAX | UNIT | | |------------------------|------------------------------------------------------------------------------------------------------|-----|------|--------------------------|--------------------|--| | LVDS INTERFACE | <u> </u> | | | | | | | $f_{clock}$ | Clock frequency for LVDS interface, DCLK (all channels) | | 400 | 430 | MHz | | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(10)</sup> | 200 | 400 | 600 | mV | | | V <sub>CM</sub> | Common mode <sup>(10)</sup> | | 1200 | | mV | | | V <sub>LVDS</sub> | LVDS voltage <sup>(10)</sup> | 0 | | 2000 | mV | | | t <sub>LVDS_RSTZ</sub> | Time required for LVDS receivers to recover from PWRDNZ | | | 10 | ns | | | Z <sub>IN</sub> | Internal differential termination resistance | 95 | | 105 | Ω | | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | 90 | 100 | 110 | Ω | | | ENVIRONMENTAL | | | | | | | | т | Array temperature, long-term operational <sup>(11)</sup> (12) (13) (14) | 10 | | 40 to 70 <sup>(14)</sup> | °C | | | T <sub>ARRAY</sub> | Array temperature, short-term operational 500-hr max <sup>(12)</sup> (15) | 0 | | 10 | C | | | T <sub>WINDOW</sub> | Window temperature – operational <sup>(16)</sup> | | | 85 | °C | | | T <sub> DELTA </sub> | Absolute temperature delta between any point on the window edge and the ceramic test point TP1. (17) | | | 15 | °C | | | T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) <sup>(18)</sup> | | | 28 | °C | | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(19)</sup> | 28 | | 36 | °C | | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | | 24 | Months | | | LAMP | | | | | | | | ILL <sub>UV</sub> | Illumination, wavelength < 395 nm <sup>(11)</sup> | | 0.68 | 2.0 | mW/cm <sup>2</sup> | | | ILL <sub>VIS</sub> | Illumination, wavelength between 395 nm and 800 nm <sup>(20)</sup> | | | 29.3 | W/cm <sup>2</sup> | | | ILL <sub>IR</sub> | Illumination, wavelength > 800 nm | | | 10 | mW/cm <sup>2</sup> | | | SOLID STATE | | | | | | | | ILL <sub>UV</sub> | Illumination, wavelength < 410 nm <sup>(11)</sup> | | | 0.45 | mW/cm <sup>2</sup> | | | ILL <sub>VIS</sub> | Illumination, wavelength between 410 nm and 800 nm (20) | | | 34.7 | W/cm <sup>2</sup> | | | ILL <sub>IR</sub> | Illumination, wavelength > 800 nm | | | 10 | mW/cm <sup>2</sup> | | - Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected. - (2) VOFFSET supply transients must fall within specified max voltages. - (3) To prevent excess current, the supply voltage change |VCCI VCC| must be less than specified limit. - (4) To prevent excess current, the supply voltage change |VBIAS VOFFSET| must be less than specified limit. Refer to セクション 9 for additional information. - (5) Tester conditions for $V_{IH}$ and $V_{IL}$ : - Frequency = 60 MHz. Maximum Rise Time = 2.5 ns at (20% to 80%) - Frequency = 60 MHz. Maximum Fall Time = 2.5 ns at (80% to 20%) - (6) PWRDNZ input pin resets the SCP and disables the LVDS receivers. PWRDNZ input pin overrides SCPENZ input pin and tristates the SCPDO output pin. - (7) The SCP clock is a gated clock. Duty cycle shall be $50\% \pm 10\%$ . SCP parameter is related to the frequency of DCLK. - (8) Refer to **図** 6-2. - (9) SCP internal oscillator is specified to operate all SCP registers. For all SCP operations, DCLK is required. - (10) Refer to ⊠ 6-3, ⊠ 6-4, and ⊠ 6-5. - (11) Simultaneous exposure of the DMD to the maximum セクション 6.4 for temperature and UV illumination reduces device lifetime. - (12) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1) shown in 図 7-1 and the package thermal resistance using the calculation in セクション 7.6. - (13) Long-term is defined as the average over the usable life. - (14) Per 🗵 6-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. See セクション 7.7. - (15) Short-term is the total cumulative time over the useful life of the device. - (16) The locations of thermal test points TP2, TP3, TP4, and TP5 in 🗵 7-1 are intended to measure the highest window edge temperature. For most applications, the locations shown are representative of the highest window edge temperature. If a particular application causes additional points on the window edge to be at a higher temperature, test points should be added to those locations. - (17) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 7-1. The window test points TP2, TP3, TP4, and TP5 shown in 🗵 7-1 are intended to result in the worst-case delta temperature. If a particular application causes another point on the window edge to result in a larger delta in temperature, that point should be used. - (18) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'. - (19) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>FLR</sub>. - (20) The maximum optical power that can be incident on the DMD is limited by the maximum optical power density and the micromirror array temperature. 図 6-1. Recommended Maximum DMD Temperature—Derating Curve #### 6.5 Thermal Information | THERMAL METRIC <sup>(1)</sup> | FYE Package | UNIT | |------------------------------------------------------------|-------------|------| | | 350 PINS | | | Thermal resistance from active array to test point 1 (TP1) | 0.50 | °C/W | (1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package where it can be removed by an appropriate heat sink. The heat sink and cooling system must be capable of maintaining the package within the temperature range specified in the Recommended Operating Conditions. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device. ## 6.6 Electrical Characteristics Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONDITIONS(1) | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------|----------------------------------------------------------------|------|----------|------|------| | V <sub>OH</sub> | High-level output voltage | VCC = 3 V, I <sub>OH</sub> = -20 mA | 2.4 | <u>.</u> | | V | | V <sub>OL</sub> | Low -level output voltage | VCC = 3.45 V, I <sub>OL</sub> = 15 mA | | | 0.4 | V | | I <sub>IH</sub> | High-level input current <sup>(2) (3)</sup> | VCC = 3.45 V, V <sub>I</sub> = VCC | | | 250 | μΑ | | I <sub>IL</sub> | Low-level input current | VCC = 3.45 V, V <sub>I</sub> = 0 | -250 | | | μΑ | | I <sub>OZ</sub> | High-impedance output current | VCC = 3.45 V | | | 10 | μΑ | | I <sub>CC</sub> | Supply current <sup>(4)</sup> | VCC = 3.45 V | | | 1100 | mA | | I <sub>CCI</sub> | Supply current | VCCI = 3.45 V | | | 510 | IIIA | | I <sub>OFFSET</sub> | 0 (5) (6) | VOFFSET = 8.75 V | | 10 | 25 | Δ | | I <sub>BIAS</sub> | Supply current <sup>(5)</sup> (6) | VBIAS = 16.5 V | | 10 | 14 | mA | | I <sub>RESET</sub> | Supply current <sup>(6)</sup> | VRESET = -10.5 V | | 10 | 11 | mA | | I <sub>TOTAL</sub> | Supply current | Total Sum | | | 1650 | IIIA | | C <sub>I</sub> | Input capacitance | f = 1 MHz | | | 20 | pF | | Co | Output capacitance | f = 1 MHz | | | 15 | pF | | C <sub>M</sub> | Reset group capacitance<br>MBRST(14:0) | f = 1 MHz<br>all inputs interconnected,<br>(1920 x 1200) array | 365 | | 430 | pF | All voltages are referenced to common ground VSS. Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for (1) proper DMD operation. VSS must also be connected. Applies to LVCMOS input pins only; excludes LVDS pins and MBRST pins. (2) LVCMOS input pins utilize an internal 18000-Ω passive resistor for pullup and pulldown configurations. Refer to セクション 5 to determine pullup or pulldown configuration used. To prevent excess current, the supply voltage change |VCCI – VCC| must be less than specified limit. To prevent excess current, the supply voltage change |VBIAS – VOFFSET| must be less than specified limit. (5) The DLPA4000 PMIC is able to supply enough current to the VOFFSET, VBIAS, and VRESET pins to correctly operate the DLP670RE. # 6.7 Timing Requirements Over Recommended Operating Conditions (セクション 6.4) unless otherwise noted. (5) | | | DES | CRIPTION <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |----------------------------|-------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|------|------|------| | SCP IN | ITERFACE <sup>(2)</sup> | | | | | | | | t <sub>r</sub> | Rise time | 20% to 80% reference po | pints | | | 200 | ns | | $t_f$ | Fall time | 80% to 20% reference po | pints | , | , | 200 | ns | | LVDS | NTERFACE <sup>(2)</sup> | | | | | l. | | | t <sub>r</sub> | Rise time | 20% to 80% | | 100 | | 400 | ps | | $t_f$ | Fall time | 80% to 20% | | 100 | | 400 | ps | | LVDS | CLOCKS(3) | | I | | | | | | | 0 1 " | DCLK_A, 50% to 50% | | 2.5 | | | | | t <sub>c</sub> | Cycle time | DCLK_B, 50% to 50% | | 2.5 | | | ns | | | 5 | DCLK_A, 50% to 50% | | 1.19 | 1.25 | | | | t <sub>w</sub> | Pulse duration | DCLK_B, 50% to 50% | | 1.19 | 1.25 | | ns | | LVDS I | NTERFACE <sup>(3)</sup> | | l | | | I | | | | 0.1. " | D_A(15:0) before rising of | or falling edge of DCLK_A | 0.17 | | | | | t <sub>su</sub> | Setup time | D_B(15:0) before rising or falling edge of DCLK_B | | 0.17 | | | ns | | | 0.1.11 | SCTRL_A before rising of | TRL_A before rising or falling edge of DCLK_A | | | | | | t <sub>su</sub> Setup time | | SCTRL_B before rising or falling edge of DCLK_B | | 0.17 | | | ns | | | 11-1-1-1-2 | D_A(15:0) after rising or | D_A(15:0) after rising or falling edge of DCLK_A | | | | | | t <sub>h</sub> | Hold time | D_B(15:0) after rising or | falling edge of DCLK_B | 0.47 | , | | ns | | | 11-1-1-1-2 | SCTRL_A after rising or | falling edge of DCLK_A | 0.47 | , | | | | t <sub>h</sub> | Hold time | SCTRL_B after rising or | falling edge of DCLK_B | 0.47 | , | | ns | | LVDS I | NTERFACE <sup>(4)</sup> | | I | | | | | | <b>+</b> . | Skew time | Channel B relative to | Channel A includes the following LVDS pairs: DCLK_AP and DCLK_AN SCTRL_AP and SCTRL_AN D_AP(15:0) and D_AN(15:0) | -1.25 | | 1.25 | ns | | t <sub>skew</sub> | C C | Channel A <sup>(4)</sup> | Channel B includes the following LVDS pairs: DCLK_BP and DCLK_BN SCTRL_BP and SCTRL_BN D_BP(15:0) and D_BN(15:0) | -1.20 | | 1.25 | 115 | <sup>(1)</sup> Refer to セクション 5 for pin details. <sup>(2)</sup> Refer to **図 6-6**. <sup>(3)</sup> Refer to **図** 6-8. <sup>(4)</sup> Refer to **図** 6-9. <sup>(5)</sup> Tested at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Not to scale Refer to the SCP Interface section of the Recommended Operating Conditions セクション 6.4. ## 図 6-2. SCP Timing Parameters Refer to the LVDS Interface section of the *Recommended Operating Conditions* (セクション 6.4). Refer to the Pin Functions table for the list of LVDS pins. ## **図 6-3. LVDS Voltage Definitions (References)** Not to scale Refer to the LVDS Interface section of the Recommended Operating Conditions (セクション 6.4). ## 図 6-4. LVDS Voltage Parameters Refer to the LVDS Interface section of the *Recommended Operating Conditions* (セクション 6.4). Refer to the Pin Functions table for the list of LVDS pins. 図 6-5. LVDS Equivalent Input Circuit Not to scale Refer to the timing requirements. Refer to the Pin Functions table for the list of LVDS pins and SCP pins. 図 6-6. Rise Time and Fall Time English Data Sheet: DLPS241 図 6-7. Test Load Circuit for Output Propagation Measurement For output timing analysis, the tester pin electronics and its transmission line effects must be considered. System design should use IBIS or other simulation tools to correlate the timing reference load to a system environment. See $\boxtimes$ 6-7. Not to scale Refer to the LVDS Interface section in the timing requirements. 図 6-8. Timing Requirement Parameter Definitions Not to scale Refer to the LVDS Interface section in the timing requirements. 図 6-9. LVDS Interface Channel Skew Definition ## 6.8 System Mounting Interface Loads | PARAMETER | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------------|-----|-----|-----|------| | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 111 | N | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 111 | N | (1) The load must be uniformly applied in the corresponding areas shown in $\boxtimes$ 6-10. 図 6-10. System Mounting Interface Loads ## 6.9 Micromirror Array Physical Characteristics | | | VALUE | UNIT | |------------------------------------------------|----------------------------------------------|---------|--------------------| | Number of active columns <sup>(1)</sup> | M | 1920 | micromirrors | | Number of active rows <sup>(1)</sup> | N | 1200 | micromirrors | | Micromirror (pixel) pitch <sup>(1)</sup> | Р | 7.56 | μm | | Micromirror active array width <sup>(1)</sup> | Micromirror Pitch × number of active columns | 14.5152 | mm | | Micromirror active array height <sup>(1)</sup> | Micromirror Pitch × number of active rows | 9.072 | mm | | Micromirror active border <sup>(2)</sup> | Pond of micromirrors (POM) | 14 | micromirrors /side | <sup>(1)</sup> See **3** 6-11. <sup>(2)</sup> The structure and qualities of the border around the active array includes a band of partially functional micromirrors referred to as the pond of micromirrors (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF. Refer to Micromirror Array Physical Characteristics for M, N, and P specifications. 図 6-11. Micromirror Array Physical Characteristics ## **6.10 Micromirror Array Optical Characteristics** See セクション 7.5 for important information. | PARAMETER | | | MIN | NOM | MAX | UNIT | |-------------------------------------------|--------------------------------------------------|-------------------------------|-----|-----|-----|--------------| | Mirror tilt angle, variation dev | ice to device <sup>(1)</sup> (2) (3) (4) | | 11 | 12 | 13 | ٥ | | Micromirror crossover time <sup>(5)</sup> | | | | 2.5 | | μm | | Micromirror switching time <sup>(6)</sup> | | | 10 | | | μm | | Image performance <sup>(7)</sup> | Bright pixels(s) in active area <sup>(8)</sup> | Gray 10 Screen <sup>(9)</sup> | | , | 0 | micromirrors | | | Bright pixels(s) in POM <sup>(10)</sup> | Gray 10 Screen <sup>(9)</sup> | | | 1 | micromirrors | | | Dark pixel(s) in active area <sup>(11)</sup> | White Screen | | | 4 | micromirrors | | | Adjacent pixels <sup>(12)</sup> | Any Screen | | | 0 | micromirrors | | | Unstable pixel(s) in active area <sup>(13)</sup> | Any Screen | | , | 0 | micromirrors | - (1) Measured relative to the plane formed by the overall micromirror array. - (2) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices. - (3) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations or system contrast variations. - (4) When the micromirror array is landed (not parked), the tilt direction of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 results in a micromirror landing in the ON State direction. A binary value of 0 results in a micromirror landing in the OFF State direction, see 36-12. - (5) The time required for a micromirror to nominally transition from one landed state to the opposite landed state. - (6) The minimum time between successive transitions of a micromirror. - (7) Conditions of Acceptance: All DMD image performance returns will be evaluated using the following projected image test conditions: Test set degamma shall be linear Test set brightness and contrast shall be set to nominal The diagonal size of the projected image shall be a minimum of 60 inches The projection screen shall be 1x gain The projected image shall be inspected from an 8-foot minimum viewing distance The image shall be in focus during all image performance tests - (8) Bright pixel definition: A single pixel or mirror that is stuck in the ON position and is visibly brighter that the surrounding pixels - (9) Gray 10 screen definition: All areas of the screen are colored with the following settings: Red = 10/255 Green = 10/255 Blue = 10/255 - (10) POM definition: Rectangular border of off-state mirror surrounding the active area. - (11) Dark pixel definition: A single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels. - (12) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster. - (13) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with the parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image. Refer to Micromirror Array Physical Characteristics for M, N, and P specifications. 図 6-12. Micromirror Landed Orientation and Tilt #### 6.11 Window Characteristics | PARAMETER | MIN | NOM | |---------------------------------------------------------------------------------------------------------------------------|-----|------------------| | Window material | | Corning Eagle XG | | Window refractive index at wavelength 546.1 nm | | 1.5119 | | Window Transmittance, minimum within the wavelength range 420–680 nm. Applies to all angles 0–30° AOI. <sup>(1)</sup> (2) | 97% | | | Window Transmittance, average over the wavelength range 420–680 nm. Applies to all angles 30–45° AOI. (1) (2) | 97% | | - (1) Single-pass through both surfaces and glass - (2) Angle of incidence (AOI) is the angle between an incident ray and the normal to a reflecting or refracting surface. ## 6.12 Chipset Component Usage Specification The DLP670RE is a component of one or more DLP chipsets. Reliable function and operation of the DLP670RE require that it is used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology is the TI technology and devices for operating or controlling a DLP DMD. English Data Sheet: DLPS241 # 7 Detailed Description ## 7.1 Overview DLP670RE is a 0.67-inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. Pixel array size and square grid pixel arrangement are shown in 🗵 6-11. The DMD is an electrical input, optical output micro-electrical-mechanical system (MEMS). The electrical interface is low voltage differential signaling (LVDS), double data rate (DDR). DLP670RE DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of *M* memory cell columns by *N* memory cell rows. Refer to the Functional Block Diagram. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). Each cell of the $M \times N$ memory array drives its true and complement ('Q' and 'QB') data to two electrodes underlying one micromirror, one electrode on each side of the diagonal axis of rotation. Refer to $\forall \mathcal{D} \forall \mathcal{D$ Electrostatic potentials between a micromirror and its memory data electrodes cause the micromirror to tilt toward the illumination source in a DLP projection system or away from it, thus reflecting its incident light into or out of an optical collection aperture. The positive (+) tilt angle state corresponds to an 'on' pixel, and the negative (–) tilt angle state corresponds to an 'off' pixel. Refer to *Micromirror Array Optical Characteristics* for the ± tilt angle specifications. Refer to セクション 5 for more information on micromirror reset control. ## 7.2 Functional Block Diagram The main LVDS lines going to the DMD are connected via channel A and B. However, the LVDS lines come from channel C and D off the DLPC4430. Refer to the *DLPC4430 Display Controller DataSheet* for more information. For pin details on Channels A, B, C, and D, refer to セクション 5 and LVDS Interface section of *Timing Requirements*. ## 7.3 Feature Description #### 7.3.1 Power Interface The DMD requires four DC voltage input signals. - DMD P3P3V - VOFFSET - VRESET - VBIAS The DMD\_P3P3V signal is created by the power and motor driver of the DLPA100 device. It is used on the DMD board to create the other three DMD voltage inputs, as well as powering various peripherals (for example, TMP411, I<sup>2</sup>C, and TI level translators). The other signals (VOFFSET (8.5 V), VRESET (–10 V), and VBIAS(16.5 V)) are created by the TI PMIC TPS65145 device and are supplied to the DMD to control the micromirrors. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### **7.3.2 Timing** The data sheet provides a timing analysis as measured at the device pin. For an output timing analysis, the tester pin electronics and its transmission line effects must be considered. 6-7 shows an equivalent test load circuit for the output under test. Timing reference loads are not intended as a precise representation of any particular system environment or depiction of the actual load presented by a production test. TI suggests that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving. #### 7.4 Device Functional Modes DMD functional modes are controlled by the DLPC4430 digital display controller. See the *DLPC4430 DLP*® *Display Controller Data Sheet*. Contact a TI applications engineer for more information. ## 7.5 Optical Interface and System Image Quality Considerations TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. System optical performance and image quality strongly relate to optical system design parameter trades offs. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections. ## 7.5.1 Numerical Aperture and Stray Light Control The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area are the same. This angle should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), objectionable artifacts in the display's border and/or active area could occur. #### 7.5.2 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 7.5.3 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view. The aperture is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable. # 7.6 Micromirror Array Temperature Calculation 図 7-1. DMD Thermal Test Points Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature (thermal test TP1 in $\boxtimes$ 7-1) is provided by the following equations: $$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$ (1) $$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$ (2) #### where - T<sub>ARRAY</sub> = Computed array temperature (°C) - T<sub>CERAMIC</sub> = Measured ceramic temperature (°C) (TP1 location) - R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in *Thermal Information* from array to ceramic TP1 (°C/Watt) - Q<sub>ARRAY</sub> = Total DMD power on the array (W) (electrical + absorbed) - Q<sub>ELECTRICAL</sub> = Nominal electrical power (W) - Q<sub>INCIDENT</sub> = Incident illumination optical power (W) - Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub>) (W) - DMD average thermal absorptivity = 0.42 The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 3.0 W. The absorbed power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array, and 16.3% on the array border. The sample calculation for a typical projection application is as follows: $$Q_{INCIDENT} = 25 \text{ W (measured)}$$ (3) $$T_{CERAMIC} = 55.0^{\circ}C \text{ (measured)}$$ (4) $$Q_{ELECTRICAL} = 3.0 \text{ W}$$ (5) $$Q_{ARRAY} = 3.0 \text{ W} + (0.42 \times 25 \text{ W}) = 13.5 \text{ W}$$ (6) $$T_{ARRAY} = 55.0^{\circ}C + (13.5 \text{ W} \times 0.5^{\circ}C/\text{W}) = 61.8^{\circ}C$$ (7) #### 7.7 Micromirror Landed-On or Landed-Off Duty Cycle #### 7.7.1 Definition of Micromirror Landed-On or Landed-Off Duty Cycle The micromirror landed-on or landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the ON-state versus the amount of time the same micromirror is landed in the OFF-state. As an example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON–state 100% of the time (and in the OFF–state 0% of the time); whereas 0/100 would indicate that the pixel is in the OFF–state 100% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time. Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100. ## 7.7.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. Individual DMD mirror duty cycles vary by application as well as the mirror location on the DMD within any specific application. DMD mirror useful life are maximized when every individual mirror within a DMD approaches 50/50 (or 1/1) duty cycle. Examples are whenever the system goes to standby, the illumination is disabled, between sequential pattern exposures (if possible), or when the exposure pattern sequence is stopped for any reason. This software mode provides a 50/50 duty cycle across the entire DMD mirror array at power down, where the mirrors are continuously flipped between the ON and OFF states. #### 7.7.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD Temperature and Landed Duty Cycle interact to affect the DMD usable life, and this interaction can be exploited to reduce the impact that an asymmetrical Landed Duty Cycle has on the usable life of the DMD. This is quantified in the de-rating curve shown in $\boxtimes$ 6-1. The importance of this curve is that: - All points along this curve represent the same usable life. - All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life). - All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life). In practice, this curve specifies the maximum operating DMD temperature at a given long-term average Landed Duty Cycle. # 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given time period, the Landed Duty Cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 Landed Duty Cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 Landed Duty Cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the Landed Duty Cycle tracks one-to-one with the gray scale value, as shown in $\gtrsim$ 7-1. **GRAYSCALE VALUE** LANDED DUTY CYCLE 0% 0/100 10% 10/90 20% 20/80 30% 30/70 40/60 40% 50% 50/50 60% 60/40 70% 70/30 80/20 80% 90% 90/10 Product Folder Links: DLP670RE 表 7-1. Grayscale Value and Landed Duty Cycle # 表 7-1. Grayscale Value and Landed Duty Cycle (continued) | GRAYSCALE VALUE | LANDED DUTY CYCLE | | | | |-----------------|-------------------|--|--|--| | 100% | 100/0 | | | | Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where *color cycle time* is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. During a given period of time, the landed duty cycle of a given pixel can be calculated in 式 8. #### where - Red\_Cycle\_% represents the percentage of the frame time that Red is displayed to achieve the desired white point - Green\_Cycle\_% represents the percentage of the frame time that Green is displayed to achieve the desired white point - Blue\_Cycle\_%, represents the percentage of the frame time that Blue is displayed to achieve the desired white point For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, blue color intensities would be as shown in $\frac{1}{8}$ 7-2. 表 7-2. Example Landed Duty Cycle for Full-Color | Red<br>50% | Green<br>20% | Blue<br>30% | Landed Duty Cycle | | | |-----------------|-------------------|------------------|-------------------|--|--| | Red Scale Value | Green Scale Value | Blue Scale Value | | | | | 0% | 0% | 0% | 0/100 | | | | 100% | 0% | 0% | 50/50 | | | | 0% | 100% | 0% | 20/80 | | | | 0% | 0% | 100% | 30/70 | | | | 12% | 0% | 0% | 6/94 | | | | 0% | 35% | 0% | 7/93 | | | | 0% | 0% | 60% | 18/82 | | | | 100% | 100% | 0% | 70/30 | | | | 0% | 100% | 100% | 50/50 | | | | 100% | 0% | 100% | 80/20 | | | | 12% | 35% | 0% | 13/87 | | | | 0% | 35% | 60% | 25/75 | | | | 12% | 0% | 60% | 24/76 | | | | 100% | 100% | 100% | 100/0 | | | ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information Texas Instruments DLP technology is a micro-electro-mechanical systems (MEMS) technology that modulates light using a digital micromirror device (DMD). The DMD is a spatial light modulator, which reflects incoming light from an illumination source to one of two directions, towards the projection optics or collection optics. The large micromirror array size and ceramic package provides great thermal performance for bright display applications. Typical applications using the DLP670RE include home theater, digital signage, interactive display, low-latency gaming display, portable smart displays. ## 8.2 Typical Application The DLP670RE DMD combined with a DLPC4430 digital controller and DLPA100 power management device provides WUXGA resolution for bright, colorful display applications. A typical display system using the DLP670RE and additional system components can be seen in $\boxtimes$ 8-1. 図 8-1. Typical DLPC4430 Application (LED - top, LPCW - bottom) ## 8.2.1 Design Requirements A DLP670RE projection system is created by using the DMD chipset, including the DLP670RE, DLPC4430, and DLPA100. The DLP670RE is used as the core imaging device in the display system and contains a 0.67-inch array of micromirrors. The DLPC4430 controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver that converts the data from the source and using the converted data for driving the DMD over a LVDS interface. The DLPA100 power management device provides voltage regulators for the DMD, controller, and illumination functionality. Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The illumination source options include lamp, LED, laser or laser phosphor. The type of illumination used and desired brightness affects the overall system design and size. #### 8.2.2 Detailed Design Procedure For a complete DLP system, an optical module or light engine is required that contains the DLP670RE DMD, associated illumination sources, optical elements, and necessary mechanical components. To ensure reliable operation, the DLP670RE DMD must always be used with the DLPC4430 display controllers and a DLPA100 PMIC driver. # 9 Power Supply Requirements ## 9.1 DMD Power Supply Requirements The following power supplies are all required to operate the DMD: VCC, VCCI, VOFFSET, VBIAS, and VRESET. VSS must also be connected. DMD power-up and power-down sequencing is strictly controlled by the DLPC4430 device. #### 注意 For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability. VCC, VCCI, VOFFSET, VBIAS, and VRESET power supplies have to be coordinated during power-up and power-down operations. VSS must also be connected. Failure to meet any of the below requirements results in a significant reduction in the DMD's reliability and lifetime. Refer to $\boxtimes$ 9-1. # 9.2 DMD Power Supply Power-Up Procedure - During power-up, VCC and VCCI must always start and settle before VOFFSET, VBIAS, and VRESET voltages are applied to the DMD. - During power-up, it is a strict requirement that the change between VBIAS and VOFFSET must be within the specified limit shown in *Recommended Operating Conditions*. During power-up, VBIAS does not have to start after VOFFSET. - During power-up, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS. - Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed in the *Absolute Maximum Ratings* table, in the *Recommended Operating Conditions* table, and in the *DMD Power Supply Sequencing Requirements* section. - During power-up, LVCMOS input pins must not be driven high until after VCC and VCCI have settled at operating voltages listed in the Recommended Operating Conditions table. ## 9.3 DMD Power Supply Power-Down Procedure - During power-down, VCC and VCCI must be supplied until after VBIAS, VRESET, and VOFFSET are discharged to within the specified limit of ground. Refer to 表 9-1. - During power-down, it is a strict requirement that the change between VBIAS and VOFFSET must be within the specified limit shown in the *Recommended Operating Conditions* table. During power-down, it is not mandatory to stop driving VBIAS prior to VOFFSET. - During power-down, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS. - Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed in *Absolute Maximum Ratings*, in *Recommended Operating Conditions*, and in ⊠ 9-1. - During power-down, LVCMOS input pins must be less than specified in the Recommended Operating Conditions table. A. To prevent excess current, the supply voltage change |VBIAS – VOFFSET| must be less than specified in the *Recommended Operating Conditions* table. OEMs may find that the most reliable way to ensure this is to power VOFFSET prior to VBIAS during power-up and to remove VBIAS prior to VOFFSET during power-down. - B. LVDS signals are less than the input differential voltage (VID) maximum specified in the *Recommended Operating Conditions* table. During power-down, LVDS signals are less than the high level input voltage (VIH) maximum specified in the *Recommended Operating Conditions* table. - C. When system power is interrupted, the DLP DLPC4430 initiates a hardware power-down that activates PWRDNZ and disables VBIAS, VRESET and VOFFSET after the micromirror park sequence. Software power-down disables VBIAS, VRESET, and VOFFSET after the micromirror park sequence through software control. For either case, enable signals EN\_BIAS, EN\_OFFSET, and EN\_RESET are used to disable VBIAS, VOFFSET, and VRESET, respectfully. - D. Refer to 表 9-1. - E. Figure not to scale. Details have been omitted for clarity. Refer to the *Recommended Operating Conditions* table. - F. EN\_BIAS, EN\_OFFSET, and EN\_RESET are disabled by DLP controller software or PWRDNZ signal control. - G. VBIAS, VOFFSET, and VRESET are disabled by DLP controller software ## 表 9-1. DMD Power-Down Sequence Requirements | | MIN | MAX | UNIT | | |---------|-------------------------------------------------|------|------|---| | VBIAS | | | 4.0 | V | | VOFFSET | Supply voltage level during power–down sequence | | 4.0 | V | | VRESET | | -4.0 | 0.5 | V | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 10 Device Documentation Support ## 10.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ## 10.2 Device Support ## 10.2.1 Device Nomenclature 図 10-1. Device Number Description #### 10.2.2 Device Markings The device marking will include both human-readable information and a 2-dimensional matrix code. The human-readable information is described in 🗵 10-2. The 2-dimensional matrix code is an alpha-numeric character string that contains the DMD part number, Part 1, and Part 2 of Serial Number. Example: 図 10-2. DMD Marking ## 10.3 Documentation Support #### 10.3.1 Related Documentation The following documents contain additional information related to the use of the DLP670RE device. - TPS65145 Triple output LCD Supply With Linear Regulator and Power Good - DLPA100 Power Management and Motor Driver - DMD101: Introduction to Digital Micromirror Device (DMD) Technology ## 10.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.5 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 10.6 Trademarks TI E2E™ is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.7 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 10.8 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 2-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|--------------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | DLP670REA0FYE | Active | Production | CPGA (FYE) 350 | 21 JEDEC<br>TRAY (5+1) | Yes | NI-PD-AU | N/A for Pkg Type | 0 to 70 | | | DLP670REA0FYE.B | Active | Production | CPGA (FYE) 350 | 21 JEDEC<br>TRAY (5+1) | Yes | NI-PD-AU | N/A for Pkg Type | 0 to 70 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated