DLP550HE # **INSTRUMENTS** # DLP550HE 0.55 インチ SVGA デジタル マイクロミラーデバイス # 1 特長 - 対角 0.55 インチのマイクロミラー アレイ - SVGA (800 × 600) アレイ - 13.68µm のマイクロミラー ピッチ - マイクロミラー傾斜角:±12°(フラット状態に対して) - コーナー イルミネーション (対角照射)対応 - LVDS 入力データ バス - DLP550HE チップセットの構成部品: - DLP550HE DMD - DLPC4420 コントローラ - DLPA100 コントローラ パワー マネージメントおよ びモータードライバ IC - DLPA200 DMD パワー マネージメント IC # 2 アプリケーション - スマート照明 - ビジネス・プロジェクタ - 教育用プロジェクタ #### 3 概要 テキサス・インスツルメンツ DLP550HE デジタル マイクロ ミラー デバイス (DMD) は、デジタル制御型の MEMS (micro-electromechanical system) 空間光変調器 (SLM) で、色鮮やかな SVGA ディスプレイ ソリューション を低コストで実現します。DLP550HE DMD を DLPC4420 ディスプレイ コントローラ、DLPA100 電源お よびモータードライバ、DLPA200 DMD マイクロミラード ライバと組み合わせることで、高性能なシステムとなり、4:3 のアスペクト比、高輝度、システムの単純性を必要とする ディスプレイ アプリケーションに最適です。DLP550HE DMD は、DLPC4430 をディスプレイ コントローラとして利 用することもできます。 DMD のエコシステムに、設計期間の短縮に役立つ定評 あるリソースが用意されています。承認済みの光学モジュ ール メーカーやサード パーティー プロバイダを探すに は、DLP® Products サード パーティー プロバイダ検索ツ ールをご利用ください。 DMD を使用して設計を始める方法の詳細については、 『テキサス・インスツルメンツの DLP ディスプレイ テクノロ ジーを使用した設計の開始』をご覧ください。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ<br>サイズ | | | | | | | |----------|----------------------|-------------------|--|--|--|--|--|--| | DLP550HE | FYA (149) | 32.20mm × 22.30mm | | | | | | | (1) 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 DLP550HE のアプリケーション概略図 # **Table of Contents** | | 特長 | | |---|-------------------------------------------------|------------------| | 2 | アプリケーション | 1 | | 3 | 概要 | 1 | | 4 | Pin Configuration and Functions | 3 | | | Specifications | | | | 5.1 Absolute Maximum Ratings | <mark>8</mark> | | | 5.2 Storage Conditions | | | | 5.3 ESD Ratings | 9 | | | 5.4 Recommended Operating Conditions | 9 | | | 5.5 Thermal Information | | | | 5.6 Electrical Characteristics | 11 | | | 5.7 Capacitance at Recommended Operating | | | | Conditions | 1 <mark>2</mark> | | | 5.8 Timing Requirements | 12 | | | 5.9 System Mounting Interface Loads | 15 | | | 5.10 Micromirror Array Physical Characteristics | | | | 5.11 Micromirror Array Optical Characteristics | | | | 5.12 Window Characteristics | 21 | | | 5.13 Chipset Component Usage Specification | 21 | | 6 | Detailed Description | 22 | | | 6.1 Overview | | | | 6.2 Functional Block Diagram | | | | 6.3 Feature Description | | | | 6.4 Device Functional Modes | <mark>24</mark> | | | 6.5 Optical Interface and System Image Quality | | | | Considerations | 24 | | 6.6 Micromirror Array Temperature Calculation | 25 | |-------------------------------------------------|----| | 6.7 Micromirror Power Density Calculation | 26 | | 6.8 Micromirror Landed-On/Landed-Off Duty Cycle | 28 | | 7 Application and Implementation | 31 | | 7.1 Application Information | 31 | | 7.2 Typical Application | | | 8 Power Supply Recommendations | | | 8.1 DMD Power Supply Power-Up Procedure | 34 | | 8.2 DMD Power Supply Power-Down Procedure | 34 | | 9 Layout | 36 | | 9.1 Layout Guidelines | 36 | | 9.2 Layout Example | 36 | | 10 Device and Documentation Support | 37 | | 10.1 サード・パーティ製品に関する免責事項 | 37 | | 10.2 Device Support | 37 | | 10.3 Documentation Support | 37 | | 10.4 ドキュメントの更新通知を受け取る方法 | 38 | | 10.5 サポート・リソース | 38 | | 10.6 Trademarks | 38 | | 10.7 静電気放電に関する注意事項 | 38 | | 10.8 用語集 | | | 11 Revision History | | | 12 Mechanical, Packaging, and Orderable | | | Information | 39 | | | | # **4 Pin Configuration and Functions** 図 4-1. FYA Package 149-Pin Bottom View 表 4-1. Pin Functions | 2X 4-1.1 iii 1 unctions | | | | | | | | | |-------------------------|-----|------------|----------------|-------------|--------------------------|--|--|--| | PIN | | NET LENGTH | SIGNAL TYPE(1) | DESCRIPTION | | | | | | NAME | NO. | (mils) | OIGINAL | = | BEGGIAII MGIA | | | | | DATA INPUTS | | | | | | | | | | D_AN(1) | G20 | 760.78 | | | | | | | | D_AN(3) | H19 | 760.73 | | | | | | | | D_AN(5) | F18 | 760.73 | | | | | | | | D_AN(7) | E18 | 760.77 | | | | | | | | D_AN(9) | C20 | 760.67 | | | | | | | | D_AN(11) | B18 | 760.68 | | | | | | | | D_AN(13) | A20 | 760.77 | | | | | | | | D_AN(15) | B19 | 760.79 | LVDS | | LVDS pair for Data Bus A | | | | | D_AP(1) | H20 | 760.86 | LVDS | Ī | LVD3 pair for Data Bus A | | | | | D_AP(3) | G19 | 760.76 | | | | | | | | D_AP(5) | G18 | 760.81 | | | | | | | | D_AP(7) | D18 | 760.81 | | | | | | | | D_AP(9) | D20 | 760.74 | | | | | | | | D_AP(11) | A18 | 760.77 | | | | | | | | D_AP(13) | B20 | 760.77 | | | | | | | | D_AP(15) | A19 | 760.75 | | | | | | | | PIN | | NET LENGTH | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | |---------------------|-----|------------|--------|---------------------|-----------------------------------------|--| | NAME | NO. | (mils) | SIGNAL | I TPE\'' | DESCRIPTION | | | D_BN(1) | K20 | 760.72 | | | | | | D_BN(3) | J19 | 760.79 | 1 | | | | | D_BN(5) | L18 | 760.77 | | | | | | D_BN(7) | M18 | 760.78 | | | | | | D_BN(9) | P20 | 760.76 | 1 | | | | | D_BN(11) | R18 | 760.78 | | | | | | D_BN(13) | T20 | 760.78 | 1 | | | | | D_BN(15) | R19 | 760.77 | LVDS | ı | LVDS pair for Data Bus B | | | D_BP(1) | J20 | 760.8 | LVDS | ļ | LVD3 pail for Data Bus B | | | D_BP(3) | K19 | 760.82 | 1 | | | | | D_BP(5) | K18 | 760.85 | | | | | | D_BP(7) | N18 | 760.81 | | | | | | D_BP(9) | N20 | 760.83 | | | | | | D_BP(11) | T18 | 760.8 | | | | | | D_BP(13) | R20 | 760.72 | 1 | | | | | D_BP(15) | T19 | 760.77 | | | | | | DCLK_AN | D19 | 760.73 | | ı | LVDS pair for Data Clock A | | | DCLK_AP | E19 | 760.8 | | ı | LVD3 pail for Data Clock A | | | DCLK_BN | N19 | 760.72 | | ı | LVDS pair for Data Clock B | | | DCLK_BP | M19 | 760.8 | 1 | ı | LVD3 pail for Data Clock B | | | DATA CONTROL INPUTS | | | | | | | | SCTRL_AN | F20 | 760.78 | | 1 | LVDS pair for Serial Control (Sync) A | | | SCTRL_AP | E20 | 760.7 | | ı | LVDG pair for Serial Control (Syric) A | | | SCTRL_BN | L20 | 760.83 | | ı | LVDS pair for Serial Control (Sync) B | | | SCTRL_BP | M20 | 760.78 | | <u> </u> | LVDO Pair for Geriai Gorittoi (Gyrio) B | | 4 Product Folder Links: DLP550HE | PIN | | 表 4-1. PIN I | | י (אווי בי) | | | |--------------------------------|-------------------------------------------------|----------------------|--------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | NET LENGTH<br>(mils) | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | MICROMIRROR BIAS RESET IN | | , , | | | | | | MBRST(0) | C3 | | | | | | | MBRST(1) | D2 | | - | | | | | MBRST(2) | D3 | | | | | | | MBRST(3) | E2 | | | | | | | MBRST(4) | G3 | | | | | | | MBRST(5) | E1 | | | | | | | MBRST(6) | G2 | | | | Nonlogic compatible Micromirror Bias Reset | | | MBRST(7) | G1 | | | 1 | signals. Connected directly to the array of pixel micromirrors. Used to hold or release | | | MBRST(8) | N3 | | | | the micromirrors. Bond Pads connect to an | | | MBRST(9) | M2 | | | | internal pulldown resistor. | | | MBRST(10) | M3 | | | | | | | MBRST(11) | L2 | | | | | | | MBRST(12) | J3 | | | | | | | MBRST(13) | L1 | | | | | | | MBRST(14) | J2 | | | | | | | MBRST(15) | J1 | | | NC | Unused extra pin. Bond Pad connects to an internal pulldown resistor. Do not connect on DLP® system board. | | | SCP CONTROL | | | | | , | | | SCPCLK | A8 | | | ı | Serial Communications Port Clock. Bond Pad connects to an internal pulldown circuit. | | | SCPDI | A5 | | | I | Serial Communications Port Data. Bond Pad connects to an internal pulldown circuit. | | | SCPENZ | В7 | | | I | Active low serial communications port enable. Bond pad connects to an internal pulldown circuit. | | | SCPDO | A9 | | | 0 | Serial communications port output | | | OTHER SIGNALS | | | | | | | | EVCC | A3 | | | Р | Do not connect on the DLP® system board. | | | MODE_A | A4 | | | I | Data Bandwidth Mode Select. Bond Pad connects to an internal pulldown circuit. Refer to 表 4-2 for DLP® system board connection information. | | | PWRDNZ | В9 | | | I | Active Low Device Reset. Bond Pad connects to an internal pulldown circuit. | | | POWER | | | 1 | | 1 | | | V <sub>CC</sub> <sup>(2)</sup> | B11, B12,<br>B13, B16,<br>R12, R13,<br>R16, R17 | | | Р | Power supply for low voltage CMOS logic.<br>Power supply for normal high voltage at<br>micromirror address electrodes | | | V <sub>CCI</sub> (2) | A12, A14,<br>A16, T12,<br>T14, T16 | | | Р | Power supply for low voltage CMOS LVDS interface | | | V <sub>OFFSET</sub> (2) | C1, D1,<br>M1, N1 | | | Р | Power supply for high voltage CMOS logic. Power supply for stepped high voltage at micromirror address electrodes | | | PIN | 及 4-1. PIN FUNCTIONS (航き) | | | | | | | | |-----------------------------------------|---------------------------|----------------------|--------|---------------------|-----------------------------------------------------------|--|--|--| | NAME | NO. | NET LENGTH<br>(mils) | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | A6, A11, | | | | | | | | | | A13, A15, | | | | | | | | | | A17, B4, | | | | | | | | | | B5, B8,<br>B14, B15, | | | | | | | | | | B17, C2, | | | | | | | | | | C18, C19, | | | | | | | | | | F1, F2, | | | | | | | | | V <sub>SS</sub> (Ground) <sup>(3)</sup> | F19, H1,<br>H2, H3, | | | Р | Common Return for all power | | | | | | H18, J18, | | | | | | | | | | K1, K2, | | | | | | | | | | L19, N2,<br>P18, P19, | | | | | | | | | | R4, R9, | | | | | | | | | | R14, R15, | | | | | | | | | | T7, T13,<br>T15, T17 | | | | | | | | | RESERVED SIGNALS | 1 10, 111 | | | | | | | | | | | | | | Connect to GND on the DLP® system board. | | | | | RESERVED_FC | R7 | | | I | Bond Pad connects to an internal pulldown | | | | | | | | | | circuit. | | | | | DECEDI/ED ED | D0 | | | ı | Connect to GND on the DLP® system board. | | | | | RESERVED_FD | R8 | | | 1 | Bond Pad connects to an internal pulldown circuit. | | | | | DECEDITED DEC | т. | | | | Connect to ground on the DLP® system | | | | | RESERVED_PFE | Т8 | | | ı | board. Bond Pad connects to an internal pulldown circuit. | | | | | | | | | | Connect to GND on the DLP® system board. | | | | | RESERVED STM | В6 | | | 1 | Bond Pad connects to an internal pulldown | | | | | _ | | | | | circuit. | | | | | RESERVED_TP0 | R10 | | | | Do not connect on the DLP® system board. | | | | | RESERVED_TP1 | T11 | | | I | Do not connect on the DLP® system board. | | | | | RESERVED_TP2 | R11 | | | Ι | Do not connect on the DLP® system board. | | | | | RESERVED_BA | T10 | | | 0 | Do not connect on the DLP® system board. | | | | | RESERVED_BB | A10 | | | 0 | Do not connect on the DLP® system board. | | | | | RESERVED_RA1 | Т9 | | | 0 | Do not connect on the DLP® system board. | | | | | RESERVED_RB1 | A7 | | | 0 | Do not connect on the DLP® system board. | | | | | RESERVED_TS | B10 | | | 0 | Do not connect on the DLP® system board. | | | | | RESERVED_A(0) | T2 | | | | | | | | | RESERVED_A(1) | T3 | | | NC | Do not connect on the DLD® system board | | | | | RESERVED_A(2) | R3 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_A(3) | T4 | | | | | | | | | RESERVED_M(0) | R2 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_M(1) | P1 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_S(0) | T1 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_S(1) | R1 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_IRQZ | T6 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_OEZ | R5 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_RSTZ | R6 | | | NC | Do not connect on the DLP® system board. | | | | | RESERVED_STR | T5 | | | NC | Do not connect on the DLP® system board. | | | | | _ | | | | | | | | | | (1)22/ | | | | | | | | |--------------|-------------------|------------|---------|---------------------|------------------------------------------|--|--| | PIN | | NET LENGTH | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | | NAME | NO. | (mils) | OIOITAL | 111 = , , | BEGORII HON | | | | RESERVED_STR | T5 | | | NC | Do not connect on the DLP® system board. | | | | RESERVED_VB | E3, F3,<br>K3, L3 | | | NC | Do not connect on the DLP® system board. | | | | RESERVED_VR | B2, B3,<br>P2, P3 | | | NC | Do not connect on the DLP® system board. | | | - (1) I = Input, O = Output, G = Ground, A = Analog, P = Power, NC = No Connect. - (2) Power supply pins required for all DMD operating modes are $V_{SS}$ , $V_{CC}$ , $V_{CCI}$ , and $V_{OFFSET}$ . - (3) V<sub>SS</sub> must be connected for proper DMD operation. # 表 4-2. Data Bus LVDS Pairs versus MODE\_A | MODE_A | D_A & D_B | |--------|-----------------------------| | GND | (1, 3, 5, 7, 9, 11, 13, 15) | | VCC | (3, 7, 11, 15) | 1. DLP® ASICs that drive data to the DMD typically do not support every mode shown in 表 4-2. 7 Product Folder Links: DLP550HE # 5 Specifications # 5.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted).(1) | | | MIN | MON | MAX | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----|-----------------------|------| | SUPPLY VOLTAGES | | | | | | | V <sub>CC</sub> | Supply voltage for LVCMOS core logic <sup>(2)</sup> | -0.5 | | 4 | V | | V <sub>CCI</sub> | Supply voltage for LVDS Interface <sup>(2)</sup> | -0.5 | | 4 | V | | V <sub>OFFSET</sub> | Micromirror Electrode and HVCMOS voltage <sup>(2)</sup> | -0.5 | | 8 | V | | V <sub>MBRST</sub> | Input voltage for MBRST(14:0) <sup>(2)</sup> | -28 | | 28 | V | | V <sub>CCI</sub> – V <sub>CC</sub> | Supply voltage delta (absolute value) <sup>(3)</sup> | | | 0.3 | V | | Input Voltage | Input voltage for all other input pins <sup>(2)</sup> | -0.5 | | V <sub>CC</sub> + 0.3 | V | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(4)</sup> | | | 700 | mV | | CLOCKS | | | | | | | $f_{CLOCK}$ | Clock frequency for LVDS interface, DCLK_A | | | 230 | MHz | | $f_{CLOCK}$ | Clock frequency for LVDS interface, DCLK_B | | | 230 | MHz | | ENVIRONMENTAL | | | | | | | T and T | Temperature, operating <sup>(5)</sup> | 0 | | 90 | °C | | T <sub>ARRAY</sub> and T <sub>WINDOW</sub> | Temperature, non-operating <sup>(5)</sup> | -40 | | 90 | °C | | T <sub>DELTA</sub> | Absolute Temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(6)</sup> | | | 30 | °C | | T <sub>DP</sub> | Dew point nominal condition outside of desiccant sealed bag | | | 81 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are referenced to common ground V<sub>SS</sub>. V<sub>CC</sub>, V<sub>CCI</sub>, V<sub>OFFSET</sub>, and V<sub>SS</sub> (GND) power supplies are all required for all DMD operating modes. - (3) Exceeding the recommended allowable voltage difference between V<sub>CC</sub> and V<sub>CCI</sub> may result in excessive current draw. - (4) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. LVDS differential inputs must not exceed |V<sub>ID</sub>| = 700 mV or damage may result to the internal termination resistors. - (5) The highest temperature of the active array (as calculated using セクション 6.6) or of any point along the window edge as defined in 図 6-1. The locations of thermal test points TP2, TP3, TP4, and TP5 in 図 6-1 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, then that point needs to be used. - (6) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 6-1. The window test points TP2, TP3, TP4, and TP5 shown in 🗵 6-1 are intended to result in the worst-case delta. If a particular application causes another point on the window edge to result in a larger delta temperature, then that point needs to be used. # **5.2 Storage Conditions** Applicable for the DMD as a component or non-operating in a system. | | | MIN | MAX | UNIT | |---------------------|----------------------------------------------------------------------|-----|-----|--------| | T <sub>DMD</sub> | DMD storage temperature | -40 | 80 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) <sup>(1)</sup> | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(2)</sup> | 28 | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | 24 | Months | <sup>(1)</sup> The average over time (including storage and operating) that the device is not in the elevated dew point temperature range. # 5.3 ESD Ratings | | | | | VALUE | UNIT | |--------|---------------|---------------------------------------|-----------------------------|-------|----------| | V | Electrostatic | Human-body model (HBM), per | All pins except MBRST(15:0) | ±2000 | V | | V(ESD) | discharge | ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Pins MBRST(15:0) | < 250 | <b>v</b> | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # **5.4 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | · | | MIN | NOM | MAX | UNIT | |-----------------------------------|-----------------------------------------------------------------------------------------|------|-----|-----------------------|-----------------------| | VOLTAGE SUPPLY | | | | | | | V <sub>CC</sub> | Supply voltage for LVCMOS core logic <sup>(1)</sup> | 3.0 | 3.3 | 3.6 | V | | V <sub>CCI</sub> | Supply voltage for LVDS interface <sup>(1)</sup> | 3.0 | 3.3 | 3.6 | V | | V <sub>OFFSET</sub> | Micromirror electrode and HVCMOS voltage <sup>(1)</sup> (2) | 7.25 | 7.5 | 7.75 | V | | V <sub>MBRST</sub> | Micromirror clocking pulse voltages <sup>(1)</sup> | -27 | | 26.5 | V | | V <sub>CCI</sub> -V <sub>CC</sub> | Supply voltage delta (absolute value) <sup>(3)</sup> | | | 0.3 | V | | LVCMOS INTERFAC | E . | | | | | | V <sub>IH</sub> | High level input voltage | 1.7 | 2.5 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Low level input voltage | -0.3 | | 0.7 | V | | I <sub>OH</sub> | High level output current at V <sub>OH</sub> = 2.4 V | | | -30 | mA | | I <sub>OL</sub> | Low level output current at V <sub>OL</sub> = 0.4 V | | | 25 | mA | | t <sub>PWRDNZ</sub> | PWRDNZ pulse width <sup>(4)</sup> | 10 | | | ns | | SCP INTERFACE | | | | | | | $f_{\sf SCPCLK}$ | SCP clock frequency <sup>(5)</sup> | 50 | | 500 | kHz | | t <sub>SCP_PD</sub> | Propagation delay, clock to Q, from rising-edge of SCPCLK to valid SCPDO <sup>(6)</sup> | 0 | | 900 | ns | | t <sub>SCP_DS</sub> | SCPDI clock setup time (before SCPCLK falling-edge) <sup>(6)</sup> | 800 | | | ns | | t <sub>SCP_DH</sub> | SCPDI hold time (after SCPCLK falling-edge) <sup>(6)</sup> | 900 | | | ns | | t <sub>SCP_NEG_ENZ</sub> | Time between falling-edge of SCPENZ and the rising-edge of SCPCLK <sup>(5)</sup> | 1 | | | us | | SCP_POS_ENZ | Time between falling-edge of SCPCLK and the rising-edge of SCPENZ | 1 | | | us | | t <sub>SCP_OUT_EN</sub> | Time required for SCP output buffer to recover after SCPENZ (from tristate) | | | 192/f <sub>DCLK</sub> | s | | t <sub>SCP_PW_ENZ</sub> | SCPENZ inactive pulse width (high level) | 1 | | | 1/f <sub>scpclk</sub> | | t <sub>r</sub> | Rise time (20% to 80%) | | | 200 | ns | | t <sub>f</sub> | Fall time (80% to 20%) | | | 200 | ns | <sup>2)</sup> Exposure to dew point temperatures in the elevated range during storage and operation needs to be limited to less than a total cumulative time of CT<sub>ELR</sub>. # 5.4 Recommended Operating Conditions (続き) Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | | | MIN | NOM | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------------------------------------|-----|------|----------|--------| | LVDS INTERFACE | | | | | | | fclock | Clock frequency for LVDS interface, DCLK_A and DCLK_B <sup>(7)</sup> | | 200 | 230 | MHz | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(8)</sup> | 100 | 400 | 600 | mV | | V <sub>CM</sub> | Common mode voltage <sup>(8)</sup> | | 1200 | | mV | | V <sub>LVDS</sub> | LVDS voltage <sup>(8)</sup> | 0 | | 1900 | mV | | t <sub>r</sub> | Rise Time (20% to 80%) | 100 | | 400 | ns | | t <sub>f</sub> | Fall time (80% to 20%) | 100 | | 400 | ns | | t <sub>LVDS_RSTZ</sub> | Time required for LVDS receivers to recover from PWRDNZ | | | 10 | ns | | Z <sub>IN</sub> | Internal differential termination resistance | 95 | , | 105 | Ω | | ENVIRONMENT | | | | | | | т | Array temperature, long-term operational <sup>(9)</sup> (10) (11) | 10 | | 40 to 70 | °C | | T <sub>ARRAY</sub> | Array temperature, short-term operational, 500-hr max <sup>(10)</sup> (13) | 0 | | 10 | °C | | T <sub>WINDOW</sub> | Window temperature, operational <sup>(14)</sup> | | | 85 | °C | | T <sub>DELTA</sub> | Absolute Temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(15)</sup> | | | 14 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) <sup>(16)</sup> | | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(17)</sup> | 28 | | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | | 24 | months | | SOLID STATE ILLUMINA | TION | | | | | | ILL <sub>UV</sub> | Illumination power at wavelengths < 410 nm <sup>(9) (19)</sup> | | | 10 | mW/cm2 | | ILL <sub>VIS</sub> | Illumination power at wavelengths ≥ 410 nm and ≤ 800 nm <sup>(18)</sup> <sup>(19)</sup> | | | 23.7 | W/cm2 | | ILL <sub>IR</sub> | Illumination power at wavelengths > 800 nm <sup>(19)</sup> | | | 10 | mW/cm2 | | ILL <sub>BLU</sub> | Illumination power at wavelengths ≥ 410 nm and ≤ 475 nm <sup>(18)</sup> (19) | 7.5 | | 7.5 | W/cm2 | | ILL <sub>BLU1</sub> | Illumination power at wavelengths ≥ 410 nm and ≤ 440 nm (18) (19) | | | 1.3 | W/cm2 | | LAMP ILLUMINATION | | | | | | | ILL <sub>UV</sub> | Illumination power at wavelengths < 395 nm <sup>(9)</sup> (19) | 2.0 | | mW/cm2 | | | ILL <sub>VIS</sub> | Illumination power at wavelengths ≥ 395 nm and ≤ 800 nm <sup>(18)</sup> (19) | | | 23.7 | W/cm2 | | ILL <sub>IR</sub> | Illumination power at wavelengths > 800 nm <sup>(19)</sup> | | , | 10 | mW/cm2 | - (1) All voltages are referenced to common ground V<sub>SS</sub>. V<sub>BIAS</sub>, V<sub>CC</sub>, V<sub>OFFSET</sub>, and V<sub>RESET</sub> power supplies are all required for proper DMD operation. V<sub>SS</sub> must also be connected. - (2) V<sub>OFFSET</sub> supply transients must fall within specified max voltages. - (3) To prevent excess current, the supply voltage delta $|V_{CCI} V_{CC}|$ must be less than specified limit. See セクション 8. - (4) PWRDNZ input pin resets the SCP and disables the LVDS receivers. PWRDNZ input pin overrides SCPENZ input pin and tristates the SCPDO output pin. - (5) The SCP clock is a gated clock. Duty cycle shall be 50% ± 10%. SCP parameter is related to the frequency of DCLK. - (6) See 🗵 5-2. - (7) See LVDS Timing Requirements in セクション 5.8 and 図 5-6. - (8) Refer to **図** 5-5. - (9) Simultaneous exposure of the DMD to the maximum セクション 5.4 for temperature and UV illumination reduces device lifetime. - (10) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1) shown in 🗵 6-1 and the package セクション 5.5 using the calculation in セクション 6.6. - (11) Long-term is defined as the usable life of the device. - (12) Per 🗵 5-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. See セクション 6.8 for a definition of micromirror landed duty cycle. - (13) Short-term is defined as cumulative time over the usable life of the device. Copyright © 2025 Texas Instruments Incorporated - www.ti.com/ja-jp - (14) The locations of thermal test points TP2, TP3, TP4, and TP5 in 🗵 6-1 are intended to measure the highest window edge temperature. For most applications, the locations shown are representative of the highest window edge temperature. If a particular application causes additional points on the window edge to be at a higher temperature, test points should be added to those locations. - (15) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 6-1. The window test points TP2, TP3, TP4, and TP5 shown in 🗵 6-1 are intended to result in the worst-case delta temperature. If a particular application causes another point on the window edge to result in a larger delta in temperature, that point should be used. - (16) The average over time (including storage and operating) that the device is not in the "elevated dew point temperature range." - (17) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>. - (18) The maximum allowable optical power incident on the DMD is limited by the maximum optical power density for each wavelength range specified and the micromirror array temperature (T<sub>ARRAY</sub>). - (19) To calculate see セクション 6.7. ☑ 5-1. Max Recommended Array Temperature—Derating Curve #### 5.5 Thermal Information | | DLP550HE | | |----------------------------------------------------------------------|-------------|------| | THERMAL METRIC | FYA PACKAGE | Unit | | | 149 PINS | | | Thermal Resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.6 | °C/W | The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the セクション 5.4. The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. It's recommended that an optical system be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device. #### 5.6 Electrical Characteristics Over operating free-air temperature range (unless otherwise noted). | | DADAMETED | | | T\/D | BB 6 3/ | | |-----------------|-------------------------------|--------------------------------------------------|-----|------|---------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | V <sub>OH</sub> | High-level output voltage | $V_{CC} = 3 \text{ V, } I_{OH} = -15 \text{ mA}$ | 2.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | V <sub>CC</sub> = 3.6 V, I <sub>OL</sub> = 10 mA | | | 0.4 | V | | loz | High-impedance output current | V <sub>CC</sub> = 3.6 V | | · | 10 | μA | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 # 5.6 Electrical Characteristics (続き) Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------|---------------------------------|-----|-----|------------|------| | I <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = 3.6 V, VI = 0 | | | <b>–</b> 5 | μA | | I <sub>IH</sub> | High-level input current (1) | $V_{CC}$ = 3.6 V, VI = $V_{CC}$ | | | 200 | μA | | I <sub>CC</sub> | Supply current VCC (2) | V <sub>CC</sub> = 3.6 V | | | 280 | mA | | I <sub>CCI</sub> | Supply current VCCI (2) | V <sub>CCI</sub> = 3.6 V | | | 235 | mA | | I <sub>OFFSET</sub> | Supply current V <sub>OFFSET</sub> | V <sub>OFFSET</sub> = 7.8 V | | | 25 | mA | | | Supply input power total | | | | 2.28 | W | - (1) Applies to LVCMOS pins only. Excludes LVDS pins and test pad pins. - (2) To prevent excess current, the supply voltage delta $|V_{CC}| V_{CC}|$ must be less than the specified limit in セクション 5.4. ## 5.7 Capacitance at Recommended Operating Conditions over operating free-air temperature range, f = 1 MHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|-------------------------------|-------------------------------------------|-----|-----|------| | Cı | Input capacitance | | | 10 | pF | | Co | Output capacitance | | | 10 | pF | | C <sub>IM</sub> | MBRST(14:0) input capacitance | 800 x 600 array all inputs interconnected | 160 | 200 | pF | ## 5.8 Timing Requirements Over セクション 5.4 (unless otherwise noted) | | PARAMETER DESCRIPTION | | | MIN | TYP | MAX | UNIT | |-------------------|-----------------------|----------------------------------------------------|------|-------|-----|------|------| | LVDS (1) | | | | | | | | | t <sub>C</sub> | Clock Cycle | DCLK_A | LVDS | 4.34 | 5 | | ns | | t <sub>C</sub> | Clock Cycle | DCLK_B | LVDS | 4.34 | 5 | | ns | | t <sub>W</sub> | Pulse Width | DCLK_A | LVDS | 2.17 | 2.5 | | ns | | t <sub>W</sub> | Pulse Width | DCLK_B | LVDS | 2.17 | 2.5 | | ns | | t <sub>SU</sub> | Setup Time | D_A(15:0) before DCLK_A | LVDS | 0.35 | | | ns | | t <sub>SU</sub> | Setup Time | D_A(15:0) before DCLK_B | LVDS | 0.35 | | | ns | | t <sub>SU</sub> | Setup Time | SCTRL_A before DCLK_A | LVDS | 0.35 | | | ns | | t <sub>SU</sub> | Setup Time | SCTRL_B before DCLK_B | LVDS | 0.35 | | | ns | | t <sub>H</sub> | Hold Time | D_A(15:0) after DCLK_A | LVDS | 0.65 | | | ns | | t <sub>H</sub> | Hold Time | D_B(15:0) after DCLK_B | LVDS | 0.65 | | | ns | | t <sub>H</sub> | Hold Time | SCTRL_A after DCLK_A | LVDS | 0.65 | | | ns | | t <sub>H</sub> | Hold Time | SCTRL_B after DCLK_B | LVDS | 0.65 | | | ns | | t <sub>SKEW</sub> | Skew Time | Channel B relative to Channel A <sup>(2) (3)</sup> | LVDS | -1.25 | | 1.25 | ns | - (1) See $\boxtimes$ 5-6 for timing requirements for LVDS. - (2) Channel A (Bus A) includes the following LVDS pairs: DCLK\_AN and DCLK\_AP, SCTRL\_AN and SCTRL\_AP, D\_AN(15:0) and D\_AP(15:0). - (3) Channel B (Bus B) includes the following LVDS pairs: DCLK\_BN and DCLK\_BP, SCTRL\_BN and SCTRL\_BP, D\_BN(15:0) and D\_BP(15:0). 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 図 5-2. SCP Timing Requirements See $\ensuremath{\, extstyle au/ extstyle au/ extstyle} > 5.4$ for $f_{SCPCLK}$ , $t_{SCP\_DS}$ , $t_{SCP\_DH}$ , and $t_{SCP\_PD}$ specifications. See $\forall 2 \neq 2 \neq 3 \neq 5.4$ for $t_r$ and $t_f$ specifications and conditions. Refer to セクション 4 for list of LVDS pins and SCP pins. 図 5-3. Rise Time and Fall Time Refer to the セクション 5.8. 図 5-4. Test Load Circuit for Output Propagation Measurement For output timing analysis, the tester pin electronics and its transmission line effects must be considered. System designers must use IBIS or other simulation tools to correlate the timing reference load to a system environment. See $\boxtimes$ 5-4. Not to Scale 図 5-5. LVDS Waveform Requirements See $\ensuremath{\not\sim}\xspace \ensuremath{\not\sim}\xspace \ensuremath{\not\sim}\$ 図 5-6. Timing Requirements See セクション 5.8 for timing requirements and LVDS pairs per channel (bus) defining D\_P(0:x) and D\_N(0:x). # 5.9 System Mounting Interface Loads | PARAMETER | MIN | TYP | MAX | UNIT | | |----------------------------------------------------------------------------|-----|-----|-----|------|--| | When loads are applied to the electrical and thermal interface areas | | | | | | | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 111 | N | | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 111 | N | | | When a load is applied to only the electrical interface area | | | | | | | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 222 | N | | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 0 | N | | (1) Uniformly distributed within the area shown in ⊠ 5-7 図 5-7. System Mounting Interface Loads English Data Sheet: DLPS238 # **5.10 Micromirror Array Physical Characteristics** 表 5-1. Micromirror Array Physical Characteristics | PARAMETER DESCRIPTION | | | UNIT | |------------------------------------------------|----------------------------------------------|--------|---------------------| | Number of active columns <sup>(1)</sup> | M 800 | | micromirrors | | Number of active rows <sup>(1)</sup> | N | 600 | HIIGOHIITOIS | | Micromirror (pixel) pitch (1) | Р | 13.68 | μm | | Micromirror active array width <sup>(1)</sup> | Micromirror pitch × number of active columns | 10.944 | mm | | Micromirror active array height <sup>(1)</sup> | Micromirror pitch × number of active rows | 8.208 | mm | | Micromirror active border size <sup>(2)</sup> | Pond of Micromirror (POM) | 6 | micromirrors / side | - (1) See 🗵 5-8. - (2) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the *Pond Of Mirrors* (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or "on" state but still require an electrical bias to tilt toward "off." 図 5-8. Micromirror Array Physical Characteristics Refer to セクション 5.10 table for M, N, and P specifications. # **5.11 Micromirror Array Optical Characteristics** | PARAMETER | | TEST CONDITION | MIN | NOM | MAX | UNIT | |--------------------------------------------------------------------|--------------------------------------------------|--------------------------------|-----|-----|-----|--------------| | Micromirror tilt angle, variation device to device (2) (3) (4) (5) | | Landed State <sup>(1)</sup> | 11 | 12 | 13 | degrees | | | Bright pixel(s) in active area <sup>(7)</sup> | Gray 10 screen <sup>(10)</sup> | | | 0 | | | | Bright pixel(s) in the POM <sup>(7)</sup> (9) | Gray 10 screen <sup>(10)</sup> | | | 1 | | | Image performance <sup>(6)</sup> | Dark pixel(s) in the active area <sup>(8)</sup> | White screen <sup>(11)</sup> | | | 3 | micromirrors | | | Adjacent pixel(s)(12) | Any screen | | | 0 | | | | Unstable pixel(s) in active area <sup>(13)</sup> | Any screen | | | 0 | | - (1) Measured relative to the plane formed by the overall micromirror array. - (2) Additional variation exists between the micromirror array and the package datums. - (3) This represents the variation that can occur between any two individual micromirrors, locaed on the same device or located on different devices. - (4) For some applications it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs the micromirror tilt angle variations within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations, or system contrast variations. - (5) See figure **5-9**. - (6) Conditions of acceptance. All DMD image performance returns are evaluated using the following projected image test conditions: - Test set degamma shall be linear. - · Test set brightness and contrast shall be set to nominal. - The diagonal size of the projected image shall be a minimum of 60 inches. - The projections screen shall be a 1× gain. - The projected image shall be inspected from an 8 foot minimum viewing distance. - · The image shall be in focus during all image performance tests. - (7) Bright pixel definition: a single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels. - (8) Dark pixel definition: a single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels. - (9) POM definition: The rectangular border of off-state mirrors surrounding the active area. - (10) Gray 10 screen definition: A full screen with RGB values set to R=10/255, G=10/255, B=10/255. - (11) White screen definition: A full screen with RGB values set to R=255/255, G=255/255, B=255/255. - (12) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point. Also referred to as a cluster. - (13) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image. 図 5-9. Micromirror Landed Orientation and Tilt Refer to section セクション 5.10 table for M, N, and P specifications. #### **5.12 Window Characteristics** #### 表 5-2. DMD Window Characteristics | PARAMETER | MIN | NOM | |-----------------------------------------------------------------------------------------------------------------|-----|---------------------| | Window material | | Corning Eagle<br>XG | | Window Refractive Index at 546.1 nm | | 1.5119 | | Window Transmittance, minimum within the wavelength range 420–680 nm. Applies to all angles 0°–30° AOI. (1) (2) | 97% | | | Window Transmittance, average over the wavelength range 420–680 nm. Applies to all angles 30°–45° AOI. (1) (2) | 97% | | <sup>(1)</sup> Single-pass through both surfaces and glass # 5.13 Chipset Component Usage Specification Reliable function and operation of the DLP550HE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD. 注 TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously. Product Folder Links: DLP550HE <sup>(2)</sup> AOI—Angle of incidence is the angle between an incident ray and the normal to a reflecting or refracting surface. # 6 Detailed Description #### 6.1 Overview The DMD is a 0.55-inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-electrical-mechanical system (MEMS). The electrical interface is Low Voltage Differential Signaling (LVDS). The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to セクション 6.2. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). The DLP550HE DMD is part of the chipset comprising of the DLP550HE DMD, the DLPC4420 display controller, the DLPA100 power and motor driver and the DLPA200 micromirror driver. To ensure reliable operation, the DLP550HE DMD must always be used with the DLPC4420 display controller, the DLPA100 power and motor driver and the DLPA200 micromirror driver. Product Folder Links: DLP550HE English Data Sheet: DLPS238 # 6.2 Functional Block Diagram For pin details on Channels A, B refer to セクション 4 and LVDS Interface section of セクション 5.8. # **6.3 Feature Description** #### 6.3.1 Power Interface The DMD requires 3 DC voltages: DMD\_P3P3V, $V_{OFFSET}$ , and MBRST. DMD\_P3P3V is created by the DLPA100 power and motor driver and the DLPA200 DMD micromirror driver. Both the DLPA100 and DLPA200 create the main DMD voltages, as well as powering various peripherals (TMP411, $I^2C$ , and TI level translators). DMD\_P3P3V provides the VCC voltage required by the DMD. $V_{OFFSET}$ (8.5V) and MBRST are made by the DLPA200 and are supplied to the DMD to control the micromirrors. #### **6.3.2 Timing** The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. 5-4 shows an equivalent test load circuit for the output under test. Timing reference loads are not intended as a precise representation of any particular system environment or depiction of the actual load presented by a production test. System designers need to use IBIS or other simulation tools to correlate the timing reference load to a system environment. The load capacitance value stated is only for the characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving. #### **6.4 Device Functional Modes** DMD functional modes are controlled by the DLPC4420 display controller. See the *DLPC4420 Display Controller Data Sheet* or contact a TI applications engineer. #### 6.5 Optical Interface and System Image Quality Considerations TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trade offs. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections. #### 6.5.1 Numerical Aperture and Stray Light Control TI recommends that the light cone angle defined by the numerical aperture of the illumination optics is the same as the light cone angle defined by the numerical aperture of the projection optics. This angle must not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border and/or active area could occur. #### 6.5.2 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 6.5.3 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level to be acceptable. ## **6.6 Micromirror Array Temperature Calculation** 図 6-1. DMD Thermal Test Points Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The following equations show the relationship between array temperature and the reference ceramic temperature, thermal test TP1 $\boxtimes$ 6-1 shown above: $$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$ $Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$ #### where - T<sub>ARRAY</sub> = Computed array temperature (°C) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 25 - R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in セクション 5.5 from array to ceramic TP1 図 6-1 (°C/W). - Q<sub>ARRAY</sub> = Total DMD Power (electrical + absorbed) on array (W). - Q<sub>ELECTRICAL</sub> = Nominal electrical power (W) - Q<sub>INCIDENT</sub> = Incident illumination optical power (W) - Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub> (W) - DMD average thermal absorptivity = 0.45 The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 0.8W. The absorbed optical power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array and 16.3% on the array border. The sample calculation for a typical projection application is as follows: ``` Q_{INCIDENT} = 25W (measured) T_{CERAMIC}= 55° (measured) Q_{ELECTRICAL} = 0.8W Q_{ARRAY} = 0.8W + (0.45 × 25W) = 12.1W T_{ARRAY} = 55°C + (12.1W × 0.6 C/W) = 62.3°C ``` # 6.7 Micromirror Power Density Calculation The calculation of the optical power density of the illumination on the DMD in the different wavelength bands uses the total measured optical power on the DMD, percent illumination overfill, area of the active array, and the ratio of the spectrum in the wavelength band of interest to the total spectral optical power. Product Folder Links: DLP550HE - ILL<sub>UV</sub> = [OP<sub>UV-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000mW/W ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = $[OP_{VIS-RATIO} \times Q_{INCIDENT}] \div A_{ILL} (W/cm^2)$ - ILL<sub>IR</sub> = [OP<sub>IR-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000mW/W ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = $[OP_{BLU-RATIO} \times Q_{INCIDENT}] \div A_{ILL} (W/cm^2)$ - ILL<sub>BLU1</sub> = [OP<sub>BLU1-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - $A_{III} = A_{ARRAY} \div (1 OV_{III}) (cm^2)$ #### where: - ILL<sub>UV</sub> = UV illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = VIS illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = IR illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = BLU illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>BLU1</sub> = BLU1 illumination power density on the DMD (W/cm<sup>2</sup>) - A<sub>II I</sub> = illumination area on the DMD (cm<sup>2</sup>) - Q<sub>INCIDENT</sub> = total incident optical power on DMD (W) (measured) - A<sub>ARRAY</sub> = area of the array (cm<sup>2</sup>) (data sheet) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated - OV<sub>II.I.</sub> = percent of total illumination on the DMD outside the array (%) (optical model) - OP<sub>UV-RATIO</sub> = ratio of the optical power for wavelengths <410nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>VIS-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤800nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>IR-RATIO</sub> = ratio of the optical power for wavelengths >800nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤475nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU1-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤440nm to the total optical power in the illumination spectrum (spectral measurement) The illumination area varies and depends on the illumination overfill. The total illumination area on the DMD is the array area and the overfill area around the array. The optical model is used to determine the percent of the total illumination on the DMD that is outside the array $(OV_{ILL})$ and the percent of the total illumination that is on the active array. From these values, the illumination area $(A_{ILL})$ is calculated. The illumination is assumed to be uniform across the entire array. From the measured illumination spectrum, the ratio of the optical power in the wavelength bands of interest to the total optical power is calculated. #### Sample calculation: ``` \begin{aligned} &Q_{INCIDENT} = 25W \text{ (measured)} \\ &A_{ARRAY} = (10.9440\text{mm} \times 8.2080\text{mm}) \div 100\text{mm}^2/\text{cm}^2 = 0.8983\text{cm}^2 \text{ (data sheet)} \\ &OV_{ILL} = 16.3\% \text{ (optical model)} \\ &OP_{UV-RATIO} = 0.00017 \text{ (spectral measurement)} \\ &OP_{VIS-RATIO} = 0.99977 \text{ (spectral measurement)} \\ &OP_{IR-RATIO} = 0.00006 \text{ (spectral measurement)} \\ &OP_{BLU-RATIO} = 0.28100 \text{ (spectral measurement)} \\ &OP_{BLU-RATIO} = 0.03200 \text{ (spectral measurement)} \\ &A_{ILL} = 0.8983\text{cm}^2 \div (1 - 0.163) = 1.0732\text{cm}^2 \\ &ILL_{UV} = [0.00017 \times 25\text{W}] \times 1000\text{mW/W} \div 1.0732\text{cm}^2 = 3.960\text{mW/cm}^2 \\ &ILL_{VIS} = [0.99977 \times 25\text{W}] \div 1.0732\text{cm}^2 = 23.29\text{W/cm}^2 \\ &ILL_{IR} = [0.00006 \times 25\text{W}] \times 1000\text{mW/W} \div 1.0732\text{cm}^2 = 1.398\text{mW/cm}^2 \\ &ILL_{BLU} = [0.28100 \times 25\text{W}] \div 1.0732\text{cm}^2 = 6.55\text{W/cm}^2 \\ &ILL_{BLU1} = [0.03200 \times 25\text{W}] \div 1.0732\text{cm}^2 = 0.75\text{W/cm}^2 \end{aligned} ``` English Data Sheet: DLPS238 # 6.8 Micromirror Landed-On/Landed-Off Duty Cycle #### 6.8.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle The micromirror landed-on and landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the On state versus the amount of time the same micromirror is landed in the Off state. As an example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the On state 100% of the time (and in the Off state 0% of the time); whereas 0/100 indicates that the pixel is in the Off state 100% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time. Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (On or Off), the two numbers (percentages) always add to 100. #### 6.8.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. #### 6.8.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD Temperature and landed duty cycle interact to affect the DMD's usable life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD's usable life. This is quantified in the derating curve. The importance of this curve is that: - All points along this curve represent the same usable life. - All points above this curve represent lower usable life (and the farther away from the curve, the lower the usable life). - All points below this curve represent higher usable life (and the farther away from the curve, the higher the usable life). In practice, this curve specifies the Maximum Operating DMD Temperature at a given long-term average landed duty cycle. Product Folder Links: DLP550HE 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated #### 6.8.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel will experience a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel will experience a 0/100 landed duty cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in 表 6-1. | 表 6-1. Grayscale Value | 表 6-1. Grayscale Value and Landed Duty Cycle | | | | | | |------------------------|----------------------------------------------|--|--|--|--|--| | GRAYSCALE VALUE | LANDED DUTY CYCLE | | | | | | | 0% | 0/100 | | | | | | | 10% | 10/90 | | | | | | | 20% | 20/80 | | | | | | | 30% | 30/70 | | | | | | | 40% | 40/60 | | | | | | | 50% | 50/50 | | | | | | | 60% | 60/40 | | | | | | | 70% | 70/30 | | | | | | | 80% | 80/20 | | | | | | | 90% | 90/10 | | | | | | | 100% | 100/0 | | | | | | 表 6-1. Grayscale Value and Landed Duty Cycle Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. During a given period of time, the landed duty cycle of a given pixel can be calculated as follows: Landed Duty Cycle = (Red\_Cycle\_% × Red\_Scale\_Value) + (Green\_Cycle\_% × Green\_Scale\_Value) + (Blue Cycle % × Blue Scale Value) #### Where • Red\_Cycle\_%, Green\_Cycle\_%, and Blue\_Cycle\_%, represent the percentage of the frame time that Red, Green, and Blue are displayed (respectively) to achieve the desired white point. (1) For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, and blue color intensities will be as shown in $\pm$ 6-2 and $\pm$ 6-3. 表 6-2. Example Landed Duty Cycle for Full-Color, Color Percentage | RED CYCLE | GREEN CYCLE | BLUE CYCLE | | | |-----------|-------------|------------|--|--| | 50% | 20% | 30% | | | Product Folder Links: DLP550HE Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 # 表 6-3. Example Landed Duty Cycle for Full-Color | RED SCALE | GREEN SCALE | BLUE SCALE | LANDED DUTY CYCLE | | | |-----------|-------------|------------|-------------------|--|--| | 0% | 0% | 0% | 0/100 | | | | 100% | 0% | 0% | 50/50 | | | | 0% | 100% | 0% | 20/80 | | | | 0% | 0% | 100% | 30/70 | | | | 12% | 0% | 0% | 6/94 | | | | 0% | 35% | 0% | 7/93 | | | | 0% | 0% | 60% | 18/82 | | | | 100% | 100% | 0% | 70/30 | | | | 0% | 100% | 100% | 50/50 | | | | 100% | 0% | 100% | 80/20 | | | | 12% | 35% | 0% | 13/87 | | | | 0% | 35% | 60% | 25/75 | | | | 12% | 0% | 60% | 24/76 | | | | 100% | 100% | 100% | 100/0 | | | # 7 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 7.1 Application Information Texas Instruments DLP technology is a micro-electro-mechanical systems (MEMS) technology that modulates light using a digital micromirror device (DMD). The DMD is a spatial light modulator that reflects incoming light from an illumination source to one of two directions, either towards the projection optics, or the collection optics. The large micromirror array size and ceramic package provide great thermal performance for bright display applications. Typical applications using the DLP550HE include smart lighting, education projectors, and business projectors. The following orderables have been replaced by the DLP550HE: #### **Device Information** | PART NUMBER | PACKAGE | PACKAGE<br>SIZE | MECHANICAL ICD | | | | |-------------|-----------|-------------------|----------------|--|--|--| | DLP550HET | FYA (149) | 32.20mm × 22.30mm | 2512649 | | | | | 8060-643AB | FYA (149) | 32.20mm × 22.30mm | 2512649 | | | | # 7.2 Typical Application The DLP550HE DMD combined with a DLPC4420 (or DLPC4430) digital controller, DLPA100 power management device, and DLPA200 micromirror driver provides SVGA resolution for bright, colorful display applications. ▼ 7-1 shows a typical display system using the DLP550HE and additional system components. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 31 図 7-1. Typical DLPC4430 Application (LED—Top, LPCW—Bottom) #### 7.2.1 Design Requirements The DLP 0.55-inch SVGA chipset creates a powerful projection system. This chipset includes the DLP550HE, DLPC4420, DLPA100, and the DLPA200. The DLP550HE is used as the core imaging device in the display system and contains a 0.55-inch array of micromirrors. The DLPC4420 controller is the digital interface between the DMD and the rest of the system. The controller drives the DMD by taking the converted source data from the front end receiver and transmitting it to the DMD over a high speed interface. The DLPA100 power management device provides voltage regulators for the controller and colorwheel motor control. The DLPA200 provides the power and sequencing to drive the DLP550HE. To ensure reliable operation, the DLP550HE DMD must always be used with the DLPC4420 display controller, a DLPA100 PMIC driver, and a DLPA200 DMD micromirror driver. Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The illumination source options include lamp, LED, laser, or laser phosphor. The type of illumination used and desired brightness will have a major effect on the overall system design and size. #### 7.2.2 Detailed Design Procedure For help connecting the DLPC4420 display controller and the DLP550HE DMD, see the reference design schematic. For a complete DLP system, an optical module or light engine is required that contains the DLP550HE DMD, associated illumination sources, optical elements, and necessary mechanical components. The optical module is typically supplied by an optical OMM (optical module manufacturer) who specializes in designing optics for DLP projectors. # 7.2.3 Application Curve 図 7-2. Luminance vs Current 33 Product Folder Links: DLP550HE # 8 Power Supply Recommendations The following power supplies are all required to operate the DMD: $V_{CC}$ , $V_{CCI}$ , and $V_{OFFSET}$ . $V_{SS}$ must also be connected. DMD power-up and power-down sequencing is controlled strictly by the DLP® display controller. 注 For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability. $V_{CC}$ , $V_{CCI}$ , and $V_{OFFSET}$ power supplies must be coordinated during power-up and power-down operations. $V_{SS}$ must also be connected. Failure to meet any of the below requirements results in a significant reduction in the reliability and lifetime of the DMD. Refer to $\boxtimes$ 8-1. # 8.1 DMD Power Supply Power-Up Procedure - During power-up, V<sub>CC</sub> and V<sub>CCI</sub> must always start and settle before V<sub>OFESET</sub> is applied to the DMD. - Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed in セクション 5.1 and in セクション 5.4. - During power-up, LVCMOS input pins must not be driven high until after V<sub>CC</sub> and V<sub>CCI</sub> have settled at operating voltages listed in セクション 5.4 table. # 8.2 DMD Power Supply Power-Down Procedure - During power-down, V<sub>CC</sub> and V<sub>CCI</sub> must be supplied until after V<sub>OFFSET</sub> is discharged to within the specified limit of ground. Refer to セクション 5.4. - Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed in セクション 5.1 and in セクション 5.4. During power-down, LVCMOS input pins must be less than specified in セクション 5.4. Product Folder Links: DLP550HE 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated 図 8-1. Power Supply Timing - A. See Pin Configuration and Functions for pin functions. - B. $V_{CC}$ must be up and stable prior to $V_{OFFSET}$ powering up. - C. PWRDNZ has two turn-on options. Option 1: PWRDNZ does not go high until $V_{CC}$ and $V_{OFFSET}$ are up and stable, or Option 2: PWRDNZ must be pulsed low for a minimum of $T_{PWRDNZ}$ , or 10ns after $V_{CC}$ and $V_{OFFSET}$ are up and stable. - D. There is a minimum of T<sub>LVDS</sub> ARSTZ, or 2µs, wait time from PWRDNZ going high for the LVDS receiver to recover. - E. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates the PWRDNZ and disables V<sub>OFFSET</sub>. - F. Under power-loss conditions, where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware, PWRDNZ goes low. - G. V<sub>CC</sub> must remain high until after V<sub>OFFSET</sub> goes low. - H. To prevent excess current, the supply voltage delta $|V_{CCI} V_{CC}|$ must be less than the specified limit in $29992 \times 5.4$ . 35 # 9 Layout # 9.1 Layout Guidelines The DLP550HE DMD is part of a chipset that is controlled by the DLPC4420 display controller in conjunction with the DLPA100 power and motor driver. These guidelines are targeted at designing a PCB board with the DLP550HE DMD. The DLP550HE DMD board is a high-speed multilayer PCB, with primarily high-speed digital logic utilizing dual edge clock rates up to about 400MHz for DMD LVDS signals. The remaining traces are comprised of low speed digital LVTTL signals. TI recommends that mini power planes are used for VOFFSET and MBRST[0:15]. Solid planes are required for DMD\_P3P3V(3.3V) and Ground. The target impedance for the PCB is $50\Omega \pm 10\%$ with the LVDS traces being $100\Omega \pm 10\%$ differential. TI recommends using an 8-layer stack-up as described in $\frac{1}{5000}$ 9-1. #### 9.2 Layout Example # 9.2.1 Layers The layer stack-up and copper weight for each layer is shown in $\frac{1}{2}$ 9-1. Small subplanes are allowed on signal routing layers to connect components to major sub-planes on top/bottom layers if necessary. | | 表 9-1. Layer Stack-Up | | | | | | | | | | | | |--------------|----------------------------------------|---------------|-------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | LAYER NUMBER | LAYER NAME | COPPER WEIGHT | COMMENTS | | | | | | | | | | | 1 | Side A - DMD only | 1.5oz. | DMD, escapes, low-frequency signals, power subplanes | | | | | | | | | | | 2 | Ground | 1oz. | Solid ground plane (net GND) | | | | | | | | | | | 3 | 3 Signal | | $50\Omega$ and $100\Omega$ differential signals | | | | | | | | | | | 4 | Ground | 1oz. | Solid ground plane (net GND) | | | | | | | | | | | 5 | 5 DMD_P3P3V | | +3.3V power plane (net DMD_P3P3V) | | | | | | | | | | | 6 | Signal | 0.5oz. | $50\Omega$ and $100\Omega$ differential signals | | | | | | | | | | | 7 | 7 Ground 8 Side B—All other Components | | Solid ground plane (net GND) | | | | | | | | | | | 8 | | | Discrete components, low-frequency signals, power subplanes | | | | | | | | | | 表 9-1. Laver Stack-Up #### 9.2.2 Impedance Requirements TI recommends the board have a matched impedance of $50\Omega$ ±10% for all signals. Special Impedance Requirements lists the exceptions. | 表 9-2. Special Impedance Requiremen | |-------------------------------------| |-------------------------------------| | | 20 21 oposiai impodantos regamento | | | | |-----------------------------------|------------------------------------|-------------------------------------------|--|--| | SIGNAL TYPE | SIGNAL NAME | IMPEDANCE (Ω) | | | | | D_AP(0:15), D_AN(0:15) | | | | | A channel LVDS differential pairs | DCLK_AP, DCLK_AN | 100 ±10% differential across each pair | | | | | SCTRL_AP, SCTRL_AN | Suom puii | | | | | D_BP(0:15), D_BN(0:15) | | | | | B channel LVDS differential pairs | DCLK_BP, DCLK_BN | 100 ±10% differential across<br>each pair | | | | | SCTRL_BP, SCTRL_BN | Suon puil | | | | | | | | | #### 9.2.3 Trace Width, Spacing 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Unless otherwise specified, TI recommends all signals follow the 0.005-inch/0.005-inch design rule. Minimum trace clearance from the ground ring around the PWB has a 0.10-inch minimum. Actual trace widths and clearances will be determined based on an analysis of impedance and stack-up requirements. Product Folder Links: DLP550HE English Data Sheet: DLPS238 # 10 Device and Documentation Support # 10.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ## 10.2 Device Support ## 10.2.1 Device Nomenclature 図 10-1. Part Number Description #### 10.2.2 Device Markings The device marking will include both human-readable information and a 2-dimensional matrix code. The human-readable information is described in 🗵 10-2. The 2-dimensional matrix code is an alpha-numeric character string that contains the DMD part number, Part 1 of Serial Number, and Part 2 of Serial Number. Example: DLP550HEA0FYA 図 10-2. DMD Marking Locations #### **10.3 Documentation Support** #### 10.3.1 Related Documentation The following documents contain additional information related to the chipset components used with the DLP550HE: - DLPC4430 Display Controller Data Sheet - DLPC4420 Display Controller Data Sheet Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 - DLPA100 Power and Motor Driver Data Sheet - DLPA200 Power and Motor Driver Data Sheet # 10.4 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.5 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.6 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.7 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.8 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision \* (April 2023) to Revision A (January 2025)Page・ドキュメント全体を通してメイン コントローラを DLPC4420 に更新 DLP550HE DMD へのリンクを追加しました。.......1・サポートされるディスプレイ コントローラとして DLPC4420 を追加。1・ DLP 製品のサード パーティ検索ツールおよび『テキサス・インスツルメンツの DLP ディスプレイ テクノロジーを使用した設計の開始』へのリンクを追加。1・ Added sections SOLID STATE ILLUMINATION and LAMP ILLUMINATION to Recommended Operating Conditions table.9・ Expanded and updated table Micromirror Array Optical Characteristics.19・ Changed Micromirror Array Temperature Calculation.25・ Updated DMD Thermal Test Points illustration.25・ Added section Micromirror Power Density Calculation.26 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 39 Product Folder Links: DLP550HE # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated www.ti.com 2-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | | | Part marking (6) | |-----------------------|--------|---------------|------------------|--------------------------|------|-------------------------------|------------------|---------|------------------| | | | | | | | (4) | (5) | | | | DLP550HEA0FYA | Active | Production | CPGA (FYA) 149 | 33 JEDEC<br>TRAY (5+1) | Yes | NI-PD-AU | N/A for Pkg Type | 0 to 70 | | | DLP550HEA0FYA.B | Active | Production | CPGA (FYA) 149 | 33 JEDEC<br>TRAY (5+1) | Yes | NI-PD-AU | N/A for Pkg Type | 0 to 70 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. www.ti.com 23-May-2025 #### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |-----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | DLP550HEA0FYA | FYA | CPGA | 149 | 33 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | | DLP550HEA0FYA.B | FYA | CPGA | 149 | 33 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated