**DLP5500** # DLP5500 DLP 0.55 インチ XGA シリーズ 450 デジタル マイクロミラー デバイ ス ## 1 特長 - 対角 0.55 インチ (16.5mm) のマイクロミラー アレイ - 1024 × 768 のアルミニウム製、マイクロメートル サ イズのミラー アレイ (XGA 解像度) - 10.8µm のマイクロミラー ピッチ - マイクロミラー傾斜角:±12° (フラット状態に対して) - コーナー イルミネーション (対角照射) 対応 - 広帯域の可視光 (420nm~700nm) で使用するよう設 計: - ウィンドウ透過率 97% (シングル パス、ウィンドウ表 面を2回通過) - マイクロミラーの反射率 88% - アレイの回折効率 86% - アレイの充填率 92% - 16 ビット、低電圧差動信号 (LVDS) のダブル データ レート (DDR) 入力データバス - 入力データ クロック速度:200MHz - 専用の DLPC200 コントローラによる高速なパターン レート: - 5,000Hz (1 ビットのバイナリ パターン) - 500Hz (8 ビットのグレイスケール パターン) - 専用の DLPC900 コントローラによる高速なパターン レート: - 10,638.298Hz (1 ビットのバイナリ パターン) - 266.453Hz (8 ビットのグレイスケール パターン) - シリーズ 450 のパッケージ特性: - サーマル領域 18mm × 12mm で、画面上の高い ルーメン (2000lm 超) を実現 - 149 マイクロピン グリッド アレイによる堅牢な電気 的接続 - パッケージは Amphenol InterCon Systems 450-2.700-L-13.25-149 ソケットに適合します ## 2 アプリケーション - 産業用 - マシン ビジョンおよび品質管理用の 3D スキャナ - 3D プリンティング - ダイレクトイメージング リソグラフィ - レーザーマーキングおよびリペア - 産業用および医療用イメージング - 医療用計測装置 - デジタル露光システム - 医療 - 眼科用機器 - 四肢および皮膚測定用の 3D スキャナ - ハイパースペクトル画像処理 - ディスプレイ - 3D 画像処理顕微鏡 - インテリジェントおよび適応型照明 ## 3 概要 750000 を超えるマイクロミラーを搭載した高解像度 DLP5500 (0.55" XGA) デジタル マイクロミラー デバイス (DMD)は、入射光の振幅、方向、位相を変調する空間光 変調器 (SLM) です。この高度な光制御テクノロジには、 産業用、医療用、コンシューマ市場向けに数多くの用途が あります。DLP5500 により、3D 印刷アプリケーションで高 解像度を実現できます。 #### 製品情報 | 部品番号 | パッケージ (1) | パッケージ<br>サイズ | |---------|------------|-------------------| | DLP5500 | CPGA (149) | 22.30mm × 32.20mm | (1) 詳細については、セクション 13 を参照してください。 代表的なアプリケーション # **Table of Contents** | 1 | 特長 | . 1 | |---|------------------------------------------------|-----| | 2 | アプリケーション | 1 | | 3 | 概要 | . 1 | | 4 | 概要 (続き) | 3 | | | Pin Configuration and Functions | | | | Specifications | | | | 6.1 Absolute Maximum Ratings | 7 | | | 6.2 Storage Conditions | | | | 6.3 ESD Ratings | . 7 | | | 6.4 Recommended Operating Conditions | 8 | | | 6.5 Thermal Information | | | | 6.6 Electrical Characteristics | 10 | | | 6.7 Timing Requirements | 12 | | | 6.8 System Mounting Interface Loads | | | | 6.9 Micromirror Array Physical Characteristics | 17 | | | 6.10 Micromirror Array Optical Characteristics | 18 | | | 6.11 Window Characteristics | | | | 6.12 Chipset Component Usage Specification | | | 7 | Detailed Description | | | | 7.1 Overview | | | | 7.2 Functional Block Diagram | | | | 7.3 Feature Description | | | | 7.4 Device Functional Modes | 25 | | 7.5 Window Characteristics and Optics | 25 | |-------------------------------------------------|----| | 7.6 Micromirror Array Temperature Calculation | 26 | | 7.7 Micromirror Landed-on/Landed-Off Duty Cycle | | | 8 Application and Implementation | | | 8.1 Application Information | | | 8.2 Typical Application | | | 9 Power Supply Recommendations | | | 9.1 DMD Power-Up and Power-Down Procedures | 33 | | 10 Layout | 34 | | 10.1 Layout Guidelines | 34 | | 10.2 Layout Example | 34 | | 11 Device and Documentation Support | 36 | | 11.1 Device Support | 36 | | 11.2 Documentation Support | 36 | | 11.3 Related Documentation | 36 | | <b>11.4</b> サポート・リソース | 36 | | 11.5 Trademarks | 37 | | 11.6 静電気放電に関する注意事項 | 37 | | 11.7 用語集 | 37 | | 12 Revision History | | | 13 Mechanical, Packaging, and Orderable | | | Information | 37 | ## 4 概要 (続き) XGA 解像度であるため、3D マシン ビジョン アプリケーションで大きな物体をスキャンするときに直接的な利点があります。DLP5500 の信頼性の高い機能と動作を実現するには、DLPC200 デジタル コントローラおよび DLPA200 アナログドライバと組み合わせて使用する必要があります。この専用チップセットにより、堅牢で高解像度の XGA と、高速なシステム ソリューションを実現できます。 ## 5 Pin Configuration and Functions 図 5-1. FYA Package 149-Pin CPGA Series 450 Bottom View 表 5-1. Pin Functions | | 20111111111111111111111 | | | | | | | | | |------------------|-------------------------|---------|--------|---------------------|---------------------|--------|-------------------------|-----------------------|--| | PIN <sup>(</sup> | 1) | TYPE | SIGNAL | DATA | INTERNAL | СГОСК | DESCRIPTION | TRACE | | | NAME | NO. | (I/O/P) | | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | | | (mils) <sup>(4)</sup> | | | DATA INPUTS | | | | | | | | | | | D_AN1 | G20 | Input | LVCMOS | DDR | Differential | DCLK_A | | 715 | | | D_AP1 | H20 | Input | LVCMOS | DDR | Differential | DCLK_A | | 744 | | | D_AN3 | H19 | Input | LVCMOS | DDR | Differential | DCLK_A | | 688 | | | D_AP3 | G19 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 703 | | | D_AN5 | F18 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 686 | | | D_AP5 | G18 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 714 | | | D_AN7 | E18 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 689 | | | D_AP7 | D18 | Input | LVCMOS | DDR | Differential | DCLK_A | Input data bus A (LVDS) | 705 | | | D_AN9 | C20 | Input | LVCMOS | DDR | Differential | DCLK_A | Input data bus A (LVDS) | 687 | | | D_AP9 | D20 | Input | LVCMOS | DDR | Differential | DCLK_A | | 715 | | | D_AN11 | B18 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 715 | | | D_AP11 | A18 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 732 | | | D_AN13 | A20 | Input | LVCMOS | DDR | Differential | DCLK_A | | 686 | | | D_AP13 | B20 | Input | LVCMOS | DDR | Differential | DCLK_A | | 715 | | | D_AN15 | B19 | Input | LVCMOS | DDR | Differential | DCLK_A | | 700 | | | D_AP15 | A19 | Input | LVCMOS | DDR | Differential | DCLK_A | 1 | 719 | | | | - | | | | | | | | | 3 # 表 5-1. Pin Functions (続き) | PIN <sup>(1</sup> | ) | TYPE | | DATA | INTERNAL | | | TRACE | |-------------------|-------------|------------|-------------|---------------------|---------------------|---------|-------------------------|-----------------------| | NAME | NO. | (I/O/P) | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | CLOCK | DESCRIPTION | (mils) <sup>(4)</sup> | | D_BN1 | K20 | Input | LVCMOS | DDR | Differential | DCLK_B | | 716 | | D_BP1 | J20 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 745 | | D_BN3 | J19 | Input | LVCMOS | DDR | Differential | DCLK_B | | 686 | | D_BP3 | K19 | Input | LVCMOS | DDR | Differential | DCLK_B | | 703 | | D_BN5 | L18 | Input | LVCMOS | DDR | Differential | DCLK_B | | 686 | | D_BP5 | K18 | Input | LVCMOS | DDR | Differential | DCLK_B | | 714 | | D_BN7 | M18 | Input | LVCMOS | DDR | Differential | DCLK_B | | 693 | | D_BP7 | N18 | Input | LVCMOS | DDR | Differential | DCLK_B | | 709 | | D_BN9 | P20 | Input | LVCMOS | DDR | Differential | DCLK_B | Input data bus B (LVDS) | 687 | | D_BP9 | N20 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 715 | | D_BN11 | R18 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 702 | | D_BP11 | T18 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 719 | | D_BN13 | T20 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 686 | | D_BP13 | R20 | Input | LVCMOS | DDR | Differential | DCLK_B | | 715 | | D_BN15 | R19 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 680 | | D_BP15 | T19 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 700 | | DCLK_AN | D19 | Input | LVCMOS | _ | Differential | _ | Input data bus A Clock | 700 | | DCLK_AP | E19 | Input | LVCMOS | _ | Differential | _ | (LVDS) | 728 | | DCLK_BN | N19 | Input | LVCMOS | _ | Differential | _ | Input data bus B Clock | 700 | | DCLK_BP | M19 | Input | LVCMOS | _ | Differential | _ | (LVDS) | 728 | | ATA CONTROL | INPUTS | • | | | | • | | | | SCTRL_AN | F20 | Input | LVCMOS | DDR | Differential | DCLK_A | | 716 | | SCTRL_AP | E20 | Input | LVCMOS | DDR | Differential | DCLK_A | Data Control (I) (DC) | 731 | | SCTRL_BN | L20 | Input | LVCMOS | DDR | Differential | DCLK_B | Data Control (LVDS) | 707 | | SCTRL_BP | M20 | Input | LVCMOS | DDR | Differential | DCLK_B | 1 | 722 | | ERIAL COMMU | NICATION (S | CP) AND CO | NFIGURATION | | | • | | | | SCP_CLK | A8 | Input | LVCMOS | _ | Pulldown | _ | | _ | | SCP_DO | A9 | Output | LVCMOS | _ | _ | SCP_CLK | | _ | | SCP_DI | A5 | Input | LVCMOS | _ | Pulldown | SCP_CLK | | _ | | SCP_EN | В7 | Input | LVCMOS | _ | Pulldown | SCP_CLK | | _ | | PWRDN | В9 | Input | LVCMOS | _ | Pulldown | _ | | _ | | MICROMIRROR | BIAS CLOCK | ING PULSE | • | • | | • | | | | MODE_A | A4 | Input | LVCMOS | _ | Pulldown | _ | | _ | 4 # 表 5-1. Pin Functions (続き) | | | | 7 | X 0 1. 1 II | i i unctions (® | ic) | | | |-------------------|-----|---------|--------|---------------------|---------------------|-------|-------------------------------------------------------|-----------------------| | PIN <sup>(1</sup> | | TYPE | SIGNAL | DATA | INTERNAL | CLOCK | DESCRIPTION | TRACE | | NAME | NO. | (I/O/P) | | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | | | (mils) <sup>(4)</sup> | | MBRST0 | C3 | Input | Analog | _ | _ | _ | | _ | | MBRST1 | D2 | Input | Analog | _ | | _ | | _ | | MBRST2 | D3 | Input | Analog | _ | _ | _ | | _ | | MBRST3 | E2 | Input | Analog | _ | _ | _ | | _ | | MBRST4 | G3 | Input | Analog | _ | _ | _ | | _ | | MBRST5 | E1 | Input | Analog | _ | _ | _ | Micromirror Bias | _ | | MBRST6 | G2 | Input | Analog | _ | _ | _ | Clocking Pulse | _ | | MBRST7 | G1 | Input | Analog | _ | _ | _ | "MBRST" signals "clock"<br>micromirrors into state of | _ | | MBRST8 | N3 | Input | Analog | _ | _ | _ | LVCMOS memory cell | _ | | MBRST9 | M2 | Input | Analog | _ | _ | _ | associated with each mirror. | _ | | MBRST10 | M3 | Input | Analog | _ | _ | _ | - IIIIIIOI. | _ | | MBRST11 | L2 | Input | Analog | _ | _ | _ | | _ | | MBRST12 | J3 | Input | Analog | _ | _ | _ | | _ | | MBRST13 | L1 | Input | Analog | _ | _ | _ | | _ | | MBRST14 | J2 | Input | Analog | _ | _ | _ | | _ | | MBRST15 | J1 | Input | Analog | _ | _ | _ | | _ | 5 ## 表 5-1. Pin Functions (続き) | PIN <sup>(1</sup> | ) | TYPE | | DATA | INTERNAL | | | TRACE | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|---------------------|---------------------|-------|--------------------------------------|-----------------------| | NAME | NO. | (I/O/P) | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | CLOCK | DESCRIPTION | (mils) <sup>(4)</sup> | | POWER | | | | | | | | | | V <sub>CC</sub> | B11,B12,B1<br>3,B16,R12,<br>R13,R16,R<br>17 | Power | Analog | _ | _ | _ | Power for LVCMOS<br>Logic | _ | | V <sub>CCI</sub> | A12,A14,A1<br>6,T12,T14,<br>T16 | Power | Analog | _ | _ | _ | Power supply for LVDS<br>Interface | _ | | V <sub>CC2</sub> | C1,D1,M1,<br>N1 | Power | Analog | _ | _ | _ | Power for High Voltage<br>CMOS Logic | _ | | V <sub>SS</sub> | A6,A11,A13<br>,A15,A17,B<br>4,B5,B8,B1<br>4,B15,B17,<br>C2,C18,C1<br>9,F1,F2,F1<br>9,H1,H2,H3<br>,H18,J18,K<br>1,K2,L19,N<br>2,P18,P19,<br>R4,R9,R14,<br>R15,T7,T13<br>,T15,T17 | Power | Analog | _ | _ | _ | Common return for all power inputs | _ | | RESERVED SIGN | IALS (Not for | use in syste | em) | | | | | | | RESERVED_R7 | R7 | Input | LVCMOS | _ | Pulldown | _ | | _ | | RESERVED_R8 | R8 | Input | LVCMOS | _ | Pulldown | _ | Pins should be | _ | | RESERVED_T8 | T8 | Input | LVCMOS | _ | Pulldown | _ | connected to V <sub>SS</sub> | _ | | RESERVED_B6 | В6 | Input | LVCMOS | _ | Pulldown | _ | | _ | | NO_CONNECT | A3, A7,<br>A10, B2,<br>B3, B10,<br>E3, F3, K3,<br>L3, P1, P2,<br>P3, R1, R2,<br>R3, R5, R6,<br>R10, R11,<br>T1, T2, T3,<br>T4, T5, T6,<br>T9, T10, | _ | _ | _ | _ | _ | DO NOT CONNECT | _ | - (1) The following power supplies are required to operate the DMD: VCC, VCCI, VCC2. VSS must also be connected. - (2) DDR = Double Data Rate. SDR = Single Data Rate. Refer to the セクション 6.7 for specifications and relationships. - (3) Refer to セクション 6.6 for differential termination specification. - (4) Internal Trace Length (mils) refers to the package electrical trace length. ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |--------------------|---------------------------------------------------------------------------|-----------------------------------------------|------|-----------------------|------| | ELECTR | RICAL | | | | | | V <sub>CC</sub> | Voltage applied to V <sub>CC</sub> <sup>(2) (3)</sup> | | -0.5 | 4 | V | | V <sub>CCI</sub> | Voltage applied to V <sub>CCI</sub> <sup>(2) (3)</sup> | | -0.5 | 4 | V | | | Delta supply voltage V <sub>CC</sub> - V <sub>CCI</sub> <sup>(4)</sup> | | | 0.3 | V | | V <sub>ID</sub> | Maximum differential voltage, Damage See 図 6-6 | e can occur to internal resistor if exceeded, | | 700 | mV | | V <sub>CC2</sub> | Voltage applied to V <sub>OFFSET</sub> (2) (3) (4) | | -0.5 | 8 | V | | V <sub>MBRST</sub> | Voltage applied to MBRST[0:15] Input Pins | | -28 | 28 | V | | | Voltage applied to all other pins <sup>(2)</sup> | | -0.5 | V <sub>CC</sub> + 0.3 | V | | I <sub>OH</sub> | Current required from a high-level output | V <sub>OH</sub> = 2.4 V | | -20 | mA | | I <sub>OL</sub> | Current required from a low-level output | V <sub>OL</sub> = 0.4 V | | 15 | mA | | ENVIRO | NMENTAL | | | | | | T <sub>CASE</sub> | Case temperature: operational (5) (6) | | -20 | 90 | °C | | | Case temperature: non–operational (6 | ) | -40 | 90 | °C | | | Dew Point (Operating and non-Operat | ting) | | 81 | °C | <sup>(1)</sup> Stresses beyond those listed under セクション 6.1 may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under セクション 6.4. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages referenced to V<sub>SS</sub> (ground). - (3) Voltages V<sub>CC</sub>, V<sub>CCI</sub>, and V<sub>CC2</sub> are required for proper DMD operation. - (4) Exceeding the recommended allowable absolute voltage difference between V<sub>CC</sub> and V<sub>CCI</sub> may result in an excess current draw. The difference between V<sub>CC</sub> and V<sub>CCI</sub>, | V<sub>CC</sub> V<sub>CCI</sub>|, should be less than .3V. - (5) Exposure of the DMD simultaneously to any combination of the maximum operating conditions for case temperature, differential temperature, or illumination power density (see セクション 6.4). - (6) DMD Temperature is the worst-case of any test point shown in 🗵 7-4or the active array as calculated by the セクション 7.6. #### 6.2 Storage Conditions applicable before the DMD is installed in the final product | | | | MIN | MAX | UNIT | |------------------|-------------------------|------------------------------------|-----|-----|------| | T <sub>stg</sub> | DMD storage temperature | | -40 | 80 | °C | | т | T Ctanana danunaint | Storage Dew Point - longterm (1) | | 24 | °C | | I DP | Storage dew point | Storage Dew Point - short term (2) | | 28 | | - (1) Long-term is defined as the usable life of the device. - (2) Dew points beyond the specified long-term dew point are for short-term conditions only, where short-term is defined as less than 60 cumulative days over the usable life of the device (operating, non-operating, or storage). #### 6.3 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge immunity for LVCMOS [I/O] pins <sup>(2)</sup> | ±2000 | | | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all other pins [power, control pins] except MBRST (1) | ±2000 | V | | | | | Electrostatic discharge immunity for MBRST[0:15] pins <sup>(2)</sup> | <250 | | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 <sup>(2)</sup> Tested in accordance with JESD22-A114-B Electrostatic Discharge (ESD) sensitivity testing Human Body Model (HBM). # **6.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------------------------|------------------------------------------------------------------------------|-------|-----|------------|------| | SUPPLY VOLTAGES(1) | ) (2) | | | | | | V <sub>CC</sub> | Supply voltage for LVCMOS core logic | 3.15 | 3.3 | 3.45 | V | | V <sub>CCI</sub> | Supply voltage for LVDS receivers | 3.15 | 3.3 | 3.45 | V | | V <sub>CC2</sub> | Mirror electrode and HVCMOS supply voltage (1) (2) | 8.25 | 8.5 | 8.75 | V | | V <sub>CCI</sub> -V <sub>CC</sub> | Supply voltage delta (absolute value) (3) | | | 0.3 | V | | V <sub>MBRST</sub> | Micromirror clocking pulse voltages | -27 | | 26.5 | V | | LVCMOS PINS | | | | | | | V <sub>IH</sub> | High level Input voltage <sup>(4)</sup> | 1.7 | 2.5 | VCC + 0.15 | V | | V <sub>IL</sub> | Low level Input voltage <sup>(4)</sup> | - 0.3 | | 0.7 | V | | I <sub>OH</sub> | High level output current at V <sub>OH</sub> = 2.4 V | | | -20 | mA | | I <sub>OL</sub> | Low level output current at V <sub>OL</sub> = 0.4 V | | | 15 | mA | | T <sub>PWRDNZ</sub> | PWRDNZ pulse width <sup>(5)</sup> | 10 | | | ns | | SCP INTERFACE | | | | | | | $f_{clock}$ | SCP clock frequency <sup>(6)</sup> | | | 500 | kHz | | t <sub>SCP_SKEW</sub> | Time between valid SCPDI and rising edge of SCPCLK <sup>(7)</sup> | -800 | | 800 | ns | | t <sub>SCP_DELAY</sub> | Time between valid SCPDO and rising edge of SCPCLK <sup>(7)</sup> | | | 700 | ns | | t <sub>SCP_BYTE_INTERVAL</sub> | Time between consecutive bytes | 1 | | | μs | | t <sub>SCP_NEG_ENZ</sub> | Time between falling edge of SCPENZ and the first rising edge of SCPCLK | 30 | | | ns | | t <sub>SCP_PW_ENZ</sub> | SCPENZ inactive pulse width (high level) | 1 | | | μs | | t <sub>SCP_OUT_EN</sub> | Time required for SCP output buffer to recover after SCPENZ (from tri-state) | | | 1.5 | ns | | $f_{ m clock}$ | SCP circuit clock oscillator frequency (8) | 9.6 | | 11.1 | MHz | ## 6.4 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------------------------|---------------------------------------------------------------------------|----------|------|--------------------------------------|--------------------| | LVDS INTERFACE | | <u> </u> | | | | | $f_{clock}$ | Clock frequency for LVDS interface, DCLK (all channels) | | 200 | | MHz | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(9)</sup> | 100 | 400 | 600 | mV | | V <sub>CM</sub> | Common mode (9) | | 1200 | | mV | | V <sub>LVDS</sub> | LVDS voltage <sup>(9)</sup> | 0 | | 2000 | mV | | t <sub>LVDS_RSTZ</sub> | Time required for LVDS receivers to recover from PWRDNZ | | | 10 | ns | | Z <sub>IN</sub> | Internal differential termination resistance | 95 | | 105 | Ω | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | 90 | 100 | 110 | Ω | | ENVIRONMENTAL (10) | | ' | | ' | | | т | Long-term DMD temperature (operational) (11) (12) (16) | 10 | | 40 to 70 <sup>(12)</sup> | °C | | T <sub>DMD</sub> | Short-term DMD temperature (operational)(11) (17) | -20 | | 75 | °C | | T <sub>WINDOW</sub> | Window temperature – operational <sup>(13)</sup> | | | 90 | °C | | T <sub>CERAMIC-WINDOW-DELTA</sub> | Delta ceramic-to-window temperature -operational (13) (14) | | | 30 | °C | | | Long-term dew point (operational & non-operational) | | | 24 | °C | | | Short-term dew point <sup>(16)</sup> (18) (operational & non-operational) | | | 28 | °C | | ILL <sub>UV</sub> | Illumination, wavelength < 420 nm | | | 0.68 | mW/cm <sup>2</sup> | | ILL <sub>VIS</sub> | Illumination, wavelengths between 420 and 700 nm | | | Thermally<br>Limited <sup>(15)</sup> | mW/cm <sup>2</sup> | | ILL <sub>IR</sub> | Illumination, wavelength > 700 nm | | | 10 | mW/cm <sup>2</sup> | - Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected - (2) VOFFSET supply transients must fall within specified max voltages. - 3) To prevent excess current, the supply voltage delta |VCCI VCC| must be less than the specified limit. - (4) Tester Conditions for V<sub>IH</sub> and V<sub>IL</sub>: - Frequency = 60MHz. Maximum Rise Time = 2.5ns at (20% to 80%) - Frequency = 60MHz. Maximum Fall Time = 2.5ns at (80% to 20%) - (5) PWRDNZ input pin resets the SCP and disables the LVDS receivers. PWRDNZ input pin overrides SCPENZ input pin and tri-states the SCPDO output pin. - (6) The SCP clock is a gated clock. The duty cycle shall be 50% ± 10%. SCP parameter is related to the frequency of DCLK. - (7) Refer to **図** 6-3. - (8) SCP internal oscillator is specified to operate all SCP registers. For all SCP operations, DCLK is required. - (9) Refer to ⊠ 6-5, ⊠ 6-6, and ⊠ 6-7. - (10) Optimal, long-term performance and optical efficiency of the Digital Micromirror Device (DMD) can be affected by various application parameters, including illumination spectrum, illumination power density, micromirror landed duty-cycle, ambient temperature (storage and operating), DMD temperature, ambient humidity (storage and operating), and power on or off duty cycle. TI recommends that application-specific effects be considered as early as possible in the design cycle. - (11) DMD Temperature is the worst-case of any thermal test point in 🗵 7-4, or the active array as calculated by the セクション 7.6.3. - (12) Per 🗵 6-1, the maximum operational case temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to セクション 7.7 for a definition of micromirror landed duty cycle. - (13) Window temperature as measured at thermal test points TP2, TP3, TP4, and TP5 in 🗵 7-4. The locations of thermal test points TP2, TP3, TP4, and TP5 in 🗵 7-4 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, a test point should be added to that location. - (14) Ceramic package temperature as measured at test point 1 (TP 1) in 🗵 7-4. - (15) Refer to セクション 6.5 and セクション 7.6. - (16) Long-term is defined as the average over the usable life of the device. - (17) Short-term is defined as less than 60 cumulative days over the usable life of the device. - (18) Dew points beyond the specified long-term dew point (operating, non-operating, or storage) are for short-term conditions only, where short-term is defined as< 60 cumulative days over the usable life of the device. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 6-1. Max Recommended DMD Temperature—Derating Curve ## 6.5 Thermal Information | | DLP5500 | | |--------------------------------------------------------------------------------------|------------|------| | THERMAL METRIC | FYA (CPGA) | UNIT | | | 149 PINS | | | Thermal resistance from active array to specified point on case (TP1) <sup>(1)</sup> | 0.6 | °C/W | (1) For more information, see セクション 7.6. ## 6.6 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------------------|--------------------------|----------------------------------|-----|-----|-----|------| | V <sub>OH</sub> | High-level output voltage <sup>(1)</sup> , See ⊠ 6-2 | V <sub>CC</sub> = 3.0 V, | I <sub>OH</sub> = -20 mA | 2.4 | | | V | | V <sub>OL</sub> | Low-level output voltage <sup>(1)</sup> , See ⊠ 6-2 | V <sub>CC</sub> = 3.6 V, | I <sub>OL</sub> = 15 mA | | | 0.4 | V | | I <sub>OZ</sub> | High impedance output current <sup>(1)</sup> | V <sub>CC</sub> = 3.6 V | | | | 10 | μΑ | | I <sub>IL</sub> | Low-level input current <sup>(1)</sup> | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = 0 V | | | -60 | μΑ | | I <sub>IH</sub> | High-level input current <sup>(1)</sup> | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = V <sub>CC</sub> | | | 200 | μΑ | | Icc | Current into V <sub>CC</sub> pin | V <sub>CC</sub> = 3.6 V, | | | | 750 | mA | | I <sub>CCI</sub> | Current into V <sub>OFFSET</sub> pin <sup>(2)</sup> | V <sub>CCI</sub> = 3.6 V | | | | 450 | mA | | I <sub>CC2</sub> | Current into V <sub>CC2</sub> pin | V <sub>CC2</sub> = 8.75V | | | | 25 | mA | | Z <sub>IN</sub> | Internal Differential Impedance | | | 95 | | 105 | Ω | | Z <sub>LINE</sub> | Line Differential Impedance (PWB or Trace) | | | 90 | 100 | 110 | Ω | | Cı | Input capacitance <sup>(1)</sup> | f = 1 MHz | | | | 10 | pF | | Co | Output capacitance <sup>(1)</sup> | f = 1 MHz | | | | 10 | pF | | C <sub>IM</sub> | Input capacitance for<br>MBRST[0:15] pins | f = 1 MHz | | 160 | | 210 | pF | <sup>(1)</sup> Applies to LVCMOS pins only 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> Exceeding the maximum allowable absolute voltage difference between V<sub>CC</sub> and V<sub>CCI</sub> may result in excess current draw. (Refer to Absolute Maximum Ratings for details) # LOAD CIRCUIT RL From Output Under Test Channel $C_L = 50 \text{ pF}$ $C_L = 5 \text{ pF for Disable Time}$ 図 6-2. Measurement Condition for LVCMOS Output 11 ## 6.7 Timing Requirements over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------------|--------------------------------------------------------------------------|-------|------|------|------| | LVDS TIMIN | G PARAMETERS (See ⊠ 6-9) | | | | | | t <sub>c</sub> | Clock Cycle DLCK_A or DCLKC_B | | 5 | | ns | | t <sub>w</sub> | Pulse Width DCLK_A or DCLK_B | | 2.5 | | ns | | t <sub>s</sub> | Setup Time, D_A[0:15] before DCLK_A | .35 | | | ns | | t <sub>s</sub> | Setup Time, D_B[0:15] before DCLK_B | .35 | | | ns | | t <sub>h</sub> | Hold Time, D_A[0:15] after DCLK_A | .35 | | | ns | | t <sub>h</sub> | Hold Time, D_B[0:15] after DCLK_B | .35 | | | ns | | t <sub>skew</sub> | Channel B relative to Channel A | -1.25 | | 1.25 | ns | | LVDS WAVE | FORM REQUIREMENTS (See 🗵 6-6) | | | | | | V <sub>ID</sub> | Input Differential Voltage (absolute difference) | 100 | 400 | 600 | mV | | V <sub>CM</sub> | Common Mode Voltage | | 1200 | | mV | | V <sub>LVDS</sub> | LVDS Voltage | 0 | | 2000 | mV | | t <sub>r</sub> | Rise Time (20% to 80%) | 100 | | 400 | ps | | t <sub>r</sub> | Fall Time (80% to 20%) | 100 | | 400 | ps | | SERIAL CO | NTROL BUS TIMING PARAMETERS (See ☑ 6-3 and ☑ 6-4) | | | • | | | f <sub>SCP_CLK</sub> | SCP Clock Frequency | 50 | | 500 | kHz | | t <sub>SCP_SKEW</sub> | Time between valid SCP_DI and rising edge of SCP_CLK | -300 | | 300 | ns | | t <sub>SCP_DELAY</sub> | Time between valid SCP_DO and rising edge of SCP_CLK | | | 2600 | ns | | t <sub>SCP_EN</sub> | Time between falling edge of SCP_EN and the first rising edge of SCP_CLK | 30 | | | ns | | t <sub>r_SCP</sub> | Rise time for SCP signals | | | 200 | ns | | t <sub>fP</sub> | Fall time for SCP signals | | | 200 | ns | 図 6-3. Serial Communications Bus Timing Parameters 図 6-4. Serial Communications Bus Waveform Requirements Refer to LVDS Interface section of the セクション 6.4. Refer to Pin Configuration and Functions for list of LVDS pins. 図 6-5. LVDS Voltage Definitions (References) Not to scale. Refer to the LVDS Interface section of the セクション 6.4. ## 図 6-6. LVDS Waveform Requirements Refer to the LVDS Interface section of the セクション 6.4. Refer to セクション 5 for a list of LVDS pins. ## 図 6-7. LVDS Equivalent Input Circuit 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Refer to セクション 5 for a list of LVDS pins and SCP pins. ## 図 6-8. Rise Time and Fall Time 図 6-9. LVDS Timing Waveforms 15 ## 6.8 System Mounting Interface Loads | PARAMETER | | | | NOM | MAX | UNIT | |--------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------|--|-----|-----|------| | Maximum system mounting interface load to be applied to the: | Thermal Interface area | Static load applied to the thermal interface area, See 🗵 6-10 | | | 111 | N | | | Electrical Interface area | Static load applied to each electrical interface area no. 1 and no. 2, See 🗵 6-10 | | | 55 | N | 図 6-10. System Interface Loads ## 6.9 Micromirror Array Physical Characteristics Additional details are provided in the セクション 13 section at the end of this document. | | PARAMETER | VALUE | UNIT | | | |---|--------------------------------------|------------------------------------------------|-----------------------------------|--------|--------------------| | М | Number of active micromirror columns | | | 1024 | micromirrors | | N | Number of active micromirror rows | | See Micromirror | 768 | IIIICIOIIIIIIOIS | | Р | Micromirror pitch | | Array Physical<br>Characteristics | 10.8 | μm | | | Micromirror active array width | M×P | | 11.059 | mm | | | Micromirror active array height | N×P | | 8.294 | mm | | | Micromirror active array border | Pond of<br>Micromirror<br>(POM) <sup>(1)</sup> | | 10 | micromirrors /side | (1) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF. Refer to the Micromirror Array Physical Characteristics table for M, N, and P specifications. 図 6-11. Micromirror Array Physical Characteristics ## 6.10 Micromirror Array Optical Characteristics TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. See the Application Notes for additional details, considerations, and guidelines: TI DLP® System Design: Optical Module Specifications. | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-------|-----|--------------| | Micromirror tilt angle, a | DMD parked state <sup>(1) (2) (3)</sup> , see ⊠ 7-3. | | 0 | | degrees | | which the angle, <b>a</b> | DMD landed state <sup>(1) (4) (5)</sup> , see 🗵 7-3. | | 12 | | uegrees | | Micromirror tilt angle variation, <b>b</b> <sup>(1)</sup> <sup>(4)</sup> <sup>(6)</sup> <sup>(7)</sup> <sup>(8)</sup> | See ⊠ 7-3. | -1 | | 1 | degrees | | Micromirror Cross Over Time <sup>(10)</sup> | | | 16 | 22 | μs | | Micromirror Switching Time <sup>(11)</sup> | | | 140 | | μs | | Non-operating micromirrors <sup>(12)</sup> | Non-adjacent micromirrors | | | 10 | micromirrors | | Non-operating microminors | Adjacent micromirrors | | | 0 | microminors | | Orientation of the micromirror axis-of-rotation <sup>(9)</sup> | See . | 44 | 45 | 46 | degrees | | Micromirror array optical efficiency <sup>(13)</sup> (14) | 420 – 700, with all micromirrors in the ON state | | 68% | | nm | | Mirror metal specular reflectivity | 420 – 700 | | 89.4% | | nm | - (1) Measured relative to the plane formed by the overall micromirror array - (2) Parking the micromirror array returns all of the micromirrors to an essentially flat (0°) state (as measured relative to the plane formed by the overall micromirror array). - (3) When the micromirror array is parked, the tilt angle of each individual micromirror is uncontrolled. - (4) Additional variation exists between the micromirror array and the package datums, as shown in the packaging section at the end of the document. - (5) When the micromirror array is landed, the tilt angle of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 will result in a micromirror landing in an nominal angular position of +12 degrees. A binary value of 0 will result in a micromirror landing in an nominal angular position of -12 degrees. - (6) Represents the landed tilt angle variation relative to the Nominal landed tilt angle. - (7) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices. - (8) For some applications, it is critical to account for the micromirror tilt angle variation in the overall System Optical Design. With some System Optical Designs, the micromirror tilt angle variations within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some System Optical Designs, the micromirror tilt angle variation between devices may result in colorimetry variations and/or system contrast variations. - (9) Measured relative to the package datums B and C, shown in the セクション 13 section at the end of this document. - (10) Micromirror Cross Over time is primarily a function of the natural response time of the micromirrors. - (11) Micromirror switching is controlled and coordinated by the DLPC200 (see DLPS014), DLPA200, and DLPS015). Nominal Switching time depends on the system implementation and represents the time for the entire micromirror array to be refreshed. - (12) Non-operating micromirror is defined as a micromirror that is unable to transition nominally from the -12 degree position to +12 degree or vice versa. - (13) The minimum or maximum DMD optical efficiency observed in a specific application depends on numerous application-specific design variables, such as but not limited to: - Illumination wavelength, bandwidth or line-width, degree of coherence - · Illumination angle, plus angle tolerance - · Illumination and projection aperture size, and location in the system optical path - Illumination overfill of the DMD micromirror array - Aberrations present in the illumination source and/or path - · Aberrations present in the projection path The specified nominal DMD optical efficiency is based on the following use conditions: - Visible illumination (420nm 700nm) - · Input illumination optical axis oriented at 24° relative to the window normal - Projection optical axis oriented at 0° relative to the window normal - f/3.0 illumination aperture - f/2.4 projection aperture Based on these use conditions, the nominal DMD optical efficiency results from the following four components: - Micromirror array fill factor: nominally 92% - Micromirror array diffraction efficiency: nominally 86% Copyright © 2025 Texas Instruments Incorporated - Instruments - Micromirror surface reflectivity: nominally 88% - Window transmission: nominally 97% (single pass, through two surface transitions) - (14) Does not account for the effect of micromirror switching duty cycle, which is application dependent. Micromirror switching duty cycle represents the percentage of time that the micromirror is actually reflecting light from the optical illumination path to the optical projection path. This duty cycle depends on the illumination aperture size, the projection aperture size, and the micromirror array update rate. Refer to section Micromirror Array Physical Characteristics table for M, N, and P specifications. ☑ 6-12. Micromirror Landed Orientation and Tilt #### 6.11 Window Characteristics | PARAMETER <sup>(1)</sup> | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|--------|-----|------| | Window material designation | Corning Eagle XG | | | | | | Window refractive index | at wavelength 546.1nm | | 1.5119 | | | | Window aperture | See (2) | | | | | | Illumination overfill | Refer to セクション 7.5.4 section | | | | | | | At wavelength 405nm. Applies to 0° and 24° AOI only | 95% | | | | | Window transmittance, single–pass through both surfaces and glass (3) | Minimum within the wavelength range 420nm to 680nm. Applies to all angles 0° to 30° AOI | 97% | | | | | anagnizan canacca ana giaco | Average over the wavelength range 420nm to 680nm. Applies to all angles 30° to 45° AOI | 97% | | | | <sup>(1)</sup> See セクション 7.5 for more information. ## 6.12 Chipset Component Usage Specification The DLP5500 is a component of one or more DLP chipsets. Reliable function and operation of the DLP5500 requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology is the TI technology and devices for operating or controlling a DLP DMD. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 For details regarding the size and location of the window aperture, see the package mechanical characteristics listed in the Mechanical ICD in the Mechanical, Packaging, and Orderable Information section. See the TI application report Wavelength Transmittance Considerations for DLP® DMD Window DLPA031. ## 7 Detailed Description #### 7.1 Overview DLP5500 is a 0.55 inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. Pixel array size and square grid pixel arrangement are shown in 🗵 6-11. The DMD is an electrical input, optical output micro-electrical-mechanical system (MEMS). The electrical interface is Low Voltage Differential Signaling (LVDS), Double Data Rate (DDR). DLP5500 DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of *M* memory cell columns by *N* memory cell rows. Refer to the *Functional Block Diagram*. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). Each cell of the $M \times N$ memory array drives its true and complement ('Q' and 'QB') data to two electrodes underlying one micromirror, one electrode on each side of the diagonal axis of rotation. Refer to $\mathbb{Z}$ 7-3. The micromirrors are electrically tied to the micromirror reset signals (MBRST) and the micromirror array is divided into reset groups. Electrostatic potentials between a micromirror and its memory data electrodes cause the micromirror to tilt toward the illumination source in a DLP projection system or away from it, thus reflecting its incident light into or out of an optical collection aperture. The positive (+) tilt angle state corresponds to an 'on' pixel, and the negative (–) tilt angle state corresponds to an 'off' pixel. Refer to *Micromirror Array Optical Characteristics* for the ± tilt angle specifications. Refer to the *Pin Configuration and Functions* for more information on micromirror clocking pulse (reset) control. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright English Data Sheet: DLPS013 ## 7.2 Functional Block Diagram 図 7-1. Functional Block Diagram ## 7.3 Feature Description The DLP5500 device consists of 786,432 highly reflective, digitally switchable, micrometer-sized mirrors (micromirrors) organized in a two-dimensional orthogonal pixel array. Refer to $\boxtimes$ 6-11 and $\boxtimes$ 7-2. Each aluminum micromirror is switchable between two discrete angular positions, $-\mathbf{a}$ and $+\mathbf{a}$ . The angular positions are measured relative to the micromirror array plane, which is parallel to the silicon substrate. Refer to *Micromirror Array Optical Characteristics* and $\boxtimes$ 7-3. The parked position of the micromirror is not a latched position and is therefore not necessarily perfectly parallel to the array plane. Individual micromirror flat state angular positions may vary. Tilt direction of the micromirror is perpendicular to the hinge-axis. The on-state landed position is directed toward the left-top edge of the package, as shown in $\boxtimes$ 7-2. Each individual micromirror is positioned over a corresponding CMOS memory cell. The angular position of a specific micromirror is determined by the binary state (logic 0 or 1) of the corresponding CMOS memory cell contents, after the mirror clocking pulse is applied. The angular position (-a and +a) of the individual micromirrors changes synchronously with a micromirror clocking pulse, rather than being coincident with the CMOS memory cell data update. Writing logic 1 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to the +a position. Writing logic 0 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to the -a position. Updating the angular position of the micromirror array consists of two steps. First, update the contents of the CMOS memory. Second, apply a micromirror clocking pulse (reset) to all or a portion of the micromirror array (depending upon the configuration of the system). Micromirror reset pulses are generated externally by the DLPC200 controller in conjunction with the DLPA200 analog driver, with application of the pulses being coordinated by the DLPC200 controller. For more information, see the TI application report DLPA008, DMD101: Introduction to Digital Micromirror Device (DMD) Technology. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated 図 7-2. Micromirror Array, Pitch, Hinge Axis Orientation 図 7-3. Micromirror States: On, Off, Flat #### 7.4 Device Functional Modes DMD functional modes are controlled by the DLPC200 digital display controller. See the DLPC200 data sheet listed in セクション 11.3. Contact a TI applications engineer for more information. The DLPC200 provides two basic functional mode types to control the DLP5500 DMD: video and structured light. #### 7.4.1 Video Modes The controller accepts RGB-8-8-8 input to port 1 or port 2 through a selectable MUX. XGA video information is displayed on the DMD at 6 to 60fps. An internal pattern generator can generate RGB-8-8-8 video patterns into an internal selectable MUX for verification and debug purposes. #### 7.4.2 Structured Light Modes The DLPC200 provides two structured light modes: static image buffer and real-time structured light. #### 7.4.2.1 Static Image Buffer Mode Image data can be loaded into parallel flash memory to load to DDR2 memory at startup to be displayed, or can be loaded over USB or the SPI port directly to DDR2 memory to be displayed. Binary (1-bit) or grayscale (8-bit) patterns can be displayed. The memory will hold 960 binary patterns or 120 grayscale patterns. Binary (1-bit) patterns can be displayed at up to 5000 binary patterns per second. These patterns assume a constant illumination and do not depend on illumination modulation Grayscale (8-bit) patterns assume illumination modulation in order to achieve higher pattern rates. When the pattern rate requires that the lower significant bit(s) be shorter than the rate that the DMD can be switched, these bits will require the source to be modulated to achieve the shorter time required. The trade-off is dark time during these bits. At the maximum 500 Hz grayscale pattern rate, the dark time approaches 75%. ## 7.4.2.2 Real Time Structured Light Mode RGB-8-8-8 60fps data can be input into port 1 or port 2 and reinterpreted as up to 24 binary (1-bit) patterns or three grayscale (8-bit) patterns. The specified number of patterns is displayed equally during the exposure time specified. Any unused RGB-8-8-8 data in the video frame must be filled with data, usually 0s. For example, during one video frame (16.67ms), 12 binary patterns of the 24 RGB bits are requested to be displayed during half of the video frame time (exposure time = 8.33ms). Each of the eight red bits and the four most significant green bits are displayed as a binary pattern for $694\mu s$ each. The remaining bits are ignored and the remaining 8.33ms of the frame will be dark. ## 7.5 Window Characteristics and Optics 注 TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously. ## 7.5.1 Optical Interface and System Image Quality TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance with the optical system operating conditions described in the following sections. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 7.5.2 Numerical Aperture and Stray Light Control The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle, objectionable artifacts in the display's border and/or active area could occur. #### 7.5.3 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° (two degrees) of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 7.5.4 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. The illumination optical system should be designed to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable. ## 7.6 Micromirror Array Temperature Calculation Achieving optimal DMD performance requires proper management of the maximum DMD case temperature, the maximum temperature of any individual micromirror in the active array, the maximum temperature of the window aperture, and the temperature gradient between the case temperature and the predicted micromirror array temperature (see $\boxtimes$ 7-4). Refer to the *Recommended Operating Conditions* for applicable temperature limits. ## 7.6.1 Package Thermal Resistance The DMD is designed to conduct absorbed and dissipated heat to the back of the Series 450 package where it can be removed by an appropriate heat sink. The heat sink and cooling system must be capable of maintaining the package within the specified operational temperatures, refer to $\boxtimes$ 7-4. The total heat load on the DMD is typically driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. #### 7.6.2 Case Temperature The temperature of the DMD case can be measured directly. For consistency, Thermal Test Point locations TP1 - TP5 are defined, as shown in $\boxtimes$ 7-4. Product Folder Links: DLP5500 (やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 図 7-4. Thermal Test Point Location #### 7.6.3 Micromirror Array Temperature Calculation for Uniform Illumination Micromirror array temperature cannot be measured directly; therefore it must be computed analytically from measurement points ( $\boxtimes$ 7-4), the package thermal resistance, the electrical power, and the illumination heat load. The relationship between micromirror array temperature and the case temperature are provided by $\precsim$ 1 and $\precsim$ 2: $$T_{Array} = T_{Ceramic} + (Q_{Array} \times R_{Array-To-Ceramic})$$ (1) $$Q_{Array} = Q_{ELE} + Q_{ILL} \tag{2}$$ Where the following elements are defined as: - T<sub>Array</sub> = computed micromirror array temperature (°C) - T<sub>Ceramic</sub> = Ceramic temperature (°C) (TC2 Location ⊠ 7-4) - Q<sub>Array</sub> = Total DMD array power (electrical + absorbed) (measured in Watts) - R<sub>Array-To-Ceramic</sub> = thermal resistance of DMD package from array to TC2 (°C/Watt) (see セクション 7.6.1) - Q<sub>ELE</sub> = Nominal electrical power (Watts) - Q<sub>ILL</sub> = Absorbed illumination energy (Watts) An example calculation is provided below based on a traditional DLP Video projection system. The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. The nominal electrical power dissipation to be used in the calculation is 2.0 Watts. Thus, $Q_{ELE} = 2.0$ Watts. The absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source. It's based on modeling and measured data from DLP projection system. $$Q_{ILL} = C_{L2W} \times SL \tag{3}$$ #### Where: - C<sub>I 2W</sub> is a Lumens to Watts constant, and can be estimated at 0.00274 Watt/Lumen - SL = Screen Lumens nominally measured to be 2000 lumens - Qarray = 2.0 + (0.00274 x 2000) = 7.48 watts, Estimated total power on micromirror Array Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 - T<sub>Ceramic</sub> = 55°C, assumed system measurement - T<sub>Arrav</sub>(micromirror active array temperature) = 55°C + (7.48 watts x 0.6 °C/watt) = 59.5°C For additional explanation of DMD Mechanical and Thermal calculations and considerations please refer to *DLP Series-450 DMD and System Mounting Concepts* (DLPA015). ## 7.7 Micromirror Landed-on/Landed-Off Duty Cycle #### 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the On–state versus the amount of time the same micromirror is landed in the Off–state. As an example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the On-state 100% of the time (and in the Off-state 0% of the time); whereas 0/100 would indicate that the pixel is in the Off-state 100% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time. Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (On or Off), the two numbers (percentages) always add to 100. ## 7.7.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. ## 7.7.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD Temperature and Landed Duty Cycle interact to affect the DMD's usable life, and this interaction can be exploited to reduce the impact that an asymmetrical Landed Duty Cycle has on the DMD's usable life. This is quantified in the de-rating curve shown in $\boxtimes$ 6-1. The importance of this curve is that: - · All points along this curve represent the same usable life. - All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life). - All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life). In practice, this curve specifies the Maximum Operating DMD Temperature that the DMD should be operated at for a give long-term average Landed Duty Cycle. ## 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given period of time, the Landed Duty Cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel will experience a 100/0 Landed Duty Cycle during that time period. Likewise, when displaying pure-black, the pixel will experience a 0/100 Landed Duty Cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the Landed Duty Cycle tracks one-to-one with the gray scale value, as shown in $\frac{1}{8}$ 7-1. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 表 7-1. Grayscale Value and Landed Duty Cycle | GRAYSCALE VALUE | LANDED DUTY CYCLE | |-----------------|-------------------| | 0% | 0/100 | | 10% | 10/90 | | 20% | 20/80 | | 30% | 30/70 | | 40% | 40/60 | | 50% | 50/50 | | 60% | 60/40 | | 70% | 70/30 | | 80% | 80/20 | | 90% | 90/10 | | 100% | 100/0 | Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. During a given period of time, the landed duty cycle of a given pixel can be calculated as follows: #### where • Red\_Cycle\_%, Green\_Cycle\_%, and Blue\_Cycle\_%, represent the percentage of the frame time that Red, Green, and Blue are displayed (respectively) to achieve the desired white point. For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, blue color intensities would be as shown in $\frac{1}{2}$ 7-2. 表 7-2. Example Landed Duty Cycle for Full-Color | Red Cycle Percentage 50% | Green Cycle Percentage 20% | Blue Cycle Percentage 30% | Landed Duty Cycle | | |--------------------------|----------------------------|---------------------------|-------------------|--| | Red Scale Value | Green Scale Value | Blue Scale Value | | | | 0% | 0% | 0% | 0/100 | | | 100% | 0% | 0% | 50/50 | | | 0% | 100% | 0% | 20/80 | | | 0% | 0% | 100% | 30/70 | | | 12% | 0% | 0% | 6/94 | | | 0% | 35% | 0% | 7/93 | | | 0% | 0% | 60% | 18/82 | | | 100% | 100% | 0% | 70/30 | | | 0% | 100% | 100% | 50/50 | | | 100% | 0% | 100% | 80/20 | | | 12% | 35% | 0% | 13/87 | | | 0% | 35% | 60% | 25/75 | | | 12% | 0% | 60% | 24/76 | | | 100% | 100% | 100% | 100/0 | | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 8.1 Application Information The DLP5500 (0.55-inch XGA DMD) is controlled by the DLPC200 contoller in conjunction with the DLPA200 driver. This combination can be used for a number of applications from 3D printers to microscopes. The most common application is for 3D structured light measurement applications. In this application, patterns (binary, grayscale, or even full color) are projected onto the target and the distortion of the patterns are recorded by an imaging device to extract 3D (x, y, z) surface information. Product Folder Links: DLP5500 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated ## 8.2 Typical Application A schematic is shown in 🗵 8-1 for projecting RGB and IR structured light patterns onto a measurement target. Typically, an imaging device is triggered through one of the three syncs to record the data as each pattern is displayed. 図 8-1. Typical RGB + IR Structured Light Application #### 8.2.1 Design Requirements All applications using the DLP 0.55-inch XGA chipset require the DLPC200 controller, the DLPA200 driver, and the DLP5500 DMD for correct operation. The system also requires user supplied SRAM and a configuration PROM programmed with the DLPR200F program file and a 50MHz oscillator is for operation. For further details, refer to the DLPC200 controller data sheet (DLPS014) and the DLPA200 analog driver data sheet (DLPS015). #### 8.2.2 Detailed Design Procedure ### 8.2.2.1 DLP5500 System Interface Images are displayed on the DLP5500 via the DLPC200 controller and the DLPA200 driver. The DLP5500 interface consists of a 200MHz (nominal) half-bus DDR input-only interface with LVDS signaling. The serial communications port (SCP), 125kHz nominal, is used by the DLPC200 to read or write control data to both the DLP5500 and the DLPA200. The following listed signals support data transfer to the DLP5500 and DLPA200. - DMD, 200MHz - DMD\_CLK\_AP, DMD\_CLK\_AN DMD clock for A - DMD\_CLK\_BP, DMD\_CLK\_BN DMD clock for B - DMD\_DAT\_AP, DMD\_DAT\_AN(1, 3, 5, 7, 9, 11, 13, 15) Data bus A (odd-numbered pins are used for half-bus) - DMD\_DAT\_BP, DMD\_DAT\_BN(1, 3, 5, 7, 9, 11, 13, 15) Data bus B (odd-numbered pins are used for half-bus) - DMD SCRTL AP, DMD SCRTL AN S-control for A - DMD\_SCRTL\_BP, DMD\_SCRTL\_BN S-control for B - DLPA200, 125kHz - SCP DMD RST CLK SCP clock - SCP DMD EN Enable DMD communication - SCP\_RST\_EN Enable DLPA200 communication - SCP DMD RST DI Input data - SCP DMD RST DO Output data # 9 Power Supply Recommendations ## 9.1 DMD Power-Up and Power-Down Procedures The DLP5500 power-up and power-down procedures are defined by the DLPC200 data sheet (DLPS012) and the 0.55 XGA Chipset data sheet (DLPZ004). These procedures must be followed to ensure reliable operation of the device. ## 注意 Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability. 33 ## 10 Layout ## 10.1 Layout Guidelines The DLP5500 is part of a chipset that is controlled by the DLPC200 in conjunction with the DLPA200. These guidelines are targeted at designing a PCB board with these components. #### 10.1.1 Impedance Requirements Signals should be routed to have a matched impedance of $50\Omega$ ±10% except for LVDS differential pairs (DMD\_DAT\_Xnn, DMD\_DCKL\_Xn, and DMD\_SCTRL\_Xn) and DDR2 differential clock pairs (MEM\_CLK\_nn), which should be matched to $100\Omega$ ±10% across each pair. #### 10.1.2 PCB Signal Routing When designing a PCB board for the DLP5500 controlled by the DLPC200 in conjunction with the DLPA200, the following are recommended: Signal trace corners should be no sharper than 45°. Adjacent signal layers should have the predominate traces routed orthogonal to each other. TI recommends that critical signals be hand routed in the following order: DDR2 Memory, DMD (LVDS signals), then DLPA200 signals. TI does not recommend signal routing on power or ground planes. TI does not recommend ground plane slots. High-speed signal traces should not cross over slots in adjacent power and ground planes. #### 表 10-1. LVDS Trace Constraints | Signal | Constraints | |---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LVDS (DMD_DAT_xnn,<br>DMD_DCKL_xn, and<br>DMD_SCTRL_xn) | P-to-N data, clock, and SCTRL: <10mil (0.25mm); Pair-to-pair <10mil (0.25mm); Bundle-to-bundle <2000mil (50mm, for example DMD_DAT_Ann to DMD_DAT_Bnn). All matching should include internal trace lengths. See セクション 5 for internal package trace lengths. Trace width: 4mil (0.1mm) Trace spacing: In ball field – 4mil (0.11mm); PCB etch – 14mil (0.36mm) Maximum recommended trace length <6 inches (150mm) | ### 表 10-2. Power and Mirror Clocking Pulse Trace Widths and Spacing | Signal Name | Minimum Trace Width | Minimum Trace Spacing | Layout Requirements | |-------------|---------------------|-----------------------|-----------------------------------------------------| | GND | Maximize | 5mil (0.13mm) | Maximize trace width to connecting pin as a minimum | | VCC, VCC2 | 20mil (0.51mm) | 10mil (0.25mm) | | | MBRST[15:0] | 10mil (0.25mm) | 10mil (0.25mm) | | ### 10.1.3 Fiducials Fiducials for automatic component insertion should be 0.05-inch copper with a 0.1-inch cutout (antipad). Fiducials for optical auto insertion are placed on three corners of both sides of the PCB. ### 10.2 Layout Example For LVDS (and other differential signal) pairs and groups, it is important to match trace lengths. In the area of the dashed lines, $\boxtimes$ 10-1 shows correct matching of signal pair lengths with serpentine sections to maintain the correct impedance. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated 図 10-1. Mitering LVDS Traces to Match Lengths 35 ## 11 Device and Documentation Support ## 11.1 Device Support #### 11.1.1 Device Nomenclature The device marking consists of the fields shown in $\boxtimes$ 11-1. 図 11-1. DMD Marking (Device Top View) ## 11.2 Documentation Support #### 11.2.1 Related Documentation The following documents contain additional information related to the use of the DLP5500 device: - DLP 0.55 XGA Chip-Set data sheet DLPZ004 - DLPC200 Digital Controller data sheet DLPS014 - DLPA200 DMD Analog Reset Driver DLPS015 - DLP Series-450 DMD and System Mounting Concepts DLPA015 - DLPC200 API Reference Manual DLPA024 - DLPC200 API Programmer's Guide DLPA014 - s4xx DMD Cleaning Application Note DLPA025 - s4xx DMD Handling Application Note DLPA019 #### 11.3 Related Documentation The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. #### **Related Links** | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |---------|----------------|--------------|---------------------|---------------------|---------------------| | DLPA200 | Click here | Click here | Click here | Click here | Click here | | DLPC200 | Click here | Click here | Click here | Click here | Click here | | DLPC900 | Click here | Click here | Click here | Click here | Click here | ## 11.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. is a registered trademark of Texas Instruments. is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 12 Revision History | Changes from Revision G (January 2019) to Revision H (December 2024) | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|--| | DLPC900 コントローラのパターン レートを追加 Added by policy to the TIPLO System Position Optical Mediule Specification and listing potential and the policy of the provided Mediule Specification and the policy of pol | | | | | | | | | | <ul> <li>Added hyperlink to the TI DLP® System Design: Optical Module Specifications application note</li> <li>Added DLPC900 related documents</li> </ul> | | | | | | | | | | Changes from Revision F (May 2015) to Revision G (December 2018) | Page | | | | | | | | | Changed DMD Marking Image Object for 🗵 11-1 | | | | | | | | | ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 2-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | | | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|-----------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | DLP5500BFYA | Active | Production | CPGA (FYA) 149 | 5 JEDEC TRAY (5+1) | Yes | NI-PD-AU | N/A for Pkg Type | -20 to 90 | | | DLP5500BFYA.B | Active | Production | CPGA (FYA) 149 | 5 JEDEC TRAY (5+1) | Yes | NI-PD-AU | N/A for Pkg Type | -20 to 90 | | | DLPA200PFP | Active | Production | HTQFP (PFP) 80 | 5 JEDEC TRAY (5+1) | Yes | NIPDAU | Level-2-260C-1 YEAR | 0 to 75 | | | DLPC200ZEW | Active | Production | BGA (ZEW) 780 | 5 JEDEC TRAY (5+1) | Yes | Call TI | Level-3-260C-168 HR | -20 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. www.ti.com 23-May-2025 ### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | 7 III GITTIOTIOTO GI O TIOTIIITG | • | | | | | | | | | | | | |----------------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | | DLP5500BFYA | FYA | CPGA | 149 | 5 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | | DLP5500BFYA.B | FYA | CPGA | 149 | 5 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | # ZEW (S-PBGA-N780) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-034, Variation: AAM-1. - D. This package is Pb-free. PFP (S-PQFP-G80) # PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MS-026 ### PowerPAD is a trademark of Texas Instruments. PowerPAD™ PLASTIC QUAD FLATPACK ### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments # PFP (S-PQFP-G80) # PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated