DLP471TP JAJSLD4B - AUGUST 2020 - REVISED JULY 2023 # DLP471TP 0.47 インチ 4K UHD DMD ## 1 特長 - 対角 0.47 インチのマイクロミラー・アレイ - ディスプレイ解像度:4K UHD (3840 × 2160) - マイクロミラー・ピッチ:5.4μm - マイクロミラー傾斜角:±17°(水平面に対して) - 下部光源 - 高速シリアル・インターフェイス (High-Speed Serial Interface、HSSI) 入力データ・バス - 4K UHD、60Hz (60fps) の動画をサポート - 1080p、最大 240Hz をサポート - DLPC6540 ディスプレイ・コントローラ、DLPA3005 パ ワー・マネージメント IC (PMIC) および LED ドライバ により、LED の動作をサポート ## 2 アプリケーション - モバイル・スマート TV - モバイル・プロジェクタ - デジタル・サイネージ ## 3 概要 DLP471TP デジタル・マイクロミラー・デバイス (DMD) は、デジタル制御型の MEMS (micro-electromechanical system) 空間光変調器 (SLM) で、色鮮やかな 4K UHD ディスプレイ・システムを実現します。テキサス・インスツル メンツの DLP® 製品である 0.47 インチ 4K UHD チップセ ットは、DMD、DLPC6540 ディスプレイ・コントローラ、 DLPA3005 PMIC/LED ドライバで構成されています。この コンパクトなチップセットは、小型の 4K UHD ディスプレイ を実現する完全なシステム・ソリューションを提供します。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|-----------|------------------| | DLP471TP | FQQ (270) | 25.65mm × 16.9mm | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 アプリケーション概略図 ### **Table of Contents** | 1 特長 | 1 | 7.7 Micromirror Power Density Calculation | 25 | |-------------------------------------------------|----|-------------------------------------------------|-----------------| | 2 アプリケーション | | 7.8 Micromirror Landed-On/Landed-Off Duty Cycle | 28 | | 3 概要 | | 8 Application and Implementation | | | 4 Revision History | | 8.1 Application Information | 31 | | 5 Pin Configuration and Functions | | 8.2 Typical Application | 31 | | 6 Specifications | | 8.3 Temperature Sensor Diode | 32 | | 6.1 Absolute Maximum Ratings | | 9 Power Supply Recommendations | 33 | | 6.2 Storage Conditions | | 9.1 DMD Power Supply Power-Up Procedure | 33 | | 6.3 ESD Ratings | | 9.2 DMD Power Supply Power-Down Procedure | <mark>33</mark> | | 6.4 Recommended Operating Conditions | | 10 Layout | 35 | | 6.5 Thermal Information | | 10.1 Layout Guidelines | 35 | | 6.6 Electrical Characteristics | | 10.2 Impedance Requirements | 35 | | 6.7 Switching Characteristics | | 10.3 Layers | 35 | | 6.8 Timing Requirements | | 10.4 Trace Width, Spacing | 36 | | 6.9 System Mounting Interface Loads | | 10.5 Power | 36 | | 6.10 Micromirror Array Physical Characteristics | | 10.6 Trace Length Matching Recommendations | 37 | | 6.11 Micromirror Array Optical Characteristics | | 11 Device and Documentation Support | 38 | | 6.12 Window Characteristics | | 11.1 サード・パーティ製品に関する免責事項 | 38 | | 6.13 Chipset Component Usage Specification | | 11.2 Device Support | 38 | | 7 Detailed Description | | 11.3 Documentation Support | 39 | | 7.1 Overview | | 11.4 サポート・リソース | | | 7.2 Functional Block Diagram | | 11.5 Trademarks | | | 7.3 Feature Description | | 11.6 静電気放電に関する注意事項 | 39 | | 7.4 Device Functional Modes | | 11.7 用語集 | | | 7.5 Optical Interface and System Image Quality | | 12 Mechanical, Packaging, and Orderable | | | Considerations | 23 | Information | 40 | | 7.6 Micromirror Array Temperature Calculation | | | | | , , | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision A (June 2022) to Revision B (July 2023) | Page | |-------------------------------------------------------------------|------| | Added section "ILLUMINATION" to Recommended Operating Conditions | 9 | | Updated Micromirror Array Temperature Calculation | 24 | | Added Micromirror Power DensityCalculation | | | Changes from Revision * (August 2020) to Revision A (June 2022) | Page | | <ul><li>このドキュメントは、最新のテキサス・インスツルメンツおよび業界標準に準拠して更新されています。</li></ul> | 1 | | Updated T <sub>DELTA</sub> MAX from 14°C to 15°C | | # **5 Pin Configuration and Functions** 図 5-1. FQQ Package 270-Pin CLGA (Bottom View) 表 5-1. Pin Functions | PIN <sup>(2)</sup> | | | | | TRACE | |--------------------|--------|---------------------|-------------------------------------------|--------------------|----------------| | NAME | PAD ID | TYPE <sup>(1)</sup> | DESCRIPTION | TERMINATION | LENGTH<br>(mm) | | D_AP(0) | A8 | I | High-speed Differential Data Pair lane A0 | Differential 100 Ω | 2.15873 | | D_AN(0) | A7 | Į | High-speed Differential Data Pair lane A0 | Differential 100 Ω | 2.16135 | | D_AP(1) | B2 | I | High-speed Differential Data Pair lane A1 | Differential 100 Ω | 8.33946 | | D_AN(1) | C2 | I | High-speed Differential Data Pair lane A1 | Differential 100 Ω | 8.34121 | | D_AP(2) | A6 | I | High-speed Differential Data Pair lane A2 | Differential 100 Ω | 6.41271 | | D_AN(2) | A5 | I | High-speed Differential Data Pair lane A2 | Differential 100 Ω | 6.41305 | | D_AP(3) | A10 | Į | High-speed Differential Data Pair lane A3 | Differential 100 Ω | 1.8959 | | D_AN(3) | A9 | I | High-speed Differential Data Pair lane A3 | Differential 100 Ω | 1.8959 | | D_AP(4) | D1 | I | High-speed Differential Data Pair lane A4 | Differential 100 Ω | 12.11543 | | D_AN(4) | E1 | I | High-speed Differential Data Pair lane A4 | Differential 100 Ω | 12.11539 | | D_AP(5) | D3 | Į | High-speed Differential Data Pair lane A5 | Differential 100 Ω | 12.01561 | | D_AN(5) | E3 | I | High-speed Differential Data Pair lane A5 | Differential 100 Ω | 12.0164 | | D_AP(6) | F3 | I | High-speed Differential Data Pair lane A6 | Differential 100 Ω | 12.98403 | | D_AN(6) | G3 | Į | High-speed Differential Data Pair lane A6 | Differential 100 Ω | 12.98177 | | D_AP(7) | A12 | I | High-speed Differential Data Pair lane A7 | Differential 100 Ω | 2.29773 | | D_AN(7) | A11 | I | High-speed Differential Data Pair lane A7 | Differential 100 Ω | 2.29773 | | DCLK_AP | A3 | I | High-speed Differential Clock A | Differential 100 Ω | 11.75367 | | DCLK_AN | A4 | Į | High-speed Differential Clock A | Differential 100 Ω | 11.57432 | | D_BP(0) | A14 | Į | High-speed Differential Data Pair lane B0 | Differential 100 Ω | 2.10786 | | D_BN(0) | A15 | I | High-speed Differential Data Pair lane B0 | Differential 100 Ω | 2.10711 | | D_BP(1) | F23 | Į | High-speed Differential Data Pair lane B1 | Differential 100 Ω | 12.79448 | | PIN <sup>(2)</sup> | | <b>2X</b> 3· | | | TRACE | |--------------------|--------|---------------------|-------------------------------------------|--------------------|----------------| | NAME | PAD ID | TYPE <sup>(1)</sup> | DESCRIPTION | TERMINATION | LENGTH<br>(mm) | | D_BN(1) | G23 | I | High-speed Differential Data Pair lane B1 | Differential 100 Ω | 12.79438 | | D_BP(2) | E24 | ļ | High-speed Differential Data Pair lane B2 | Differential 100 Ω | 13.00876 | | D_BN(2) | E23 | I | High-speed Differential Data Pair lane B2 | Differential 100 Ω | 13.00932 | | D_BP(3) | A22 | I | High-speed Differential Data Pair lane B3 | Differential 100 Ω | 11.21886 | | D_BN(3) | A23 | I | High-speed Differential Data Pair lane B3 | Differential 100 Ω | 11.21881 | | D_BP(4) | D25 | Į | High-speed Differential Data Pair lane B4 | Differential 100 Ω | 10.79038 | | D_BN(4) | D24 | Į | High-speed Differential Data Pair lane B4 | Differential 100 Ω | 10.78946 | | D_BP(5) | A20 | I | High-speed Differential Data Pair lane B5 | Differential 100 Ω | 5.75986 | | D_BN(5) | A21 | I | High-speed Differential Data Pair lane B5 | Differential 100 Ω | 5.75928 | | D_BP(6) | B24 | I | High-speed Differential Data Pair lane B6 | Differential 100 Ω | 9.01461 | | D_BN(6) | B25 | Į | High-speed Differential Data Pair lane B6 | Differential 100 Ω | 9.01416 | | D_BP(7) | A18 | Į | High-speed Differential Data Pair lane B7 | Differential 100 Ω | 2.08767 | | D_BN(7) | A19 | I | High-speed Differential Data Pair lane B7 | Differential 100 Ω | 2.08767 | | DCLK_BP | A17 | I | High-speed Differential Clock B | Differential 100 Ω | 2.12928 | | DCLK_BN | A16 | I | High-speed Differential Clock B | Differential 100 Ω | 2.30933 | | LS_WDATA_P | T16 | Į | LVDS Data | Differential 100 Ω | 0 | | LS_WDATA_N | R16 | Į | LVDS Data | Differential 100 Ω | 0.27407 | | LS_CLK_P | T14 | I | LVDS CLK | Differential 100 Ω | 2.43086 | | LS_CLK_N | R14 | I | LVDS CLK | Differential 100 Ω | 2.40852 | | LS_RDATA_A_BISTA | R18 | 0 | LVCMOS Output | | 2.00263 | | BIST_B | T20 | 0 | LVCMOS Output | | 4.61261 | | AMUX_OUT | C21 | 0 | Analog Test Mux | | 3.03604 | | DMUX_OUT | R20 | 0 | Digital Test Mux | | 2.88361 | | DMD_DEN_ARSTZ | T18 | I | ARSTZ | 17.5-kΩ pulldown | 1.89945 | | TEMP_N | R12 | I | Temp Diode N | | 4.02546 | | TEMP_P | T12 | I | Temp Diode P | | 3.62598 | | DIM(2) | 数 5-1. Fill Fullctions (continued) | | | | | | | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------|-------------|-------------------------|--|--| | PIN <sup>(2)</sup> NAME | PAD ID | TYPE <sup>(1)</sup> | DESCRIPTION | TERMINATION | TRACE<br>LENGTH<br>(mm) | | | | VDD | B13, C5,<br>C9, C12,<br>C15, C18,<br>C22, D6,<br>D7, D14,<br>D16, D19,<br>D20, E21,<br>G21, J4,<br>J21, J23,<br>K3, K22,<br>L2, L4,<br>L22, M1,<br>M3, M21,<br>M23, M25,<br>N2, N4, N6,<br>N8, N16,<br>N18, N20,<br>N22, N24,<br>P3, P5, P7,<br>P9, P11,<br>P13, P15,<br>P17, P19,<br>P21, P23,<br>P25, R2,<br>R4, R6, R8,<br>R10, T3,<br>T5, T7, T9,<br>T11, T13,<br>T15, T17,<br>T19, T21,<br>T23 | P | Digital core supply voltage | | Plane | | | | VDDA | A24, B3,<br>B5, B7, B9,<br>B11, B14,<br>B16, B18,<br>B20, B22,<br>C1, C24,<br>D4, D23,<br>E2, F4,<br>F22, H3,<br>H22 | Р | HSSI supply voltage | | Plane | | | | VRESET | A2, R1 | Р | Supply voltage for negative bias of micromirror reset signal | | Plane | | | | VBIAS | B1, P1 | Р | Supply voltage for positive bias of micromirror reset signal | | Plane | | | | VOFFSET | A1, A25,<br>T1, T25 | Р | Supply voltage for HVCMOS logic, stepped up logic level | | Plane | | | | | | 20 | T. Fill I directions (continued) | | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------|-------------|----------------| | PIN <sup>(2)</sup> | | TYPE <sup>(1)</sup> | DESCRIPTION | TERMINATION | TRACE | | NAME | PAD ID | I TPE(') | DESCRIPTION | TERMINATION | LENGTH<br>(mm) | | VSS | C4, C6, C8, C10, C13, C14, C17, C19, C23, D5, D8, D15, D17, D18, D21, D22, F21, H4, H21, J3, J22, K4, K21, K23, L3, L21, L23, M2, M4, M22, M24, N1, N3, N5, N7, N17, N19, N21, N23, N25, P2, P4, P6, P8, P10, P12, P14, P16, P18, P20, P22, P24, R3, R5, R7, R9, R11, R13, R15, R17, R19, R21, R23, R25, T2, T4, T8, T10 | G | Ground | | Plane | | VSSA | A13, B4,<br>B6, B8,<br>B10, B12,<br>B15, B17,<br>B19, B21,<br>B23, C3,<br>C7, C11,<br>C16, C20,<br>C25, D2,<br>E4, E22,<br>E25, F2,<br>G4, G22,<br>H23 | G | Ground | | Plane | | DMD_Detect | T6 | NC | DMD detection | | None | | | 1 | 1 | I . | I . | 1 | | 20 111 m runotions (continued) | | | | | | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|-----------------|------|--| | PIN <sup>(2)</sup> | | TYPE <sup>(1)</sup> DESCRIPTION | TERMINATION | TRACE<br>LENGTH | | | | NAME | PAD ID | ITPE(*) | DESCRIPTION | TERMINATION | (mm) | | | N/C | D9, D10,<br>D11, D12,<br>D13, E10,<br>E11, E12,<br>E13, E14,<br>E15, E16,<br>E17, E18,<br>F24, G2,<br>K2, L24,<br>M12, M13,<br>M14, M15,<br>M16, M17,<br>M18, N9,<br>N10, N11,<br>N12, N13,<br>N14, N15,<br>R22,<br>R24, T22,<br>T24 | NC | No connect pin | | None | | <sup>(1)</sup> (2) I=Input, O=Output, P=Power, G=Ground, NC = No Connect Only 238 pins are electrically connected for functional use. ### **6 Specifications** ### 6.1 Absolute Maximum Ratings Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. | | this may alleet device reliability, fulletionality, performance, and shorten the | MIN | MAX | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----------|------| | SUPPLY VOLTAGE | | | | | | $V_{DD}$ | Supply voltage for LVCMOS core logic and LVCMOS low speed interface (LSIF) <sup>(1)</sup> | -0.5 | 2.3 | V | | $V_{DDA}$ | Supply voltage for high speed serial interface (HSSI) receivers <sup>(1)</sup> | -0.3 | 2.2 | V | | V <sub>OFFSET</sub> | Supply voltage for HVCMOS and micromirror electrode <sup>(1)</sup> (2) | -0.5 | 11 | V | | V <sub>BIAS</sub> | Supply voltage for micromirror electrode <sup>(1)</sup> | -0.5 | 19 | V | | V <sub>RESET</sub> | Supply voltage for micromirror electrode <sup>(1)</sup> | -15 | 0.5 | V | | V <sub>DDA</sub> – V <sub>DD</sub> | Supply voltage delta (absolute value) <sup>(3)</sup> | | 0.3 | V | | V <sub>BIAS</sub> – V <sub>OFFSET</sub> | Supply voltage delta (absolute value) <sup>(4)</sup> | | 11 | V | | V <sub>BIAS</sub> – V <sub>RESET</sub> | Supply voltage delta (absolute value) <sup>(5)</sup> | | 34 | V | | INPUT VOLTAGE | | 1 | | | | | Input voltage for other inputs – LSIF and LVCMOS <sup>(1)</sup> | -0.5 | 2.45 | V | | | Input voltage for other inputs – HSSI <sup>(1)</sup> (6) | -0.2 | $V_{DDA}$ | V | | LOW SPEED INTERFAC | CE (LSIF) | | | | | f <sub>CLOCK</sub> | LSIF clock frequency (LS_CLK) | | 130 | MHz | | V <sub>ID</sub> | LSIF differential input voltage magnitude <sup>(6)</sup> | | 810 | mV | | I <sub>ID</sub> | LSIF differential input current | | 10 | mA | | HIGH SPEED SERIAL IN | NTERFACE (HSSI) | | | | | f <sub>CLOCK</sub> | HSSI clock frequency (DCLK) | | 1.65 | GHz | | V <sub>ID</sub> | HSSI differential input voltage magnitude Data Lane <sup>(6)</sup> | | 700 | mV | | V <sub>ID</sub> | HSSI differential input voltage magnitude Clock Lane <sup>(6)</sup> | | 700 | mV | | ENVIRONMENTAL | | | ' | | | T | Temperature, operating <sup>(7)</sup> | 0 | 90 | °C | | T <sub>WINDOW</sub> and T <sub>ARRAY</sub> | Temperature, non-operating <sup>(7)</sup> | -40 | 90 | °C | | T <sub>DELTA</sub> | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(8)</sup> | | 30 | °C | | T <sub>DP</sub> | Dew point temperature, operating and non–operating (noncondensing) | | 81 | °C | - (1) All voltage values are with respect to the ground terminals (V<sub>SS</sub>). The following required power supplies must be connected for proper DMD operation: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are also required. - (2) V<sub>OFFSET</sub> supply transients must fall within specified voltages. - (3) Exceeding the recommended allowable absolute voltage difference between V<sub>DDA</sub> and V<sub>DD</sub> may result in excessive current draw. - (4) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> may result in excessive current draw. - (5) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>RESET</sub> may result in excessive current draw. - (6) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. LVDS and HSSI differential inputs must not exceed the specified limit or damage may result to the internal termination resistors. - (7) The highest temperature of the active array (as calculated using Micromirror Array Temperature Calculation) or of any point along the window edge as defined in 🗵 7-1. The locations of thermal test points TP2, TP3, TP4 and TP5 in 🗵 7-1 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, that point should be used. - (8) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 🗵 7-1. The window test points TP2, TP3, TP4, and TP5 shown in 🗵 7-1 are intended to result in the worst case delta. If a particular application causes another point on the window edge to result in a larger delta temperature, that point should be used. ## **6.2 Storage Conditions** Applicable for the DMD as a component or non-operating in a system. | | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------------|-----|-----|--------| | $T_{DMD}$ | DMD temperature | -40 | 85 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature, non-condensing <sup>(1)</sup> | | 24 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range, non-condensing <sup>(2)</sup> | 28 | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | 6 | months | - The average temperature over time (including storage and operating temperatures) that the device is not in the elevated dew point temperature range. - (2) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>. ### 6.3 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|-------------------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process. ## **6.4 Recommended Operating Conditions** Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits. | | | MIN | TYP | MAX | UNIT | |-----------------------------------------|---------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | SUPPLY VOLTAGE | ES (1) (2) | | | | | | V <sub>DD</sub> | Supply voltage for LVCMOS core logic and low speed interface (LSIF) | 1.71 | 1.8 | 1.95 | V | | $V_{DDA}$ | Supply voltage for high speed serial interface (HSSI) receivers | 1.71 | 1.8 | 1.95 | V | | V <sub>OFFSET</sub> | Supply voltage for HVCMOS and micromirror electrode <sup>(3)</sup> | 9.5 | 10 | 10.5 | V | | V <sub>BIAS</sub> | Supply voltage for micromirror electrode | 17.5 | 18 | 18.5 | V | | V <sub>RESET</sub> | Supply voltage for micromirror electrode | -14.5 | -14 | -13.5 | V | | V <sub>DDA</sub> – V <sub>DD</sub> | Supply voltage delta, absolute value <sup>(4)</sup> | | | 0.3 | V | | V <sub>BIAS</sub> – V <sub>OFFSET</sub> | Supply voltage delta, absolute value <sup>(5)</sup> | | | 10.5 | V | | V <sub>BIAS</sub> – V <sub>RESET</sub> | Supply voltage delta, absolute value | | | 33 | V | | LVCMOS INPUT | | | | · | | | V <sub>IH</sub> | High level input voltage <sup>(6)</sup> | 0.7 × V <sub>DD</sub> | | | V | | V <sub>IL</sub> | Low level input voltage <sup>(6)</sup> | | | 0.3 × V <sub>DD</sub> | V | | LOW SPEED SERI | AL INTERFACE (LSIF) | | | | | | f <sub>CLOCK</sub> | LSIF clock frequency (LS_CLK) <sup>(7)</sup> | 108 | 120 | 130 | MHz | | DCD <sub>IN</sub> | LSIF duty cycle distortion (LS_CLK) | 44% | | 56% | | | V <sub>ID</sub> | LSIF differential input voltage magnitude <sup>(7)</sup> | 150 | 350 | 440 | mV | | V <sub>LVDS</sub> | LSIF voltage <sup>(7)</sup> | 575 | | 1520 | mV | | V <sub>CM</sub> | Common mode voltage <sup>(7)</sup> | 700 | 900 | 1300 | mV | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | 90 | 100 | 110 | Ω | | Z <sub>IN</sub> | Internal differential termination resistance | 80 | 100 | 120 | Ω | ### 6.4 Recommended Operating Conditions (continued) Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits. | | | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|---------------|--------------------| | HIGH SPEED SI | ERIAL INTERFACE (HSSI) | | | | | | f <sub>CLOCK</sub> | HSSI clock frequency (DCLK) <sup>(8)</sup> | 1.2 | | 1.6 | GHz | | DCD <sub>IN</sub> | HSSI duty cycle distortion (DCLK) | 44 | 50 | 56 | % | | V <sub>ID</sub> Data | HSSI differential input voltage magnitude Data Lane <sup>(8)</sup> | 100 | | 600 | mV | | V <sub>ID</sub> CLK | HSSI differential input voltage magnitude Clock Lane <sup>(8)</sup> | 295 | | 600 | mV | | VCM <sub>DC</sub> Data | Input common mode voltage (DC) Data Lane <sup>(8)</sup> | 200 | 600 | 800 | mV | | VCM <sub>DC</sub> CLK | Input common mode voltage (DC) Clk Lane <sup>(8)</sup> | 200 | 600 | 800 | mV | | VCM <sub>ACp-p</sub> | AC peak to peak (ripple) on common mode voltage of Data Lane and Clock Lane <sup>(8)</sup> | | | 100 | mV | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | | 100 | | Ω | | Z <sub>IN</sub> | Internal differential termination resistance. ( R <sub>Xterm</sub> ) | 80 | 100 | 120 | Ω | | ENVIRONMENT | AL | | | | | | т | Array temperature, long–term operational <sup>(9)</sup> (10) (11) (12) | 10 | | 40 to 70 (11) | °C | | T <sub>ARRAY</sub> | Array temperature, short-term operational, 500 hr max <sup>(10)</sup> (13) | 0 | | 10 | °C | | T <sub>WINDOW</sub> | Window temperature, operational <sup>(14)</sup> | | | 85 | °C | | T <sub>DELTA</sub> | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(15)</sup> | | | 15 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (non–condensing) <sup>(16)</sup> | | | 24 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing)(17) | 28 | | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | | 6 | months | | ILLUMINATION | | | | , | | | ILL <sub>UV</sub> | Illumination power at wavelengths < 410 nm <sup>(9)</sup> | | | 10 | mW/cm <sup>2</sup> | | ILL <sub>VIS</sub> | Illumination power at wavelengths ≥ 410 nm and ≤ 800 nm <sup>(19)</sup> | | | 20.5 | W/cm <sup>2</sup> | | ILL <sub>IR</sub> | Illumination power at wavelengths > 800 nm | | | 10 | mW/cm <sup>2</sup> | | ILL <sub>BLU</sub> | Illumination power at wavelengths ≥ 410 nm and ≤ 475 nm <sup>(19)</sup> | | | 6.5 | W/cm <sup>2</sup> | | ILL <sub>BLU1</sub> | Illumination power at wavelengths ≥ 410 nm and ≤ 445 nm <sup>(19)</sup> | | | 1.2 | W/cm <sup>2</sup> | | ILL <sub>θ</sub> | Illumination marginal ray angle <sup>(18)</sup> | | | 55 | deg | - (1) All power supply connections are required to operate the DMD: $V_{DD}$ , $V_{DDA}$ , $V_{OFFSET}$ , $V_{BIAS}$ , and $V_{RESET}$ . All $V_{SS}$ connections are required to operate the DMD. - All voltage values are with respect to the V<sub>SS</sub> ground pins. (2) - (3) V<sub>OFFSET</sub> supply transients must fall within specified max voltages. - To prevent excess current, the supply voltage delta $|V_{DDA} V_{DD}|$ must be less than specified limit. To prevent excess current, the supply voltage delta $|V_{BIAS} V_{OFFSET}|$ must be less than specified limit. (5) - LVCMOS input pin is DMD DEN ARSTZ. (6) - See the low speed interface (LSIF) timing requirements in Timing Requirements. - (8) See the high speed serial interface (HSSI) timing requirements in Timing Requirements. - Simultaneous exposure of the DMD to the maximum Recommended Operating Conditions for temperature and UV illumination will (9)reduce device lifetime. - (10) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point (TP1) shown in $\boxtimes$ 7-1 and the package thermal resistance using the Micromirror Array Temperature Calculation. - (11) Per 🗵 6-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to Micromirror Landed-On/Landed-Off Duty Cycle for a definition of micromirror landed duty cycle. - Long-term is defined as the usable life of the device. - (13) Short-term is the total cumulative time over the useful life of the device. - (14) The locations of thermal test points TP2, TP3, TP4, and TP5 shown in 🗵 7-1 are intended to measure the highest window edge temperature. For most applications, the locations shown are representative of the highest window edge temperature. If a particular application causes additional points on the window edge to be at a higher temperature, test points should be added to those locations. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated - (15) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in 7-1. The window test points TP2, TP3, TP4, and TP5 shown in 7-1 are intended to result in the worst case delta temperature. If a particular application causes another point on the window edge to result in a larger delta in temperature, that point - (16) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'. - (17) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>FLR</sub>. - (18) The maximum marginal ray angle of the incoming illumination light at any point in the micromirror array, including Pond of Micromirrors (POM), should not exceed 55 degrees from the normal to the device array plane. The device window aperture has not necessarily been designed to allow incoming light at higher maximum angles to pass to the micromirrors, and the device performance has not been tested nor qualified at angles exceeding this. Illumination light exceeding this angle outside the micromirror array (including POM) will contribute to thermal limitations described in this document, and may negatively affect lifetime. - (19) The maximum allowable optical power incident on the DMD is limited by the maximum optical power density for each wavelength range specified and the micromirror array temperature (T<sub>ARRAY</sub>). 図 6-1. Maximum Recommended Array Temperature—Derating Curve #### 6.5 Thermal Information | | DLP471TP | | |----------------------------------------------------------------------|-------------|------| | THERMAL METRIC | FQQ PACKAGE | Unit | | | 270 PIN | | | Thermal Resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 1.0 | °C/W | (1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the セクション 6.4. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device. #### 6.6 Electrical Characteristics Over operating free-air temperature range and supply voltages (unless otherwise noted) | PARAMETER (1) (2) | TEST CONDITIONS (1) | MIN | TYP | MAX | UNIT | |-------------------|---------------------|-----|-----|-----|------| | CURRENT - TYPICAL | | | | | | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ## **6.6 Electrical Characteristics (continued)** Over operating free-air temperature range and supply voltages (unless otherwise noted) | | PARAMETER (1) (2) | TEST CONDITIONS (1) | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------------------|---------------------------------------------------|-----------------------|-------|-----------------------|------| | I <sub>DD</sub> | Supply current V <sub>DD</sub> <sup>(3)</sup> | | | 800 | 1200 | mA | | I <sub>DDA</sub> | Supply current V <sub>DDA</sub> <sup>(3)</sup> | | | 1000 | 1200 | mA | | I <sub>OFFSET</sub> | Supply current V <sub>OFFSET</sub> (4) (5) | | | 20 | 25 | mA | | I <sub>BIAS</sub> | Supply current V <sub>BIAS</sub> (4) (5) | | | 2.5 | 4.0 | mA | | I <sub>RESET</sub> | Supply current V <sub>RESET</sub> (5) | | -9.3 | -6.9 | | mA | | POWER - TYP | PICAL | 1 | | | | | | P <sub>DD</sub> | Supply power dissipation V <sub>DD</sub> <sup>(3)</sup> | | | 1440 | 2437.5 | mW | | P <sub>DDA</sub> | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> | | | 1620 | 2340 | mW | | P <sub>OFFSET</sub> | Supply power dissipation V <sub>OFFSET</sub> (4) (5) | | | 230 | 367.5 | mW | | P <sub>BIAS</sub> | Supply power dissipation V <sub>BIAS</sub> <sup>(4) (5)</sup> | | | 43.2 | 70.3 | mW | | P <sub>RESET</sub> | Supply power dissipation V <sub>RESET</sub> (5) | | | 107.8 | 152.25 | mW | | P <sub>TOTAL</sub> | Supply power dissipation Total | | | 3441 | 5367.55 | mW | | LVCMOS INPL | JT | 1 | | | | | | I <sub>IL</sub> | Low level input current (6) | V <sub>DD</sub> = 1.95 V, V <sub>I</sub> = 0 V | -100 | | | nA | | I <sub>IH</sub> | High level input current <sup>(6)</sup> | V <sub>DD</sub> = 1.95 V, V <sub>I</sub> = 1.95 V | | | 135 | uA | | LVCMOS OUT | PUT | 1 | | | | | | V <sub>OH</sub> | DC output high voltage <sup>(7)</sup> | I <sub>OH</sub> = -2 mA | 0.8 x V <sub>DD</sub> | | | V | | V <sub>OL</sub> | DC output low voltage (7) | I <sub>OL</sub> = 2 mA | | | 0.2 x V <sub>DD</sub> | V | | RECEIVER EY | E CHARACTERISTICS | 1 | | | | | | A1 | Minimum data eye opening (8) (9) | | 100 | 400 | 600 | mV | | A2 | Maximum data signal swing (8) (9) | | | | 600 | mV | | X1 | Maximum data eye closure (8) | | | | 0.275 | UI | | X2 | Maximum data eye closure <sup>(8)</sup> | | | | 0.4 | UI | | t <sub>DRIFT</sub> | Drift between Clock and Data between Training Patterns | | | | 20 | ps | | CAPACITANC | E | 1 | | | | | | C <sub>IN</sub> | Input capacitance LVCMOS | f = 1 MHz | | | 10 | pF | | C <sub>IN</sub> | Input capacitance LSIF (low speed interface) | f = 1 MHz | | - | 20 | pF | | C <sub>IN</sub> | Input capacitance HSSI (high speed serial interface) | f = 1 MHz | | | 20 | pF | | C <sub>OUT</sub> | Output capacitance | f = 1 MHz | | | 10 | pF | All power supply connections are required to operate the DMD: $V_{DD}$ , $V_{DDA}$ , $V_{OFFSET}$ , $V_{BIAS}$ , and $V_{RESET}$ . All $V_{SS}$ connections are (1) required to operate the DMD. - All voltage values are with respect to the ground pins (V<sub>SS</sub>). (2) - To prevent excess current, the supply voltage delta $|V_{DDA} V_{DD}|$ must be less than specified limit. (3) - To prevent excess current, the supply voltage delta $|V_{BIAS} V_{OFFSET}|$ must be less than specified limit. Supply power dissipation based on 3 global resets in 200 $\mu$ s. (4) - (5) - LVCMOS input specifications are for pin DMD\_DEN\_ARSTZ. (6) - (7) LVCMOS output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B. - (8) Refer to 3 6-11, Receiver Eye Mask (1e-12 BER). - Defined in Recommended Operating Conditions. ## **6.7 Switching Characteristics** Over operating free-air temperature range and supply voltages (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------|------------------------------------------------------------------|-----------------------------------------|---------|------|------| | | Output propagation, Clock to Q (C2Q), rising edge of | C <sub>L</sub> = 5 pF | | 11.1 | ns | | t <sub>pd</sub> | LS_CLK (differential clock signal) input to LS_RDATA output. (1) | C <sub>L</sub> = 10 pF | | 11.3 | ns | | | Slew rate, LS_RDATA | 20%-80%, C <sub>L</sub> <10pF | 0.5 | | V/ns | | | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B | 50-(C2Q rise – C2Q fall )×<br>130e6×100 | 40% | 60% | | #### (1) See 🗵 6-2. 図 6-2. Switching Characteristics ### 6.8 Timing Requirements Over operating free-air temperature range and supply voltages (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------|------------------------------------------------------------|-------|-----|-----|------| | LVCMOS | S | | | | - | | | t <sub>r</sub> | Rise time <sup>(1)</sup> | 20% to 80% reference points | | | 25 | ns | | t <sub>f</sub> | Fall time <sup>(1)</sup> | 80% to 20% reference points | | | 25 | ns | | LOW SP | PEED INTERFACE (LSIF) | , | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | 20% to 80% reference points | | | 450 | ps | | t <sub>f</sub> | Fall time <sup>(2)</sup> | 80% to 20% reference points | | | 450 | ps | | t <sub>W(H)</sub> | Pulse duration high <sup>(3)</sup> | LS_CLK. 50% to 50% reference points | 3.1 | | | ns | | t <sub>W(L)</sub> | Pulse duration low <sup>(3)</sup> | LS_CLK. 50% to 50% reference points | 3.1 | | | ns | | t <sub>su</sub> | Setup time <sup>(4)</sup> | LS_WDATA valid before rising edge of LS_CLK (differential) | | | 1.5 | ns | | t <sub>h</sub> | Hold time <sup>(4)</sup> | LS_WDATA valid after rising edge of LS_CLK (differential) | | | 1.5 | ns | | HIGH SE | PEED SERIAL INTERFACE (HSS | 1) | | | - | | | | Rise time - data <sup>(5)</sup> (6) | From –A1 to A1 minimum eye height specification | 50 | | 115 | ps | | t <sub>r</sub> | Rise time - clock <sup>(5)</sup> (6) | From –A1 to A1 minimum eye height specification | 50 | | 135 | ps | | | Fall time — data <sup>(5)</sup> (6) | From A1 to –A1 minimum eye height specification | 50 | , | 115 | ps | | t <sub>f</sub> | Fall time — clock <sup>(5)</sup> (6) | From A1 to –A1 minimum eye height specification | 50 | , | 135 | ps | | t <sub>W(H)</sub> | Pulse duration high <sup>(7)</sup> | DCLK. 50% to 50% reference points | 0.275 | | | ns | | t <sub>W(L)</sub> | Pulse duration low <sup>(7)</sup> | DCLK. 50% to 50% reference points | 0.275 | | | ns | - (1) See 🗵 6-9 for rise time and fall time for LVCMOS. - (2) See 🗵 6-4 for rise time and fall time for LSIF. - (3) See 🗵 6-4 for pulse duration high and low time for LSIF. - (4) See 🗵 6-4 for setup and hold time for LSIF. - (5) See 🗵 6-11 for rise time and fall time for HSSI Eye Characteristics. - (6) See 🗵 6-12 for rise time and fall time for HSSI. - (7) See 🗵 6-12 for pulse duration high and low for HSSI. #### A. See 式 1 and 式 2 ## 図 6-3. LSIF Waveform Requirements $$V_{LVDS (max)} = V_{CM (max)} + \left| \frac{1}{2} \times V_{ID (max)} \right|$$ $V_{LVDS (min)} = V_{CM (min)} - \left| \frac{1}{2} \times V_{ID (max)} \right|$ (2) (1) ## 図 6-4. LSIF Timing Requirements 図 6-5. LSIF Rise, Fall Time Slew 図 6-6. LSIF Voltage Requirements 図 6-7. LSIF Equivalent Input ### 図 6-8. LVCMOS Input Hysteresis 図 6-9. LVCMOS Rise, Fall Time Slew Rate #### A. See 式 3 and 式 4 ### 図 6-10. HSSI Waveform Requirements $$V_{HSSI(max)} = V_{CM(max)} + \left| \frac{1}{2} \times V_{ID(max)} \right|$$ (3) $$V_{\text{HSSI(min)}} = V_{\text{CM (min)}} - \left| \frac{1}{2} \times V_{\text{ID (max)}} \right|$$ (4) 図 6-11. HSSI Eye Characteristics 図 6-12. HSSI CLK Characteristics ## 6.9 System Mounting Interface Loads | PARAMETER | MIN | TYP | MAX | UNIT | |------------------------------------------|-----|-----|-----|------| | Thermal interface area <sup>(1)</sup> | | | 100 | N | | Electrical interface area <sup>(1)</sup> | | | 245 | N | (1) The load should be uniformly applied within the area shown in $\boxtimes$ 6-13. 図 6-13. System Mounting Interface Loads ### 6.10 Micromirror Array Physical Characteristics | PAR | PARAMETER DESCRIPTION | | | |------------------------------------------------|----------------------------------------------|--------|-------------------| | Number of active columns <sup>(1)</sup> (2) | M | 1920 | micromirrors | | Number of active rows <sup>(1)</sup> (2) | N | 1080 | micromirrors | | Micromirror (pixel) pitch (1) | P | 5.4 | μm | | Micromirror active array width <sup>(1)</sup> | Micromirror pitch × number of active columns | 10.368 | mm | | Micromirror active array height <sup>(1)</sup> | Micromirror pitch × number of active rows | 5.832 | mm | | Micromirror active border <sup>(3)</sup> | Pond of micromirror (POM) | 20 | micromirrors/side | - (1) See 🗵 6-14. - (2) The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enables each micromirror - to display four distinct pixels on the screen during every frame, resulting in a full 3840 × 2160 pixel image being displayed. - (3) The structure and qualities of the border around the active array includes a band of partially functional micromirrors referred to as the Pond Of Micromirrors (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state but still require an electrical bias to tilt toward the OFF state. 図 6-14. Micromirror Array Physical Characteristics ### **6.11 Micromirror Array Optical Characteristics** | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------------------|------------------------------------------|---------------------|---------|-----|--------------| | Micromirror tilt and | ple | Landed state (1) | 17 | | 0 | | Micromirror tilt and | gle tolerance <sup>(2) (3) (4) (5)</sup> | | -1.4 | 1.4 | 0 | | Micromirror tilt dire | ection <sup>(6) (7)</sup> | Landed ON state | 270 | | o o | | Micromirror tilt dire | ection <sup>(6) (7)</sup> | Landed OFF state | 180 | | o o | | Micromirror crosso | over time (8) | Typical performance | 1 | 3 | | | Micromirror switch | ing time <sup>(9)</sup> | Typical performance | 6 | | μs | | | Bright pixel(s) in active area (11) | Gray 10 Screen (12) | | 0 | | | | Bright pixel(s) in the POM (13) | Gray 10 Screen (12) | | 1 | | | Image performance <sup>(10)</sup> | Dark pixel(s) in the active area (14) | White Screen | | 4 | micromirrors | | | Adjacent pixel(s) (15) | Any Screen | | 0 | | | | Unstable pixel(s) in active area (16) | Any Screen | | 0 | | - (1) Measured relative to the plane formed by the overall micromirror array. - (2) Additional variation exists between the micromirror array and the package datums. - (3) Represents the landed tilt angle variation relative to the nominal landed tilt angle. - (4) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices. - (5) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations or system contrast variations. - (6) When the micromirror array is landed (not parked), the tilt direction of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 results in a micromirror landing in the ON State direction. A binary value of 0 results in a micromirror landing in the OFF State direction. See 🗵 6-15. - (7) Micromirror tilt direction is measured as in a typical polar coordinate system: Measuring counter-clockwise from a 0° degree reference which is aligned with the +X Cartesian axis. - (8) The time required for a micromirror to nominally transition from one landed state to the opposite landed state. - (9) The minimum time between successive transitions of a micromirror. - (10) Conditions of Acceptance: All DMD image quality returns will be evaluated using the following projected image test conditions: Test set degamma shall be linear Test set brightness and contrast shall be set to nominal The diagonal size of the projected image shall be a minimum of 20 inches The projections screen shall be 1X gain The projected image shall be inspected from a 38 inch minimum viewing distance The image shall be in focus during all image quality tests - (11) Bright pixel definition: A single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels - (12) Gray 10 screen definition: All areas of the screen are colored with the following settings: Red = 10/255 Green = 10/255 Blue = 10/255 - (13) POM definition: Rectangular border of off-state mirrors surrounding the active area - (14) Dark pixel definition: A single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels - (15) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster - (16) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image 図 6-15. Micromirror Landed Orientation and Tilt #### 6.12 Window Characteristics | | DESCRIPTION <sup>(1)</sup> | MIN | TYP | MAX | |-----------------------------------|----------------------------------------------------------------------------------------------------------|-----|----------------------|-----| | Window material | | | Corning Eagle XG | | | Window refractive index | At wavelength 546.1 nm | | 1.5119 | | | Window aperture <sup>(2)</sup> | | | See <sup>(2)</sup> . | | | Illumination overfill (3) | | | See <sup>(3)</sup> . | | | Window transmittance, single-pass | Minimum within the wavelength range 420 nm to 680 nm. Applies to all angles 0° to 30° AOI <sup>(4)</sup> | 97% | | | | through both surfaces and glass | Average over the wavelength range 420 nm to 680 nm. Applies to all angles 30° to 45° AOI <sup>(4)</sup> | 97% | | | - (1) See セクション 7.5 for more information. - (2) See the package mechanical characteristics for details regarding the size and location of the window aperture. - (3) The active area of the DLP471TP device is surrounded by an aperture on the inside of the DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical conditions. Overfill light illuminating the area outside the active array can scatter and create adverse effects to the performance of an end application using the DMD. The illumination optical system should be designed to limit light flux incident outside the active array to less than 10% of the average flux level in the active area. Depending on the particular system's optical architecture and assembly tolerances, the amount of overfill light on the outside of the active array may cause system performance degradation. - (4) Angle of incidence (AOI) is the angle between an incident ray and the normal to a reflecting or refracting surface. ### 6.13 Chipset Component Usage Specification Reliable function and operation of the DLP471TP DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD. 注 TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously. ### 7 Detailed Description #### 7.1 Overview The DMD is a 0.47-inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-optical-electrical-mechanical system (MOEMS). The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enables each micromirror to display four distinct pixels on the screen during every frame, resulting in a full 3840 × 2160 pixel image being displayed. The electrical interface is low voltage differential signaling (LVDS). The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to the Functional Block Diagram. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). The DLP 0.47" 4K UHD chipset is comprised of the DLP471TP DMD, DLPC6540 display controller, and the DLPA3005 PMIC and the LED driver. To ensure reliable operation, the DLP471TP DMD must always be used with the DLP display controller and the PMIC specified in the chipset. ### 7.2 Functional Block Diagram Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 Power Interface The DMD requires 4 DC voltages: 1.8 V source, $V_{OFFSET}$ , $V_{RESET}$ , and $V_{BIAS}$ . In a typical LED-based system, 1.8 V is provided by a TPS54320 and the $V_{OFFSET}$ , $V_{RESET}$ , and $V_{BIAS}$ is managed by the DLPA3005 PMIC and LED driver. #### **7.3.2 Timing** The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Timing reference loads are not intended to be precise representations of any particular system environment or depiction of the actual load presented by a production test. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving. #### 7.4 Device Functional Modes DMD functional modes are controlled by the DLPC6540 display controller. See the DLPC6540 display controller data sheet or contact a TI applications engineer. ### 7.5 Optical Interface and System Image Quality Considerations TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections. #### 7.5.1 Numerical Aperture and Stray Light Control The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border and/or active area could occur. #### 7.5.2 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 7.5.3 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. The illumination optical system should be designed to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable. ## 7.6 Micromirror Array Temperature Calculation 図 7-1. DMD Thermal Test Points Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature (thermal test TP1 in $\boxtimes$ 7-1) is provided by the following equations: $$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$ $$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$ #### where - T<sub>ARRAY</sub> = Computed array temperature (°C) - T<sub>CFRAMIC</sub> = Measured ceramic temperature (°C) (TP1 location) - R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in セクション 6.5 from array to ceramic TP1 (°C/Watt) - Q<sub>ARRAY</sub> = Total DMD power on the array (W) (electrical + absorbed) - Q<sub>ELECTRICAL</sub> = Nominal electrical power (W) - Q<sub>INCIDENT</sub> = Incident illumination optical power (W) - Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub>) (W) - DMD average thermal absorptivity = 0.4 The electrical power dissipation of the DMD is variable and depends on the voltages, data rates and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 2.5 Watts. The absorbed power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array, and 16.3% on the array border. The sample calculation for a typical projection application is as follows: ``` Q_{INCIDENT} = 9.4 \text{ W (measured)} T_{CERAMIC} = 55.0^{\circ}\text{C (measured)} Q_{ELECTRICAL} = 2.5 \text{ W} Q_{ARRAY} = 2.5 \text{ W} + (0.40 \times 9.4 \text{ W}) = 6.26 \text{ W} T_{ARRAY} = 55.0^{\circ}\text{C} + (6.26 \text{ W} \times 1.0^{\circ}\text{C/W}) = 61.3^{\circ}\text{C} ``` # 7.7 Micromirror Power Density Calculation The calculation of the optical power density of the illumination on the DMD in the different wavelength bands uses the total measured optical power on the DMD, percent illumination overfill, area of the active array, and ratio of the spectrum in the wavelength band of interest to the total spectral optical power. - ILL<sub>UV</sub> = [OP<sub>UV-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000 ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = [OP<sub>VIS-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = [OP<sub>IR-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000 ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = [OP<sub>BLU-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - ILL<sub>BLU1</sub> = [OP<sub>BLU1-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) • $A_{ILL} = A_{ARRAY} \div (1 - OV_{ILL}) (cm^2)$ #### where: - ILL<sub>UV</sub> = UV illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = VIS illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = IR illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = BLU illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>BI U1</sub> = BLU1 illumination power density on the DMD (W/cm<sup>2</sup>) - A<sub>ILL</sub> = illumination area on the DMD (cm<sup>2</sup>) - Q<sub>INCIDENT</sub> = total incident optical power on DMD (W) (measured) - A<sub>ARRAY</sub> = area of the array (cm<sup>2</sup>) (data sheet) - OV<sub>II.I.</sub> = percent of total illumination on the DMD outside the array (%) (optical model) - OP<sub>UV-RATIO</sub> = ratio of the optical power for wavelengths <410 nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>VIS-RATIO</sub> = ratio of the optical power for wavelengths ≥410 and ≤800 nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>IR-RATIO</sub> = ratio of the optical power for wavelengths >800 nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU-RATIO</sub> = ratio of the optical power for wavelengths ≥410 and ≤475 nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU1-RATIO</sub> = ratio of the optical power for wavelengths ≥410 and ≤445 nm to the total optical power in the illumination spectrum (spectral measurement) The illumination area varies and depends on the illumination overfill. The total illumination area on the DMD is the array area and overfill area around the array. The optical model is used to determine the percent of the total illumination on the DMD that is outside the array $(OV_{ILL})$ and the percent of the total illumination that is on the active array. From these values the illumination area $(A_{ILL})$ is calculated. The illumination is assumed to be uniform across the entire array. From the measured illumination spectrum, the ratio of the optical power in the wavelength bands of interest to the total optical power is calculated. Product Folder Links: DLP471TP #### Sample calculation: Q<sub>INCIDENT</sub> = 9.40 W (measured) $A_{ARRAY} = (1.0368 \times 0.5832) = 0.6047 \text{ cm}^2 \text{ (data sheet)}$ OV<sub>ILL</sub> = 16.3% (optical model) OP<sub>UV-RATIO</sub> = 0.00021 (spectral measurement) OP<sub>VIS-RATIO</sub> = 0.99977 (spectral measurement) OP<sub>IR-RATIO</sub> = 0.00002 (spectral measurement) OP<sub>BLU-RATIO</sub> = 0.28100 (spectral measurement) OP<sub>BLU1-RATIO</sub> = 0.03200 (spectral measurement) $$A_{ILL} = 0.6047 \div (1 - 0.163) = 0.7224 \text{ cm}^2$$ $$ILL_{UV} = [0.00021 \times 9.40W] \times 1000 \div 0.7224 \text{ cm}^2 = 2.732 \text{ mW/cm}^2$$ $$ILL_{VIS} = [0.99977 \times 9.40W] \div 0.7224 \text{ cm}^2 = 13.01 \text{ W/cm}^2$$ $$ILL_{IR} = [0.00002 \times 9.40W] \times 1000 \div 0.7224 \text{ cm}^2 = 0.260 \text{ mW/cm}^2$$ $$ILL_{BLU} = [0.28100 \times 9.40W] \div 0.7224 \text{ cm}^2 = 3.66 \text{ W/cm}^2$$ $$ILL_{BLU1} = [0.03200 \times 9.40W] \div 0.7224 \text{ cm}^2 = 0.42 \text{ W/cm}^2$$ ### 7.8 Micromirror Landed-On/Landed-Off Duty Cycle ### 7.8.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the percentage of time that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state. For example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON state 100% of the time (and in the OFF state 0% of the time); whereas 0/100 would indicate that the pixel is in the OFF state 100% of the time. Likewise, 50/50 indicates that the pixel is ON for 50% of the time (and OFF for 50% of the time). Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100. #### 7.8.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD useful life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. #### 7.8.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD temperature and landed duty cycle interact to affect DMD useful life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD useful life. This is quantified in the de-rating curve shown in $\boxtimes$ 6-1. The importance of this curve is that: - · All points along this curve represent the same useful life. - All points above this curve represent lower useful life (and the further away from the curve, the lower the useful life). - All points below this curve represent higher useful life (and the further away from the curve, the higher the useful life). In practice, this curve specifies the maximum operating DMD temperature that the DMD should be operated at for a given long-term average landed duty cycle. #### 7.8.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 landed duty cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in 表 7-1. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 表 7-1. Grayscale Value and Landed Duty Cycle | GRAYSCALE VALUE | LANDED DUTY CYCLE | |-----------------|-------------------| | 0% | 0/100 | | 10% | 10/90 | | 20% | 20/80 | | 30% | 30/70 | | 40% | 40/60 | | 50% | 50/50 | | 60% | 60/40 | | 70% | 70/30 | | 80% | 80/20 | | 90% | 90/10 | | 100% | 100/0 | Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. Use 式 5 to calculate the landed duty cycle of a given pixel during a given time period Landed Duty Cycle = (Red\_Cycle\_% × Red\_Scale\_Value) + (Green\_Cycle\_% × Green\_Scale\_Value) + (Blue\_Cycle\_% (5) × Blue\_Scale\_Value) #### where - Red\_Cycle\_%, represents the percentage of the frame time that red is displayed to achieve the desired white point - Green\_Cycle\_% represents the percentage of the frame time that green is displayed to achieve the desired white point - Blue\_Cycle\_%, represents the percentage of the frame time that blue is displayed to achieve the desired white point For example, assume that the red, green, and blue color cycle times are 30%, 50%, and 20% respectively (in order to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities would be as shown in $\frac{1}{5}$ 7-2 and $\frac{1}{5}$ 7-3. 表 7-2. Example Landed Duty Cycle for Full-Color, Color Percentage | CYCLE PERCENTAGE | | | | | |------------------|-----|-----|--|--| | RED GREEN BLUE | | | | | | 30% | 50% | 20% | | | 表 7-3. Example Landed Duty Cycle for Full-Color | S | LANDED DUTY | | | |------|-------------|------|-------| | RED | GREEN | BLUE | CYCLE | | 0% | 0% | 0% | 0/100 | | 100% | 0% | 0% | 50/50 | | 0% | 100% | 0% | 20/80 | | 0% | 0% | 100% | 30/70 | | 12% | 0% | 0% | 6/94 | | 0% | 35% | 0% | 7/93 | | 0% | 0% | 60% | 18/82 | | 100% | 100% | 0% | 70/30 | | 0% | 100% | 100% | 50/50 | | 100% | 0% | 100% | 80/20 | | 12% | 35% | 0% | 13/87 | | 0% | 35% | 60% | 25/75 | | 12% | 0% | 60% | 24/76 | | 100% | 100% | 100% | 100/0 | The last factor to account for in estimating the landed duty cycle is any applied image processing. Within the DLPC6540 controller, the gamma function affects the landed duty cycle. Gamma is a power function of the form $Output\_Level = A \times Input\_Level^{Gamma}$ , where A is a scaling factor that is typically set to 1. In the DLPC6540 controller, gamma is applied to the incoming image data on a pixel-by-pixel basis. A typical gamma factor is 2.2, which transforms the incoming data as shown in $\boxtimes$ 7-2. 図 7-2. Example of Gamma = 2.2 From $\boxtimes$ 7-2, if the gray scale value of a given input pixel is 40% (before gamma is applied), then gray scale value will be 13% after gamma is applied. Therefore, it can be seen that since gamma has a direct impact displayed gray scale level of a pixel, it also has a direct impact on the landed duty cycle of a pixel. Consideration must also be given to any image processing which occurs before the DLPC6540 controller. ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 8.1 Application Information DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC6540 controller. The high tilt pixel in the bottom-illuminated DMD increases brightness performance and enables a smaller system footprint for thickness constrained applications. Typical applications using the DLP471TP include mobile smart TV and digital signage. DMD power-up and power-down sequencing is strictly controlled by the DLPA3005. Refer to セクション 9 for power-up and power-down specifications. To ensure reliable operation, the DLP471TP DMD must always be used with DLPC6540 controller and a DLPA3005 PMIC/LED driver. ### 8.2 Typical Application The DLP471TP DMD combined with DLPC6540 digital controller and a power management device provides full 4K UHD resolution for bright, colorful display applications. See Typical 4K UHD LED Application Diagram , which shows the system components needed along with the LED configuration of the DLP 0.47" 4K UHD chipset. The components include the DLP471TP DMD, DLPC6540 display controller and the DLPA3005 PMIC and LED driver. 図 8-1. Typical 4K UHD LED Application Diagram #### 8.2.1 Design Requirements Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The type of illumination used and desired brightness will have a major effect on the overall system design and size. The display system uses the DLP471TP as the core imaging device and contains a 0.47-inch array of micromirrors. The DLPC6540 controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver and driving the DMD over a high-speed interface. The DLPA3005 PMIC serves as a voltage regulator for the DMD, controller, and LED illumination functionality. ### 8.2.2 Detailed Design Procedure For a complete DLP system, an optical module or light engine is required that contains the DLP471TP DMD, associated illumination sources, optical elements, and necessary mechanical components. To ensure reliable operation, the DMD must always be used with DLPC6540 display controller and the DLPA3005 PMIC and LED driver . Refer to PCB Design Requirements for TI DLP Pico TRP Digital Micromirror Devices for the DMD board design and manufacturing handling of the DMD sub assemblies. #### 8.2.3 Application Curves The typical LED-current-to-luminance relationship when LED illumination is utilized is shown in 🗵 8-2. 図 8-2. Luminance vs. Current ### 8.3 Temperature Sensor Diode ## 9 Power Supply Recommendations The following power supplies are all required to operate the DMD: - V<sub>SS</sub> - V<sub>BIAS</sub> - V<sub>DD</sub> - V<sub>DDA</sub> - V<sub>OFFSET</sub> - V<sub>RESET</sub> DMD power-up and power-down sequencing is strictly controlled by the DLP display controller. #### 注意 For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to any of the prescribed power-up and power-down requirements may affect device reliability. See the DMD power supply sequencing requirements in $\boxtimes$ 9-1. $V_{BIAS}$ , $V_{DD}$ , $V_{DDA}$ , $V_{OFFSET}$ , and $V_{RESET}$ power supplies must be coordinated during power-up and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD reliability and lifetime. Common ground $V_{SS}$ must also be connected. 表 9-1. Power Supply Sequence Requirements | SYMBOL | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------------------|----------------------|-----------------------------------------------------------------|-----|-----|-----|------| | t <sub>DELAY</sub> | Delay requirement | from V <sub>OFFSET</sub> power up to V <sub>BIAS</sub> power up | 2 | | | ms | | V <sub>OFFSET</sub> | Supply voltage level | at beginning of power-up sequence delay <sup>(1)</sup> | | | 6 | V | | V <sub>BIAS</sub> | Supply voltage level | at end of power-up sequence delay <sup>(1)</sup> | | | 6 | V | <sup>(1)</sup> See 🗵 9-1, Power-Up Sequence Delay Requirement. #### 9.1 DMD Power Supply Power-Up Procedure - During power-up, V<sub>DD</sub> and V<sub>DDA</sub> must always start and settle before V<sub>OFFSET</sub> plus Delay1 specified in 表 9-2, V<sub>BIAS</sub>, and V<sub>RESET</sub> voltages are applied to the DMD. - During power-up, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in セクション 6.4. - During power-up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>. - Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements specified in セクション 6.1, in セクション 6.4, and in 図 9-1. - During power-up, LVCMOS input pins must not be driven high until after V<sub>DD</sub> have settled at operating voltages listed in セクション 6.4. #### 9.2 DMD Power Supply Power-Down Procedure - During power-down, V<sub>DD</sub> and V<sub>DDA</sub> must be supplied until after V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub> are discharged to within the specified limit of ground. See 表 9-2. - During power-down, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in セクション 6.4. - During power-down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>RIAS</sub>. - Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements specified in セクション 6.1, in セクション 6.4, and in 図 9-1. Product Folder Links: DLP471TP • During power-down, LVCMOS input pins must be less than specified in セクション 6.4. - A. See セクション 5 for the Pin Functions Table. - B. To prevent excess current, the supply voltage difference |V<sub>OFFSET</sub> V<sub>BIAS</sub>| must be less than the specified limit in セクション 6.4. - C. To prevent excess current, the supply difference |V<sub>BIAS</sub> V<sub>RESET</sub>| must be less than the specified limit in セクション 6.4. - D. $V_{BIAS}$ should power up after $V_{OFFSET}$ has powered up, per the Delay1 specification in $\frac{1}{8}$ 9-2. - E. DLP controller software initiates the global $V_{\mbox{\footnotesize BIAS}}$ command. - F. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates DMD\_EN\_ARSTZ and disables V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub>. - G. Under power-loss conditions where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware DMD\_EN\_ARSTZ will go low. - H. $V_{DD}$ must remain high until after $V_{OFFSET}$ , $V_{BIAS}$ , $V_{RESET}$ go low, per Delay2 specification in $\frac{1}{8}$ 9-2. - I. To prevent excess current, the supply voltage delta $|V_{DDA} V_{DD}|$ must be less than specified limit in セクション 6.4. ### 図 9-1. DMD Power Supply Requirements #### 表 9-2. DMD Power-Supply Requirements | PARAMETER | DESCRIPTION | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Delay1 <sup>(1)</sup> | Delay from $V_{\text{OFFSET}}$ settled at recommended operating voltage to $V_{\text{BIAS}}$ and $V_{\text{RESET}}$ power up | 1 | 2 | | ms | | | Delay $V_{DD}$ must be held high from $V_{OFFSET}$ , $V_{BIAS}$ and $V_{RESET}$ powering down. | 50 | | | us | (1) See 🗵 9-1. ### 10 Layout ## 10.1 Layout Guidelines The DLP471TP DMD is part of a chipset that is controlled by DLPC6540 display controller in conjunction with the DLPA3005 PMIC and LED driver. These guidelines are targeted at designing a PCB board with the DLP471TP DMD. The DMD board is a high-speed multi-layer PCB, with primarily high-speed digital logic including double data rate 3.2 Gbps and 250 Mbps differential data buses run to the DMD. TI recommends that full or mini power planes are used for $V_{OFFSET}$ , $V_{RESET}$ , and $V_{BIAS}$ . Solid planes are required for ground ( $V_{SS}$ ). The target impedance for the PCB is 50 $\Omega$ ±10% with exceptions listed in $\frac{1}{8}$ 10-1. TI recommends a 10 layer stack-up as described in $\frac{1}{8}$ 10-2. TI recommends manufacturing the PCB with a high quality FR-4 material. ### 10.2 Impedance Requirements TI recommends a target impedance for the PCB of 50 $\Omega$ ±10% for all signals. The exceptions are listed in $\pm$ 10-1. | 表 10-1. Special impedance Requirements | | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--| | Signal Type | Signal Name | Impedance (ohms) | | | | DMD High Speed Data Signals | DMD_HSSI0_N_(07), DMD_HSSI0_P_(07), DMD_HSSI1_N_(07), DMD_HSSI1_P_(07), DMD_HSSI0_CLK_N, DMD_HSSI0_CLK_P, DMD_HSSI1_CLK_N, DMD_HSSI1_CLK_P, | 100- $\Omega$ differential (50- $\Omega$ single ended) | | | | DMD Low Speed Interface<br>Signals | DMD_LSO_WDATA_N,<br>DMD_LSO_WDATA_P,<br>DMD_LSO_CLK_N,<br>DMD_LSO_CLK_P | 100- $\Omega$ differential (50- $\Omega$ single ended) | | | 表 10-1. Special Impedance Requirements ### 10.3 Layers The layer stack-up and copper weight for each layer is shown in 表 10-2. #### 表 10-2. Layer Stack-Up | LAYER<br>NO. | LAYER NAME | COPPER WT. (oz.) | COMMENTS | |--------------|------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Side A – DMD, primary<br>components, power mini-<br>planes | 0.5 oz. (before plating) | DMD and escapes. Two data input connectors. Top components including power generation and two-data input connectors. Low frequency signals routing. Should have copper fill (GND) plated up to 1 oz. | | 2 | Ground | 0.5 | Solid ground plane (net GND) reference for signal layers #1, 3 | | 3 | Signal (high frequency) | 0.5 | High-speed signal layer. High-speed differential data buses from input connector to DMD. | | 4 | Ground | 0.5 | Solid ground plane (net GND) reference for signal layers #3, #5 | | 5 | Power | 0.5 | Primary split power planes for 1.8 V, 10 V, –14 V, 18 V | | 6 | Power | 0.5 | Primary split power planes for 1.8 V, 10 V, –14 V, 18 V | | 7 | Ground | 0.5 | Solid ground plane (net GND) reference for signal layer #8 | | 8 | Signal (high frequency) | 0.5 | High-speed signal layer. High-speed differential data buses from input connector to DMD | | 9 | Ground | 0.5 | Solid ground plane (net GND) reference for signal layers #8, 10 | | 10 | Side B –secondary<br>components, power mini-<br>planes | 0.5 oz. (before plating) | Discrete components if necessary. Low-frequency signals routing. Should have copper fill plated up to 1 oz. | ### 10.4 Trace Width, Spacing Unless otherwise specified, TI recommends that all signals follow the 0.005"/0.015" (Trace-Width/Spacing) design rule. Actual trace widths and clearances should be determined and calculated based on an analysis of impedance and stack-up requirements. The width of all voltage signals shall be maximized as space permits. In particular, the following width and spacing requirements shall be observed for the specific signals listed in $\frac{1}{2}$ 10-3. | SIGNAL NAME | MINIMUM TRACE<br>WIDTH (MIL) | MINIMUM TRACE SPACING (MIL) | LAYOUT REQUIREMENT | |---------------------|------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------| | GND | MAXIMIZE | 5 | Maximize trace width to connecting pin as a minimum. | | P1P8V | 100 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. | | V <sub>OFFSET</sub> | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. | | V <sub>RESET</sub> | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. | | V <sub>BIAS</sub> | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. | #### 10.5 Power TI strongly discourages signal routing on power planes or on planes adjacent to power planes. If signals must be routed on layers adjacent to power planes, they must not cross splits in power planes to prevent EMI and preserve signal integrity. Have all internal digital ground (GND) planes connected together in as many places as possible. If possible, all internal ground planes should be connected together with a minimum distance between connections of 0.5". Extra vias may not be required if there are sufficient ground vias due to normal ground connections of devices. The power and ground pins of each component should be connected to the power and ground planes with at least one via for each pin. Trace lengths for component power and ground pins should be minimized (ideally, less than 0.100"). Product Folder Links: DLP471TP Ground plane slots are strongly discouraged. ## 10.6 Trace Length Matching Recommendations Recommended signal trace length matching requirements can be found in $\pm$ 10-4 and $\pm$ 10-5. When length matching traces, the longer signals should be routed in a serpentine fashion, keeping the number of turns to a minimum and the turn angles no sharper than 45 degrees as opposed to running long traces over large areas of the PCB. Signals in 表 10-4 should be routed for data rate operation at up to 3.2 Gbps. Layer changes for these signals should be minimized, the number of vias should be minimized. Avoid sharp turns and layer switching while keeping lengths to a minimum. When layer changes are necessary, GND vias should be placed around the signal vias to provide a signal return path. The distance from one pair of differential signals to another shall be at least 2 times the distance within the pair. 表 10-4. HSSI High Speed DMD Data Signals | SIGNAL NAME | REFERENCE SIGNAL | Routing Spec | <b>Unit</b> inch | | | |-------------------------------------|------------------------------------|--------------|------------------|--|--| | DMD_HSSI0_N(07),<br>DMD_HSSI0_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | +/- 0.25 | | | | | DMD_HSSI1_N(07),<br>DMD_HSSI1_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | +/- 0.25 | inch | | | | DMD_HSSI0_CLK_P | DMD_HSSI1_CLK_P | +/- 0.05 | inch | | | | Intra-pair P | Intra-pair N | +/- 0.01 | inch | | | ### 表 10-5. Other Timing Critical Signals | SIGNAL NAME | Constraints | Routing Layers | |---------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------| | LS_CLK_P, LS_CLK_N<br>LS_WDATA_P,<br>LS_WDATA_N<br>LS_RDATA_A | Intra-pair (P to N) Matched to 0.01 inches Signal-to-signal Matched to +/- 0.25 inches | Layers 3, 8 | # 11 Device and Documentation Support ## 11.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 11.2 Device Support #### 11.2.1 Device Nomenclature 図 11-1. Part Number Description #### 11.2.2 Device Markings The device marking includes both human-readable information and a 2-dimensional matrix code. The human-readable information is described in 🗵 11-2 and includes the legible character string GHJJJJK DLP471TPFQQ. GHJJJJK is the lot trace code and DLP471TPFQQ is the device marking. Example: GHJJJJK DLP471TPFQQ 図 11-2. DMD Marking Locations ## 11.3 Documentation Support #### 11.3.1 Related Documentation The following documents contain additional information related to the chipset components used with the DMD. - DLPC6540 Display Controller Data Sheet - DLPA3005 PMIC/LED Driver Data Sheet ## 11.4 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 English Data Sheet: DLPS173 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 2-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | | |-----------------------|--------|---------------|------------------|--------------------------|------|-------------------------------|----------------------------|--------------|------------------|--| | | | | | | | (4) | (5) | | | | | DLP471TPFQQ | Active | Production | CLGA (FQQ) 270 | 54 JEDEC<br>TRAY (5+1) | Yes | NI/AU | N/A for Pkg Type | 0 to 70 | | | | DLP471TPFQQ.B | Active | Production | CLGA (FQQ) 270 | 54 JEDEC<br>TRAY (5+1) | Yes | NI/AU | N/A for Pkg Type | 0 to 70 | | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. www.ti.com 23-May-2025 ### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |---------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | DLP471TPFQQ | FQQ | CLGA | 270 | 54 | 6 x 9 | 150 | 315 | 135.9 | 12190 | 31.5 | 31.5 | 16.2 | | DLP471TPFQQ.B | FQQ | CLGA | 270 | 54 | 6 x 9 | 150 | 315 | 135.9 | 12190 | 31.5 | 31.5 | 16.2 | ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated