









DLP4500NIR

# JAJSGU1B - JANUARY 2019 - REVISED MAY 2022

# DLP4500NIR 0.45 WXGA 近赤外線 DMD

# 1 特長

- 0.45 インチ対角マイクロミラー・アレイ
  - 912×1140解像度のアレイ (100万個超のマイ クロミラー)
  - ダイヤモンド型のアレイ方向により側面照明を サポートし、光学設計を簡素化かつ効率化
  - WXGA 解像度の表示が可能
  - 7.6um のマイクロミラー・ピッチ
  - ±12°の傾斜角
  - 5µs のマイクロミラー・クロスオーバー時間 (公称値)
- NIR 光の高効率なステアリング
  - ウィンドウ伝送効率 96% (公称値) (700~ 2000nm、2 つのウィンドウ表面経由のシング ル・パス)
  - ウィンドウ伝送効率 90% (公称値) (2000~ 2500nm、2 つのウィンドウ表面経由のシング ル・パス)
  - 偏光に依存しないアルミニウム製のマイクロミ ラー
  - アレイの充填率 92% (公称値)
- 専用の DLPC350 コントローラによる信頼性の高 い動作
  - 最大 4kHz のバイナリ・パターン・レート
  - パターン・シーケンス・モードによりアレイ内 の各マイクロミラーを制御
- マイクロミラー・ドライバ回路を内蔵
- 9.1mm×20.7mm で携帯機器に好適
  - 拡張サーマル・インターフェイス付き FQD パ ッケージ

# 2 アプリケーション

- 分光計 (化学分析)
  - プロセス・アナライザ
  - 実験機器
  - 専用アナライザ
- 圧縮センシング (シングル・ピクセル NIR カメラ)
- 3D バイオメトリクス
- マシン・ビジョン
- 赤外線シーン投影
- レーザー・マーキング
- 光学チョッパー
- 顕微鏡
- 光学ネットワーク機器

## 3 概要

DLP4500NIR デジタル・マイクロミラー・デバイス (DMD) は空間光変調器 (SLM) として動作し、近赤外 光 (NIR) をステアリングして高速度、高精度、高効率 でパターンを生成します。DLP4500NIR DMD は小さ な外形で高解像度を実現し、多くの場合、単一要素検 出器と組み合わせることで、高価な InGaAs アレイを 基礎とする検出器の設計の代替品となり、高性能でコ スト効率の優れた携帯型ソリューションを実現できま す。

| 部品番号       | パッケージ <sup>(1)</sup> | サーマル・インター<br>フェイス領域 |
|------------|----------------------|---------------------|
| DLP4500NIR | LCCC (98)            | 7.00mm × 7.00mm     |

利用可能なパッケージについては、このデータシートの末尾 にある注文情報を参照してください。



アプリケーション概略



# **Table of Contents**

| 1 特長1                                            | 8.5 Micromirror Array Temperature Calculation         | . 21 |
|--------------------------------------------------|-------------------------------------------------------|------|
| 2 アプリケーション1                                      | 8.6 Micromirror Landed-on/Landed-Off Duty Cycle       |      |
| 3 概要1                                            | 9 Applications and Implementation                     |      |
| 4 Revision History2                              | 9.1 Application Information                           |      |
| 5 Chipset Component Usage Specification          | 9.2 Typical Application                               |      |
| 6 Pin Configuration and Functions4               | 10 Power Supply Recommendations                       |      |
| 7 Specifications8                                | 10.1 Power Supply Sequencing Requirements             | . 31 |
| 7.1 Absolute Maximum Ratings8                    | 10.2 DMD Power Supply Power-Up Procedure              | .31  |
| 7.2 Storage Conditions8                          | 10.3 DMD Power Supply Power-Down Procedure            | . 31 |
| 7.3 ESD Ratings9                                 | 11 Layout                                             | . 33 |
| 7.4 Recommended Operating Conditions9            | 11.1 Layout Guidelines                                | . 33 |
| 7.5 Thermal Information10                        | 11.2 Layout Example                                   | . 38 |
| 7.6 Electrical Characteristics11                 | 12 Device and Documentation Support                   | 42   |
| 7.7 Timing Requirements12                        | 12.1 Device Support                                   | . 42 |
| 7.8 System Mounting Interface Loads14            | 12.2 Documentation Support                            | . 42 |
| 7.9 Micromirror Array Physical Characteristics15 | 12.3 Receiving Notification of Documentation Updates. | .43  |
| 7.10 Micromirror Array Optical Characteristics16 | 12.4 サポート・リソース                                        | 43   |
| 7.11 Typical Characteristics17                   | 12.5 Trademarks                                       | .43  |
| 8 Detailed Description18                         | 12.6 Electrostatic Discharge Caution                  | .43  |
| 8.1 Overview                                     | 12.7 Glossary                                         | .43  |
| 8.2 Functional Block Diagram18                   | 13 Mechanical, Packaging, and Orderable               |      |
| 8.3 Feature Description19                        | Information                                           | . 43 |
| 8.4 Device Functional Modes21                    |                                                       |      |
|                                                  |                                                       |      |

4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (December 2021) to Revision B (May 2022)      | Page |
|-----------------------------------------------------------------------|------|
| Updated Absolute Maximum Ratings disclosure to the latest TI standard |      |
| Updated Micromirror Array Optical Characteristics                     |      |
| Added Third-Party Products Disclaimer                                 | 42   |
| Changes from Revision * (January 2019) to Revision A (December 2021)  | Page |
| - 文書全体にわたって表、図、相互参照の採番方法を更新                                           | 1    |
|                                                                       |      |



# **5 Chipset Component Usage Specification**

## Note

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

The DLP4500NIR is a component of one or more DLP® chipsets. Reliable function and operation of the DLP4500NIR requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology is the TI technology and devices for operating or controlling a DLP DMD.



# **6 Pin Configuration and Functions**



図 6-1. FQD Package LCCC (98) Bottom View



# 表 6-1. Connector Pins for FQD

| PIN             |        |          |        | x 6-1. Connec | INTERNAL    |                                                                         | PACKAGE NET     |
|-----------------|--------|----------|--------|---------------|-------------|-------------------------------------------------------------------------|-----------------|
| NAME            | NO.    | TYPE     | SIGNAL | DATA RATE (1) | TERMINATION | DESCRIPTION                                                             | LENGTH (mm) (2) |
| DATA INPUTS     |        |          |        |               |             |                                                                         |                 |
| DATA(0)         | A1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 0, LSB                                              | 3.77            |
| DATA(1)         | A2     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 1                                                   | 3.77            |
| DATA(2)         | A3     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 2                                                   | 3.73            |
| DATA(3)         | A4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 3                                                   | 3.74            |
| DATA(4)         | B1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 4                                                   | 3.79            |
| DATA(5)         | В3     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 5                                                   | 3.75            |
| DATA(6)         | C1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 6                                                   | 3.72            |
| DATA(7)         | C3     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 7                                                   | 3.75            |
| DATA(8)         | C4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 8                                                   | 3.78            |
| DATA(9)         | D1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 9                                                   | 3.75            |
| DATA(10)        | D4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 10                                                  | 3.77            |
| DATA(11)        | E1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 11                                                  | 3.75            |
| DATA(12)        | E4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 12                                                  | 3.71            |
| DATA(13)        | F1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 13                                                  | 3.76            |
| DATA(14)        | F3     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 14                                                  | 3.73            |
| DATA(15)        | G1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 15                                                  | 3.72            |
| DATA(16)        | G2     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 16                                                  | 3.77            |
| DATA(17)        | G4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 17                                                  | 3.73            |
| DATA(18)        | H1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 18                                                  | 3.74            |
| DATA(19)        | H2     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 19                                                  | 3.76            |
| DATA(20)        | H4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 20                                                  | 3.70            |
| DATA(21)        | J1     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 21                                                  | 3.77            |
| DATA(22)        | J3     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 22                                                  | 3.76            |
| DATA(23)        | J4     | Input    | LVCMOS | DDR           | none        | Input data bus, bit 23, MSB                                             | 3.77            |
| DCLK            | K1     | Input    | LVCMOS | DDR           | none        | Input data bus clock                                                    | 3.74            |
| DATA CONTROL II | NPUTS  |          |        |               |             |                                                                         |                 |
| LOADB           | K2     | Input    | LVCMOS | DDR           | none        | Parallel-data load enable                                               | 3.74            |
| TRC             | K4     | Input    | LVCMOS | DDR           | none        | Input-data toggle rate control                                          | 4.70            |
| SCTRL           | К3     | Input    | LVCMOS | DDR           | none        | Serial-control bus                                                      | 3.75            |
| SAC_BUS         | C20    | Input    | LVCMOS | _             | none        | Stepped address-control serial-<br>bus data                             | 3.77            |
| SAC_CLK         | C22    | Input    | LVCMOS | _             | none        | Stepped address-control serial-<br>bus clock                            | 1.49            |
| MIRROR RESET C  | ONTROL | . INPUTS | 3      |               |             |                                                                         |                 |
| DRC_BUS         | B21    | Input    | LVCMOS | _             | none        | DMD reset-control serial bus                                            | 3.73            |
| DRC_OE          | A20    | Input    | LVCMOS | _             | none        | Active-low output enable signal for internal DMD reset driver circuitry | 3.74            |
| DRC_STROBE      | A22    | Input    | LVCMOS | _             | none        | Strobe signal for DMD reset-<br>control inputs                          | 3.73            |



## 表 6-1. Connector Pins for FQD (continued)

| PIN              |      |       | 20-1.  | Connector Pir |                      |                                  | DACKAGE NET                    |
|------------------|------|-------|--------|---------------|----------------------|----------------------------------|--------------------------------|
| NAME             | NO.  | TYPE  | SIGNAL | DATA RATE (1) | INTERNAL TERMINATION | DESCRIPTION                      | PACKAGE NET<br>LENGTH (mm) (2) |
| POWER INPUTS (3) | 1,01 |       |        |               |                      |                                  | , ,                            |
| VBIAS            | C19  | Power |        |               |                      |                                  |                                |
| VBIAS            | D19  | Power |        |               |                      | Mirror-reset bias voltage        |                                |
| VOFFSET          | A19  | Power |        |               |                      |                                  |                                |
| VOFFSET          | K19  | Power |        |               |                      | Mirror-reset offset voltage      |                                |
| VRESET           | E19  | Power |        |               |                      |                                  |                                |
| VRESET           | F19  | Power |        |               |                      | Mirror-reset voltage             |                                |
| VREF             | B19  | Power |        |               |                      | Power supply for LVCMOS          |                                |
| VREF             | J19  | Power |        |               |                      | double-data-rate (DDR) interface |                                |
| VCC              | B22  | Power |        |               |                      |                                  |                                |
| VCC              | C2   | Power |        |               |                      |                                  |                                |
| VCC              | D21  | Power |        |               |                      |                                  |                                |
| VCC              | E2   | Power |        |               |                      |                                  |                                |
| VCC              | E20  | Power |        |               |                      |                                  |                                |
| VCC              | E22  | Power |        |               |                      |                                  |                                |
| VCC              | F21  | Power |        |               |                      |                                  |                                |
| VCC              | G3   | Power |        |               |                      | Power supply for LVCMOS logic    |                                |
| VCC              | G19  | Power |        |               |                      | Power supply for LVCIVIOS logic  |                                |
| VCC              | G20  | Power |        |               |                      |                                  |                                |
| VCC              | G22  | Power |        |               |                      |                                  |                                |
| VCC              | H19  | Power |        |               |                      |                                  |                                |
| VCC              | H21  | Power |        |               |                      |                                  |                                |
| VCC              | J20  | Power |        |               |                      |                                  |                                |
| VCC              | J22  | Power |        |               |                      |                                  |                                |
| VCC              | K21  | Power |        |               |                      |                                  |                                |

## 表 6-1. Connector Pins for FQD (continued)

| PIN  |     | TYPE  | SIGNAL | DATA RATE (1) | INTERNAL    | DESCRIPTION                    | PACKAGE NET     |
|------|-----|-------|--------|---------------|-------------|--------------------------------|-----------------|
| NAME | NO. | ITPE  | SIGNAL | DAIA RAIE (1) | TERMINATION | DESCRIPTION                    | LENGTH (mm) (2) |
| VSS  | A21 | Power |        |               |             |                                |                 |
| VSS  | B2  | Power |        |               |             |                                |                 |
| VSS  | B4  | Power |        |               |             |                                |                 |
| VSS  | B20 | Power |        |               |             |                                |                 |
| VSS  | C21 | Power |        |               |             |                                |                 |
| VSS  | D2  | Power |        |               |             |                                |                 |
| VSS  | D3  | Power |        |               |             |                                |                 |
| VSS  | D20 | Power |        |               |             |                                |                 |
| VSS  | D22 | Power |        |               |             |                                |                 |
| VSS  | E3  | Power |        |               |             |                                |                 |
| VSS  | E21 | Power |        |               |             | Ground – Common return for all |                 |
| VSS  | F2  | Power |        |               |             | power inputs                   |                 |
| VSS  | F4  | Power |        |               |             |                                |                 |
| VSS  | F20 | Power |        |               |             |                                |                 |
| VSS  | F22 | Power |        |               |             |                                |                 |
| VSS  | G21 | Power |        |               |             |                                |                 |
| VSS  | Н3  | Power |        |               |             |                                |                 |
| VSS  | H20 | Power |        |               |             |                                |                 |
| VSS  | H22 | Power |        |               |             |                                |                 |
| VSS  | J2  | Power |        |               |             |                                |                 |
| VSS  | J21 | Power |        |               |             |                                |                 |
| VSS  | K20 | Power |        |               |             |                                |                 |

- (1) DDR = Double data rate
  - SDR = Single data rate
  - Refer to セクション 7.7 for specifications and relationships.
- (2) Net trace lengths inside the package:
  - Relative dielectric constant for the FQD ceramic package is 9.8.
  - Propagation speed = 11.8 / sqrt(9.8) = 3.769 inches/ns.
  - Propagation delay = 0.265 ns/inch = 265 ps/inch = 10.43 ps/mm.
- (3) The following power supplies are all required to operate the DMD: VSS, VCC, VOFFSET, VBIAS, VRESET.

## 表 6-2. Test Pads for FQD Package

| NAME   | PIN                                                                                  | SIGNAL    | DESCRIPTION    |
|--------|--------------------------------------------------------------------------------------|-----------|----------------|
| UNUSED | A5, A18, B5, B18, C5, C18, D5, D18, E5, E18, F5, F18, G5, G18, H5, H18, J5, J18, K22 | Test pads | Do not connect |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                      | · · · · · · · · · · · · · · · · · · ·        | ,                       | MIN  | MAX        | UNIT |
|----------------------|----------------------------------------------|-------------------------|------|------------|------|
| SUPPLY VOLTAGES (2)  |                                              |                         |      |            |      |
| VCC                  | Supply voltage for LVCMOS core logic         |                         | -0.5 | 4          | V    |
| VREF                 | Supply voltage for LVCMOS DDR interface      | -0.5                    | 4    | V          |      |
| VOFFSET              | Supply voltage for high voltage CMOS and mid | -0.5                    | 8.75 | V          |      |
| VBIAS (3)            | Supply voltage for micromirror electrode     |                         | -0.5 | 17         | V    |
| VRESET               | Supply voltage for micromirror electrode     | -11                     | 0.5  | V          |      |
| VBIAS - VOFFSET  (3) | Supply voltage delta (absolute value)        |                         | 8.75 | V          |      |
| INPUT VOLTAGES (2)   |                                              |                         | •    |            |      |
|                      | Input voltage to all other input pins        |                         | -0.5 | VREF + 0.5 | V    |
| INPUT CURRENTS       |                                              |                         |      |            |      |
|                      | Current required from a high-level output    | V <sub>OH</sub> = 1.4 V |      | <b>-</b> 9 | mA   |
|                      | Current required from a low-level output     | V <sub>OL</sub> = 0.4 V |      | 18         | mA   |
| CLOCKS               |                                              |                         | •    |            |      |
| f <sub>CLK</sub>     | DCLK clock frequency                         |                         | 80   | 120        | MHz  |
| ENVIRONMENTAL        |                                              |                         |      |            |      |
| т                    | Case temperature - operational (4)           |                         | -20  | 90         | °C   |
| T <sub>CASE</sub>    | Case temperature - non-operational (4)       | -40                     | 90   | °C         |      |
| T <sub>DP</sub>      | Dew Point (operation and non-operational)    |                         |      | 81         | °C   |
|                      | Operating Relative Humidity (non-condensing) |                         | 0    | 95         | %RH  |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values are referenced to common ground VSS. Supply voltages VCC, VREF, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected.
- (3) To prevent excess current, the supply voltage delta |VBIAS VOFFSET| must be less than the specified limit.
- (4) DMD Temperature is the worst-case of any test point shown in or 🗵 8-3, or the active array as calculated by the Micromirror Array Temperature Calculation, or any point along the Window Edge as defined in or 🗵 8-3. The locations of thermal test point TP2 is intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, a test point should be added to that location.

## 7.2 Storage Conditions

applicable before the DMD is installed in the final product

|           |                                                            | MIN | MAX | UNIT |
|-----------|------------------------------------------------------------|-----|-----|------|
| $T_{stg}$ | Storage temperature (1)                                    | -40 | 85  | °C   |
|           | Storage humidity, non-condensing (1)                       | 0   | 95% | RH   |
|           | Long-term storage dew point (1) (2)                        |     | 24  | °C   |
|           | Short-term storage dew point <sup>(1)</sup> <sup>(3)</sup> |     | 28  | °C   |

- (1) As a best practice, TI recommends storing the DMD in a temperature and humidity controlled environment.
- (2) Long-term is defined as the average over the usable life.
- 3) Short-term is defined as <60 cumulative days over the usable life of the device.



# 7.3 ESD Ratings

|        |                            |                                                                                                 | VALUE | UNIT |
|--------|----------------------------|-------------------------------------------------------------------------------------------------|-------|------|
| V(ESD) | Electrostatic<br>discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> <sup>(2)</sup> <sup>(3)</sup> | ±2000 | V    |

- ESD Ratings are applicable before the DMD is installed in final product. (1)
- (2)
- All CMOS devices require proper Electrostatic Discharge (ESD) handling procedures.

  JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (3)

# 7.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                        |                                                                  | MIN        | NOM                  | MAX        | UNIT  |
|----------------------------------------|------------------------------------------------------------------|------------|----------------------|------------|-------|
| SUPPLY VOLT                            | AGES                                                             |            |                      |            |       |
| VCC                                    | Supply voltage for LVCMOS core logic                             | 2.375      | 2.5                  | 2.625      | V     |
| VREF                                   | Supply voltage for LVCMOS DDR interface                          | 1.6        | 1.9                  | 2          | V     |
| VOFFSET                                | Supply voltage for HVCMOS and micromirror electrode              | 8.25       | 8.5                  | 8.75       | V     |
| VBIAS                                  | Supply voltage for micromirror electrode                         | 15.5       | 16                   | 16.5       | V     |
| VRESET                                 | Supply voltage for micromirror electrode                         | -9.5       | -10                  | -10.5      | V     |
| VBIAS –<br>VOFFSET                     | Supply voltage delta (absolute value)                            |            | 8.75                 |            |       |
| VOLTAGE RAN                            | NGE                                                              |            |                      | 1          |       |
| V <sub>T+</sub>                        | Positive-going threshold voltage                                 | 0.4 × VREF |                      | 0.7 × VREF | V     |
| V <sub>T</sub>                         | Negative-going threshold voltage                                 | 0.3 × VREF |                      | 0.6 × VREF | V     |
| V <sub>hys</sub>                       | Hysteresis voltage (V <sub>T+</sub> – V <sub>T-</sub> )          | 0.1 × VREF |                      | 0.4 × VREF | V     |
| CLOCK FREQ                             | UENCY                                                            |            |                      | 1          |       |
| $f_{(CLK)}$                            | DCLK clock frequency                                             | 80         |                      | 120        | MHz   |
| ENVIRONMEN                             | TAL                                                              |            |                      | <u>'</u>   |       |
| т                                      | DMD temperature - operational, long-term                         | 10         |                      | 40 to 70   | °C    |
| $T_{DMD}$                              | DMD temperature - operational, short-term                        | -20        |                      | 70         | °C    |
| T <sub>Window</sub>                    | DMD window temperature - operational                             | 0          |                      | 90         | °C    |
| T <sub>CERAMIC</sub> -<br>WINDOW-DELTA | DMD  ceramic - window  temperature delta - operational           | 0          |                      | 15         | °C    |
|                                        | DMD long-term dewpoint (operational, non-operational)l           |            |                      | 24         | °C    |
|                                        | DMD short-term dewpoint (operational, non-operational)           |            |                      | 28         | °C    |
| ILLUMINATION                           | l                                                                |            |                      | <u>'</u>   |       |
| ILL <sub>UV-VIS</sub>                  | Illumination power - spectral region <700 nm                     |            |                      | 0.68       | mW/cm |
| ILL <sub>NIR</sub>                     | Illumination power - spectral region 700 to 2500 nm, FQD package |            | Thermally<br>Limited |            |       |
| ILL <sub>MWIR</sub>                    | Illumination power - spectral region >2500 nm                    |            |                      | 10         | mW/cm |





図 7-1. Maximum Recommended DMD Temperature – Derating Curve

#### 7.5 Thermal Information

|                                                      | DLP4500NIR |      |
|------------------------------------------------------|------------|------|
| THERMAL METRIC                                       | FQD (LCCC) | UNIT |
|                                                      | 98 PINS    |      |
| Thermal resistance - Active area to case ceramic (1) | 2          | °C/W |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the Recommended Operating Conditions. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.



## 7.6 Electrical Characteristics

over the range of recommended supply voltage and recommended case operating temperature (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS                                                   | MIN | NOM    | MAX    | UNIT |
|---------------------|--------------------------------|-------------------------------------------------------------------|-----|--------|--------|------|
| I <sub>IL</sub>     | Low-level input current (1)    | VREF = 2.00 V, V <sub>I</sub> = 0 V                               | -50 |        |        | nA   |
| I <sub>IH</sub>     | High-level input current (1)   | VREF = 2.00 V, V <sub>I</sub> = VREF                              |     |        | 50     | nA   |
| CURRENT             |                                |                                                                   |     |        |        |      |
| I <sub>REF</sub>    | Current into VREF pin          | VREF = 2.00 V, f <sub>DCLK</sub> = 120 MHz                        |     | 2.15   | 2.75   | mA   |
| I <sub>CC</sub>     | Current into VCC pin           | VCC = 2.75 V, f <sub>DCLK</sub> = 120 MHz                         |     | 125    | 160    | mA   |
| I <sub>OFFSET</sub> | Current into VOFFSET pin (2)   | VOFFSET = 8.75 V, Three global resets within time period = 200 μs |     | 3      | 3.3    | mA   |
| I <sub>BIAS</sub>   | Current into VBIAS pin (2) (3) | VBIAS = 16.5 V, Three global resets within time period = 200 μs   |     | 2.55   | 6.5    | mA   |
| I <sub>RESET</sub>  | Current into VRESET pin        | VRESET = -10.5 V                                                  |     | 2.45   | 3.1    | mA   |
| I <sub>TOTAL</sub>  |                                |                                                                   |     | 135.15 | 175.65 | mA   |
| POWER               |                                |                                                                   |     |        |        |      |
| P <sub>REF</sub>    | Power into VREF pin (4)        | VREF = 2.00 V, f <sub>DCLK</sub> = 120 MHz                        |     | 4.15   | 5.5    | mW   |
| Pcc                 | Power into VCC pin (4)         | VCC = 2.75 V, f <sub>DCLK</sub> = 120 MHz                         |     | 343.75 | 440    | mW   |
| P <sub>OFFSET</sub> | Power into VOFFSET pin (4)     | VOFFSET = 8.75 V, Three global resets within time period = 200 μs |     | 26.25  | 28.9   | mW   |
| P <sub>BIAS</sub>   | Power into VBIAS pin (4)       | VBIAS = 16.5 V, Three global resets within time period = 200 μs   |     | 42.1   | 58.6   | mW   |
| P <sub>RESET</sub>  | Power into VRESET pin (4)      | VRESET = -10.5 V                                                  |     | 25.71  | 32.6   | mW   |
| P <sub>TOTAL</sub>  |                                |                                                                   |     | 442    | 566    | mW   |
| CAPACITA            | NCE                            | -                                                                 |     |        |        |      |
| Cı                  | Input capacitance              | f = 1 MHz                                                         |     |        | 10     | pF   |
| Co                  | Output capacitance             | f = 1 MHz                                                         |     |        | 10     | pF   |

<sup>(1)</sup> Applies to LVCMOS pins only. LVCMOS pins do not have pullup or pulldown configurations.

<sup>(2)</sup> Exceeding the maximum allowable absolute voltage difference between VBIAS and VOFFSET may result in excess current draw. See the セクション 7.1 for further details.

<sup>(3)</sup> When  $\overline{DRC\_OE}$  = HIGH, the internal reset drivers are tri-stated and I<sub>BIAS</sub> standby current is 6.5 mA.

<sup>(4)</sup> In some applications, the total DMD heat load can be dominated by the amount of incident light energy absorbed. See the セクション 8.5 for further details.



# 7.7 Timing Requirements

Over operating free-air temperature range (unless otherwise noted). This data sheet provides timing at the device pin.

| ·                  | ,                                                                | MIN  | NOM   | MAX  | UNIT |  |
|--------------------|------------------------------------------------------------------|------|-------|------|------|--|
|                    | Setup time: DATA before rising or falling edge of DCLK (1)       | 0.7  |       |      |      |  |
| t <sub>su(1)</sub> | Setup time: TRC before rising or falling edge of DCLK (1)        | 0.7  |       |      | ns   |  |
|                    | Setup time: SCTRL before rising or falling edge of DCLK (1)      | 0.7  |       |      |      |  |
| t <sub>su(2)</sub> | Setup time: LOADB low before rising edge of DCLK (1)             | 0.7  |       |      | ns   |  |
| t <sub>su(3)</sub> | Setup time: SAC_BUS low before rising edge of SAC_CLK (1)        | 1    |       |      | ns   |  |
| t <sub>su(4)</sub> | Setup time: DRC_BUS high before rising edge of SAC_CLK (1)       | 1    |       |      | ns   |  |
| t <sub>su(5)</sub> | Setup time: DRC_STROBE high before rising edge of SAC_CLK (1)    | 2    |       |      | ns   |  |
|                    | Hold time: DATA after rising or falling edge of DCLK (1)         | 0.7  |       |      |      |  |
| t <sub>h(1)</sub>  | Hold time: TRC after rising or falling edge of DCLK (1)          | 0.7  |       |      | ns   |  |
|                    | Hold time: SCTRL after rising or falling edge of DCLK (1)        | 0.7  | 0.7   |      |      |  |
| t <sub>h(2)</sub>  | Hold time: LOADB low after falling edge of DCLK (1)              | 0.7  |       |      | ns   |  |
| t <sub>h(3)</sub>  | Hold time: SAC_BUS low after rising edge of SAC_CLK (1)          | 1    |       |      | ns   |  |
| t <sub>h(4)</sub>  | Hold time: DRC_BUS after rising edge of SAC_CLK (1)              | 1    |       |      | ns   |  |
| t <sub>h(5)</sub>  | Hold time: DRC_STROBE after rising edge of SAC_CLK (1)           | 2    |       |      | ns   |  |
|                    | Rise time (20% to 80%): DCLK / SAC_CLK, VREF = 1.8 V             |      |       | 1.08 |      |  |
| t <sub>r</sub>     | Rise time (20% to 80%): DATA / TRC / SCTRL / TOADB, VREF = 1.8 V | 1.08 |       | 1.08 | ns   |  |
|                    | Fall time (20% to 80%): DCLK / SAC_CLK, VREF = 1.8 V             |      |       | 1.08 |      |  |
| t <sub>f</sub>     | Fall time (20% to 80%): DATA / TRC / SCTRL / LOADB               |      |       | 1.08 | ns   |  |
| t <sub>c1</sub>    | Clock cycle: DCLK                                                | 8.33 | 10    | 12.5 | ns   |  |
| t <sub>c3</sub>    | Clock cycle: SAC_CLK                                             | 12.5 | 13.33 | 14.3 | ns   |  |
| t <sub>w1</sub>    | Pulse width high or low: DCLK                                    | 3.33 |       |      | ns   |  |
| t <sub>w2</sub>    | Pulse width low: LOADB                                           | 4.73 |       |      | ns   |  |
| t <sub>w3</sub>    | Pulse width high or low: SAC_CLK                                 | 5    |       |      | ns   |  |
| t <sub>w5</sub>    | Pulse width high: DRC_STROBE                                     | 7    |       |      | ns   |  |

<sup>(1)</sup> Setup and hold times shown are for fast input slew rates >1 V/ns. For slow slew rates >0.5 V/ns and <1 V/ns, the setup and hold times are longer. For every 0.1 V/ns decrease in slew rate from 1 V/ns, add 150 ps on setup and hold.</p>

Submit Document Feedback





**図 7-2. Timing Diagram** 



# 7.8 System Mounting Interface Loads

|                                                    |                |                                                      | MIN | NOM | MAX | UNIT |
|----------------------------------------------------|----------------|------------------------------------------------------|-----|-----|-----|------|
| Load applied to the thermal interface area (1)     | FQD<br>package | Uniformly distributed over<br>Thermal Interface area |     |     | 62  | N    |
| Load applied to the electrical interface areas (1) | (2)            | Uniformly distributed over each of the two areas     |     |     | 55  | N    |

- (1) See and Z 7-3 for diagrams.
- (2) See Mounting Concepts DLP4500FQD.



図 7-3. System Interface Loads for FQD



# 7.9 Micromirror Array Physical Characteristics

|                                                           | VALUE  | UNIT         |
|-----------------------------------------------------------|--------|--------------|
| Number of active micromirror rows (2)                     | 1140   | micromirrors |
| Number of active micromirror columns (2)                  | 912    | micromirrors |
| Micromirror pitch, diagonal <sup>(2)</sup>                | 7.6    | μm           |
| Micromirror pitch, vertical and horizontal <sup>(2)</sup> | 10.8   | μm           |
| Migramiuras activa array haight (3)                       | 1140   | micromirrors |
| Micromirror active array height <sup>(3)</sup>            | 6161.4 | μm           |
| Migramiurar activa array width (3)                        | 912    | micromirrors |
| Micromirror active array width (3)                        | 9855   | μm           |
| Micromirror array border (1)                              | 10     | mirrors/side |

- (1) The mirrors that form the array border are hard-wired to tilt in the -12° ("Off") direction once power is applied to the DMD (see *Micromirror Array, Pitch, and Hinge-Axis Orientation* and *Micromirror Landed Positions and Light Paths*).
- (2) See Micromirror Array, Pitch, and Hinge-Axis Orientation.
- (3) See Micromirror Active Area in 🗵 7-4.



図 7-4. DLP4500NIR Micromirror Active Area



## 7.10 Micromirror Array Optical Characteristics

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. See the related application reports in 2921221 for guidelines.

|                             | PARAMETER                                                                | TEST CONDITIONS                                                         | MIN     | NOM       | MAX | UNIT         |  |
|-----------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------|---------|-----------|-----|--------------|--|
|                             | NAI                                                                      | DMD <i>parked</i> state <sup>(1)</sup> (3) (4), see <sup>(10)</sup>     |         | 0         |     | 4            |  |
| α                           | Micromirror tilt angle                                                   | DMD <i>landed</i> state (1) (5) (6), see (10)                           | 11 12   |           | 13  | degrees      |  |
| β                           | Micromirror tilt angle variation (1) (5) (7) (8) (9)                     | See <sup>(10)</sup>                                                     | -1      |           | 1   | degrees      |  |
|                             | Micromirror crossover time (2) (11)                                      |                                                                         |         | 5         |     | μs           |  |
|                             | Micromirror switching time (11)                                          |                                                                         |         | 16        |     | μs           |  |
|                             | Orientation of the micromirror axis-of-rotation (12)                     |                                                                         | 89      | 90        | 91  | degrees      |  |
|                             | Micromirror array fill factor (13) (14) (17)                             | f/3 illumination at 24 degree angle, mirrors tilted toward illumination |         | 92%       |     |              |  |
|                             | Mirror metal specular reflectivity (13) (14)                             | 700 nm to 2500 nm                                                       |         | 89%       |     |              |  |
|                             | Window material                                                          |                                                                         | Corning | g Eagle X | (G  |              |  |
|                             | Window aperture                                                          |                                                                         | ;       | See (15)  |     |              |  |
|                             | Illumination overfill (16)                                               |                                                                         |         | See (16)  |     |              |  |
|                             | Window transmittance (single pass through two window surfaces) (13) (14) | 2000 nm to 2500 nm, See 図 7-5                                           |         | 90%       |     |              |  |
|                             | Bright pixel(s) in active area (19)                                      | Gray 10 Screen (20)                                                     |         |           | 0   |              |  |
|                             | Bright pixel(s) in the POM (21)                                          | Gray 10 Screen (20)                                                     |         |           | 1   |              |  |
| Image                       | Dark pixel(s) in the active area (22)                                    | White Screen                                                            |         |           | 4   | micromirrors |  |
| performance <sup>(18)</sup> | Adjacent pixel(s) (23)                                                   | Any Screen                                                              |         |           | 0   |              |  |
|                             | Unstable pixel(s) in active area                                         | Any Screen                                                              |         |           | 0   |              |  |

- (1) Measured relative to the plane formed by the overall micromirror array.
- (2) Micromirror crossover time is primarily a function of the natural response time of the micromirrors.
- (3) Parking the micromirror array returns all of the micromirrors to a relatively flat (0°) state (as measured relative to the plane formed by the overall micromirror array).
- (4) When the micromirror array is parked, the tilt angle of each individual micromirror is uncontrolled.
- (5) Additional variation exists between the micromirror array and the package datums.
- (6) When the micromirror array is landed, the tilt angle of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 results in a micromirror landing in an nominal angular position of +12°. A binary value of 0 results in a micromirror landing in an nominal angular position of -12°.
- (7) Represents the *landed* tilt angle variation relative to the nominal *landed* tilt angle
- (8) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices.
- (9) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations or system contrast variations.
- (10) See **28-2**.
- (11) Performance as measured at the start of life.
- (12) Measured relative to the package datums B and C, shown in the Package Mechanical Data section in セクション 13.
- (13) The nominal DMD total optical efficiency results from the following four components:
  - · Micromirror array fill factor
  - · Micromirror array diffraction efficiency
  - · Micromirror surface reflectivity (very similar to the reflectivity of bulk Aluminum)
  - · Window Transmission (single pass through two surfaces for incoming light, and single pass through two surfaces for reflected light)
- (14) The DMD diffraction efficiency and total optical efficiency observed in a specific application depends on numerous application-specific design variables, such as:
  - · Illumination wavelength, bandwidth or line-width, degree of coherence

- · Illumination angle, plus angle tolerence
- · Illumination and projection aperture size, and location in the system optical path
- · Illumination overfill of the DMD micromirror array
- Aberrations present in the illumination source or path, or both
- · Aberrations present in the projection path

Does not account for the effect of micromirror switching duty cycle, which is application dependent. Micromirror switching duty cycle represents the percentage of time that the micromirror is actually reflecting light from the optical illumination path to the optical projection path. This duty cycle depends on the illumination aperture size, the projection aperture size, and the micromirror array update rate.

- (16) The active area of the DLP4500NIR device is surrounded by an aperture on the inside of the DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical conditions. Overfill light illuminating the area outside the active array can scatter and create adverse effects to the performance of an end application using the DMD. Design the illumination optical system as to limit light flux incident outside the active array to less than 10% of the light flux level in the active area. Depending on the particular system's optical architecture and assembly tolerances, the amount of overfill light on the outside of the active array may cause system performance degradation.
- (17) The Micromirror array fill factor depends on numerous application-specific design variables, such as:
  - · Illumination angle, plus angle tolerance
  - · Illumination and projection aperture size, and location in the system optical path
- (18) Conditions of Acceptance: All DMD image quality returns will be evaluated using the following projected image test conditions:

Test set degamma shall be linear

Test set brightness and contrast shall be set to nominal

The diagonal size of the projected image shall be a minimum of 20 inches

The projections screen shall be 1X gain

The projected image shall be inspected from a 38 inch minimum viewing distance

The image shall be in focus during all image quality tests

- (19) Bright pixel definition: A single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels
- (20) Gray 10 screen definition: All areas of the screen are colored with the following settings:

Red = 10/255

Green = 10/255

Blue = 10/255

- (21) POM definition: Rectangular border of off-state mirrors surrounding the active area
- (22) Dark pixel definition: A single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels
- (23) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster
- (24) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image

#### 7.11 Typical Characteristics

Angle of incidence = 0°

Single pass through two window surfaces



図 7-5. DLP4500NIR DMD Window Transmittance



## **8 Detailed Description**

## 8.1 Overview

Electrically, the DLP4500NIR device consists of a two-dimensional array of 1-bit CMOS memory cells, organized in a grid of 912 memory cell columns by 1140 memory cell rows. The CMOS memory array is addressed on a column-by-column basis, over a 24-bit DDR bus. Addressing is handled through a serial control bus. The specific CMOS memory access protocol is handled by the DLPC350 digital controller.

Optically, the DLP4500NIR device consists of 1039680 highly reflective, digitally switchable, micrometer-sized mirrors (micromirrors) organized in a two-dimensional array. The micromirror array consists of 912 micromirror columns by 1140 micromirror rows in diamond pixel configuration ( 8-1). Due to the diamond pixel configuration, the columns of each odd row are offset by half a pixel from the columns of the even row.

# 8.2 Functional Block Diagram



## 8.3 Feature Description

Each aluminum micromirror is approximately 7.6 microns in size and arranged in row and columns as shown in 8-1. Due to the diamond pixel array of the DMD, the pixel data does not appear on the DMD exactly as it would in an orthogonal pixel arrangement. Pixel arrangement and numbering for the DLP4500NIR is shown in 8-1.

Each micromirror is switchable between two discrete angular positions:  $-12^{\circ}$  and  $12^{\circ}$ . The angular positions  $\alpha$  and  $\beta$  are measured relative to a  $0^{\circ}$  flat reference when the mirrors are parked in their inactive state, parallel to the array plane (see  $\boxtimes$  8-2). The parked position is not a latched position. Individual micromirror angular positions are relatively flat, but do vary. The tilt direction is perpendicular to the hinge-axis. The on-state landed position is directed toward the left side of the package (see  $\boxtimes$  8-2).



図 8-1. Micromirror Array, Pitch, and Hinge-Axis Orientation





図 8-2. Micromirror Landed Positions and Light Paths

Each individual micromirror is positioned over a corresponding CMOS memory cell. The angular position of a specific micromirror is determined by the binary state (logic 0 or 1) of the corresponding CMOS memory cell contents, after the mirror *clocking pulse* is applied. The angular position ( $-12^{\circ}$  or  $12^{\circ}$ ) of the individual micromirrors changes synchronously with a micromirror clocking pulse, rather than being coincident with the CMOS memory cell data update. Therefore, writing a logic 1 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to a  $12^{\circ}$  position. Writing a logic 0 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to a  $-12^{\circ}$  position.

Updating the angular position of the micromirror array consists of two steps.

- 1. Update the contents of the CMOS memory.
- 2. Applying a mirror clocking pulse to the entire micromirror array.

Around the perimeter of the  $912 \times 1140$  array of micromirrors is a uniform band of *border* micromirrors. The border micromirrors are not user-addressable. The border micromirrors land in the  $-12^{\circ}$  position after power has been applied to the device. There are 10 border micromirrors on each side of the  $912 \times 1140$  active array.

#### 8.4 Device Functional Modes

DLP4500NIR is part of the chipset comprising of the DLP4500NIR DMD and DLPC350 display controller. To ensure reliable operation, the DLP4500NIR DMD must always be used with the DLPC350 display controller. DMD functional modes are controlled by the DLPC350 digital display controller. See the DLPC350 data sheet listed in  $\pm 29212.2.1$ .

#### 8.4.1 Operating Modes

The DLPC350 is capable of sending patterns to the DLP4500NIR DMD in two different streaming modes. The first mode is continuous streaming mode, where the DLPC350 uses the parallel RGB interface to stream the 24-bit patterns to the DMD. The second mode is burst mode, where the DLPC350 loads up to 48 binary patterns from flash storage into internal memory, and then streams those patterns to the DMD.  $\frac{1}{2}$  8-1 shows the maximum pattern and data rates for both modes of operation.

| OPERATING MODE                      | PATTERN RATE (Hz) | DATA RATE (Gbps) | MAXIMUM BINARY PATTERNS |  |  |  |  |  |
|-------------------------------------|-------------------|------------------|-------------------------|--|--|--|--|--|
| Continuous Streaming <sup>(1)</sup> | 2880              | 2.99             | Unlimited               |  |  |  |  |  |
| Burst <sup>(2)</sup>                | 4220              | 4.39             | 48                      |  |  |  |  |  |

表 8-1. Pattern and Data Rates

- (1) Continuous streaming mode uses patterns from RGB interface.
- (2) Burst mode uses patterns from internal memory.

# 8.5 Micromirror Array Temperature Calculation

Achieving optimal DMD performance requires proper management of the maximum DMD case temperature, the maximum temperature of any individual micromirror in the active array, the maximum temperature of the window aperture, and the temperature gradient between any two points on or within the package.

See the  $\pm 29 = 27.1$  and  $\pm 29 = 27.4$  for applicable temperature limits.

#### 8.5.1 Package Thermal Resistance

The DMD is designed to conduct the absorbed and dissipated heat back to the package where it can be removed by an appropriate thermal management system. The thermal management system must be capable of maintaining the package within the specified operational temperatures at the Thermal test point location, see 8-3. The total heat load on the DMD is typically driven by the incident light absorbed by the active area; although other contributions can include light energy absorbed by the window aperture, electrical power dissipation of the array, and/or parasitic heating.



## 8.5.2 Case Temperature

The temperature of the DMD case can be measured directly. For consistency, a thermal test point location TP1 representing the case temperature is defined as shown in and ☒ 8-3.



図 8-3. Thermal Test Point Location - FQD Package

## 8.5.2.1 Temperature Calculation

Micromirror array temperature cannot be measured directly, therefore it must be computed analytically using one or more of these conditions:

- Thermal test point location (see or 

  8-3)
- · Package thermal resistance
- · Electrical power dissipation
- · Illumination heat load

The relationship between the micromirror array and the case temperature is provided by the following equations:

$$T_{Array} = T_{Ceramic} + (Q_{Array} \times R_{Array-To-Ceramic})$$
 (1)

$$Q_{Array} = Q_{Elec} + Q_{Illum}$$
 (2)

$$Q_{IIIum} = P_D \times A \times DMD$$
 Absorption Constant (3)

#### where

- T<sub>Array</sub> = Computed micromirror array temperature (°C)
- T<sub>Ceramic</sub> = Ceramic case temperature (°C), located at TP1
- Q<sub>Array</sub> = Total (electrical + absorbed) DMD array power (W)
- R<sub>Array-to-Ceramic</sub> = Thermal resistance of DMD package from array to TP1 (°C/W)
- Q<sub>Elec</sub> = Nominal electrical power (W)
- Q<sub>Illum</sub> = Absorbed illumination heat (W)
- $P_D$  = Illumination power density

#### • A = Illumination area on DMD

An example calculation is provided in  $\pm$  4 and  $\pm$  5. DMD electrical power dissipation varies and depends on the voltage, data rates, and operating frequencies. The nominal electrical power dissipation is used in this calculation with a power density of 2 W/cm², an illumination area of 0.725 cm², and a ceramic case temperature at TP1 of 55°C. The DMD absorption constant of 0.42 assumes nominal operation with an illumination distribution of 83.7% on the active array, 11.9% on the array border, and 4.4% on the window aperture. A system aperture may be required to limit power incident on the package aperture since this area absorbs much more efficiently than the array . Using these values in the previous equations, the following values are computed:

$$Q_{Array} = Q_{Elec} + Q_{Illum} = 0.442 W + (2 W/cm^2 \times 0.725 cm^2 \times 0.42) = 1.05 W$$
 (4)

$$T_{Array} = T_{Ceramic} + (Q_{Array} \times R_{Array-To-Ceramic}) = 55^{\circ}C + (1.05 \text{ W} \times 2^{\circ}C/W) = 57.1^{\circ}C$$
(5)

## 8.6 Micromirror Landed-on/Landed-Off Duty Cycle

#### 8.6.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the On–state versus the amount of time the same micromirror is landed in the Off–state.

As an example, a landed duty cycle of 75/25 indicates that the referenced micromirror is in the On–state 75% of the time (and in the Off–state 25% of the time); whereas 25/75 would indicate that the micromirror is in the On–state 25% of the time. Likewise, 50/50 indicates that the micromirror is On 50% of the time and Off 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.

#### 8.6.2 Landed Duty Cycle and Useful Life of the DMD

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life.

The symmetry of the landed duty cycle is determined by how close the On-state and Off-state percentages are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

For extended useful lifetime of the DMD, it is strongly recommended not to put any individual pixel in a 100/0 or 0/100 duty cycle for prolonged periods of time. It's recommended as much as possible to put the DMD in a 50/50 duty cycle across the entire DMD mirror array, where all the mirrors are continuously flipped between the on and off states. A few examples when the DMD could be in a 50/50 duty cycle mode include: when the system is idle, the illumination is disabled, between sequential pattern exposures, or when the exposure pattern sequence is stopped for any reason.

## 8.6.3 Landed Duty Cycle and Operational DMD Temperature

Operational DMD temperature and landed duty cycle interact to affect the DMD's usable life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD's usable life. This is quantified in the de-rating curve shown in  $\boxtimes$  7-1. The importance of this curve is that:

- · All points along this curve represent the same usable life.
- All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life).



All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life).

In practice, this curve specifies the maximum operating DMD temperature for a given long-term average landed duty cycle.

#### 8.6.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application

During a given period of time, the landed duty cycle of a given micromirror follows from the image content being displayed by that micromirror.

For example, in the simplest case, when displaying pure-white on a given micromirror for a given time period, that micromirror experiences a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the micromirror experiences a 0/100 landed duty cycle.

Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the linear gray scale value, as shown in 表 8-2.

| 表 8-2. Grayscale Value and Landed Duty Cycle |                           |  |  |  |
|----------------------------------------------|---------------------------|--|--|--|
| GRAYSCALE VALUE                              | NOMINAL LANDED DUTY CYCLE |  |  |  |
| 0%                                           | 0/100                     |  |  |  |
| 10%                                          | 10/90                     |  |  |  |
| 20%                                          | 20/80                     |  |  |  |
| 30%                                          | 30/70                     |  |  |  |
| 40%                                          | 40/60                     |  |  |  |
| 50%                                          | 50/50                     |  |  |  |
| 60%                                          | 60/40                     |  |  |  |
| 70%                                          | 70/30                     |  |  |  |
| 80%                                          | 80/20                     |  |  |  |
| 90%                                          | 90/10                     |  |  |  |
| 100%                                         | 100/0                     |  |  |  |

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given micromirror as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

During a given period of time, the landed duty cycle of a given micromirror can be calculated as follows:

#### where

Red Cycle %, Green Cycle %, and Blue Cycle %, represent the percentage of the frame time that Red, Green, and Blue are displayed (respectively) to achieve the desired white point.

For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities would be as shown in 表 8-3.

When used with a single near-IR LED, the landed duty cycle of the DLP4500NIR device depends on the single LED cycle time and the scale value.

For example, assume the LED cycle time is 100% and the scale value is 80%, then the landed duty cycle is 80/20.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

表 8-3. Example Landed Duty Cycle for Full-Color

| at our Example Editable Buty Cycle for I all Color |                            |                              |                              |  |  |  |
|----------------------------------------------------|----------------------------|------------------------------|------------------------------|--|--|--|
| RED CYCLE PERCENTAGE 50%                           | GREEN CYCLE PERCENTAGE 20% | BLUE CYCLE PERCENTAGE<br>30% | NOMINAL LANDED DUTY<br>CYCLE |  |  |  |
| RED SCALE VALUE                                    | GREEN SCALE VALUE          | BLUE SCALE VALUE             | OTOLL                        |  |  |  |
| 0%                                                 | 0%                         | 0%                           | 0/100                        |  |  |  |
| 100%                                               | 0%                         | 0%                           | 50/50                        |  |  |  |
| 0%                                                 | 100%                       | 0%                           | 20/80                        |  |  |  |
| 0%                                                 | 0%                         | 100%                         | 30/70                        |  |  |  |
| 12%                                                | 0%                         | 0%                           | 6/94                         |  |  |  |
| 0%                                                 | 35%                        | 0%                           | 7/93                         |  |  |  |
| 0%                                                 | 0%                         | 60%                          | 18/82                        |  |  |  |
| 100%                                               | 100%                       | 0%                           | 70/30                        |  |  |  |
| 0%                                                 | 100%                       | 100%                         | 50/50                        |  |  |  |
| 100%                                               | 0%                         | 100%                         | 80/20                        |  |  |  |
| 12%                                                | 35%                        | 0%                           | 13/87                        |  |  |  |
| 0%                                                 | 35%                        | 60%                          | 25/75                        |  |  |  |
| 12%                                                | 0%                         | 60%                          | 24/76                        |  |  |  |
| 100%                                               | 100%                       | 100%                         | 100/0                        |  |  |  |



## 9 Applications and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 9.1 Application Information

For reliable operation, the DLP4500NIR DMD must be coupled with the DLPC350 controller. The DMD is a spatial light modulator which reflects incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC350. Applications of interest include 3D measurement systems, spectrometers, medical systems, and compressive sensing.

## 9.2 Typical Application

№ 9-1 shows a typical embedded system application using the DLPC350 controller and DLP4500NIR DMD. In this configuration, the DLPC350 controller supports a 24-bit parallel RGB input from an external source or processor. In this system, the external processor controls the near-IR lamp and sends structured light patterns to the DLPC350. The near-IR radiation is projected through a liquid sample where the non-absorbed spectra is transmitted through an entrance slit and onto a diffraction grating. Diffracted light of varying wavelengths is then focused onto the DMD. The DLPC350 uses patterns to scan across the DMD thereby selecting specific wavelengths of light which are then focused onto a single point InGaAs detector. The external processor samples the outputs of the InGaAs detector to create an absorbance curve of the sample.



図 9-1. Typical Application Schematic

## 9.2.1 Design Requirements

All applications using the DLP4500NIR chipset require both the controller and DMD components for operation. The system also requires an external parallel flash memory device loaded with the DLPC350 configuration and support firmware. The chipset has several system interfaces and requires some support circuitry. The following interfaces and support circuitry are required:

- · DLPC350 system interfaces:
  - Control interface
  - Trigger interface
  - Input data interface
  - Illumination interface
- DLPC350 support circuitry and interfaces:
  - Reference clock
  - PLL
  - Program memory flash interface
- · DMD interfaces:
  - DLPC350 to DMD digital data
  - DLPC350 to DMD control interface
  - DLPC350 to DMD micromirror reset control interface

#### 9.2.2 Detailed Design Procedure

## 9.2.2.1 DLPC350 System Interfaces

The DLP4500NIR chipset supports a 30-bit parallel RGB interface for image data transfers from another device and a 30-bit interface for video data transfers. The system input requires proper generation of the PWRGOOD and POSENSE inputs to ensure reliable operation. The two primary output interfaces are the illumination driver control interface and sync outputs.

#### 9.2.2.1.1 Control Interface

The DLP4500NIR chipset accepts control interface commands via the I<sup>2</sup>C or USB input buses. The control interface allows another master processor to send commands to the DLP4500NIR chipset to query system status or perform realtime operations such as programming LED driver current settings.

The DLPC350 controller offers two different sets of slave addresses. The I2C\_ADDR\_SEL pin provides the ability to select an alternate set of 7-bit I $^2$ C slave addresses only during power-up. If the I2C\_ADDR\_SEL pin is set low (logic '0'), then the DLPC350 slave addresses are 0x34 and 0x35. If the I2C-ADDR\_SEL pin is set high (logic '1'), then the DLPC350 slave address is 0x3A and 0x3B. The I2C\_ADDR\_SEL pin also changes the serial number for the USB device so that two DLPC350s can be connected to one computer through USB. Once the system initialization is complete, this pin is available as a GPIO. See the DLPC350 Programmer's Guide (listed in 2993212.2.1) for detailed information about these operations.

表 9-1 lists a description for active signals used by the DLPC350 to support the I<sup>2</sup>C interface.

表 9-1. Active Signals – I<sup>2</sup>C Interface

| Signal Name | Description                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C1_SCL    | I <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C slave clock input from the external processor.                              |
| I2C1_SDA    | I <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C slave to accept command or transfer data to and from the external processor. |
| I2C0_SCL    | I <sup>2</sup> C bus 0, clock; I <sup>2</sup> C master for on-board peripherals                                                                       |
| I2C0_SDA    | I <sup>2</sup> C bus 0, data; I <sup>2</sup> C master for on-board peripherals                                                                        |



#### 9.2.2.1.2 Input Data Interface

The data interface has two input data ports: a parallel RGB-input port and an FPD-Link LVDS input port. Both input ports can support up to 30 bits and have a nominal I/O voltage of 3.3 V. See the DLPC350 controller data sheet (listed in 2992212.2.1) for details relating to maximum and minimum input timing specifications.

The parallel RGB port can support up to 30 bits in video mode. In pattern mode, only the upper 8 bits of each color are recognized, thereby creating a 24 bit bus from the 30 bit input bus.

The FPD-Link input port can be configured to connect to a video decoder device or an external processor through a 24-, 27-, or 30-bit interface.

表 9-2 provides a description of the signals associated with the data interface.

SIGNAL NAME **DESCRIPTION RGB Parallel Interface** P1\_(A, B, C)\_[0:9] 30-bit data inputs 10 bits for each of the red, green, and blue channels). If interfacing to a system with less than 10-bits per color, connect the bus of the red, green, and blue channels to the upper bits of the DLPC350 10-bit bus. P1A\_CLK Pixel clock; all input signals on data interface are synchronized with this clock. P1 VSYNC Vertical sync P1 HSYNC Horizontal sync P1 DATAEN Input data valid **FPD-Link LVDS Input** RCK Differential input signal for clock RA IN Differential input signal for data channel A RB IN Differential input signal for data channel B RC IN Differential input signal for data channel C RD IN Differential input signal for data channel D RE IN Differential input signal for data channel E

表 9-2. Active Signals - Data Interface

The A, B, and C input data channels of Port 1 can be internally swapped for optimum board layout.

#### 9.2.2.2 DLPC350 System Output Interfaces

#### 9.2.2.2.1 Illumination Interface

An illumination interface is provided that supports an LED driver with up to 3 individual channels.

表 9-3 describes the active signals for the illumination interface.

When the DLP4500NIR is used with a single near-IR LED, then one of the three LED enables can be used to drive the near-IR LED. The user can also disable all the LED enables and allow an external processor to control the near-IR LED.

表 9-3. Active Signals – Illumination Interface

| SIGNAL NAME  | DESCRIPTION                                                |
|--------------|------------------------------------------------------------|
| HEARTBEAT    | LED blinks continuously to indicate system is running fine |
| FAULT_STATUS | LED off indicates system fault                             |
| LEDR_EN      | Red LED enable                                             |
| LEDG_EN      | Green LED enable                                           |
| LEDB_EN      | Blue LED enable                                            |
| LEDR_PWM     | Red LED PWM signal used to control the LED current         |
| LEDG_PWM     | Green LED PWM signal used to control the LED current       |
| LEDB_PWM     | Blue LED PWM signal used to control the LED current        |

Submit Document Feedback

## 9.2.2.2.2 Trigger Interface (Sync Outputs)

The DLPC350 controller outputs a set of trigger signals for synchronizing displayed patterns with a camera, sensor, or other peripherals. The DLPC350 also has input triggers, where an external processor controls when the patterns are displayed.

表 9-4. Active Signals - Trigger and Sync Interface

| SIGNAL NAME | DESCRIPTION                                                                              |
|-------------|------------------------------------------------------------------------------------------|
| P1_HSYNC    | Horizontal sync                                                                          |
| P1_VSYNC    | Vertical sync                                                                            |
| TRIG_IN_1   | Advances the pattern display or displays two alternating patterns, depending on the mode |
| TRIG_IN_2   | Pauses the pattern display or advances the pattern by two, depending on the mode         |
| TRIG_OUT_1  | Active high during pattern exposure                                                      |
| TRIG_OUT_2  | Active high to indicate first pattern display                                            |

## 9.2.2.3 DLPC350 System Support Interfaces

#### 9.2.2.3.1 Reference Clock

The DLPC350 controller requires a 32-MHz 3.3-V external input from an oscillator. This signal serves as the DLP4500NIR chipset reference clock from which the majority of the interfaces derive their timing. This includes DMD interfaces and serial interfaces.

#### 9.2.2.3.2 PLL

The DLPC350 controller contains two PLLs (PLLM and PLLD), each of which have dedicated 1.2-V digital and 1.8-V analog supplies. These 1.2-V PLL pins must be individually isolated from the main 1.2-V system supply via a ferrite bead. The impedance of the ferrite bead must be much greater than the capacitor at frequencies where noise is expected. The impedance of the ferrite bead must also be less than 0.5  $\Omega$  in the frequency range of 100 to 300 kHz and greater than 10  $\Omega$  at frequencies greater than 100 MHz.

Isolate the 1.8-V analog PLL power and ground pins as a minimum, using an LC filter with a ferrite bead serving as the inductor and a 0.1-µF capacitor on the DLPC350 side of the ferrite bead. TI recommends that this 1.8-V PLL power be supplied from a dedicated linear regulator and each PLL should be individually isolated from the regulator. The same ferrite recommendations described for the 1.8-V analog PLL supply apply to the 1.2-V digital PLL supply.

When designing the overall supply filter network, care must be taken to ensure that no resonances occur. Take special care when using the 1- to 2-MHz band because this coincides with the PLL natural loop frequency.

#### 9.2.2.3.3 Program Memory Flash Interface

The DLPC350 controller provides two external program memory chip selects:

- PM CS 1 must be used as the chip select for the boot flash device. (Standard NOR Flash ≤ 128 Mb).
- PM CS 2 is available for an optional flash device (≤128 Mb).

The flash access timing is fixed at 100.5 ns for read timing, and 154.1 ns for write timing. In standby mode, these values change to 803.5 ns for read timing and 1232.1 ns for write timing.

These timing values assume a maximum single direction trace length of 75 mm. When an additional flash is used in conjunction with the boot flash, stub lengths must be kept short and located as close as possible to the flash end of the route.

The DLPC350 controller provides enough program memory address pins to support a flash device up to 128 Mb. PM\_ADDR\_22 and PM\_ADDR\_21 are tri-stated GPIO pins during reset, so they require board-level pulldown resistors to prevent the flash address bits from floating during initial bootload.



#### 9.2.2.4 DMD Interfaces

## 9.2.2.4.1 DLPC350 to DMD Digital Data

The DLPC350 controller provides the pattern data to the DMD over a double data rate (DDR) interface. Data is clocked on both rising and falling edges of the DCLK.

表 9-5 describes the signals used for this interface.

表 9-5. Active Signals - DLPC350 to DMD Digital Data Interface

| DLPC350 SIGNAL NAME | DMD SIGNAL NAME |
|---------------------|-----------------|
| DMD_D(23:0)         | DATA(23:0)      |
| DMD_DCLK            | DCLK            |

#### 9.2.2.4.2 DLPC350 to DMD Control Interface

The DLPC350 controller provides the control data to the DMD over a serial bus.

表 9-6 describes the signals used for this interface.

表 9-6. Active Signals - DLPC350 to DMD Control Interface

| DLPC350<br>SIGNAL NAME | DMD<br>SIGNAL NAME | DESCRIPTION                                 |
|------------------------|--------------------|---------------------------------------------|
| DMD_SAC_BUS            | SAC_BUS            | DMD stepped-address control (SAC) bus data  |
| DMD_SAC_CLK            | SAC_CLK            | DMD stepped-address control (SAC) bus clock |
| DMD_LOADB              | LOADB              | DMD data load signal                        |
| DMD_SCTRL              | SCTRL              | DMD data serial control signal              |
| DMD_TRC                | TRC                | DMD data toggle rate control                |

#### 9.2.2.4.3 DLPC350 to DMD Micromirror Reset Control Interface

The DLPC350 controls the micromirror clock pulses in a manner to ensure proper and reliable operation of the DMD.

表 9-7 describes the signals used for this interface.

表 9-7. Active Signals - DLPC350 to DMD Micromirror Reset Control Interface

| DLPC350<br>SIGNAL NAME | DMD<br>SIGNAL NAME | DESCRIPTION                     |  |  |
|------------------------|--------------------|---------------------------------|--|--|
| DMD_DRC_BUS            | DRC_BUS            | DMD reset control serial bus    |  |  |
| DMD_DRC_OE             | DRC_OE             | DMD reset control output enable |  |  |
| DMD_DRC_STRB           | DRC_STRB           | DMD reset control strobe        |  |  |

Product Folder Links: DLP4500NIR

# 10 Power Supply Recommendations

## 10.1 Power Supply Sequencing Requirements

The DLP4500NIR DMD includes five voltage-level supplies ( $V_{CC}$ ,  $V_{REF}$ ,  $V_{OFFSET}$ ,  $V_{BIAS}$ , and  $V_{RESET}$ ), all referenced to VSS ground. For reliable operation of the DLP4500NIR DMD, the following power supply sequencing requirements must be followed.

#### **CAUTION**

Reliable performance of the DMD requires that the following conditions be met:

- 1. The V<sub>CC</sub>, V<sub>REF</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub> power supply inputs must all be present during operation. All voltages must be referenced to DMD ground (VSS).
- 2. The V<sub>CC</sub>, V<sub>REF</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub> power supplies must be sequenced on and off in the manner prescribed.

Repeated failure to adhere to the prescribed power-up and power-down procedures may affect device reliability

## 10.2 DMD Power Supply Power-Up Procedure

- 1. Power up V<sub>CC</sub> and V<sub>REF</sub> in any order.
- 2. Wait for V<sub>CC</sub> and V<sub>REF</sub> to each reach a stable level within their respective recommended operating ranges.
- 3. Power up  $V_{BIAS}$ ,  $V_{OFFSET}$ , and  $V_{RESET}$  in any order, provided that the maximum delta-voltage between  $V_{BIAS}$  and  $V_{OFFSET}$  is not exceeded (see  $t \neq 0 \geq 1 \geq 7.1$  for details).

#### **Note**

During the power-up procedure, the DMD LVCMOS inputs should not be driven high until after step 2 is complete.

## Note

Power supply slew rates during power up are unrestricted, provided that all other conditions are met.

## 10.3 DMD Power Supply Power-Down Procedure

- 1. Command the chipset controller to execute a mirror-parking sequence. See the controller data sheet (listed in セクション 12.2.1) for details.
- 2. Power down V<sub>BIAS</sub>, V<sub>OFFSET</sub>, and V<sub>RESET</sub> in any order, provided that the maximum delta voltage between V<sub>BIAS</sub> and V<sub>OFFSET</sub> is not exceeded (see セクション 7.1 for details).
- 3. Wait for  $V_{\text{BIAS}}$ ,  $V_{\text{OFFSET}}$ , and  $V_{\text{RESET}}$  to each discharge to a stable level within 4 V of the reference ground.
- 4. Power down  $V_{CC}$  and  $V_{REF}$  in any order.

## Note

During the power-down procedure, the DMD LVCMOS inputs should be held at a level less than  $V_{REF}$  + 0.3 V.

#### Note

Power-supply slew rates during power down are unrestricted, provided that all other conditions are met.

Copyright © 2022 Texas Instruments Incorporated





図 10-1. Power-Up and Power-Down Timing

## 11 Layout

## 11.1 Layout Guidelines

## 11.1.1 DMD Interface Design Considerations

The DMD interface is modeled after the low-power DDR-memory (LPDDR) interface. To minimize power dissipation, the LPDDR interface is defined to be unterminated. As a result, PCB signal-integrity management is imperative. Impedance control and crosstalk mitigation is critical to robust operation. LPDDR board design recommendations include trace spacing that is three times the trace width, impedance control within 10%, and signal routing directly over a neighboring reference plane (ground or 1.9-V plane).

DMD interface performance is also a function of trace length; therefore the length of the trace limits performance. The DLPC350 controller only works over a narrow range of DMD signal routing lengths at 120 MHz. Ensuring positive timing margins requires attention to many factors.

As an example, the DMD interface system timing margin can be calculated as follows.

Setup Margin = (DLPC350 Output Setup) – (DMD Input Setup) – (PCB Routing Mismatch) – (PCB SI Degradation) (7)

Hold-Time Margin = (DLPC350 Output Hold) – (DMD Input Hold) – (PCB Routing Mismatch) – (PCB SI Degradation) (8)

PCB signal integrity degradation can be minimized by reducing the affects of simultaneously switching output (SSO) noise, crosstalk, and inter-symbol interface (ISI). Additionally, PCB routing mismatch can be budgeted via controlled PCB routing.

In an attempt to minimize the need for signal integrity analysis that would otherwise be required, the following PCB design guidelines are provided. They describe an interconnect system that satisfies both waveform quality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Variation from these recommendations may also work, but should be confirmed with PCB signal integrity analysis or lab measurements.

#### 11.1.2 DMD Termination Requirements

表 11-1 lists the termination requirements for the DMD interface. These series resistors should be placed as close to the DLPC350 pins as possible while following all PCB guidelines.

 SIGNALS
 SYSTEM TERMINATION

 DMD\_D(23:0), DMD\_TRC, DMD\_SCTRL, DMD\_LOADB, DMD\_DRC\_STRB, DMD\_DRC\_BUS, DMD\_SAC\_CLK, and DMD\_SAC\_BUS
 External 5-Ω series termination at the transmitter

 DMD\_DCLK
 External 5-Ω series termination at the transmitter

 External 0-Ω series termination. This signal must be externally pulled-up to VDD\_DMD via a 30-kΩ to 51-kΩ resistor

表 11-1. Termination Requirements for DMD Interface

DMD\_CLK and DMD\_SAC\_CLK clocks should be equal lengths, as shown in 🗵 11-1.





**図 11-1. Series-Terminated Clocks** 

## 11.1.3 Decoupling Capacitors

The decoupling capacitors should be given placement priority. The supply voltage pin of the capacitor should be located close to the DLPC350 supply voltage pin or pins. Decoupling capacitors should have two vias connecting the capacitor to ground and two vias connecting the capacitor to the power plane, but if the trace length is less than 0.05 inches, the device can be connected directly to the decoupling capacitor. The vias should be located on opposite sides of the long side of the capacitor, and those connections should be less than 0.05 inches as well.

#### 11.1.4 Power Plane Recommendations

For best performance, TI recommends the following:

- Two power planes
  - One solid plane for ground (GND)
  - One split plane for other voltages with no signal routing on the power planes
- Power and ground pins should be connected to these planes through a via for each pin.
- All device pin and via connections to these planes should use a thermal relief with a minimum of four spokes.
- Trace lengths for the component power and ground pins should be minimized to 0.03 inches or less.
- · Vias should be spaced out to avoid forming slots on the power planes.
- High speed signals should not cross over a slot in the adjacent power planes.
- Vias connecting all the digital layers should be placed around the edge of the rigid PCB regions 0.03 inches
  from the board edges with 0.1 inch spacing prior to routing.
- Placing extra vias is not required if there are sufficient ground vias due to normal ground connections of devices.
- All signal routing and signal vias should be inside the perimeter ring of ground vias.

## 11.1.5 Signal Layer Recommendations

The PCB signal layers should follow typical good practice guidelines including:

- · Layer changes should be minimized for single-ended signals.
- Individual differential pairs can be routed on different layers, but the signals of a given pair should not change layers.
- · Stubs should be avoided.
- Only voltage or low-frequency signals should be routed on the outer layers, except as noted previously in this
  document.
- Double data rate signals should be routed first for best impedance and trace length matching.

The PCB should have a solder mask on the top and bottom layers. The mask should not cover the vias.

- Except for fine pitch devices (pitch ≤ 0.032 inches), the copper pads and the solder mask cutout should be of the same size.
- Solder mask between pads of fine pitch devices should be removed.
- In the BGA package, the copper pads and the solder mask cutout should be of the same size.

## 11.1.6 General Handling Guidelines for CMOS-Type Pins

To avoid potentially damaging current caused by floating CMOS input-only pins, TI recommends that unused input pins be tied through a pullup resistor to its associated power supply, or a pulldown to ground. For inputs with internal pullup or pulldown resistors, adding an external pullup or pulldown resistor is unnecessary unless specified in the Pin Configuration and Functions section. Note that internal pullup and pulldown resistors are weak and should not be expected to drive an external line.

After power-up or device reset, bidirectional pins are configured as inputs as a reset default until directed otherwise.

Unused output-only pins can be left open.

## 11.1.7 PCB Manufacturing

The DLPC350 Controller and DMD are a high-performance (high-frequency and high-bandwidth) set of components. This section provides PCB guidelines to help ensure proper operation of these components.

The DLPC350 controller board will be a multi-layer PCB with surface mount components on both sides. The majority of large surface mount components are placed on the top side of the PCB. Circuitry is high speed digital logic. The high speed interfaces include:

- 120-MHz DDR interface from DLPC350 to DMD
- 150-MHz LVTTL interface from a video decoder to the DLPC350
- 150-MHz pixel clock supporting 30-bit parallel RGB interface
- LVTTL parallel memory interface between the DLPC350 controller and flash with 70-ns access time
- LVDS flat panel display port to DLPC350

The PCB should be designed to IPC2221 and IPC2222, Class 2, Type Z, at level B producibility and built to IPC6011 and IPC6012, Class 2.

#### 11.1.7.1 General Guidelines

表 11-2. PCB General Recommendations

| DESCRIPTION                   | RECOMMENDATION                 |  |
|-------------------------------|--------------------------------|--|
| Configuration                 | Asymmetric dual stripline      |  |
| Etch thickness (T)            | 1.0-oz. (1.2-mil thick) copper |  |
| Single-ended signal impedance | 50 Ω (±10%)                    |  |
| Differential signal impedance | 100 Ω differential (±10%)      |  |

#### 11.1.7.2 Trace Widths and Minimum Spacings

For best performance, TI recommends the trace widths and minimum spacings shown in 表 11-3.

表 11-3. Trace Widths and Minimum Spacings

| SIGNAL NAME                                                                      | TRACE WIDTH (inches) | MINIMUM TRACE SPACING (inches) |
|----------------------------------------------------------------------------------|----------------------|--------------------------------|
| P1P2, P1P2V_PLLM, P1P2V_PLLD, P2P5V, P3P3V, P1P9V, A1P8V, A1P8V_PLLD, A1P8V_PLLM | 0.02                 | 0.010                          |
| VRST, VBIAS, VOFFSET                                                             | 0.02                 | 0.010                          |
| VSS (GND)                                                                        | 0.02                 | 0.005                          |
| FANx_OUT                                                                         | 0.02                 | 0.020                          |
| DMD_DCLK                                                                         |                      | 0.030                          |
| P1A_CLK, P1B_CLK, P1C_CLK                                                        |                      | 0.030                          |
| MOSC, MOSCN                                                                      |                      | 0.030                          |

Copyright © 2022 Texas Instruments Incorporated

#### 11.1.7.3 Routing Constraints

In order to meet the specifications listed in the following tables, typically the PCB designer must route these signals manually (not using automated PCB routing software). In case of length matching requirements, routing traces in a serpentine fashion may be required. Keep the number of turns to a minimum and the turn angles no sharper than 45°. Traces must be 0.1 inches from board edges when possible; otherwise they must be 0.05 inches minimum from the board edges. Avoid routing long traces all around the PCB. PCB layout assumes adjacent trace spacing is twice the trace width. However, three times the trace width will reduce crosstalk and significantly help performance.

The maximum and minimum signal routing trace lengths include escape routing.

表 11-4. Signal Length Routing Constraints for DMD Interface

| SIGNALS                                                         | MINIMUM SIGNAL<br>ROUTING LENGTH <sup>(1)</sup> | MAXIMUM SIGNAL<br>ROUTING LENGTH <sup>(2)</sup> |
|-----------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|
| DMD_D(23:0), DMD_DCLK, DMD_TRC, DMD_SCTRL, DMD_LOADB,           | 2480 mil<br>(63 mm)                             | 2953 mil<br>(75 mm)                             |
| DMD_OE, DMD_DRC_STRB, DMD_DRC_BUS, DMD_SAC_CLK, and DMD_SAC_BUS | 512 mil<br>(13 mm)                              | 5906 mil<br>(150 mm)                            |

- (1) Signal lengths below the stated minimum will likely result in overshoot or undershoot.
- (2) DMD-DDR maximum signal length is a function of the DMD\_DCLK rate.

Each high-speed, single-ended signal should be routed in relation to its reference signal, such that a constant impedance is maintained throughout the routed trace. Avoid sharp turns and layer switching while keeping total trace lengths to a minimum. The following signals should follow the signal matching requirements described in 表 11-5.

表 11-5. High-Speed Signal Matching Requirements for DMD Interface

| SIGNALS                                        | REFERENCE SIGNAL | MAX MISMATCH    | UNIT        |
|------------------------------------------------|------------------|-----------------|-------------|
| DMD_D(23:0), DMD_TRC, DMD_SCTRL, DMD_LOADB     | DMD_DCLK         | ±200<br>(±5.08) | mil<br>(mm) |
| DMD_DRC_STRB, DMD_DRC_BUS, DMD_SAC_BUS, DMD_OE | DMD_SAC_CLK      | ±200<br>(±5.08) | mil<br>(mm) |

The values in 表 11-5 apply to the PCB routing only. They do not include any internal package routing mismatch associated with the DLPC350 or DMD. Additional margin can be attained if internal DLPC350 package skew is taken into account. Additionally, to minimize EMI radiation, serpentine routes added to facilitate trace length matching should only be implemented on signal layers *between* reference planes.

Both the DLPC350 output timing parameters and the DMD input timing parameters include a timing budget to account for their respective internal package routing skew. Thus, additional system margin can be attained by comprehending the package variations and compensating for them in the PCB layout. To increase the system timing margin, TI recommends that the DLPC350 package variation be compensated for (by signal group), but it may not be desirable to compensate for DMD package skew. This is due to the fact that each DMD has a different skew profile, making the PCB layout DMD specific. To use a common PCB design for different DMDs, TI recommends that either the DMD package skew variation not be compensated for on the PCB, or the package lengths for all applicable DMDs being considered. 表 11-6 provides the DLPC350 package output delay at the package ball for each DMD interface signal.

The total length of all the traces in 表 11-6 should be matched to the DMD\_DCLK trace length. Total trace length includes package skews, PCB length, and DMD flex cable length.

表 11-6. DLPC350 Package Skew and Routing Trace Length for the DMD Interface

| SIGNAL | TOTAL DELAY (Package Skews) |        | PACKAGE PIN |  |
|--------|-----------------------------|--------|-------------|--|
|        | (ps)                        | (mil)  | PACKAGE PIN |  |
| DMD_D0 | 25.9                        | 152.35 | A8          |  |
| DMD_D1 | 19.6                        | 115.29 | B8          |  |



# 表 11-6. DLPC350 Package Skew and Routing Trace Length for the DMD Interface (continued)

| SIGNAL    | (ps) | (mil)  | PACKAGE PIN |
|-----------|------|--------|-------------|
| DMD_D2    | 13.4 | 78.82  | C8          |
| DMD_D3    | 7.4  | 43.53  | D8          |
| DMD_D4    | 18.1 | 106.47 | B11         |
| DMD_D5    | 11.1 | 65.29  | C11         |
| DMD_D6    | 4.4  | 25.88  | D11         |
| DMD_D7    | 0.0  | 0.00   | E11         |
| DMD_D8    | 14.8 | 87.06  | C7          |
| DMD_D9    | 18.4 | 108.24 | B10         |
| DMD_D10   | 6.4  | 37.65  | E7          |
| DMD_D11   | 4.8  | 28.24  | D10         |
| DMD_D12   | 29.8 | 175.29 | A6          |
| DMD_D13   | 25.7 | 151.18 | A12         |
| DMD_D14   | 19.0 | 111.76 | B12         |
| DMD_D15   | 11.7 | 68.82  | C12         |
| DMD_D16   | 4.7  | 27.65  | D12         |
| DMD_D17   | 21.5 | 126.47 | В7          |
| DMD_D18   | 24.8 | 145.88 | A10         |
| DMD_D19   | 8.3  | 48.82  | D7          |
| DMD_D20   | 23.9 | 140.59 | B6          |
| DMD_D21   | 1.6  | 9.41   | E9          |
| DMD_D22   | 10.7 | 62.94  | C10         |
| DMD_D23   | 16.7 | 98.24  | C6          |
| DMD_DCLK  | 24.8 | 145.88 | A9          |
| DMD_LOADB | 18.0 | 105.88 | B9          |
| DMD_SCTRL | 11.4 | 67.06  | C9          |
| DMD_TRC   | 4.6  | 27.06  | D9          |

表 11-7. Routing Priority

| & 11 7: Nothing 1 Hority                                                      |                     |                  |                              |                                                                   |  |  |  |  |
|-------------------------------------------------------------------------------|---------------------|------------------|------------------------------|-------------------------------------------------------------------|--|--|--|--|
| SIGNAL                                                                        | ROUTING<br>PRIORITY | ROUTING<br>LAYER | MATCHING REFERENCE<br>SIGNAL | TOLERANCE                                                         |  |  |  |  |
| DMD_DCLK <sup>(1)</sup> (2) (3)                                               | 1                   | 3                | -                            | _                                                                 |  |  |  |  |
| DMD_D[23:0], DMD_SCTRL, DMD_TRC, DMD_LOADB <sup>(1)</sup> (2) (3) (4)         | 1                   | 3, 4             | DMD_DCLK                     | ±150 mils                                                         |  |  |  |  |
| P1_A[9:0], P1_B[9:0], P1_C[9:0],<br>P1_HSYNC, P1_VSYNC, P1_DATAEN,<br>P1X_CLK | 1                   | 3, 4             | P1X_CLK                      | ±0.1 inches                                                       |  |  |  |  |
| R[A-E]_IN_P, R[A-E]_IN_N, RCK_IN_P, RCK_IN_N                                  | 2                   | 3, 4             | RCK                          | ±150 mils Differential signals need to be matched within ±12 mils |  |  |  |  |

<sup>(1)</sup> Total signal length from the DLPC350 and the DMD, including flex cable traces and PCB signal trace lengths must be held to the lengths specified in 表 11-4.

<sup>(2)</sup> Switching routing layers is not permitted except at the beginning and end of a trace.

<sup>(3)</sup> Minimize vias on DMD traces.

<sup>(4)</sup> Matching includes PCB trace length plus the DLPC350 package length plus the DMD flex cable length.



## 11.1.7.4 Fiducials

Fiducials for automatic component insertion should be 0.05 inch diameter copper with a 0.1-inch cutout (antipad). Fiducials for optical auto insertion are placed on three corners of both sides of the PCB.

#### 11.1.7.5 Flex Considerations

表 11-8 shows the general DMD flex design recommendations. 表 11-9 lists the minimum flex design requirements.

表 11-8. Flex General Recommendations

| DESCRIPTION                   | RECOMMENDATION                 |
|-------------------------------|--------------------------------|
| Configuration                 | Two-layer micro strip          |
| Reference plane 1             | Ground plan for proper return  |
| Vias                          | Maximum two per signal         |
| Single trace width            | 4-mil minimum                  |
| Etch thickness (T)            | 0.5-oz. (0.6 mil thick) copper |
| Single-ended signal impedance | 50 Ω (± 10%)                   |

表 11-9. Minimum Flex Design Requirements

| PARAMETER                                 | APPLICATION                  | SINGLE-ENDED SIGNALS             | UNIT        |
|-------------------------------------------|------------------------------|----------------------------------|-------------|
| Line width (W) <sup>(1)</sup>             | Escape routing in ball field | 4<br>(0.1)                       | mil<br>(mm) |
|                                           | PCB etch data and control    | 5<br>(0.13)                      | mil<br>(mm) |
|                                           | PCB etch clocks              | 7<br>(0.18)                      | mil<br>(mm) |
|                                           | Escape routing in ball field | 4<br>(0.1)                       | mil<br>(mm) |
| Minimum line spacing to other signals (S) | PCB etch data and control    | 2x the line width <sup>(2)</sup> | mil<br>(mm) |
|                                           | PCB etch clocks              | 3x the line width                | mil<br>(mm) |

- (1) Line width is expected to be adjusted to achieve impedance requirements.
- (2) Three times the line spacing is recommended for all signals to help achieve the desired signal integrity.

## 11.1.7.6 DLPC350 Thermal Considerations

The underlying thermal limitation for the DLPC350 controller is that the maximum operating junction temperature  $(T_J)$  must not be exceeded (see *Recommended Operating Conditions* in *Specifications*). This temperature is dependent on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the DLPC350 controller, and power dissipation of surrounding components. The DLPC350 package is designed to extract heat through the power and ground planes of the PCB, thus copper content and airflow over the PCB are important factors.

#### 11.2 Layout Example

## 11.2.1 Printed Circuit Board Layer Stackup Geometry

The DLPC350 PCB is targeted at six layers with layer stack up shown in 図 11-2. The PCB layer stack may vary depending on system design. However, careful attention is required to meet design considerations. Layers one and six should consist of the components layers. Low-speed routing and power splits are allowed on these layers. Layer two should consist of a solid ground plane. Layer five should be a split voltage plane. Layers three and four should be used as the primary routing layers. Routing on external layers should be less than 0.25 inches for priority one and two signals. Refer to 表 11-7 for signal priority groups.

Board material should be FR-370HR or similar. PCB should be designed for lead-free assembly with the stackup geometry shown in ☑ 11-2.



|       |                                                       |            |                                  |          |             |           |                |            |           |               |             | Controlled | Impedance Sta   | ack-up forn | า      |
|-------|-------------------------------------------------------|------------|----------------------------------|----------|-------------|-----------|----------------|------------|-----------|---------------|-------------|------------|-----------------|-------------|--------|
|       |                                                       |            | Material: F                      |          |             |           | SE             |            | Ref       | $\overline{}$ |             | Diff Pairs |                 |             | Ref    |
| Layer | Thickness                                             | Stack-up   | 1                                | Descript | Cu Oz       | Trace     | Calculated     | Target     | Pln       | Trace         | Space       | (Pitch)    | Calculated      | Target      | Pln    |
| 1     | 0.7<br>1.2<br>0.6                                     |            | soldermask<br>plating            | sig      | 0.5         | 10.5<br>4 | 50.25<br>74.93 | 50<br>75   | 2 2       | 4.5<br>5.25   | 4.5<br>4.75 | 9<br>10    | 102.01<br>99.14 | 100<br>100  | 2 2    |
| 2     | 2.6                                                   | 6.0        | prepreg                          | pln      | 2           |           | 7 1.00         |            |           | 0.20          | 10          |            | 00.11           |             |        |
| 3     | 5<br>1.2                                              | 5.0        | core                             | sig      | 1           | 7         | 50.36          | 50         | 2,5       | 4.25          | 5.75        | 10         | 99.11           | 100         | 2,5    |
|       | 5                                                     | 5.0        |                                  | blank    |             |           |                |            |           |               |             |            |                 |             |        |
|       | 18                                                    | 18.0       |                                  | blank    | Filler to m | eet overa | II thickness   |            |           |               |             |            |                 |             |        |
| 4     | 5<br>1.2                                              | 5.0        | ргергед                          | sig      | 1           | 7         | 50.36          | 50         | 2,5       | 4.25          | 5.75        | 10         | 99.11           | 100         | 2,5    |
| 5     | 5<br>2.6                                              | 5.0        | соге                             | pln      | 2           |           |                |            |           |               |             |            |                 |             |        |
| 6     | 6<br>0.6<br>1.2<br>0.7                                | 6.0        | prepreg<br>plating<br>soldermask | sig      | 0.5         | 10.5<br>4 | 50.25<br>74.93 | 50<br>75   | 5<br>5    | 4.5<br>5.25   | 4.5<br>4.75 | 9<br>10    | 102.01<br>99.14 | 100<br>100  | 5<br>5 |
|       | 8.8 =copper<br>28 =core<br>22 =prepre<br>3.8 =plating | g<br>, s/m | Target thick                     |          | akulatod us | ing Angim | ı RLGC (Imped  | lanco calc | ulator) ± | 10%           |             |            |                 |             | 5/5/08 |

図 11-2. Layer Stackup

表 11-10. PCB Layer Stackup Geometry

| PARAMETER         | DESCRIPTION                                | RECOMMENDATION         |
|-------------------|--------------------------------------------|------------------------|
| Reference plane 1 | Ground plane for proper return             |                        |
| Reference plane 2 | 1.9-V DMD I/O power plane or ground        |                        |
| Er                | Dielectric FR4                             | 4.3 at 1 GHz (nominal) |
| H1                | Signal trace distance to reference plane 1 | 5 mil (0.127 mm)       |
| H2                | Signal trace distance to reference plane 2 | 30.4 mil               |

## 11.2.2 Recommended DLPC350 MOSC Crystal Oscillator Configuration

The DLPC350 controller requires an external reference clock to feed its internal PLL. This reference may be supplied via a crystal or oscillator. The DLPC350 controller accepts a reference clock of 32 MHz with a maximum frequency variation of 100 ppm (including aging, temperature, and trim component variation). When a crystal is used, several discrete components are also required, as shown in  $\boxed{2}$  11-3.



C<sub>L</sub> = crystal load capacitance in F



 $C_{L1} = 2 \times (C_L - C_{stray-MOSC})$ 

 $C_{L2} = 2 \times (C_L - C_{strav-MOSCN})$ 

 $C_{\text{stray-MOSC}}$  = sum of package and PCB capacitance at the crystal pin associated withe ASIC signal MOSC

C<sub>strav-MOSCN</sub> = sum of package and PCB capacitance at the crystal pin associated withe ASIC signal MOSCN

## 図 11-3. Recommended Crystal Oscillator Configuration

### 表 11-11. Crystal Port Electrical Characteristics

| PARAMETER                | NOM   | UNIT |
|--------------------------|-------|------|
| FARAMETER                | INOIN | UNIT |
| MOSC to GND capacitance  | 3.9   | pF   |
| MOSCN to GND capacitance | 3.8   | pF   |

表 11-12. Recommended Crystal Configuration

| PARAMETER                                                                                 | RECOMMENDED                                                                        | UNIT |
|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------|
| Crystal circuit configuration                                                             | Parallel resonant                                                                  |      |
| Crystal type                                                                              | Fundamental (first harmonic)                                                       |      |
| Crystal nominal frequency                                                                 | 32                                                                                 | MHz  |
| Crystal frequency tolerance (including accuracy, temperature, aging and trim sensitivity) | ±100                                                                               | PPM  |
| Crystal equivalent series resistance (ESR)                                                | 50 maximum                                                                         | Ω    |
| Crystal load                                                                              | 10                                                                                 | pF   |
| Crystal shunt load                                                                        | 7 maximum                                                                          | pF   |
| Crystal frequency temperature stability                                                   | ±30                                                                                | PPM  |
| R <sub>S</sub> drive resistor (nominal)                                                   | 100                                                                                | Ω    |
| R <sub>FB</sub> feedback resistor (nominal)                                               | 1                                                                                  | ΜΩ   |
| C <sub>L1</sub> external crystal load capacitor (MOSC)                                    | Typical drive level with TCX9C3207001 crystal (ESRmax = 30 Ω) = 160 μW. See ☑ 11-3 | pF   |
| C <sub>L2</sub> external crystal load capacitor (MOSCN)                                   | Typical drive level with TCX9C3207001 crystal (ESRmax = 30 Ω) = 160 μW. See ☑ 11-3 | pF   |
| PCB layout                                                                                | A ground isolation ring around the crystal                                         |      |

If an external oscillator is used, then the oscillator output must drive the MOSC pin on the DLPC350 controller, and the MOSCN pin should be left unconnected. Note that the DLPC350 controller can only accept a triangular waveform.

Similar to the crystal option, the oscillator input frequency is limited to 32 MHz.

It is assumed that the external crystal or oscillator stabilizes within 50 ms after stable power is applied.

#### 11.2.3 Recommended DLPC350 PLL Layout Configuration

High-frequency decoupling is required for both 1.2-V and 1.8-V PLL supplies and should be provided as close as possible to each of the PLL supply package pins as shown in the example layout in Σ 11-4. TI recommends that decoupling capacitors be placed under the package on the opposite side of the board. High quality, low-ESR, monolithic, surface mount capacitors should be used. Typically 0.1 μF for each PLL supply should be sufficient. The length of a connecting trace increases the parasitic inductance of the mounting and thus, where possible, there should be no trace, allowing the via to butt up against the land itself. Additionally, the connecting trace should be made as wide as possible. Further improvement can be made by placing vias to the side of the capacitor lands or doubling the number of vias.

The location of bulk decoupling depends on the system design. Typically, a good ceramic capacitor in the 10-μF range is adequate.



図 11-4. PLL Filter Layout



## 12 Device and Documentation Support

## 12.1 Device Support

## 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.1.2 Device Nomenclature

☑ 12-1 provides a legend for reading the complete device name for any DLP device.

表 12-1. Package-Specific Information

| PACKAGE TYPE | PACKAGE DRAWING | BODY SIZE        | CONNECTOR                 |
|--------------|-----------------|------------------|---------------------------|
| LCCC         | FQD             | 9.1 mm x 20.7 mm | Neoconix FBX0040CMFF6AU00 |



図 12-1. Device Nomenclature

#### 12.1.3 Device Markings

The device marking consists of the fields shown in 

■ 12-2.



図 12-2. Device Markings for FQD

# 12.2 Documentation Support

#### 12.2.1 Related Documentation

The following documents contain additional information related to the use of the DLP4500NIR device:

- DLPC350 Digital Controller Data Sheet, DLPS029 DLPS029
- DLPC350 Software Programmer's Guide, DLPU010

Submit Document Feedback

www.tij.co.jp

- DLP® LightCrafter™ 4500 Evaluation Module User's Guide, DLPU011
- Geometric Optics Application Note, DLPA044

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 サポート・リソース

TI E2E™ サポート ・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅 速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必 要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様 を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してくださ U<sub>°</sub>

#### 12.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

DLP® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| DLP4500NIRAFQD        | Active        | Production    | CLGA (FQD)   98 | 5   JEDEC TRAY (5+1)  | Yes  | NIAU                          | N/A for Pkg Type           | 10 to 70     |                  |
| DLP4500NIRAFQD.B      | Active        | Production    | CLGA (FQD)   98 | 5   JEDEC TRAY (5+1)  | Yes  | NIAU                          | N/A for Pkg Type           | 10 to 70     |                  |
| DLP4500NIRFQD         | Obsolete      | Production    | CLGA (FQD)   98 | -                     | -    | Call TI                       | Call TI                    | -            |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.







## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月