**DAC80516** # DAC80516 リファレンス内蔵、16 チャネル、16 ビット、電圧出力 DAC ### 1 特長 - 性能: - INL:16 ビット分解能で ±2LSB 以下 - TUE (総合未調整誤差):FSR 最大値±0.15% - 2.5V の高精度内部リファレンスを搭載 - 初期精度:±2.5mV (最大値) - ドリフト:5ppm/°C (標準値) - 高い駆動能力:電源レールからの供給で、0.5V 出力 時に 50mA - 柔軟な構成オプション - ユーザー選択可能なゲイン:2×、1× - ゼロスケールへのリセット - クリア出力機能 - 広い動作範囲: - 電源:2.7V~5.5V - 温度範囲:-40℃~+125℃ - SPI および I<sup>2</sup>C インターフェイス: 1.7V~5.5V で動作 - SPI:4 線式インターフェイス - I<sup>2</sup>C:4 つのターゲット アドレス - 小型パッケージ: - 4mm×4mm、28ピンWQFN # 2 アプリケーション - 光モジュール - DC 間の相互接続 - アナログ出力モジュール ### 3 概要 16 ビット DAC80516 は、低消費電力、16 チャネル、バッ ファ付き、電圧出力の D/A コンバータ (DAC) です。 DAC80516 には 2.5V、5ppm/℃の内部基準電圧が搭載 されているため、ほとんどのアプリケーションで外付けの高 精度基準電圧を必要としません。ユーザーが選択可能な ゲイン構成を使用して、2.5V または 5V のフルスケール 出力電圧を供給できます。DAC80516 は、単一電源で動 作します。 DAC80516 との通信は、SPI および I2C をサポートする シリアル インターフェイスで行われ、最大 50MHz のクロッ ク速度で動作します (デバイスに対する SPI 書き込み 中)。 VIO ピンにより、1.7V~5.5V のシリアル インターフ ェイス動作が可能です。 DAC80516 の柔軟なインターフ ェイスにより、業界標準の広範なマイクロプロセッサやマイ クロコントローラとの動作が可能です。 DAC80516 は、-40℃~+125℃の温度範囲で動作が規 定されており、小型の WQFN パッケージで供給されま す。 # パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |----------|----------------------|--------------------------| | DAC80516 | RUY (WQFN, 28) | 4mm × 4mm | - 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 機能ブロック図 # **Table of Contents** | 1 特長 1 | 6.4 Device Functional Modes | 2 | |-----------------------------------------------------------|-----------------------------------------|----| | <b>2</b> アプリケーション1 | 6.5 Programming | 23 | | 3 概要1 | 7 Register Map | | | 4 Pin Configuration and Functions2 | 7.1 DAC80516 Registers | | | 5 Specifications4 | 8 Application and Implementation | 5 | | 5.1 Absolute Maximum Ratings4 | 8.1 Application Information | 58 | | 5.2 ESD Ratings4 | 8.2 Typical Application | 59 | | 5.3 Recommended Operating Conditions4 | 8.3 Initialization Setup | 60 | | 5.4 Thermal Information4 | 8.4 Power Supply Recommendations | 6 | | 5.5 Electrical Characteristics5 | 8.5 Layout | 6 | | 5.6 Timing Requirements - I <sup>2</sup> C Standard Mode7 | 9 Device and Documentation Support | 62 | | 5.7 Timing Requirements - I <sup>2</sup> C Fast Mode | 9.1 Documentation Support | 62 | | 5.8 Timing Requirements - I <sup>2</sup> C Fast Mode Plus | 9.2ドキュメントの更新通知を受け取る方法 | 62 | | 5.9 Timing Requirements - SPI8 | 9.3 サポート・リソース | 62 | | 5.10 Switching Characteristics8 | 9.4 Trademarks | | | 5.11 Timing Diagrams9 | 9.5 静電気放電に関する注意事項 | 62 | | 5.12 Typical Characteristics10 | 9.6 用語集 | 62 | | 6 Detailed Description19 | 10 Revision History | | | 6.1 Overview19 | 11 Mechanical, Packaging, and Orderable | | | 6.2 Functional Block Diagram19 | Information | 62 | | 6.3 Feature Description20 | | | | | | | # **4 Pin Configuration and Functions** 図 4-1. RUY Package, 28-Pin WQFN (Top View) ### 表 4-1. Pin Functions | | PIN | | | |-----|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | TYPE | DESCRIPTION | | 1 | OUT0 | Output | DAC output channel 0 | | 2 | AVDD | Power | Analog power supply | | | | | I <sup>2</sup> C: Clock input. | | 3 | SCL/CS | Input | SPI: Active-low serial data enable. This input is the frame synchronization signal for the serial data. When the signal goes low, this pin enables the serial interface input shift register. | | 4 | CDA/CCLK | Input/ | I <sup>2</sup> C: Bidirectional data line | | 4 | SDA/SCLK | Output | SPI: Clock input | | _ | A0/0DI | 1 | I <sup>2</sup> C: Target address selector | | 5 | A0/SDI | Input | SPI: Data input. Data are clocked into the input shift register on each falling edge of the SCLK pin. | | 6 | FLEXIO | Input/<br>Output | FLEXIO pin, including GPIO and CLEAR pin functionality | | 7 | OUT8 | Output | DAC output channel 8 | | 8 | OUT9 | Output | DAC output channel 9 | | 9 | OUT10 | Output | DAC output channel 10 | | 10 | OUT11 | Output | DAC output channel 11 | | 11 | OUT12 | Output | DAC output channel 12 | | 12 | OUT13 | Output | DAC output channel 13 | | 13 | OUT14 | Output | DAC output channel 14 | | 14 | OUT15 | Output | DAC output channel 15 | | 15 | GND | Power | Ground reference point for all circuitry on the device | | 16 | GND | Power | Ground reference point for all circuitry on the device | | 17 | LDAC | Input | Active-low DAC synchronization signal. A high-to-low transition on the $\overline{\text{LDAC}}$ pin simultaneously updates the outputs configured in synchronous mode | | 18 | VIO | Power | IO supply voltage. This pin sets the I/O operating voltage for the device. | | | | Innut/ | I <sup>2</sup> C: Target address selector. | | 19 | A1/SDO | Input/<br>Output | SPI: Data output. Data are clocked out of the input shift register on either rising or falling edges of the SCLK pin as specified by the FSDO bit. | | 20 | RESET | Input | Active low reset input, logic low on this pin causes the device to initiate a reset event | | 21 | REF | Input/<br>Output | DAC voltage reference input/output. This pin acts as input pin REFIN by default (with internal reference disabled). If internal reference is enabled, this pin acts as output pin REFOUT. | | 22 | OUT7 | Output | DAC output channel 7 | | 23 | OUT6 | Output | DAC output channel 6 | | 24 | OUT5 | Output | DAC output channel 5 | | 25 | OUT4 | Output | DAC output channel 4 | | 26 | OUT3 | Output | DAC output channel 3 | | 27 | OUT2 | Output | DAC output channel 2 | | 28 | OUT1 | Output | DAC output channel 1 | 3 English Data Sheet: SLASF62 # **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|------------------------------------------------|------|------------------------|------| | $AV_{DD}$ | Analog supply voltage, AV <sub>DD</sub> to GND | -0.3 | 6 | V | | V <sub>IO</sub> | Digital supply voltage, V <sub>IO</sub> to GND | -0.3 | $AV_DD$ | V | | | Analog output (OUT) pin voltage | -0.3 | AV <sub>DD</sub> + 0.3 | V | | | Reference pin voltage | -0.3 | AV <sub>DD</sub> + 0.3 | V | | | Serial interface pin voltage | -0.3 | V <sub>IO</sub> + 0.3 | V | | TJ | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -60 | 150 | °C | <sup>1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |---|-------|--------------------------|---------------------------------------------------------------------------------|-------|------| | | / | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | V | | ľ | (ESD) | Liectiostatic discriarge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±1500 | v | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|------------------------------------------------|-----|-----------------|------| | $AV_{DD}$ | Analog supply voltage, AV <sub>DD</sub> to GND | 2.7 | 5.5 | V | | V <sub>IO</sub> | IO supply voltage, V <sub>IO</sub> to GND | 1.7 | $AV_DD$ | V | | | Serial interface input voltage to GND | 0 | V <sub>IO</sub> | V | | TJ | Operating junction temperature | -40 | 125 | °C | ### 5.4 Thermal Information | | | DAC80516 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RUY (WQFN) | UNIT | | | | 28 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 39.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 24.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 15.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 15.9 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.5 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: DAC80516 English Data Sheet: SLASF62 <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### 5.5 Electrical Characteristics at $T_J = -40^{\circ}$ C to +125°C, $AV_{DD} = 2.7V$ to 5.5V, $V_{IO} = 1.7V$ to $AV_{DD}$ , $V_{REFIN} = 2.4V$ to 5.5V, DAC outputs unloaded, and digital inputs at $V_{IO}$ or GND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|----------------------|---------------| | STATIC | C PERFORMANCE (1) | | | | | | | | Resolution | | 16 | | | Bits | | INL | Relative accuracy | | | ±1 | ±2 | LSB | | DNL | Differential nonlinearity | | -1 | ±0.6 | 1 | LSB | | TUE | Total unadjusted error | DAC output range = 0V to 5V | | ±0.04 | ±0.15 | %FSR | | | Offset error | Gain = 1 or 2 | | ±0.75 | ±3 | mV | | | Zero-scale error | DAC register loaded with all zeroes | 0 | 0.5 | 3 | mV | | | Full-scale error | DAC register loaded at full-scale code (65535d), DAC output range = 0V to 5V | | ±0.04 | ±0.15 | %FSR | | | Gain error | Gain = 1 or 2 | | ±0.04 | ±0.15 | %FSR | | | Offset error drift | | | ±3 | | μV/°C | | | Zero-scale error drift | | | ±2 | | μV/°C | | | Full-scale error drift | | | ±3 | | ppm<br>FSR/°C | | | Gain error drift | | | ±2 | | ppm<br>FSR/°C | | | Output voltage drift over time | T <sub>J</sub> = 25°C, DAC code = midscale,<br>1900 hours | | 20 | | ppm FSI | | OUTPL | JT CHARACTERISTICS | | | | | | | | Output voltage <sup>(2)</sup> | Gain = 2 | 0 | | 2 × V <sub>REF</sub> | V | | | Output voltage (-) | Gain = 1 | 0 | | $V_{REF}$ | | | | Output voltage headroom | To AV <sub>DD</sub> ( $-50$ mA $\leq$ I <sub>OUT</sub> $\leq$ $50$ mA),<br>DAC code = full-scale | 0.5 | | | V | | | Load current | | | 50 | | mA | | | Short-circuit current <sup>(3)</sup> | Full-scale output shorted to GND | | 75 | | - mA | | | Short-circuit current | Zero-scale output shorted to V <sub>DD</sub> | | 75 | | 111/4 | | | Capacitive load <sup>(4)</sup> | R <sub>LOAD</sub> = open | 0 | | 2 | nF | | | DC output impedance | DAC output at AV <sub>DD</sub> /2 | | 0.08 | | Ω | | | DC output impedance | DAC output at AV <sub>DD</sub> or GND | | 10 | | 1 12 | | DYNAI | MIC PERFORMANCE | | | | | | | | Output voltage settling time | $1\%$ to $3\%$ scale and $3\%$ to $1\%$ scale settling time to $\pm 2$ LSB, AV <sub>DD</sub> = 5.5V, V <sub>REFIN</sub> = 2.5V, gain = 2 | | 6 | | μs | | | Slew rate | AV <sub>DD</sub> = 5.5V, V <sub>REFIN</sub> = 2.5V | | 1.7 | | V/µs | | | Power-on glitch magnitude | DAC code = zero scale | | 25 | | mV | | | Output noise | 0.1Hz to 10Hz, DAC code = midscale | | 12 | | μVpp | | | Output noise density | 1kHz, DAC code = midscale,<br>AV <sub>DD</sub> = 5.5V, V <sub>REFIN</sub> = 2.5V | | 65 | | nV/Hz | | | AC PSRR | DAC code = midscale, frequency = 60Hz, amplitude 200mVpp superimposed on AV <sub>DD</sub> | | 80 | | dB | | | DC PSRR | DAC code = midscale, AV <sub>DD</sub> = 5V ±0.5V | | 0.02 | | mV/V | | | Code change glitch impulse | 1LSB change around major carrier | | 1 | | nV-s | | | Channel-to-channel ac crosstalk | DAC code = zero scale, full-scale swing on adjacent channel | | 1 | | nV-s | 5 ## 5.5 Electrical Characteristics (続き) at $T_J = -40^{\circ}$ C to +125°C, $AV_{DD} = 2.7V$ to 5.5V, $V_{IO} = 1.7V$ to $AV_{DD}$ , $V_{REFIN} = 2.4V$ to 5.5V, DAC outputs unloaded, and digital inputs at $V_{IO}$ or GND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|--------| | | Channel-to-channel dc crosstalk | Measured channel at zero scale, adjacent channel at full scale | | 12 | | \/ | | | Channel-to-channel dc closstaik | Measured channel at zero scale, all other channels at full scale | | 12 | | μV | | | Digital feedthrough | DAC code = midscale, f <sub>SCLK</sub> = 1MHz | | 0.1 | | nV-s | | | Power-up time <sup>(5)</sup> | Time for DAC channels to power on and output 0V after A <sub>VDD</sub> ramps to 2.4V, V <sub>REFIN</sub> = 2.5V. | | 120 | | μs | | EXTERN | AL REFERENCE INPUT | | • | | | | | V | Reference input voltage range | Gain = 1 | 1 | | $V_{DD}$ | V | | $V_{REFIN}$ | Reference input voltage range | Gain = 2 | 1 | , | AV <sub>DD</sub> /2 | V | | | Reference input current | V <sub>REFIN</sub> = 2.5V | | 85 | | μA | | | Reference input impedance | | | 25 | 30 | kΩ | | | Reference input capacitance | | | 5 | | pF | | INTERNA | AL REFERENCE | | | | | | | V <sub>REFOUT</sub> | Reference output voltage range | T <sub>J</sub> = 25°C | 2.4975 | | 2.5025 | V | | | Reference output drift | | | 5 | 10 | ppm/°C | | | Reference output impedance | | | 0.2 | | Ω | | | Reference output noise | 0.1Hz to 10Hz | | 10 | | μVpp | | | Reference output noise density | 10kHz, reference load = 10nF | | 125 | | nV/Hz | | | Reference load current | | -4 | , | 10 | mA | | | Reference load regulation | Source and sink | | 175 | | μV/mA | | | Reference line regulation | | | 500 | | μV/V | | DIGITAL | INPUTS AND OUTPUTS | | 1 | | | | | V <sub>IH</sub> | High-level input voltage, V <sub>IH</sub> | AV <sub>DD</sub> = 2.7V to 5.5V | 0.7 × V <sub>IO</sub> | | | V | | V <sub>IL</sub> | Low-level input voltage, V <sub>IL</sub> | AV <sub>DD</sub> = 2.7V to 5.5V | | , | 0.3 × V <sub>IO</sub> | V | | | Input current | | | ±2 | | μΑ | | | Input pin capacitance | | | 8 | | pF | | V <sub>OH</sub> | High-level output voltage, V <sub>OH</sub> | I <sub>OH</sub> = 0.2mA | V <sub>IO</sub> - 0.2 | | | V | | V <sub>OL</sub> | Low-level output voltage, V <sub>OL</sub> | I <sub>OL</sub> = 0.2mA | | , | 0.4 | V | | | Output pin capacitance | | | 4 | | pF | | POWER | REQUIREMENTS | | | | | | | I | AV <sub>DD</sub> supply current | Active mode, internal reference enabled, DAC code = full-scale, SPI static | | 8.5 | 13 | mA | | l <sub>AVDD</sub> | TAY DD supply current | Active mode, internal reference disabled, DAC code = full-scale, SPI static | | 8 | 12.5 | шА | | | AV <sub>DD</sub> supply current | Power-down mode | | 10 | 20 | μΑ | | I <sub>VIO</sub> | V <sub>IO</sub> supply current | | | 0.1 | 1 | μA | - (1) End point fit between codes 256 to 65280 - (2) When using an external reference $V_{REF} = V_{REFIN}$ . Otherwise, $V_{REF} = 2.5V$ (internal reference voltage) - (3) Temporary overload condition protection. Junction temperature can be exceeded during current limit. Operation at temperatures greater than the specified maximum junction temperature can impair device reliability. - (4) Specified by design and characterization, not production tested. - (5) For a further period of time equal to approximately 5ms, SPI or I2C communication to the device is blocked while the device loads internal calibration coefficients from memory. Any digital communication during this timeframe is ignored. Copyright © 2024 Texas Instruments Incorporated # 5.6 Timing Requirements - I<sup>2</sup>C Standard Mode at $T_J = -40$ °C to +125°C, $AV_{DD} = 2.7V$ to 5.5V, $V_{IO} = 1.7V$ to $AV_{DD}$ , $V_{REFIN} = 2.4V$ to 5.5V, and digital inputs at $V_{IO}$ or GND | | | MIN | NOM MAX | UNIT | |---------------------|-------------------------------------------------|------|---------|------| | f <sub>SCLK</sub> | SCL frequency | | 100 | kHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 4.7 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 4 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 4.7 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 4 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 250 | | ns | | t <sub>LOW</sub> | SCL clock low period | 4700 | | ns | | t <sub>HIGH</sub> | SCL clock high period | 4000 | | ns | | t <sub>F</sub> | Clock and data fall time | | 300 | ns | | t <sub>R</sub> | Clock and data rise time | | 1000 | ns | | t <sub>VD_DAT</sub> | Data valid time | | 3.45 | μs | | t <sub>VD_ACK</sub> | Data valid acknowledge time | | 3.45 | μs | # 5.7 Timing Requirements - I<sup>2</sup>C Fast Mode at $T_{J} = -40^{\circ}$ C to +125°C, $AV_{DD} = 2.7V$ to 5.5V, $V_{IO} = 1.7V$ to $AV_{DD}$ , $V_{RFFIN} = 2.4V$ to 5.5V, and digital inputs at $V_{IO}$ or GND | | | MIN | NOM MAX | UNIT | |---------------------|-------------------------------------------------|------|---------|------| | f <sub>SCLK</sub> | SCL frequency | | 400 | kHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 1.3 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 0.6 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 0.6 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 0.6 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 100 | | ns | | t <sub>LOW</sub> | SCL clock low period | 1300 | | ns | | t <sub>HIGH</sub> | SCL clock high period | 600 | | ns | | t <sub>F</sub> | Clock and data fall time | | 300 | ns | | t <sub>R</sub> | Clock and data rise time | | 300 | ns | | t <sub>VD_DAT</sub> | Data valid time | | 0.9 | μs | | t <sub>VD_ACK</sub> | Data valid acknowledge time | | 0.9 | μs | # 5.8 Timing Requirements - I<sup>2</sup>C Fast Mode Plus at $T_{J} = -40$ °C to +125°C, $AV_{DD} = 2.7V$ to 5.5V, $V_{IO} = 1.7V$ to $AV_{DD}$ , $V_{RFFIN} = 2.4V$ to 5.5V, and digital inputs at $V_{IO}$ or GND | | | MIN | NOM MAX | UNIT | |---------------------|-------------------------------------------------|------|---------|------| | f <sub>SCLK</sub> | SCL frequency | | 1 | MHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 0.5 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 0.26 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 0.26 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 0.26 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 50 | | ns | | t <sub>LOW</sub> | SCL clock low period | 0.5 | | μs | | t <sub>HIGH</sub> | SCL clock high period | 0.26 | | μs | | t <sub>F</sub> | Clock and data fall time | | 120 | ns | | t <sub>R</sub> | Clock and data rise time | | 120 | ns | | t <sub>VD_DAT</sub> | Data valid time | | 0.45 | μs | | t <sub>VD_ACK</sub> | Data valid acknowledge time | | 0.45 | μs | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 1 ## 5.9 Timing Requirements - SPI at $T_J = -40$ °C to +125°C, $AV_{DD} = 2.7V$ to 5.5V, $V_{IO} = 1.7V$ to $AV_{DD}$ , $V_{REFIN} = 2.4V$ to 5.5V, and digital inputs at $V_{IO}$ or GND | | | MIN | NOM MAX | UNIT | |-----------------------|---------------------------------------------|-----|---------|------| | SPI TIMIN | G REQUIREMENTS, FSDO = 0 | | | | | f <sub>(SCLK)</sub> | SCLK frequency | | 20 | MHz | | t <sub>(SCLKH)</sub> | SCLK high time | 20 | | ns | | t <sub>(SCLKL)</sub> | SCLK low time | 23 | | ns | | t <sub>(SDIS)</sub> | SDI setup time | 5 | | ns | | t <sub>(SDIH)</sub> | SDI hold time | 8 | | ns | | t <sub>(SDOTOZ)</sub> | SDO active output to tri-state output delay | 0 | 17 | ns | | t <sub>(SDOEN)</sub> | SDO tri-state output to active output delay | 0 | 21 | ns | | t <sub>(SDOTOD)</sub> | SDO output delay | 2 | 23 | ns | | t <sub>(CSS)</sub> | CS setup time | 15 | | ns | | t <sub>(CSH)</sub> | CS hold time | 15 | | ns | | t <sub>(CSHIGH)</sub> | CS high time | 15 | | ns | | SPI TIMIN | G REQUIREMENTS, FSDO = 1 | · | | | | f <sub>(SCLK)</sub> | SCLK frequency (1) | | 30 | MHz | | t <sub>(SCLKH)</sub> | SCLK high time | 14 | | ns | | t <sub>(SCLKL)</sub> | SCLK low time | 16 | | ns | | t <sub>(SDIS)</sub> | SDI setup time | 5 | | ns | | t <sub>(SDIH)</sub> | SDI hold time | 8 | | ns | | t <sub>(SDOTOZ)</sub> | SDO active output to tri-state output delay | 0 | 17 | ns | | t <sub>(SDOEN)</sub> | SDO tri-state output to active output delay | 0 | 21 | ns | | t <sub>(SDOTOD)</sub> | SDO output delay | 2.5 | 30 | ns | | t <sub>(CSS)</sub> | CS setup time | 15 | | ns | | t <sub>(CSH)</sub> | CS hold time | 15 | | ns | | t <sub>(CSHIGH)</sub> | CS high time | 15 | | ns | <sup>(1)</sup> Write operations to the device can be performed at frequencies up to 50MHz. # **5.10 Switching Characteristics** at $T_J$ = -40°C to +125°C, $AV_{DD}$ = 2.7V to 5.5V, $V_{IO}$ = 1.7V to $AV_{DD}$ , $V_{REFIN}$ = 2.4V to 5.5V, DAC outputs unloaded, and digital inputs at $V_{IO}$ or GND | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | RESET CHA | RACTERISTICS | | | | | | | t <sub>AMCRDY</sub> | Device ready wait time | Time for valid serial interface access, measured from reset event | | | 10 | ms | | t <sub>RESET</sub> | RESET pulse duration | | 20 | | | ns | | DAC CHAR | ACTERISTICS | | | | | | | t <sub>DACCLR</sub> | DAC clear response time | Time for DAC to begin code change after CLEAR trigger | | 50 | | ns | | t <sub>CLRWDTH</sub> | CLEAR pulse duration | | 100 | | | ns | | t <sub>LDACWDTH</sub> | LDAC pulse duration | | 100 | | | ns | English Data Sheet: SLASF62 # **5.11 Timing Diagrams** 図 5-1. I<sup>2</sup>C Timing Diagram 図 5-2. SPI Timing Diagram 9 ### **5.12 Typical Characteristics** at $T_J = 25$ °C, $AV_{DD} = 5.5V$ , $V_{IO} = 5.5V$ , internal reference = 2.5V, gain = 2, DAC outputs unloaded (unless otherwise noted) 11 at T<sub>J</sub> = 25°C, AV<sub>DD</sub> = 5.5V, V<sub>IO</sub> = 5.5V, internal reference = 2.5V, gain = 2, DAC outputs unloaded (unless otherwise noted) Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 13 ## 6 Detailed Description ### 6.1 Overview The DAC80516 is a low-power, sixteen-channel, buffered voltage-output digital-to-analog converter (DAC) with 16-bit resolution. The DAC80516 includes a 2.5V internal reference and provides user-selectable gain configuration through software, which can be used to set the full-scale output voltage range for groups of four DACs at a time (see also セクション 6.3.1.1). The device operates from a single 2.7V to 5.5V supply. Communication to the DAC80516 is performed through a serial interface that supports SPI and I<sup>2</sup>C communication. The DAC80516 incorporates a power-on-reset circuit that powers up and maintains the DAC outputs at zero scale until a valid code is written to the device. A clear pin enables a simultaneous update of multiple DAC channels to specified clear values. ### 6.2 Functional Block Diagram ### **6.3 Feature Description** ### 6.3.1 Digital-to-Analog Converter (DAC) Architecture Each output channel in the DAC80516 consists of an R-2R ladder architecture followed by an output buffer amplifier. $\boxtimes$ 6-1 shows a block diagram of the DAC architecture. 図 6-1. DAC80516 DAC Block Diagram After a reset event, all the DAC registers are set to code 0x0000, the DAC output amplifiers are powered down, and the DAC outputs are clamped to GND. Each DAC output can be independently enabled or disabled through software by writing to the appropriate bit of the PWDWN register. When disabled, the DAC output is clamped to ground via a pull-down resistor. ### 6.3.1.1 DAC Register Structure The DAC produces output voltages proportional to a 16-bit input data code. Input data are written to the DAC data register in straight binary format for all output ranges. By writing to the DAC\_GAIN register, the user can configure the maximum full-scale DAC output voltage as either 1 × $V_{REF}$ or 2 × $V_{REF}$ (maximum of 5V), where $V_{REF}$ is the internal or external reference input voltage. $2 \times 2 \times 7.1.5$ shows that the gain settings can be configured for QUAD0 (OUT0 through OUT3), QUAD1 (OUT4 through OUT7), QUAD2 (OUT8 through OUT11) and QUAD3 (OUT12 through OUT15); all DAC channels in a QUAD group share the same gain settings. Data written to the DAC data registers are initially stored in the DAC buffer registers. The transfer of data from the DAC buffer registers to the DAC active registers can be configured to happen immediately (asynchronous mode) or initiated by a DAC trigger signal (synchronous mode). When the DAC active registers are updated, the DAC output channels change to the new values. By setting the corresponding BCAST\_EN bits in the DAC\_BCAST\_EN register, each DAC can be configured to operate in broadcast mode. When a value is written to the BCAST\_DAC\_DATA register, this value is automatically stored in the buffer and active data registers of all DACs operating in broadcast mode. Additionally, each DAC has a short circuit detection circuit. The DAC\_STATUS register indicates which DAC channels are presently in short-circuit condition. A global status bit (GDAC\_SC\_STS, in the STATUS register) is the logical OR of all the DAC\_STATUS bits, which can be used to determine if there is at least one channel in the short circuit condition. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLASF62 #### 6.3.1.1.1 DAC Synchronous Operation The update mode for each DAC channel is determined by the DAC synchronous setting, configured for each DAC by writing to the SYNC\_EN register. In asynchronous mode, a write to the DAC buffer data register results in an immediate update of the DAC active registers on a $\overline{\text{CS}}$ rising edge. In synchronous mode, writing to the DAC buffer data register does not automatically update the DAC active register. Instead, the update occurs only after a DAC trigger signal is generated. A DAC trigger signal can be generated by pulling the $\overline{\text{LDAC}}$ pin low, which updates the active registers of all DAC output channels operating in synchronous mode simultaneously. The $\overline{\text{LDAC}}$ pin does not affect the active registers of channels already configured as asynchronous in the SYNC\_EN register; however all other channels (configured as synchronous in the SYNC\_EN register) operate in asynchronous mode as long as the $\overline{\text{LDAC}}$ pin is held at logic low. A DAC trigger can also be generated through software, by writing to the appropriate LDAC\_OUTn bit in the TRIGGER register. A software trigger updates the active registers of two DAC channels at a time; each bit in the TRIGGER register corresponds to a pair of output channels, and setting a bit to 1 updates both corresponding channels simultaneously. #### 6.3.1.1.2 DAC Buffer Amplifier The DAC output buffer amplifiers are capable of rail-to-rail operation, featuring low noise and low drift voltage output. The amplifier outputs are available at the DAC output pins. The maximum DAC output voltage range is limited by the AV<sub>DD</sub> supply. The high output current of the device provides good slewing characteristics even with large capacitive loads. To estimate the positive and negative slew rates for large capacitive loads, divide the source and sink short-circuit current value by the capacitor. ### 6.3.1.1.3 DAC Transfer Function The DAC transfer function is given by $\pm 1$ . $$V_{DAC} = \left(\frac{DACIN}{2^{16}}\right) \times FSR \tag{1}$$ where - DACIN = decimal equivalent of the binary code loaded to the DAC register. DACIN range = 0 to 2<sup>16</sup> 1. - FSR = DAC full-scale output for the selected output range. FSR is 2.5V for the 0V to 2.5V range, and 5V for the 0V to 5V range. The DAC output spans the voltage ranges shown in 表 6-1. **DAC DATA REGISTER** DAC OUTPUT VOLTAGE (V) **0V TO 2.5V RANGE BINARY** HEX **0V TO 5V RANGE** 0000 0000 0000 0000 0000 0 n 0000 0000 0000 0001 0001 0.000076 0.000038 1000 0000 0000 0000 8000 25 1.25 1111 1111 1111 1110 **FFFE** 4.999847 2.499924 1111 1111 1111 1111 **FFFF** 4.999924 2.499962 表 6-1. DAC Data Format ### 6.3.2 Internal Reference The DAC80516 includes a 2.5V precision band-gap reference enabled by default. Operation from an external reference is supported by disabling the internal reference, by writing to the REF\_PWDWN bit in the GEN\_CONFIG register. The internal reference is externally available at the REF pin. Product Folder Links: DAC80516 A minimum 150nF capacitor is recommended between the reference output and GND for noise filtering. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 #### 6.3.3 Power-On Reset (POR) The DAC80516 provides a power-on reset (POR) function. After start-up, when the AV<sub>DD</sub> and V<sub>IO</sub> supplies have been established, a POR is issued to so that the device initializes correctly (see also $\forall \mathcal{P} \mathcal{P} \exists \mathcal{V} \mathcal{V}$ During operation, the following three conditions can trigger a reset: - 1. AV<sub>DD</sub> or V<sub>IO</sub> decrease to less than the recommended minimum operating value (by at least 200mV) - 2. A value of 0xA (hexadecimal) is written to the SOFT\_RST field in the TRIGGER register - 3. The RESET pin of the device is pulled to logic 0, for at least 20ns. As long as the pin is held at logic 0, the device remains in a powered-down state until the pin is set to logic 1 (at which time, the device performs initialization of the serial interface again). #### 6.4 Device Functional Modes ### 6.4.1 Clear Mode Each DAC can be set to enter a clear state using either hardware or software. When a DAC enters the clear state, the DAC is loaded with the data stored in the corresponding CLEAR\_CODE register (code 0 by default) and the output is set to the corresponding voltage level. The DAC buffer and active registers do not change when the DACs enter the clear state, which enables the DAC to return to the operating point prior to the clear event. The DAC buffer and active registers can also be updated while the DAC is in clear state, thus allowing the DAC to output a new value upon return to normal operation. When the DAC exits the clear state, the DAC is immediately loaded with the data in the active register, and the DAC output channel is set back to the corresponding level to restore operation. By writing to the appropriate bits in the CLEAR register, each DAC can be programmed to enter or exit the clear state. Each DAC can also be forced to enter a clear state through the FLEXIO pin, when configured as an active-low $\overline{\text{CLEAR}}$ pin. This configuration is done by setting the FLEXIO\_FUNC bit in the GEN\_CONFIG register (by default, this bit is 0, and FLEXIO acts as a general purpose input-output pin). By default, each DAC output is automatically cleared when the $\overline{\text{CLEAR}}$ pin is asserted to a logic-low level, unless the appropriate bit in the CLEAR\_PIN\_MASK register is set. After the DAC leaves the clear state, the DAC is reloaded with the contents of the active register and the DAC output channel updates accordingly. The device also allows user to set a common clear code for each DAC, which can be done by writing to the BCAST\_CLR\_DATA register. The value stored in this register is written to the CLEAR\_CODE registers of all DACs operating in broadcast mode (determined by the appropriate bit setting in the BCAST\_EN register), which can be used to clear multiple DACs channels to the same code simultaneously. If a DAC channel is in a power-down state for any reason, any clear commands are ignored on the DAC until the channel exits the power-down state. Product Folder Links: DAC80516 Copyright © 2024 Texas Instruments Incorporated ### 6.5 Programming The device communicates with the system controller through a serial interface, which supports either an $I^2C$ -compatible two-wire bus, or an SPI-compatible bus. The device includes a robust mechanism that detects between an SPI-compatible or $I^2C$ -compatible controller, and automatically configures the interface accordingly. The interface detection mechanism operates at start-up, thus preventing protocol change during normal operation. The register map addresses range from 0x00 to 0x32, enabling access of bits within each respective register (see セクション 7 for additional details). #### 6.5.1 I<sup>2</sup>C Serial Interface In I<sup>2</sup>C mode, the device operates only as a target device on the two-wire bus. Connections to either bus are made using the open-drain I/O lines, SDA and SCL. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The device supports the transmission protocol for fast mode as well as fast mode plus. All data bytes are transmitted MSB first. #### 6.5.1.1 I<sup>2</sup>C Bus Overview The device is I<sup>2</sup>C compatible. In I<sup>2</sup>C protocol, the device that initiates the transfer is called a *controller*, and a device controlled by the controller is called a *target*. The bus must be controlled by a controller device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions. To address a specific device, a START condition is initiated. A START condition is indicated by pulling the data line (SDA) from a high-to-low logic level while SCL is high. All targets on the bus receive the target address byte, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the target being addressed responds to the controller by generating an acknowledge bit and pulling SDA low. Data transfer is then initiated and sent over eight clock pulses followed by an acknowledge bit. During data transfer, SDA must remain stable while SCL is high because any change in SDA while SCL is high is interpreted as a control signal. After all data have been transferred, the controller generates a STOP condition. A STOP condition is indicated by pulling SDA from low to high, while SCL is high. ### 6.5.1.2 I<sup>2</sup>C Bus Definitions The device is $I^2C$ -compatible and the bus definitions are listed in $\frac{1}{2}$ 6-2. # 表 6-2. I<sup>2</sup>C Symbol Set | CONDITION | SYMBOL | SOURCE | DESCRIPTION | |------------------------|--------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | START | S | Controller | Begins all bus transactions. A change in the state of the SDA line, from high to low, while the SCL line is high, defines a START condition. Each data transfer initiates with a START condition | | STOP | Р | Controller | Terminates all transactions and resets bus. A change in the state of the SDA line from low to high while the SCL line is high defines a STOP condition. Each data transfer terminates with a repeated START or STOP condition. | | IDLE | 1 | Controller | Bus idle. Both SDA and SCL lines remain high. | | ACK (Acknowledge) | А | Controller/Target | Handshaking bit (low). Each receiving device, when addressed, is obliged to generate an acknowledge bit. A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the acknowledge clock pulse. Take setup and hold times into account. | | NACK (Not Acknowledge) | Ā | Controller/Target | Handshaking bit (high). On a controller receive, data transfer termination can be signaled by the controller generating a not-acknowledge on the last byte that has been transmitted by the target. | | READ | R | Controller | Active-high bit that follows immediately after the target address sequence. Indicates that the controller is initiating the target-to-controller data transfer. The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the controller device. The receiver acknowledges data transfer. | | WRITE | W | Controller | Active-low bit that follows immediately after the target address sequence. Indicates that the controller is initiating the controller-to-target data transfer. The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the controller device. The receiver acknowledges data transfer. | | REPEATED START | Sr | Controller | Generated by controller, same function as the START condition (highlights the fact that STOP condition is not strictly necessary.) | | BLOCK ACCESS | В | Controller | Active-high bit that indicates the controller is initiating a block access data transfer. | Product Folder Links: DAC80516 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 6.5.1.3 I<sup>2</sup>C Target Address Selection The $I^2C$ bus target address is selected by installing shunts from the A0 and A1 pins to the $V_{IO}$ or GND rails. The state of the A0 and A1 pins is tested after every occurrence of START condition on the $I^2C$ bus. The device discerns between two possible options for each pin, shunt to $V_{IO}$ (logic 1) and shunt to GND (logic 0), for a total of four possible target addresses, as shown in $\gtrsim 6-3$ . 表 6-3. I<sup>2</sup>C Target Address Space | DEVICE | PINS | I <sup>2</sup> C TARGET ADDRESS | | | | | |--------|------|---------------------------------|--|--|--|--| | A1 | A0 | [A6:A0] | | | | | | 0 | 0 | 101 0000 | | | | | | 0 | 1 | 101 0001 | | | | | | 1 | 0 | 101 0100 | | | | | | 1 | 1 | 101 0101 | | | | | #### 6.5.1.4 I<sup>2</sup>C Read and Write Operations When writing to the device, the value for the address register is the first byte transferred after the target address byte with the $R/\overline{W}$ bit low. Every write operation to the device requires a value for the address register, as shown in $\boxtimes$ 6-2. | S | TargetAddr[6:0] | $\overline{W}$ A B | | В | RegAddr[6:0] | Α | Data[15:8] | Α | Data[7:0] | Α | Р | |---|-----------------|--------------------|--------|----|--------------|---|------------|---|-----------|---|---| | _ | | | | | | | | | | | | | | From Controlle | er to | Targe | et | | | | | | | | | | From Target to | Con | trolle | r | | | | | | | | 図 6-2. I<sup>2</sup>C Write Access Protocol When reading from the device, the last value stored in the address register by a write operation is used to determine which register is read by a read operation. To change which register is read for a read operation, a new value must be written to the address register. This transaction is accomplished by issuing a target address byte with the R/W bit low, followed by the address register byte; no additional data are required. The controller can then generate a START condition and send the target address byte with the R/W bit high to initiate the read command. If repeated reads from the same register are desired, there is no need to continually send the address register bytes because the device retains the address register value until the value is changed by the next write operation. The register bytes are big endian and left justified. Terminate read operations by issuing a *not-acknowledge* command at the end of the last byte to be read. The controller must leave the SDA line high during the acknowledge time of the last byte that is read from the target, as shown in $\boxtimes$ 6-3. 図 6-3. I<sup>2</sup>C Read Access Protocol Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 25 Block access functionality is provided to minimize the transfer overhead of large data sets. Block access enables multibyte transfers and is configured by setting the block access bit high. Until the transaction is terminated by the STOP condition, the device reads and writes the subsequent memory locations, as shown in $\boxtimes$ 6-4 and $\boxtimes$ 6-5. If the controller reaches address 0x7F in a page, the device continues reading and writing from this address until the transaction is terminated. # 図 6-5. I<sup>2</sup>C Block Read Access ### 6.5.1.5 I2C General-Call Reset The device supports reset using the two-wire general call address 00h (0000 0000b). The device acknowledges the general-call address, and responds to the second byte. If the second byte is 06h (0000 0110b), the device executes a software reset. This software reset initiates a reset event. The device takes no action in response to other values in the second byte. Product Folder Links: DAC80516 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 6.5.2 Serial Peripheral Interface (SPI) In SPI mode, the device is controlled through a flexible four-wire serial interface that is compatible with SPI-type interfaces used on many microcontrollers and DSP controllers. The interface provides access to the device registers. #### 6.5.2.1 SPI Bus Overview A serial interface access cycle is initiated by asserting the $\overline{CS}$ pin low. The serial clock SCLK can be a continuous or gated clock. SDI data are clocked on SCLK falling edges. A regular serial interface access cycle is 24 bits long, thus the $\overline{CS}$ pin must stay low for at least 24 SCLK falling edges. The access cycle ends when the $\overline{CS}$ pin is deasserted high. If the access cycle contains less than the minimum clock edges, the communication is ignored. If the access cycle contains more than the minimum clock edges, only the last 24 bits are used by the device. When $\overline{CS}$ is high, the SCLK and SDI signals are blocked and the SDO pin is in a Hi-Z state. In a serial interface access cycle, the first byte input to SDI is the instruction cycle that identifies the request as a read or write command, and the 7-bit address to be accessed. The following bits in the cycle form the data cycle, as shown in $\frac{1}{5}$ 6-4. | | | 表 6-4. SPI Serial interface Access Cycle | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | FIELD | DESCRIPTION | | 23 | RW | Identifies the communication as a read or write command to the addressed register. RW = 0 sets a write operation. RW = 1 sets a read operation. | | 22:16 | A[6:0] | Register address. Specifies the register to be accessed during the read or write operation. | | 15:0 | DI[15:0] | Data cycle bits. If a write command, the data cycle bits are the values to be written to the register with address A[6:0]. If a read command, the data cycle bits are don't care values. | 表 6-4. SPI Serial Interface Access Cycle Read operations require that the SDO pin is first enabled by setting the SDO\_EN bit. A read operation is initiated by issuing a read command access cycle. After the read command, a second access cycle must be issued to get the requested data, formatted as shown in 表 6-5. Data are clocked out on the SDO pin on SCLK rising or falling edges, according to the FSDO bit setting. | 表 6-5. SDO Output | Access Cyc | le | |-------------------|------------|----| |-------------------|------------|----| | BIT | FIELD | DESCRIPTION | |-------|-------------|---------------------------------------------------| | 23 | RW | Echo RW bit from previous access cycle. | | 22:16 | STATUS[6:0] | Lower seven bits of the STATUS register. | | 15:0 | DO[15:0] | Readback data requested on previous access cycle. | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 # 7 Register Map # 表 7-1. Register Map | ADDR | | | RESET | | | | | | | tegiste | BIT DESC | RIPTION | | | | | | | | |-------|--------------------------|------|-------|-------------------------------|------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------| | (HEX) | REGISTER | TYPE | (HEX) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 00 | NOP | w | 0000 | | | | | | | | NOP | [15:0] | | | | | | | | | 01 | DEVICE_ID | R | 8516 | | | | | | | | CHIP_I | D[15:0] | | | | | | | | | 02 | VERSION_ID | R | 0000 | | | | | | 1 | RESERVED | | | | | | | V | ERSION_ID[2: | :0] | | 03 | PWDWN | R/W | FFFF | OUT15_<br>PWDWN | OUT14_<br>PWDWN | OUT13_<br>PWDWN | OUT12_<br>PWDWN | OUT11_<br>PWDWN | OUT10_<br>PWDWN | OUT9_<br>PWDWN | OUT8_<br>PWDWN | OUT7_<br>PWDWN | OUT6_<br>PWDWN | OUT5_<br>PWDWN | OUT4_<br>PWDWN | OUT3_<br>PWDWN | OUT2_<br>PWDWN | OUT1_<br>PWDWN | OUT0_<br>PWDWN | | 04 | DAC_GAIN | R/W | 0000 | | | | | | RESER | VED | | | | | | OUT_<br>QUAD3_<br>GAIN | OUT_<br>QUAD2_<br>GAIN | OUT_<br>QUAD1_<br>GAIN | OUT_<br>QUAD0_<br>GAIN | | 05 | TRIGGER | w | 0000 | LDAC_<br>OUT15_<br>OUT14 | 15_ OUT13_ OUT11_ OUT9_ OUT7_ OUT5_ OUT3_ OUT1_ RESERVED SOFT_RST[3:0] | | | | | | | | | RST[3:0] | | | | | | | 06 | BCAST_<br>DAC_<br>DATA | R/W | 0000 | | DATA[15:0] | | | | | | | | | | | | | | | | 07 | STATUS | R | 4008 | | RESERVED | | | | | | | | | GDAC_<br>SC_STS | | | | | | | 08 | SDO_EN | R/W | 0000 | | RESERVED | | | | | | | | | FSDO | SDO_EN | | | | | | 09 | GEN_CONFIG | R/W | 0014 | | | | | RESER | RVED | | | | | FLEXIO_<br>OUT_<br>POL | FLEXIO_<br>OUT_<br>ODE | RESERVED | REF_<br>PWDWN | RESERVED | FLEXIO_<br>FUNC | | 0A | SYNC_<br>EN | R/W | 0000 | OUT15_<br>SYNC_<br>EN | OUT14_<br>SYNC_<br>EN | OUT13_<br>SYNC_<br>EN | OUT12_<br>SYNC_<br>EN | OUT11_<br>SYNC_<br>EN | OUT10_<br>SYNC_<br>EN | OUT9_<br>SYNC_<br>EN | OUT8_<br>SYNC_<br>EN | OUT7_<br>SYNC_<br>EN | OUT6_<br>SYNC_<br>EN | OUT5_<br>SYNC_<br>EN | OUT4_<br>SYNC_<br>EN | OUT3_<br>SYNC_<br>EN | OUT2_<br>SYNC_<br>EN | OUT1_<br>SYNC_<br>EN | OUT0_<br>SYNC_<br>EN | | 0B | BCAST_<br>EN | R/W | FFFF | OUT15_<br>BCAST_<br>EN | OUT14_<br>BCAST_<br>EN | OUT13_<br>BCAST_<br>EN | OUT12_<br>BCAST_<br>EN | OUT11_<br>BCAST_<br>EN | OUT10_<br>BCAST_<br>EN | OUT9_<br>BCAST_<br>EN | OUT8_<br>BCAST_<br>EN | OUT7_<br>BCAST_<br>EN | OUT6_<br>BCAST_<br>EN | OUT5_<br>BCAST_<br>EN | OUT4_<br>BCAST_<br>EN | OUT3_<br>BCAST_<br>EN | OUT2_<br>BCAST_<br>EN | OUT1_<br>BCAST_<br>EN | OUT0_<br>BCAST_<br>EN | | 0C | CLEAR | R/W | 0000 | OUT15_<br>SW_<br>CLR | OUT14_<br>SW_<br>CLR | OUT13_<br>SW_<br>CLR | OUT12_<br>SW_<br>CLR | OUT11_<br>SW_<br>CLR | OUT10_<br>SW_<br>CLR | OUT9_<br>SW_<br>CLR | OUT8_<br>SW_<br>CLR | OUT7_<br>SW_<br>CLR | OUT6_<br>SW_<br>CLR | OUT5_<br>SW_<br>CLR | OUT4_<br>SW_<br>CLR | OUT3_<br>SW_<br>CLR | OUT2_<br>SW_<br>CLR | OUT1_<br>SW_<br>CLR | OUT0_<br>SW_<br>CLR | | 0D | CLEAR_PIN_<br>MASK | R/W | 0000 | OUT15_<br>HW_<br>CLR_<br>MASK | OUT14_<br>HW_<br>CLR_<br>MASK | OUT13_<br>HW_<br>CLR_<br>MASK | OUT12_<br>HW_<br>CLR_<br>MASK | OUT11_<br>HW_<br>CLR_<br>MASK | OUT10_<br>HW_<br>CLR_<br>MASK | OUT9_<br>HW_<br>CLR_<br>MASK | OUT8_<br>HW_<br>CLR_<br>MASK | OUT7_<br>HW_<br>CLR_<br>MASK | OUT6_<br>HW_<br>CLR_<br>MASK | OUT5_<br>HW_<br>CLR_<br>MASK | OUT4_<br>HW_<br>CLR_<br>MASK | OUT3_<br>HW_<br>CLR_<br>MASK | OUT2_<br>HW_<br>CLR_<br>MASK | OUT1_<br>HW_<br>CLR_<br>MASK | OUT0_<br>HW_<br>CLR_<br>MASK | | 0E | BCAST_CLR_<br>DATA | R/W | 0000 | | | | | | | | DATA | [15:0] | | | • | | | | | | 0F | RESET_<br>FLAGS | w | 000F | | | | | | RESER | RVED | | | | | | AVDD_<br>COLLAPSE<br>_FLAG | RSTPIN_<br>FLAG | VIO_FLAG | PORBASE<br>_FLAG | | 10 | OUTO_<br>BUFFER_<br>CODE | R/W | 0000 | | DATA[15:0] | | | | | | | | | | | | | | | | 11 | OUT1_<br>BUFFER_<br>CODE | R/W | 0000 | | DATA[15:0] | | | | | | | | | | | | | | | 28 www.ti.com/ja-jp # 表 7-1. Register Map (続き) | ADDR | | | RESET | | BIT DESCRIPTION | | | | | | | | | | | | | | | | | |-------|---------------------------|------|-------|----|-----------------|----|----|--|----|----|---|---|---------|----|---|---|---|---|---|---|---| | (HEX) | REGISTER | TYPE | (HEX) | 15 | 14 | 13 | 12 | | 11 | 10 | 9 | 8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 12 | OUT2_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 13 | OUT3_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 14 | OUT4_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 15 | OUT5_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 16 | OUT6_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 17 | OUT7_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 18 | OUT8_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 19 | OUT9_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 1A | OUT10_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 1B | OUT11_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 1C | OUT12_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 1D | OUT13_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 1E | OUT14_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 1F | OUT15_<br>BUFFER_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 20 | OUT0_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | | 21 | OUT1_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | | D | ATA[15: | 0] | | | | | | | | 29 表 7-1. Register Map (続き) | 4000 | | | DEGET | | 衣 7-1. Register Map (配さ) BIT DESCRIPTION | | | | | | | | | | | | | | | |---------------|--------------------------|------|----------------|----------------------|-------------------------------------------|----------------------|----------------------|----------------------|----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | ADDR<br>(HEX) | REGISTER | TYPE | RESET<br>(HEX) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 22 | OUT2_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | I | ı | | | | | | | 23 | OUT3_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 24 | OUT4_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 25 | OUT5_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 26 | OUT6_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 27 | OUT7_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 28 | OUT8_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 29 | OUT9_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 2A | OUT10_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 2B | OUT11_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 2C | OUT12_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 2D | OUT13_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 2E | OUT14_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 2F | OUT15_<br>CLEAR_<br>CODE | R/W | 0000 | | | | | | | | DATA | [15:0] | | | | | | | | | 31 | GPIO_<br>DATA | R/W | 0001 | | | | | | | | RESERVED | | | | | | | | GPIO | | 32 | DAC_<br>STATUS | R | 0000 | OUT15_<br>SC_<br>STS | OUT14_<br>SC_<br>STS | OUT13_<br>SC_<br>STS | OUT12_<br>SC_<br>STS | OUT11_<br>SC_<br>STS | OUT10_<br>SC_<br>STS | OUT9_<br>SC_<br>STS | OUT8_<br>SC_<br>STS | OUT7_<br>SC_<br>STS | OUT6_<br>SC_<br>STS | OUT5_<br>SC_<br>STS | OUT4_<br>SC_<br>STS | OUT3_<br>SC_<br>STS | OUT2_<br>SC_<br>STS | OUT1_<br>SC_<br>STS | OUT0_<br>SC_<br>STS | 30 ## 7.1 DAC80516 Registers ## 7.1.1 NOP Register (Offset = 0h) [Reset = 0000h] ### 図 7-1. NOP Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----|----|-----|--------|----|---|---| | | | | NOP | [15:0] | | | | | | | | W- | -0h | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | NOP | [15:0] | | | | | | | | W- | -0h | | | | | 1 | | | | | | | | #### 表 7-2. NOP Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------|------|-------|---------------------| | 15:0 | NOP[15:0] | w | 0h | No Operation (NOP). | ### 7.1.2 DEVICE\_ID Register (Offset = 1h) [Reset = 8516h] ### 図 7-2. DEVICE ID Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|---------------|----|----|----|----|---|---| | | CHIP_ID[15:0] | | | | | | | | | R-85h | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CHIP_ID[15:0] | | | | | | | | | R-16h | | | | | | | | | | | | | | | 1 | # 表 7-3. DEVICE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------|------|-------|-------------------------------------------------| | 15:0 | CHIP_ID[15:0] | R | 8516h | Device Chip ID. Device Chip ID loaded from OTP. | ### 7.1.3 VERSION\_ID Register (Offset = 2h) [Reset = 0000h] ### 図 7-3. VERSION ID Register | | 図 7-3. VENSION_ID Register | | | | | | | | |-----------|----------------------------|----|----|----|----|----|---|---| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | RESERVED | | | | | | | | | | R-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESERVED VERSION_ID[2:0] | | | | | | | | | R-0h R-0h | | | | | | | | | | i i | | | | | | | | | ### 表 7-4. VERSION ID Register Field Descriptions | _ | <u> </u> | | | | | | | | | |---|----------|-----------------|------|-------|-------------------------------------------------------|--|--|--|--| | | Bit | Field | Туре | Reset | Description | | | | | | | 15:3 | RESERVED | R | 0h | | | | | | | | 2:0 | VERSION_ID[2:0] | R | 0h | Device Version ID. Device Version ID loaded from OTP. | | | | | English Data Sheet: SLASF62 # 7.1.4 PWDWN Register (Offset = 3h) [Reset = FFFFh] # 図 7-4. PWDWN Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------|-------------|-------------|-------------|-------------|-------------|------------|------------| | OUT15_PWDWN | OUT14_PWDWN | OUT13_PWDWN | OUT12_PWDWN | OUT11_PWDWN | OUT10_PWDWN | OUT9_PWDWN | OUT8_PWDWN | | R/W-1h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OUT7_PWDWN | OUT6_PWDWN | OUT5_PWDWN | OUT4_PWDWN | OUT3_PWDWN | OUT2_PWDWN | OUT1_PWDWN | OUT0_PWDWN | | R/W-1h # 表 7-5. PWDWN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------| | 15 | OUT15_PWDWN | R/W | 1h | OUT15 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 14 | OUT14_PWDWN | R/W | 1h | OUT14 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 13 | OUT13_PWDWN | R/W | 1h | OUT13 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 12 | OUT12_PWDWN | R/W | 1h | OUT12 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 11 | OUT11_PWDWN | R/W | 1h | OUT11 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 10 | OUT10_PWDWN | R/W | 1h | OUT10 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 9 | OUT9_PWDWN | R/W | 1h | OUT9 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 8 | OUT8_PWDWN | R/W | 1h | OUT8 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 7 | OUT7_PWDWN | R/W | 1h | OUT7 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 6 | OUT6_PWDWN | R/W | 1h | OUT6 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 5 | OUT5_PWDWN | R/W | 1h | OUT5 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 4 | OUT4_PWDWN | R/W | 1h | OUT4 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 3 | OUT3_PWDWN | R/W | 1h | OUT3 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 2 | OUT2_PWDWN | R/W | 1h | OUT2 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 1 | OUT1_PWDWN | R/W | 1h | OUT1 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | | 0 | OUT0_PWDWN | R/W | 1h | OUT0 power down bit. 0h = This DAC is enabled 1h = This DAC is disabled in a low-power mode | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 32 # 7.1.5 DAC\_GAIN Register (Offset = 4h) [Reset = 0000h] | 図 7-5. | DAC | <b>GAIN</b> | Register | |--------|-----|-------------|----------| | | | | | | | | | _ | • | | | | |----|-------|------|------|--------------------|--------------------|--------------------|--------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RESE | RVED | | | | | | | | R- | ·0h | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESER | RVED | | OUT_QUAD3_<br>GAIN | OUT_QUAD2_<br>GAIN | OUT_QUAD1_<br>GAIN | OUT_QUAD0_<br>GAIN | | | R-0 | Dh | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ### 表 7-6. DAC\_GAIN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | RESERVED | R | 0h | | | 3 | OUT_QUAD3_GAIN | R/W | 0h | QUAD-3 V <sub>REF</sub> Gain. V <sub>REF</sub> gain setting for OUT12, OUT13, OUT14, OUT15. 0h = This group of DACs is in 0V – 1 × V <sub>REF</sub> output range 1h = This group of DACs is in 0V – 2 × V <sub>REF</sub> output range | | 2 | OUT_QUAD2_GAIN | R/W | 0h | QUAD-2 V <sub>REF</sub> Gain. V <sub>REF</sub> gain setting for OUT8, OUT9, OUT10, OUT11. 0h = This group of DACs is in 0V – 1 × V <sub>REF</sub> output range 1h = This group of DACs is in 0V – 2 × V <sub>REF</sub> output range | | 1 | OUT_QUAD1_GAIN | R/W | 0h | QUAD-1 V <sub>REF</sub> Gain. V <sub>REF</sub> gain setting for OUT4, OUT5, OUT6, OUT7. 0h = This group of DACs is in 0V – 1 × V <sub>REF</sub> output range 1h = This group of DACs is in 0V – 2 × V <sub>REF</sub> output range | | 0 | OUT_QUAD0_GAIN | R/W | 0h | QUAD-0 V <sub>REF</sub> Gain. V <sub>REF</sub> gain setting for OUT0, OUT1, OUT2, OUT3. 0h = This group of DACs is in 0V – 1 × V <sub>REF</sub> output range 1h = This group of DACs is in 0V – 2 × V <sub>REF</sub> output range | 33 ## 7.1.6 TRIGGER Register (Offset = 5h) [Reset = 0000h] # 図 7-6. TRIGGER Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------------------|----------------------|----------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | LDAC_<br>OUT15_OUT14 | LDAC_<br>OUT13_OUT12 | LDAC_<br>OUT11_OUT10 | LDAC_<br>OUT9_OUT8 | LDAC_<br>OUT7_OUT6 | LDAC_<br>OUT5_OUT4 | LDAC_<br>OUT3_OUT2 | LDAC_<br>OUT1_OUT0 | | W-0h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESE | RVED | | SOFT_RST[3:0] | | | | | | R- | -0h | | | W | -0h | | # 表 7-7. TRIGGER Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | LDAC_OUT15_OUT14 | W | 0h | Software DAC trigger. Transfers DAC data from OUT15 and OUT14 buffer registers to active registers, if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 14 | LDAC_OUT13_OUT12 | W | Oh | Software DAC trigger. Transfers DAC data from OUT13 and OUT12 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 13 | LDAC_OUT11_OUT10 | W | Oh | Software DAC trigger. Transfers DAC data from OUT11 and OUT10 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 12 | LDAC_OUT9_OUT8 | W | 0h | Software DAC trigger. Transfers DAC data from OUT9 and OUT8 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 11 | LDAC_OUT7_OUT6 | W | Oh | Software DAC trigger. Transfers DAC data from OUT7 and OUT6 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 10 | LDAC_OUT5_OUT4 | W | Oh | Software DAC trigger. Transfers DAC data from OUT5 and OUT4 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 9 | LDAC_OUT3_OUT2 | W | Oh | Software DAC trigger. Transfers DAC data from OUT3 and OUT2 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 8 | LDAC_OUT1_OUT0 | W | Oh | Software DAC trigger. Transfers DAC data from OUT1 and OUT0 buffer registers to active registers if corresponding channels are configured in synchronous mode. This bit self-clears when action is completed. 0h = No action 1h = Transfer DAC data. This bit clears when action is completed. | | 7:4 | RESERVED | R | 0h | | | 3:0 | SOFT_RST[3:0] | W | Oh | Software device reset. Ah = Software Reset. Executes a full power-on-reset. Resets the device and all registers to the default power-on-reset state. Auto clears with execution. | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 34 # 7.1.7 BCAST\_DAC\_DATA Register (Offset = 6h) [Reset = 0000h] | Ð | 7_7 | BCAST | DAC | ΠΛΤΛ | Register | |----|------|-------|-----|------|----------| | 24 | 7-7. | DUASI | DAG | DAIA | Register | | | | | _ | | | | | | | |------------|--------|----|----|----|----|---|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | | ### 表 7-8. BCAST\_DAC\_DATA Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | | A write to this register sets all DAC buffer and active register values to the specified code, on output channels for which the broadcast enable bit is set. | # 7.1.8 STATUS Register (Offset = 7h) [Reset = 4008h] ### 図 7-8. STATUS Register | | | | <b>—</b> , 0.0., t | . OO itogiotoi | | | | | | |----------|----|----|--------------------|----------------|----|---|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RESERVED | | | | | | | | | | | R-40h | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESERVED | | | | | | | | | | | R-04h | | | | | | | | | | | | | | | | | | | | | # 表 7-9. STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | RESERVED | R | 2004h | | | 0 | GDAC_SC_STS | R | 0h | Global DAC short circuit status. Global DAC short circuit status bit. This bit is the OR function of all DACn_SC_STS bits. DACn_SC_STS bits are located in DAC_STATUS register having one bit per DAC. Oh = No DAC output channels are in a short-circuit condition 1h = At least one DAC output channel is in a short-circuit condition | English Data Sheet: SLASF62 # 7.1.9 SDO\_EN Register (Offset = 8h) [Reset = 0000h] # 図 7-9. SDO\_EN Register | | | | _ | | | | | | | | | | |----------|----------|----|----|------|----|---|---|--|--|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | RESERVED | | | | | | | | | | | | | | R-0h | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | RESERVED | | | | | | | | | | | | | | | R- | 0h | R-0h | | | | | | | | | # 表 7-10. SDO\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:2 | RESERVED | R | 0h | | | 1 | FSDO | R/W | Oh | Fast SDO. Allows faster SPI bus speeds by sending the SDO data out one SCLK half-cycle earlier. SDI latching edge is always SCLK falling edge regardless of this setting. FSDO is ignored when SDO_EN is disabled. 0h = SDO drives MSB when chip select goes low and then updates on each SCLK rising edge (opposite edge of SDI latching edge). 1h = SDO drives MSB when chip select goes low and then updates on each SCLK falling edge (same edge as SDI latching edge) | | 0 | SDO_EN | R/W | Oh | SDO enable. Enable the SDO pin driver. When enabled, SDO is enabled for read and writes whenever SPI chip-select pin is low. SDO is always disabled in I <sup>2</sup> C mode regardless of this bit setting. 0h = SDO disabled 1h = SDO enabled during read and write operations | Product Folder Links: DAC80516 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 7.1.10 GEN\_CONFIG Register (Offset = 9h) [Reset = 0014h] 図 7-10. GEN\_CONFIG Register | | | _ | | | | | | |------|----------|--------|--------------------|----------|-----------|----------|-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RESE | RVED | | | | | | | | R- | 0h | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESE | RESERVED | | FLEXIO_OUT_<br>ODE | RESERVED | REF_PWDWN | RESERVED | FLEXIO_FUNC | | R | -0h | R/W-0h | R/W-1h | R-0h | R/W-1h | R-0h | R/W-0h | # 表 7-11. GEN CONFIG Register Field Descriptions | 表 7-11. GEN_CONFIG Register Field Descriptions | | | | | | | | |------------------------------------------------|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 15:6 | RESERVED | R | 0h | | | | | | 5 | FLEXIO_OUT_POL | R/W | 0h | FLEXIO pin polarity. Set the FLEXIO pin output active state (when pin is configured as GPIO). $0h = FLEXIO \text{ digital pin outputs 0V if GPIO\_DATA is set to 0x00h, and $V_{IO}$ (or high-impedance, when configured as open-drain) if GPIO_DATA is set to 0x01h 1h = FLEXIO \text{ digital pin outputs } V_{IO} \text{ (or high-impedance, when configured as open-drain) if GPIO_DATA is set to 0x00h, and 0V if GPIO_DATA is set to 0x01h}$ | | | | | 4 | FLEXIO_OUT_ODE | R/W | 1h | FLEXIO open drain enable. Set the FLEXIO pin drive mode (when pin is configured as GPIO). Do not raise pin above the absolute maximum ratings with respect to VIO voltage. Bit is ignored if pin is not configured as a digital output. 0h = FLEXIO pin output is push-pull 1h = FLEXIO pin output is open-drain | | | | | 3 | RESERVED | R | 0h | | | | | | 2 | REF_PWDWN | R/W | 1h | Disable internal reference. Set to enable or disable the internal voltage reference. Oh = Internal reference enabled 1h = Internal reference disabled | | | | | 1 | RESERVED | R | 0h | | | | | | 0 | FLEXIO_FUNC | R/W | 0h | FLEXIO pin function. Sets the function of FLEXIO pin. 0h = GPIO. In this mode, the pin operates as a GPIO and the GPIO_DATA register is used to support GPIO functionality. 1h = CLEAR pin. In this mode, the pin operates as an active-low DAC Clear input pin. | | | | 37 English Data Sheet: SLASF62 # 7.1.11 SYNC\_EN Register (Offset = Ah) [Reset = 0000h] # 図 7-11. SYNC\_EN Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | OUT15_<br>SYNC_EN | OUT14_<br>SYNC_EN | OUT13_<br>SYNC_EN | OUT12_<br>SYNC_EN | OUT11_<br>SYNC_EN | OUT10_<br>SYNC_EN | OUT9_<br>SYNC_EN | OUT8_<br>SYNC_EN | | R/W-0h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OUT7_<br>SYNC_EN | OUT6_<br>SYNC_EN | OUT5_<br>SYNC_EN | OUT4_<br>SYNC_EN | OUT3_<br>SYNC_EN | OUT2_<br>SYNC_EN | OUT1_<br>SYNC_EN | OUT0_<br>SYNC_EN | | R/W-0h ## 表 7-12. SYNC EN Register Field Descriptions | 表 7-12. SYNC_EN Register Field Descriptions | | | | | | | | |---------------------------------------------|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 15 | OUT15_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. Oh = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | | 14 | OUT14_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | | 13 | OUT13_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | | 12 | OUT12_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | | 11 | OUT11_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | | 10 | OUT10_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | | 9 | OUT9_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | | | Product Folder Links: DAC80516 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 38 English Data Sheet: SLASF62 # 表 7-12. SYNC EN Register Field Descriptions (続き) | D'' | | | | ster Field Descriptions (続き) | |-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 8 | OUT8_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. Oh = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 7 | OUT7_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 6 | OUT6_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 5 | OUT5_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 4 | OUT4_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 3 | OUT3_SYNC_EN | R/W | Oh | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 2 | OUT2_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 1 | OUT1_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | | 0 | OUT0_SYNC_EN | R/W | 0h | Synchronous mode enable. Enable or disable synchronous mode. 0h = Set this DAC into asynchronous mode (DAC active register updates when DAC buffer is updated) 1h = Set this DAC into synchronous mode (DAC active register updates with DAC trigger) | 39 # 7.1.12 BCAST\_EN Register (Offset = Bh) [Reset = FFFFh] 図 7-12. BCAST\_EN Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------| | OUT15_<br>BCAST_EN | OUT14_<br>BCAST_EN | OUT13_<br>BCAST_EN | OUT12_<br>BCAST_EN | OUT11_<br>BCAST_EN | OUT10_<br>BCAST_EN | OUT9_<br>BCAST_EN | OUT8_<br>BCAST_EN | | R/W-1h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OUT7_<br>BCAST_EN | OUT6_<br>BCAST_EN | OUT5_<br>BCAST_EN | OUT4_<br>BCAST_EN | OUT3_<br>BCAST_EN | OUT2_<br>BCAST_EN | OUT1_<br>BCAST_EN | OUT0_<br>BCAST_EN | | R/W-1h # 表 7-13. BCAST\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------| | 15 | OUT15_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 14 | OUT14_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 13 | OUT13_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 12 | OUT12_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 11 | OUT11_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 10 | OUT10_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 9 | OUT9_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 8 | OUT8_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 7 | OUT7_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 6 | OUT6_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 5 | OUT5_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 4 | OUT4_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 3 | OUT3_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 2 | OUT2_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 1 | OUT1_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | | 0 | OUT0_BCAST_EN | R/W | 1h | Enable or disable broadcast mode. 0h = Ignore broadcast writes on this DAC 1h = Allow broadcast writes on this DAC | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 40 # 7.1.13 CLEAR Register (Offset = Ch) [Reset = 0000h] ## 図 7-13. CLEAR Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------------------|------------------|------------------|------------------|------------------|-----------------|-----------------| | OUT15_<br>SW_CLR | OUT14_<br>SW_CLR | OUT13_<br>SW_CLR | OUT12_<br>SW_CLR | OUT11_<br>SW_CLR | OUT10_<br>SW_CLR | OUT9_<br>SW_CLR | OUT8_<br>SW_CLR | | R/W-0h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OUT7_<br>SW_CLR | OUT6_<br>SW_CLR | OUT5_<br>SW_CLR | OUT4_<br>SW_CLR | OUT3_<br>SW_CLR | OUT2_<br>SW_CLR | OUT1_<br>SW_CLR | OUT0_<br>SW_CLR | | R/W-0h # 表 7-14. CLEAR Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | OUT15_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 14 | OUT14_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 13 | OUT13_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 12 | OUT12_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 11 | OUT11_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 10 | OUT10_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 9 | OUT9_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 8 | OUT8_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | 7 | OUT7_SW_CLR | R/W | 0h | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | 41 # 表 7-14. CLEAR Register Field Descriptions (続き) | | | 3C / 14. OLL | -Ait itegiste | (MCC) | | | |-----|-------------|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 6 | OUT6_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | | 5 | OUT5_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | | 4 | OUT4_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | | 3 | OUT3_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | | 2 | OUT2_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | | 1 | OUT1_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | | 0 | OUT0_SW_CLR | R/W | Oh | Software clear enable bit. Forces DAC to enter clear state. DAC uses clear code that is specified in clear state. 0h = Restore this DAC to normal operation 1h = Force this DAC into clear state | | | English Data Sheet: SLASF62 # 7.1.14 CLEAR\_PIN\_MASK Register (Offset = Dh) [Reset = 0000h] 図 7-14. CLEAR\_PIN\_MASK Register | | | | _ | | | | | |-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------------|----------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | OUT15_<br>HW_CLR_MASK | OUT14_<br>HW_CLR_MASK | OUT13_<br>HW_CLR_MASK | OUT12_<br>HW_CLR_MASK | OUT11_<br>HW_CLR_MASK | OUT10_<br>HW_CLR_MASK | OUT9_<br>HW_CLR_MASK | OUT8_<br>HW_CLR_MASK | | R/W-0h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OUT7_<br>HW_CLR_MASK | OUT6_<br>HW_CLR_MASK | OUT5_<br>HW_CLR_MASK | OUT4_<br>HW_CLR_MASK | OUT3_<br>HW_CLR_MASK | OUT2_<br>HW_CLR_MASK | OUT1_<br>HW_CLR_MASK | OUT0_<br>HW_CLR_MASK | | R/W-0h # 表 7-15. CLEAR\_PIN\_MASK Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------| | 15 | OUT15_HW_CLR_MASK | R/W | Oh | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 14 | OUT14_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 13 | OUT13_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 12 | OUT12_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 11 | OUT11_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 10 | OUT10_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 9 | OUT9_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 8 | OUT8_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 7 | OUT7_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 6 | OUT6_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 5 | OUT5_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 4 | OUT4_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 3 | OUT3_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 2 | OUT2_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 1 | OUT1_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | | 0 | OUT0_HW_CLR_MASK | R/W | 0h | Mask bit for CLEAR (FLEXIO) pin. 0h = CLEAR pin affects this DAC channel 1h = CLEAR pin does not affect this DAC channel | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 43 15 7 14 6 # 7.1.15 BCAST\_CLR\_DATA Register (Offset = Eh) [Reset = 0000h] | 凶 /- | 15. BCAS1_C | LK_DAIA Reg | Jister | | | | | | |------------|-------------|-------------|--------|---|---|--|--|--| | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | | | | | | | | | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA | [15:0] | | - | | | | | # 表 7-16. BCAST\_CLR\_DATA Register Field Descriptions R/W-0h | Bit | Field | Туре | Reset Description | | |------|------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | | A write to this register sets all DAC clear code register values to the specified code on output channels for which the broadcast enable bit is set. | # 7.1.16 RESET\_FLAGS Register (Offset = Fh) [Reset = 000Fh] ## 図 7-16. RESET FLAGS Register | | | بصر | , .oo | <i>_,</i> | | | | | |----------|------|------|-------|----------------------------|-----------------|--------------|------------------|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | RESERVED | | | | | | | | | | R-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESE | RVED | | AVDD_<br>COLLAPSE_<br>FLAG | RSTPIN_<br>FLAG | VIO_<br>FLAG | PORBASE_<br>FLAG | | | | R- | 0h | | W-1h | W-1h | W-1h | W-1h | | ## 表 7-17. RESET\_FLAGS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | AVDD_COLLAPSE_FLAG | W | 1h | Write to 0 to detect an $AV_{DD}$ collapse event, at which time this flag is automatically set to 1. $AV_{DD}$ collapse occurs when $AV_{DD}$ reaches to within 1V of the $V_{REF}$ voltage. | | 3 | RSTPIN_FLAG | W | 1h | Write to 0 to detect a RESET pin reset event, at which time this flag is automatically set to 1. | | 2 | VIO_FLAG | W | 1h | Write to 0 to detect a $V_{IO}$ reset event, at which time this flag is automatically set to 1. $V_{IO}$ reset event occurs as a result of $V_{IO}$ dropping to less than the POR threshold voltage. | | 1 | PORBASE_FLAG | W | 1h | Write to 0 to detect a POR-base reset event, at which time this flag is automatically set to 1. A POR-base reset event occurs as a result of AV <sub>DD</sub> dropping to less than the POR threshold voltage. | Product Folder Links: DAC80516 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 7.1.17 OUT0\_BUFFER\_CODE Register (Offset = 10h) [Reset = 0000h] # 図 7-17. OUT0 BUFFER CODE Register | | | | _ | _ | • | | | | |------------|----|----|-----|------|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | | | | R/W | V-0h | | | | | | | | | | | | | | | # 表 7-18. OUT0\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Id Type Reset | | Description | | | |------|------------|---------------|----|-----------------------------------------------------------------|--|--| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT0 buffer register, unipolar straight binary format. | | | # 7.1.18 OUT1\_BUFFER\_CODE Register (Offset = 11h) [Reset = 0000h] ## 図 7-18. OUT1 BUFFER CODE Register | | | | <del></del> - | _ | _ | 0 | | | | | |-----|------------|----|---------------|----|----|----|---|---|--|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | - 1 | | | | | | | | 1 | | | ## 表 7-19. OUT1\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT1 buffer register, unipolar straight binary format. | # 7.1.19 OUT2\_BUFFER\_CODE Register (Offset = 12h) [Reset = 0000h] # 図 7-19. OUT2\_BUFFER\_CODE Register | | | E 1-13 | . 0012_B011 | LIX_OODL IX | egistei | | | | | | |----|-----------------|--------|-------------|-------------|---------|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | | | | #### 表 7-20. OUT2\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT2 buffer register, unipolar straight binary format. | 45 # 7.1.20 OUT3\_BUFFER\_CODE Register (Offset = 13h) [Reset = 0000h] # 図 7-20. OUT3\_BUFFER\_CODE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |-----------------|------------|----|----|----|----|---|---|--| | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 6 5 4 3 2 1 0 | | | | | | | | | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | I | | | | | | | | | # 表 7-21. OUT3\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT3 buffer register, unipolar straight binary format. | # 7.1.21 OUT4\_BUFFER\_CODE Register (Offset = 14h) [Reset = 0000h] ## 図 7-21. OUT4 BUFFER CODE Register | | | | <del></del> - | _ | _ | 0 | | | | | |-----|------------|----|---------------|----|----|----|---|---|--|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | - 1 | | | | | | | | 1 | | | ## 表 7-22. OUT4\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT4 buffer register, unipolar straight binary format. | # 7.1.22 OUT5\_BUFFER\_CODE Register (Offset = 15h) [Reset = 0000h] ## 図 7-22. OUT5\_BUFFER\_CODE Register | | | | . 0010_B011 | LIX_OODL IX | cgiotoi | | | | | | |------------|--------|----|-------------|-------------|---------|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | | | | #### 表 7-23. OUT5\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT5 buffer register, unipolar straight binary format. | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 7.1.23 OUT6\_BUFFER\_CODE Register (Offset = 16h) [Reset = 0000h] | _ | • | , <b>-</b> | - | |---|------------|------------|----------------| | 义 | 7-23. OUT6 | _BUFFER_ | _CODE Register | | | | | _ | _ | • | | | | | | |------------|--------|----|----|----|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | | | | # 表 7-24. OUT6\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT6 buffer register, unipolar straight binary format. | # 7.1.24 OUT7\_BUFFER\_CODE Register (Offset = 17h) [Reset = 0000h] ## 図 7-24. OUT7 BUFFER CODE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |------------|------------|----|----|----|----|---|---|--|--|--| | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | | | | ## 表 7-25. OUT7\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT7 buffer register, unipolar straight binary format. | # 7.1.25 OUT8\_BUFFER\_CODE Register (Offset = 18h) [Reset = 0000h] # 図 7-25. OUT8\_BUFFER\_CODE Register | | E 1-20: OO 10_DOI 1 EN_OODE Neglister | | | | | | | | | | |------------|---------------------------------------|----|----|----|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | 1 | | | | | | | | | | | #### 表 7-26. OUT8\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT8 buffer register, unipolar straight binary format. | # 7.1.26 OUT9\_BUFFER\_CODE Register (Offset = 19h) [Reset = 0000h] | 図 7-26 | OUT9 | <b>BUFFER</b> | CODE | Register | |----------|------|---------------|------|----------| | 四 / -ZU. | 0013 | DOI I LIX | CODE | Neglotei | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----|------------|----|----|----|----|----|---|---| | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | İ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | - 1 | | | | | | | | | # 表 7-27. OUT9\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT9 buffer register, unipolar straight binary format. | # 7.1.27 OUT10\_BUFFER\_CODE Register (Offset = 1Ah) [Reset = 0000h] 図 7-27. OUT10 BUFFER CODE Register 15 14 13 12 11 10 9 8 DATA[15:0] R/W-0h 7 6 5 4 3 2 1 0 DATA[15:0] R/W-0h # 表 7-28. OUT10\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Type Reset | | Description | | | |------|------------|------------|----|------------------------------------------------------------------|--|--| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT10 buffer register, unipolar straight binary format. | | | # 7.1.28 OUT11\_BUFFER\_CODE Register (Offset = 1Bh) [Reset = 0000h] | | | P 7 20 | . 00111_001 | · LIX_OODL I | vegiotei | | | | | |--------|------------|--------|-------------|--------------|----------|---|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | 1 | | | | | | | | | | #### 表 7-29. OUT11\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|------------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT11 buffer register, unipolar straight binary format. | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 15 7 # 7.1.29 OUT12\_BUFFER\_CODE Register (Offset = 1Ch) [Reset = 0000h] | | | 凶 /-29 | . 00112_BUF | FER_CODE R | egister | | | | | |-----------------------|------------|--------|-------------|------------|---------|---|---|--|--| | 15 14 13 12 11 10 9 8 | | | | | | | | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | ## 表 7-30. OUT12 BUFFER CODE Register Field Descriptions | | | _ | _ | • | |------|------------|------|-------|------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT12 buffer register, unipolar straight binary format. | # 7.1.30 OUT13\_BUFFER\_CODE Register (Offset = 1Dh) [Reset = 0000h] 図 7-30. OUT13 BUFFER CODE Register 14 13 12 11 10 9 8 DATA[15:0] R/W-0h 6 5 4 3 2 1 0 DATA[15:0] ## 表 7-31. OUT13\_BUFFER\_CODE Register Field Descriptions R/W-0h | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|------------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT13 buffer register, unipolar straight binary format. | # 7.1.31 OUT14\_BUFFER\_CODE Register (Offset = 1Eh) [Reset = 0000h] # 図 7-31. OUT14\_BUFFER\_CODE Register | | A 1-01. OOT 14_DOT 1 EK_OODE Kegister | | | | | | | | | | |-----|---------------------------------------|----|----|----|----|----|---|---|--|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | - [ | | | | | | | | | | | #### 表 7-32. OUT14\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|------------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT14 buffer register, unipolar straight binary format. | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 49 English Data Sheet: SLASF62 # 7.1.32 OUT15\_BUFFER\_CODE Register (Offset = 1Fh) [Reset = 0000h] 図 7-32. OUT15 BUFFER CODE Register | | | | _ | _ | • | | | | |------------|----|----|----|----|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | # 表 7-33. OUT15\_BUFFER\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | |------|------------|------|-------|------------------------------------------------------------------|--|--|--| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT15 buffer register, unipolar straight binary format. | | | | # 7.1.33 OUT0\_CLEAR\_CODE Register (Offset = 20h) [Reset = 0000h] 2 7-33. OUT0\_CLEAR\_CODE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------|------------|----|-----|------|----|---|---|--| | | DATA[15:0] | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[15:0] | | | | | | | | | | | | R/W | /-0h | | | | | ### 表 7-34. OUT0\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Field Type Reset | | Description | | | |------|------------|------------------|----|----------------------------------------------------------------|--|--| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT0 clear register, unipolar straight binary format. | | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLASF62 # 7.1.34 OUT1\_CLEAR\_CODE Register (Offset = 21h) [Reset = 0000h] ### 図 7-34. OUT1 CLEAR CODE Register | | | | ·· · · · · · <u> </u> | <u>-</u> | 9 | | | | |------------|------------|----|-----------------------|----------|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[15:0] | | | | | | | | | | | | R/W | /-0h | | | | | | 1 | | | | | | | | | # 表 7-35. OUT1\_CLEAR\_CODE Register Field Descriptions | Bit | Bit Field Type Reset I | | Reset | Description | | | | |------|------------------------|-----|-------|----------------------------------------------------------------|--|--|--| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT1 clear register, unipolar straight binary format. | | | | # 7.1.35 OUT2\_CLEAR\_CODE Register (Offset = 22h) [Reset = 0000h] # 図 7-35. OUT2 CLEAR CODE Register | | | | _ | _ | • | | | | |------------|----|----|-----|------|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | | | | R/W | /-0h | | | | | | | | | | | | | | | ## 表 7-36. OUT2\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT2 clear register, unipolar straight binary format. | # 7.1.36 OUT3\_CLEAR\_CODE Register (Offset = 23h) [Reset = 0000h] ## 図 7-36. OUT3\_CLEAR\_CODE Register | | | <b></b> | 0. 00 10_0LL | AIN_OODE IN | giotoi | | | | |----|------------|---------|--------------|-------------|--------|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[15:0] | | | | | | | | | | | | R/W | /-0h | | | | | | | | | | | | | | | # 表 7-37. OUT3\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT3 clear register, unipolar straight binary format. | 51 # 7.1.37 OUT4\_CLEAR\_CODE Register (Offset = 24h) [Reset = 0000h] 図 7-37. OUT4\_CLEAR\_CODE Register | | | | _ | _ | 0 | | | |--------|------------|----|-----|------|----|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | R/W-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | | R/W | /-0h | | | | | 1 | | | | | | | | # 表 7-38. OUT4\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT4 clear register, unipolar straight binary format. | # 7.1.38 OUT5\_CLEAR\_CODE Register (Offset = 25h) [Reset = 0000h] 図 7-38. OUT5 CLEAR CODE Register | | | | _ | _ | • | | | |------------|------------|----|-----|------|----|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | R/W-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DATA[15:0] | | | | | | | | | | | | R/W | /-0h | | | | | i | | | | | | | | ## 表 7-39. OUT5\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT5 clear register, unipolar straight binary format. | # 7.1.39 OUT6\_CLEAR\_CODE Register (Offset = 26h) [Reset = 0000h] # 図 7-39. OUT6\_CLEAR\_CODE Register | | E 7 00: 00 10_02EAR_00DE Register | | | | | | | | | | |---|-----------------------------------|----|----|----|----|----|---|---|--|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 6 5 4 3 2 1 0 | | | | | | 0 | | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | i | | | | | | | | | | | #### 表 7-40. OUT6\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT6 clear register, unipolar straight binary format. | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # 7.1.40 OUT7\_CLEAR\_CODE Register (Offset = 27h) [Reset = 0000h] | 350 | 7 40 | OUTT | OL EAD | CODE | D! - 4 | |-----|--------------------|------|--------|------|----------| | 2 | / <del>-4</del> U. | 0017 | CLEAR | CODE | Register | | | | | <del>-</del> | <u>-</u> | 9 | | | | |------------|------------|----|--------------|----------|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | 1 | | | | | | | | | ### 表 7-41. OUT7 CLEAR CODE Register Field Descriptions | | | _ | _ | • | |------|------------|------|-------|----------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT7 clear register, unipolar straight binary format. | # 7.1.41 OUT8\_CLEAR\_CODE Register (Offset = 28h) [Reset = 0000h] ## 図 7-41. OUT8 CLEAR CODE Register | | | | _ | _ | • | | | | |------------|----|----|----|----|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | | ## 表 7-42. OUT8\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT8 clear register, unipolar straight binary format. | # 7.1.42 OUT9\_CLEAR\_CODE Register (Offset = 29h) [Reset = 0000h] # 図 7-42. OUT9\_CLEAR\_CODE Register | | E 7 42. 00 10_00EAN_00DE Neglistei | | | | | | | | | | |-----|------------------------------------|----|----|----|----|----|---|---|--|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | | 7 6 5 4 3 2 1 0 | | | | | | | 0 | | | | | DATA[15:0] | | | | | | | | | | | | R/W-0h | | | | | | | | | | | - 1 | | | | | | | | | | | #### 表 7-43. OUT9\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT9 clear register, unipolar straight binary format. | English Data Sheet: SLASF62 # 7.1.43 OUT10\_CLEAR\_CODE Register (Offset = 2Ah) [Reset = 0000h] | 図 7-43. | <b>OUT10</b> | CLEAR | CODE | Register | |---------|--------------|-------|------|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----------------------|------------|----|----|----|----|---|---|-----------------| | DATA[15:0]<br>R/W-0h | | | | | | | | | | | | | | | | | | 7 6 5 4 3 2 1 0 | | | DATA[15:0] | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | # 表 7-44. OUT10\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Type Reset | | Description | |------|------------|------------|----|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT10 clear register, unipolar straight binary format. | # 7.1.44 OUT11\_CLEAR\_CODE Register (Offset = 2Bh) [Reset = 0000h] 図 7-44. OUT11\_CLEAR\_CODE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------|----|----|----|----|----|---|---| | DATA[15:0] | | | | | | | | | R/W-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DATA[15:0] | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | 1 | ## 表 7-45. OUT11\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT11 clear register, unipolar straight binary format. | # 7.1.45 OUT12\_CLEAR\_CODE Register (Offset = 2Ch) [Reset = 0000h] # 図 7-45. OUT12\_CLEAR\_CODE Register | | | | | | , • • • • · · · | 9.010. | | | | |-----|------------|----|----|----|-----------------|--------|---|---|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | - 1 | | | | | | | | i | | #### 表 7-46. OUT12\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT12 clear register, unipolar straight binary format. | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # 7.1.46 OUT13\_CLEAR\_CODE Register (Offset = 2Dh) [Reset = 0000h] | 図 7-46. | <b>OUT13</b> | <b>CLEAR</b> | CODE | Register | |---------|--------------|--------------|------|----------| | | | | | | • | | | | |------------|--------|----|----|----|----|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | | # 表 7-47. OUT13\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT13 clear register, unipolar straight binary format. | # 7.1.47 OUT14\_CLEAR\_CODE Register (Offset = 2Eh) [Reset = 0000h] # 図 7-47. OUT14 CLEAR CODE Register | | | <del></del> - | _ | _ | • | | | |------------|----|---------------|----|----|----|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | DATA[15:0] | | | | | | | | | R/W-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DATA[15:0] | | | | | | | | | R/W-0h | | | | | | | | | | | | | | | | | ## 表 7-48. OUT14\_CLEAR\_CODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|-----------------------------------------------------------------| | 15:0 | DATA[15:0] | R/W | 0h | Code for OUT14 clear register, unipolar straight binary format. | # 7.1.48 OUT15\_CLEAR\_CODE Register (Offset = 2Fh) [Reset = 0000h] # 図 7-48. OUT15\_CLEAR\_CODE Register | | E 1-40. OUT 10_ULLAN_UUUL Negistei | | | | | | | | | |-----|------------------------------------|----|----|----|----|---|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DATA[15:0] | | | | | | | | | | | R/W-0h | | | | | | | | | | l l | | | | | | | | | | #### 表 7-49. OUT15\_CLEAR\_CODE Register Field Descriptions | E | Bit | Field | Туре | Reset | Description | |----|-----|------------|------|-------|-----------------------------------------------------------------| | 1: | 5:0 | DATA[15:0] | R/W | 0h | Code for OUT15 clear register, unipolar straight binary format. | 55 # 7.1.49 GPIO\_DATA Register (Offset = 31h) [Reset = 0001h] | 図 7-49. GPIO | _DATA Register | |--------------|----------------| |--------------|----------------| | 15 | 14 | 13 | 12 | 11 10 | | 9 | 8 | | | | |----------|----------|----|----|-------|---|---|---|--|--|--| | | RESERVED | | | | | | | | | | | R-0h | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RESERVED | | | | | | | | | | | | | R-0h | | | | | | | | | | | | | | | | | | | | | | # 表 7-50. GPIO\_DATA Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | RESERVED | R | 0h | | | 0 | GPIO | R/W | 1h | GPIO bit. For write operation, the GPIO pin operates as an output. Write a 1 to set the corresponding GPIO pin to either high impedance (FLEXIO_OUT_ODE=1) or logic 1 (FLEXIO_OUT_ODE=0). Write a 0 to set the corresponding GPIO pin to logic low. For read operations the GPIO pin operates as an input. Read to receive the status of the corresponding GPIO pin, which is determined by the voltage at the pin; the bit reads as 0 at start-up if the voltage at this pin is less than V <sub>IH</sub> (the register value, 1 by default, is not returned when issuing a read command in this circumstance). After a reset event, the GPIO pin is in a high-impedance state. | # 7.1.50 DAC\_STATUS Register (Offset = 32h) [Reset = 0000h] # 図 7-50. DAC\_STATUS Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------|------------------|------------------|------------------|------------------|------------------|-----------------|-----------------| | OUT15_<br>SC_STS | OUT14_<br>SC_STS | OUT13_<br>SC_STS | OUT12_<br>SC_STS | OUT11_<br>SC_STS | OUT10_<br>SC_STS | OUT9_<br>SC_STS | OUT8_<br>SC_STS | | R-0h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OUT7_<br>SC_STS | OUT6_<br>SC_STS | OUT5_<br>SC_STS | OUT4_<br>SC_STS | OUT3_<br>SC_STS | OUT2_<br>SC_STS | OUT1_<br>SC_STS | OUT0_<br>SC_STS | | R-0h # 表 7-51. DAC\_STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | OUT15_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 14 | OUT14_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 13 | OUT13_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 12 | OUT12_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 表 7-51. DAC STATUS Register Field Descriptions (続き) | Bit | Field | | Reset | gister Field Descriptions (統さ) Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1.000 | Туре | | - | | 11 | OUT11_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 10 | OUT10_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 9 | OUT9_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 8 | OUT8_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 7 | OUT7_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 6 | OUT6_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 5 | OUT5_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 4 | OUT4_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 3 | OUT3_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 2 | OUT2_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 1 | OUT1_SC_STS | R | Oh | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | | 0 | OUT0_SC_STS | R | 0h | DAC short circuit condition, indicating whether this DAC channel is shorted to ground. 0h = DAC channel is not in short circuit condition 1h = DAC channel is in short circuit condition | 57 # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 8.1 Application Information The high linearity, small package size, and wide temperature range make the DAC80516 an excellent choice in applications such as optical networking, wireless infrastructure, and analog output modules for industrial systems. The device incorporates a 2.5V internal reference with an internal reference divider circuit that enables full-scale DAC output voltages of 2.5V or 5V. #### 8.1.1 Bipolar Voltage Output While the DAC80516 is designed for single-supply operation, Z 8-1 shows that a bipolar output is also possible. 図 8-1. Bipolar Operation Using the DAC80516 The circuit in 🗵 8-1 gives a bipolar output voltage at V<sub>OUTPUT</sub> which is calculated as follows (at gain = 1): $$V_{\text{OUTPUT}}(\text{CODE}) = \left[ \left( V_{\text{REF}} \times \frac{\text{CODE}}{2^{16}} \right) \left( 1 + \frac{R_3}{R_2} + \frac{R_3}{R_1} \right) - \left( V_{\text{REF}} \times \frac{R_3}{R_1} \right) \right]$$ (2) where - V<sub>OUTPUT</sub>(CODE) = output voltage of circuit for a given code - CODE = 0 to 65535. This is the digital code loaded to the DAC - V<sub>RFF</sub> = reference voltage applied to the DAC80516 The bipolar output span can be calculated through $\stackrel{>}{\underset{\sim}{\underset{\sim}}}2$ by defining a few parameters, the first being the value for the reference voltage. After a reference voltage is chosen, the gain resistors can be set accordingly by determining the desired $V_{OUTPUT}$ at code 0 and code 65536. For a $V_{REF}$ of 2.5V, gain of 1, and a desired output voltage range of $\pm 10$ V, the calculation is as follows. CODE = 0: $$V_{OUTPUT}(0) = -\left(V_{REF} \times \frac{R_3}{R_1}\right) = -\left(2.5V \times \frac{R_3}{R_1}\right)$$ (3) Setting the equation to minimum output span, $V_{OUTPUT}(0) = -10V$ , reduces the equation to: $R_3 / R_1 = 4$ . CODE = 65536: Setting the equation to maximum output scan, $V_{OUTPUT}(65536) = 10V$ , and $R_3 / R_1 = 4$ reduces the equation to: $R_3 / R_2 = 3$ The maximum code of a 16-bit DAC is 65535; code 65536 is used to simplify $\gtrsim 3$ . For practical use, the true output span uses a range of -10V to (10V - 1LSB); in this case, -10V to +9.9996V. ### 8.2 Typical Application #### 8.2.1 Programmable High-Current Voltage Output Circuit While the DAC80516 is capable of driving currents up to 50mA (with a short circuit current rating of 75mA), the device can be integrated into the circuit in 🗵 8-2 to achieve a stable voltage output with even higher drive currents. In this application, the DAC programs the output voltage and gain of an amplifier. The amplifier maintains the output voltage using negative feedback. The high current to the load is provided by the transistor. This circuit is useful in applications where components must be tested with different voltage excitation levels at higher currents, including optical laser biasing applications (requiring over 50mA-75mA of bias current) as well as semiconductor test equipment. 図 8-2. Programmable Voltage-Controlled Current Source Circuit #### 8.2.1.1 Design Requirements An op amp with low offset and low drift (to minimize error) and sufficient gain bandwidth product (GBW) is recommended. $R_1$ and $R_2$ must have sufficient tolerance so that the desired output voltage ( $V_{OUTPUT}$ ) accurately follows the DAC output voltage. Compensation capacitor $C_1$ must be larger than the input capacitance of the opamp inputs. Choose a transistor that can provide the required load current and has a high $H_{FE}$ , so that the base current is sufficiently smaller than the output current limit of the op amp. A bipolar-junction transistor (BJT) Darlington pair or a high-power metal-oxide semiconductor field-effect transistor (MOSFET) can be used. | PARAMETER | VALUE | | | | | |---------------------|------------|--|--|--|--| | DAC output | 0V to 2.5V | | | | | | AV <sub>DD</sub> | 5V | | | | | | V <sub>SS</sub> | -5V | | | | | | V <sub>CC</sub> | 24V | | | | | | $V_{REF}$ | 2.5V | | | | | | V <sub>OUTPUT</sub> | 0V to 5V | | | | | | Current output | 0A to 10A | | | | | 表 8-1. Design Parameters 59 English Data Sheet: SLASF62 #### 8.2.1.2 Detailed Design Procedure The transfer function of the output voltage is given by 式 4. $$V_{OUTPUT} = V_{DAC} \left( 1 + \frac{R_1}{R_2} \right)$$ (4) The resistance values can be chosen so that the quiescent current is negligible compared to the load current. For a desired load current of 10A at a desired $V_{OUTPUT}$ of 5V (with $V_{DAC}$ = 2.5V), choose $R_1$ and $R_2$ as $10k\Omega$ each. This minimizes the quiescent current through the feedback network as 5V / $20k\Omega$ = $250\mu$ A. The base current, $I_B$ , for the transistor for a given load current $I_L$ is given by $\pm 5$ . $$I_{B} = \frac{I_{C}}{H_{FE}} = \frac{1}{H_{FE}} \left( I_{L} + \left( \frac{V_{OUTPUT}}{R_{1} + R_{2}} \right) \right)$$ (5) Where: - I<sub>C</sub> = The collector current of the transistor - H<sub>FE</sub> = DC current gain of the transistor $V_{OUTPUT}$ / (R<sub>1</sub>+R<sub>2</sub>) is equal to the previously calculated quiescent current, which is negligible compared to the load current (particularly for load currents above 1A). This simplifies the equation to $\pm$ 6. $$I_{B} = \frac{I_{L}}{H_{FF}} \tag{6}$$ To keep $I_B$ less than 20mA, $H_{FE}$ must be greater than $I_L$ / 20mA. In general, compensation capacitor $C_1$ is not set by fixed equations, but rather by choosing values while observing the output small-signal step response. #### 8.2.1.3 Application Curve $\boxtimes$ 8-3 shows the headroom curve for the DAC80516 when using the internal reference at gain = 2 (AV<sub>DD</sub> = 5.5V). This curve illustrates how the DAC channels are able to maintain output voltage as load current increases. 図 8-3. Headroom vs Load Current # 8.3 Initialization Setup Power on the device and ensure that the $AV_{DD}$ and $V_{IO}$ supplies are established. After the supplies have reached the minimum recommended operating value, a POR is issued so that the device initializes correctly. The DAC80516 requires 5ms to 10ms to initialize the serial interface after a POR; therefore, wait at least 10ms after start-up to communicate with the device. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 8.4 Power Supply Recommendations The DAC80516 operate within the specified $AV_{DD}$ supply range of 2.7V to 5.5V and $V_{IO}$ supply range of 1.7V to 5.5V. The DAC80516 does not require specific supply sequencing; however the serial interface requires 10ms to initialize and enable communication with the device. The $AV_{DD}$ supply must be well-regulated and low-noise. Switching power supplies and DC/DC converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high frequency spikes. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. To minimize noise from the power supply, include a $1\mu F$ to $10\mu F$ capacitor and $0.1\mu F$ bypass capacitor. The power supply must meet the input current requirements listed in $2\pi V > 5$ . #### 8.5 Layout #### 8.5.1 Layout Guidelines A precision analog component requires careful layout, the list below provides some insight into good layout practices. - Bypass all power supply pins to ground with a low ESR ceramic bypass capacitor. The typical recommended bypass capacitance is 0.1μF to 0.22μF ceramic with a X7R or NP0 dielectric. - Place power supplies and REF bypass capacitors close to the pins to minimize inductance and optimize performance. - Use a high-quality, ceramic, type NP0 or X7R for optimized performance across temperature, and very low dissipation factor. - The digital and analog sections must have proper placement with respect to the digital pins and analog pins of the DAC80516 device. The separation of analog and digital blocks minimizes coupling into neighboring blocks, as well as interaction between analog and digital return currents. #### 8.5.2 Layout Examples 図 8-4. DAC80516 QFN Layout Example 資料に関するフィードバック(ご意見やお問い合わせ)を送信 61 # 9 Device and Documentation Support ## 9.1 Documentation Support 注 TI is transitioning to use more inclusive terminology. Some language can be different than what is expected for certain technology areas. #### 9.1.1 Related Documentation For related documentation see the following: Texas Instruments, DAC80516EVM user guide ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 #### Changes from Revision \* (June 2024) to Revision A (November 2024) Page #### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | DAC80516RUYR | Active | Production | WQFN (RUY) 28 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DAC<br>80516 | | DAC80516RUYR.A | Active | Production | WQFN (RUY) 28 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DAC<br>80516 | | DAC80516RUYT | Active | Production | WQFN (RUY) 28 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DAC<br>80516 | | DAC80516RUYT.A | Active | Production | WQFN (RUY) 28 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DAC<br>80516 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Dec-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DAC80516RUYR | WQFN | RUY | 28 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | DAC80516RUYT | WQFN | RUY | 28 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 7-Dec-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | DAC80516RUYR | WQFN | RUY | 28 | 3000 | 367.0 | 367.0 | 35.0 | | DAC80516RUYT | WQFN | RUY | 28 | 250 | 210.0 | 185.0 | 35.0 | PLASTIC QUAD FLATPACK-NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated