DAC53701, DAC43701 JAJSJY6 - DECEMBER 2020 # DACx3701 不揮発性メモリと GPI 制御との PMBus™ 互換 I<sup>2</sup>C インターフェイ スを搭載した 10 ビットおよび 8 ビット、電圧出力スマート D/A コンバータ ## 1 特長 - 1 LSB の INL と DNL (10 ビットおよび 8 ビット) - 幅広い動作範囲 - 電源:1.8V~5.5V - 温度範囲:-40℃~+125℃ - 汎用入力 (GPI) ベースの機能トリガ - PMBus™ 互換 I<sup>2</sup>C インターフェイス - Standard, Fast, Fast mode plus - ブロードキャスト・アドレスを使用して構成された 4 つのデバイス・アドレス・オプション - V<sub>IH</sub>: 1.62V (V<sub>DD</sub> = 5.5V の場合) - ユーザーがプログラム可能な不揮発性メモリ (NVM/ EEPROM) - すべてのレジスタ設定の保存と復元 - プログラム可能な波形生成:方形波、三角波、のこぎり - 三角波とFBピンを使用するパルス幅変調 (PWM) 出 - 医療用アラーム音生成モードをプログラム済み:低、 中、高優先度のアラーム - デジタル・スルーレート制御 - 内部リファレンス - 超低消費電力:1.8V で 0.2mA - 柔軟な起動:ハイ・インピーダンスまたは 10K-GND - 超小型パッケージ:8 ピン WSON (2mm × 2mm) # 2 アプリケーション - オーブン - 呼吸補助装置 - 点滴用ポンプ - 麻酔供給システム - 外科用機器 - ラック・サーバー - 出口案内/非常用照明 機能ブロック図 ## 3 概要 10 ビットの DAC53701 および 8 ビットの DAC43701 (DACx3701) は、バッファ付き、電圧出力のスマート D/A コンバータ (DAC) のピン互換ファミリです。これらのデバ イスは消費電力が非常に小さく、超小型の8ピンWSON パッケージで供給されます。 DACx3701 は、超小型パッケ ージと低消費電力を組み合わせた特長により、家電製品 のドア・フェードイン・フェードアウト、PWM 入力によるプロ セッサレス LED 調光、汎用バイアス・ポイント生成、電圧 マージン設定とスケーリング、PWM 信号生成、医療用ア ラーム音生成などのアプリケーションに最適です。 これらのデバイスは不揮発性メモリ (NVM)、内部リファレン ス、PMBus 互換の I<sup>2</sup>C インターフェイス、および汎用入力 を備えています。DACx3701 は、内部リファレンスまたは 電源をリファレンスとして使用して動作し、1.8V~5.5Vの フルスケール出力を実現します DACx3701 は、 高度な統合機能を備えたスマート DAC デバイスです。フォース・センス出力、GPI ベースの機能ト リガ、医療用アラーム、PWM 出力、NVM 機能を備えたス マート DAC は、ソフトウェアを使用せずにシステム性能と 制御を実現します。 #### 魁品情報 | | AND 119 119 | | |----------|----------------------|-----------------------| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | DAC53701 | WSON (8) | 2.00mm × 2.00mm | | DAC43701 | W30N (0) | 2.0011111 ~ 2.0011111 | 利用可能なパッケージについては、データシートの末尾にあるパ ッケージ・オプションについての付録を参照してください。 家電製品のライト・フェードイン・フェードアウト ## **Table of Contents** | 1 特長1 | 8.1 Overview | 18 | |---------------------------------------------------------------------|-----------------------------------------|-----------------| | 2 アプリケーション1 | 8.2 Functional Block Diagram | 18 | | 3 概要1 | 8.3 Feature Description | 19 | | 4 Revision History2 | 8.4 Device Functional Modes | <mark>26</mark> | | 5 Device Comparison Table3 | 8.5 Programming | 29 | | 6 Pin Configuration and Functions3 | 8.6 Register Map | 34 | | 7 Specifications4 | 9 Application and Implementation | 42 | | 7.1 Absolute Maximum Ratings4 | 9.1 Application Information | 42 | | 7.2 ESD Ratings 4 | 9.2 Typical Applications | 42 | | 7.3 Recommended Operating Conditions4 | 10 Power Supply Recommendations | 49 | | 7.4 Thermal Information4 | 11 Layout | 49 | | 7.5 Electrical Characteristics5 | 11.1 Layout Guidelines | | | 7.6 Timing Requirements: I <sup>2</sup> C Standard Mode | 11.2 Layout Example | | | 7.7 Timing Requirements: I <sup>2</sup> C Fast Mode7 | 12 Device and Documentation Support | | | 7.8 Timing Requirements: I <sup>2</sup> C Fast Mode Plus8 | 12.1 Documentation Support | | | 7.9 Timing Requirements: GPI8 | 12.2 ドキュメントの更新通知を受け取る方法 | <mark>50</mark> | | 7.10 Timing Diagram8 | 12.3 サポート・リソース | <mark>50</mark> | | 7.11 Typical Characteristics: V <sub>DD</sub> = 5.5 V (Reference | 12.4 Trademarks | 50 | | = V <sub>DD</sub> ) or V <sub>DD</sub> = 5 V (Internal Reference)9 | 12.5 静電気放電に関する注意事項 | 50 | | 7.12 Typical Characteristics: V <sub>DD</sub> = 1.8 V (Reference | 12.6 用語集 | 50 | | = V <sub>DD</sub> ) or V <sub>DD</sub> = 2 V (Internal Reference)11 | 13 Mechanical, Packaging, and Orderable | | | 7.13 Typical Characteristics13 | Information | 50 | | B Detailed Description18 | | | | | | | # **4 Revision History** | DATE | REVISION | NOTES | |---------------|----------|------------------| | December 2020 | * | Initial release. | # **5 Device Comparison Table** | DEVICE | RESOLUTION | |----------|------------| | DAC53701 | 10-bit | | DAC43701 | 8-bit | # **6 Pin Configuration and Functions** 図 6-1. DSG Package, 8-Pin WSON, Top View ## 表 6-1. Pin Functions | Р | IN | TYPE | DESCRIPTION | |------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | IIFE | DESCRIP HON | | AGND | 5 | Ground | Ground reference point for all circuitry on the device | | CAP | 4 | Input | External capacitor for the internal LDO. Connect a capacitor (approximately 1.5 $\mu$ F) between CAP and AGND. | | FB | 7 | Input | Voltage-feedback pin | | GPI | 1 | Input | General-purpose input | | OUT | 8 | Output | Analog output voltage from DAC | | SCL | 2 | Input | Serial interface clock. This pin must be connected to the supply voltage with an external pullup resistor. | | SDA | 3 | Input/output | Data are clocked into or out of the input register. This pin is a bidirectional, and must be connected to the supply voltage with an external pullup resistor. | | VDD | 6 | Power | Analog supply voltage: 1.8 V to 5.5 V | ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|------------------------------------------------------------|------|-----------------------|------| | V <sub>DD</sub> | Supply voltage, V <sub>DD</sub> to A <sub>GND</sub> | -0.3 | 6 | V | | | Digital input(s) to A <sub>GND</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | | CAP to A <sub>GND</sub> | -0.3 | 1.65 | V | | | V <sub>FB</sub> to A <sub>GND</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | | V <sub>OUT</sub> to A <sub>GND</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | | Current into any pin except the power pins and the OUT pin | -10 | 10 | mA | | TJ | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------|-------------------------|---------------------------------------------|---------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC | JS-001, all pins <sup>(1)</sup> | ±2000 | | | V/ECD) | Electrostatic discharge | Charged device model (CDM), per JEDEC | pins 1, 4, 5, 8 <sup>(2)</sup> | ±750 | V | | | alconal go | | pins 2, 3, 6, 7 <sup>(2)</sup> | ±500 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------------------|------|-----|-----|------| | $V_{DD}$ | Positive supply voltage to ground (A <sub>GND</sub> ) | 1.71 | | 5.5 | V | | V <sub>IH</sub> | Digital input high voltage, 1.7 V < V <sub>DD</sub> ≤ 5.5 V | 1.62 | | | V | | V <sub>IL</sub> | Digital input low voltage | | | 0.4 | V | | T <sub>A</sub> | Ambient temperature | -40 | | 125 | °C | #### 7.4 Thermal Information | | | DACx3701 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DSG (WSON) | UNIT | | | | 8 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 49 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 50 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 24.1 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 24.1 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.7 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics all minimum/maximum specifications at $T_A$ = $-40^{\circ}$ C to +125°C and typical specifications at $T_A$ = 25°C, 1.8 V ≤ $V_{DD}$ ≤ 5.5 V, DAC reference tied to VDD, gain = 1x, DAC output pin (OUT) loaded with resistive load ( $R_L$ = 5 k $\Omega$ to AGND) and capacitive load ( $C_L$ = 200 pF to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-----|---------| | STAT | TIC PERFORMANCE | | | | | | | | | DAC53701 | 10 | | | | | | Resolution | DAC43701 | 8 | | | Bits | | INL | Relative accuracy <sup>(1)</sup> | | -1 | | 1 | LSB | | DNL | Differential nonlinearity <sup>(1)</sup> | | | | 1 | LSB | | | | Code 0d into DAC, external reference, V <sub>DD</sub> = 5.5 V | | 6 | 12 | | | | Zero-code error | Code 0d into DAC, internal reference, gain = 4x, V <sub>DD</sub> = 5.5 V | | 6 | 15 | mV | | | Zero-code-error temperature coefficient | | | ±10 | | μV/°C | | | Offset error <sup>(4)</sup> | | -0.5 | 0.25 | 0.5 | %FSR | | | Offset-error temperature coefficient <sup>(4)</sup> | | | ±0.0003 | | %FSR/°C | | | Gain error <sup>(4)</sup> | | -0.5 | 0.25 | 0.5 | %FSR | | | Gain-error temperature coefficient <sup>(4)</sup> | | | ±0.0008 | | %FSR/°C | | | Full gools orrer | $1.8~V \le V_{DD} \le 2.7~V$ , code 1023d into DAC for 10-bit resolution, code 255d into DAC for 8-bit resolution, no headroom | -1 | 0.5 | 1 | %FSR | | | Full-scale error | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ , code 1023d into DAC for 10-bit resolution, code 255d into DAC for 8-bit resolution, no headroom | -0.5 | 0.25 | 0.5 | 70F3K | | | Full-scale-error temperature coefficient | | | ±0.0008 | | %FSR/°C | | OUT | PUT CHARACTERISTICS | | | | | | | | Output voltage | Reference tied to V <sub>DD</sub> | 0 | | 5.5 | V | | ^ | Capacitive load <sup>(2)</sup> | R <sub>L</sub> = Infinite, phase margin = 30° | | | 1 | nF | | CL | Capacitive load\-/ | R <sub>L</sub> = 5 kΩ, phase margin = 30° | | | 2 | ПГ | | | Load regulation | DAC at midscale, $-10 \text{ mA} \le I_{OUT} \le 10 \text{ mA}$ , $V_{DD} = 5.5 \text{ V}$ | | 0.4 | | mV/mA | | | | $V_{DD}$ = 1.8 V, full-scale output shorted to $A_{GND}$ or zero-scale output shorted to $V_{DD}$ | | 10 | | | | | Short circuit current | $V_{DD}$ = 2.7 V, full-scale output shorted to $A_{GND}$ or zero-scale output shorted to $V_{DD}$ | | 25 | | mA | | | | $V_{DD}$ = 5.5 V, full-scale output shorted to $A_{GND}$ or zero-scale output shorted to $V_{DD}$ | | 50 | | | | | | To V <sub>DD</sub> (DAC output unloaded, internal reference = 1.21 V), V <sub>DD</sub> ≥ 1.21 × gain + 0.2 V | 0.2 | | | V | | | Output voltage headroom <sup>(1)</sup> (2) | To V <sub>DD</sub> (DAC output unloaded, reference tied to V <sub>DD</sub> ) | 0.8 | | | | | | Output voitage Headiloom(*) | To $V_{DD}$ ( $I_{LOAD}$ = 10 mA at $V_{DD}$ = 5.5 V, $I_{LOAD}$ = 3 mA at $V_{DD}$ = 2.7 V, $I_{LOAD}$ = 1 mA at $V_{DD}$ = 1.8 V), DAC code = full scale | 10 | | | %FSR | | | | DAC output enabled and DAC code = midscale | | 0.25 | | | | | V <sub>OUT</sub> dc output impedance | DAC output enabled and DAC code = 8d for 10-bit resolution and code = 2d for 8-bit resolution | | 0.25 | | Ω | | | | DAC output enabled and DAC code = 1016d for 10-bit resolution and code = 254d for 8-bit resolution | | 0.26 | | | # 7.5 Electrical Characteristics (continued) all minimum/maximum specifications at $T_A$ = $-40^{\circ}$ C to +125°C and typical specifications at $T_A$ = 25°C, 1.8 V ≤ $V_{DD}$ ≤ 5.5 V, DAC reference tied to VDD, gain = 1x, DAC output pin (OUT) loaded with resistive load ( $R_L$ = 5 k $\Omega$ to AGND) and capacitive load ( $R_L$ = 200 pF to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|--------------------| | Z <sub>O</sub> | V <sub>FB</sub> dc output impedance <sup>(3)</sup> | DAC output enabled, DAC reference tied to VDD (gain = 1x) or internal reference (gain = 1.5x or 2x) | 160 | 200 | 240 | kΩ | | | | DAC output enabled, internal V <sub>REF</sub> , gain = 3x or 4x | 192 | 240 | 288 | | | | V <sub>OUT</sub> + V <sub>FB</sub> dc output<br>leakage <sup>(2)</sup> | At start up, measured when DAC output is disabled and held at $V_{DD}$ / 2 for $V_{DD}$ = 5.5 V | | | 7 | nA | | | Power supply rejection ratio (dc) | Internal V <sub>REF</sub> , gain = 2x, DAC at midscale;<br>V <sub>DD</sub> = 5 V ±10% | | 0.25 | | mV/V | | DYN | AMIC PERFORMANCE | , | | | ' | | | | Output valtage cettling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 10%FSR, V <sub>DD</sub> = 5.5 V | | 8 | | | | t <sub>sett</sub> | Output voltage settling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 10%FSR, V <sub>DD</sub> = 5.5 V, internal V <sub>REF</sub> , gain = 4x | | 12 | | μs | | | Slew rate | V <sub>DD</sub> = 5.5 V | , | 1 | | V/µs | | | Power-on glitch magnitude | At startup (DAC output disabled), $R_L$ = 5 k $\Omega$ , $C_L$ = 200 pF | | 75 | | mV | | | | At startup (DAC output disabled), $R_L = 100 \text{ k}\Omega$ | | 200 | | | | | Output enable glitch magnitude | DAC output disabled to enabled (DAC registers at zero scale, $R_L$ = 100 $k\Omega$ | | 250 | | mV | | | Output poigo voltago (pook to | 0.1 Hz to 10 Hz, DAC at midscale, V <sub>DD</sub> = 5.5 V | | 34 | | | | V <sub>n</sub> | Output noise voltage (peak to peak) | Internal $V_{REF}$ , gain = 4x, 0.1 Hz to 10 Hz, DAC at midscale, $V_{DD}$ = 5.5 V | | 70 | | $\mu V_{PP}$ | | | | Measured at 1 kHz, DAC at midscale, V <sub>DD</sub> = 5.5 V | | 0.2 | | | | | Output noise density | Internal $V_{REF}$ , gain = 4x, measured at 1 kHz, DAC at midscale, $V_{DD}$ = 5.5 V | | 0.7 | | µV/√ <del>Hz</del> | | | Power supply rejection ratio (ac) <sup>(3)</sup> | Internal V <sub>REF</sub> , gain = 4x, 200-mV 50-Hz or 60-Hz sine wave superimposed on power supply voltage, DAC at midscale | | <b>–71</b> | | dB | | | Code change glitch impulse | ±1 LSB change around mid code (including feedthrough) | | 10 | | nV-s | | | Code change glitch impulse magnitude | ±1 LSB change around mid code (including feedthrough) | | 15 | | mV | | VOL. | TAGE REFERENCE | | · | | | | | | Initial accuracy | T <sub>A</sub> = 25°C | | 1.212 | | V | | | Reference output temperature coefficient <sup>(2)</sup> | | | | 65 | ppm/°C | | EEP | ROM | | | | | | | | Endurance <sup>(2)</sup> | -40°C ≤ T <sub>A</sub> ≤ +85°C | | 20000 | | Cycles | | | Lituatatioe | T <sub>A</sub> > 85°C | | 1000 | | Cycles | | | Data retention <sup>(2)</sup> | T <sub>A</sub> = 25°C | | 50 | | Years | | | Sata rotondon | T <sub>A</sub> = 125°C | | 20 | | .0013 | | | EEPROM programming write cycle time <sup>(2)</sup> | | 10 | | 20 | ms | | DIGI | TAL INPUTS | | | | | | | | Digital feedthrough | DAC output static at midscale, fast mode plus, SCL toggling | | 20 | | nV-s | | | Pin capacitance | Per pin | | 10 | | pF | ## 7.5 Electrical Characteristics (continued) all minimum/maximum specifications at $T_A$ = $-40^{\circ}$ C to +125°C and typical specifications at $T_A$ = 25°C, 1.8 V ≤ $V_{DD}$ ≤ 5.5 V, DAC reference tied to VDD, gain = 1x, DAC output pin (OUT) loaded with resistive load ( $R_L$ = 5 k $\Omega$ to AGND) and capacitive load ( $R_L$ = 200 pF to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |-----------------|-----------------------------------------|------------------------------------------------------|-----|-------|------|------|--|--| | POW | POWER | | | | | | | | | | Load capacitor - CAP pin <sup>(2)</sup> | | 0.5 | | 15 | μF | | | | 1 | Current flowing into VDD | Normal mode, DACs at full scale, digital pins static | | 0.225 | 0.55 | mA | | | | I <sub>DD</sub> | Current flowing into VDD | DAC power-down, internal reference power down | | 80 | | μΑ | | | - (1) Measured with DAC output unloaded. For external reference between end-point codes: 8d to 1016d for 10-bit resolution, 2d to 254d for 8-bit resolution. For internal reference V<sub>DD</sub> ≥ 1.21 x gain + 0.2 V, between end-point codes: 8d to 1016d for 10-bit resolution, 2d to 254d for 8-bit resolution. - (2) Specified by design and characterization, not production tested. - (3) Specified with 200-mV headroom with respect to reference value when internal reference is used. - (4) Measured with DAC output unloaded. For 10-bit resolution, between end-point codes: 8d to 1016d and for 8-bit resolution, between end-point codes: 2d to 254d. ## 7.6 Timing Requirements: I<sup>2</sup>C Standard Mode all input signals are timed from VIL to 70% of $V_{DD}$ , 1.8 V $\leq$ $V_{DD}$ $\leq$ 5.5 V, $-40^{\circ}$ C $\leq$ $T_{A} \leq$ +125°C, and 1.8 V $\leq$ $V_{Dull-up} \leq$ $V_{DD}$ V | • | -g | MIN | NOM MAX | UNIT | |--------------------|-------------------------------------------------|------|---------|------| | f <sub>SCLK</sub> | SCL frequency | | 0.1 | MHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 4.7 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 4 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 4.7 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 4 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 250 | | ns | | t <sub>LOW</sub> | SCL clock low period | 4700 | | ns | | t <sub>HIGH</sub> | SCL clock high period | 4000 | | ns | | t <sub>F</sub> | Clock and data fall time | | 300 | ns | | t <sub>R</sub> | Clock and data rise time | | 1000 | ns | # 7.7 Timing Requirements: I<sup>2</sup>C Fast Mode all input signals are timed from VIL to 70% of $V_{DD}$ , 1.8 V $\leq$ $V_{DD}$ $\leq$ 5.5 V, $-40^{\circ}$ C $\leq$ $T_{A}$ $\leq$ +125 $^{\circ}$ C, and 1.8 V $\leq$ $V_{pull-up}$ $\leq$ $V_{DD}$ V | | | MIN | NOM MAX | UNIT | |--------------------|-------------------------------------------------|------|---------|-------| | f <sub>SCLK</sub> | SCL frequency | | 0.4 | 1 MHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 1.3 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 0.6 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 0.6 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 0.6 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 100 | | ns | | t <sub>LOW</sub> | SCL clock low period | 1300 | | ns | | t <sub>HIGH</sub> | SCL clock high period | 600 | | ns | | t <sub>F</sub> | Clock and data fall time | | 300 | ) ns | | t <sub>R</sub> | Clock and data rise time | | 300 | ) ns | # 7.8 Timing Requirements: I<sup>2</sup>C Fast Mode Plus all input signals are timed from VIL to 70% of $V_{DD}$ , 1.8 V $\leq$ $V_{DD}$ $\leq$ 5.5 V, $-40^{\circ}$ C $\leq$ $T_{A}$ $\leq$ +125 $^{\circ}$ C, and 1.8 V $\leq$ $V_{pull-up}$ $\leq$ $V_{DD}$ V | | | MIN | NOM MAX | UNIT | |--------------------|-------------------------------------------------|------|---------|------| | f <sub>SCLK</sub> | SCL frequency | | 1 | MHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 0.5 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 0.26 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 0.26 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 0.26 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 50 | | ns | | t <sub>LOW</sub> | SCL clock low period | 0.5 | | μs | | t <sub>HIGH</sub> | SCL clock high period | 0.26 | | μs | | t <sub>F</sub> | Clock and data fall time | | 120 | ns | | t <sub>R</sub> | Clock and data rise time | | 120 | ns | ## 7.9 Timing Requirements: GPI all input signals are timed from VIL to 70% of $V_{DD}$ . $V_{DD}$ = 1.8 V to 5.5 V and $T_A$ = -40°C to +125°C (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>GPIDELAY</sub> | GPI edge to start of operation delay, 1.7 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V <sup>(1)</sup> | | 2 | | μs | The value specified for $t_{\text{GPIDELAY}}$ in the timing table is in addition to 2x SLEW\_RATE for margin-high, low and function generation operations. The typical value for the total delay is $(2xSLEW_RATE + t_{GPIDELAY})$ . ## 7.10 Timing Diagram 図 7-1. I<sup>2</sup>C Timing Diagram ## 7.11 Typical Characteristics: $V_{DD} = 5.5 \text{ V}$ (Reference = $V_{DD}$ ) or $V_{DD} = 5 \text{ V}$ (Internal Reference) # 7.11 Typical Characteristics: $V_{DD} = 5.5 \text{ V}$ (Reference = $V_{DD}$ ) or $V_{DD} = 5 \text{ V}$ (Internal Reference) (continued) ## 7.12 Typical Characteristics: $V_{DD} = 1.8 \text{ V}$ (Reference = $V_{DD}$ ) or $V_{DD} = 2 \text{ V}$ (Internal Reference) # 7.12 Typical Characteristics: $V_{DD}$ = 1.8 V (Reference = $V_{DD}$ ) or $V_{DD}$ = 2 V (Internal Reference) (continued) ## 7.13 Typical Characteristics at T<sub>A</sub> = 25°C, 10-bit DAC, and DAC outputs unloaded (unless otherwise noted) 図 7-38. Full-Scale Settling Time, Rising Edge English Data Sheet: SLASEY5 図 7-39. Full-Scale Settling Time, Falling Edge at T<sub>A</sub> = 25°C, 10-bit DAC, and DAC outputs unloaded (unless otherwise noted) at T<sub>A</sub> = 25°C, 10-bit DAC, and DAC outputs unloaded (unless otherwise noted) ## 8 Detailed Description #### 8.1 Overview The 10-bit DAC53701 and 8-bit DAC43701 (DACx3701) are a pin-compatible family of buffered voltage-output, smart digital-to-analog converters (DACs). These smart DACs contain nonvolatile memory (NVM), an internal reference, a PMBus-compatible I<sup>2</sup>C interface, force-sense output, and a general-purpose input. The DACx3701 operate with either an internal reference or with a power supply as the reference, and provide a full-scale output of 1.8 V to 5.5 V. These devices communicate through an I<sup>2</sup>C interface, and support I<sup>2</sup>C standard mode (100 kbps), fast mode (400 kbps), and fast mode plus (1 Mbps). These devices also support specific PMBus commands such as *turn on/off, margin high or low*, and more. The GPI input can be configured as a power-down trigger, margin-high-low, function trigger, and medical alarm trigger. The DACx3701 also include digital slew rate control, and support basic signal generation such as *square*, *ramp*, and *sawtooth* waveforms. These devices can generate pulsewidth modulation (PWM) output with the combination of the triangular or sawtooth waveform and the FB pin. These features enable the DACx3701 to go beyond the limitations of a conventional DAC that depends on a processor to function. Because of processor-less operation and the *smart* feature set, the DACx3701 are called smart DACs. The DACx3701 have a power-on-reset (POR) circuit that makes sure all the registers start with default or user-programmed settings using NVM. The DAC output powers on in high-impedance mode (default); this setting can be programmed to $10k\Omega$ -GND using NVM. ## 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Digital-to-Analog Converter (DAC) Architecture The DACx3701 family of devices consists of string architecture with an output buffer amplifier. $\frac{1}{2}$ 8.2 shows the DAC architecture within the block diagram. This DAC architecture operates from a 1.8-V to 5.5-V power supply. These devices consume only 0.2 mA of current when using a 1.8-V power supply. The DAC output pin starts up in high-impedance mode, making these devices an excellent choice for power-supply control applications. To change the power-up mode to $10k\Omega$ -GND, program the DAC\_PDN bit (address: D1h), and load these bits in the device NVM. The DACx3701 devices include a *smart* feature set to enable processor-less operation and high-integration. The NVM enables a predictable startup. The GPI triggers the DAC output without the I<sup>2</sup>C interface in the absence of a processor or when the processor or software fails. The integrated functions and the FB pin enable PWM output for control applications. The FB pin enables this device to be used as a programmable comparator. The digital slew rate control and the Hi-Z power-down modes enable a hassle-free voltage margining and function. #### 8.3.1.1 Reference Selection and DAC Transfer Function The device writes the input data to the DAC data registers in straight-binary format. After a power-on or a reset event, the device sets all DAC registers to the values set in the NVM. #### 8.3.1.1.1 Power Supply as Reference By default, the DACx3701 operate with the power-supply pin (VDD) as a reference. $\pm$ 1 shows DAC transfer function when the power-supply pin is used as reference. The gain at the output stage is always 1x. $$V_{OUT} = \frac{DAC\_DATA}{2^{N}} \times V_{DD}$$ (1) where: - N is the resolution in bits, either 8 (DAC43701) or 10 (DAC53701). - DAC DATA is the decimal equivalent of the binary code that is loaded to the DAC register. - DAC DATA ranges from 0 to 2<sup>N</sup> 1. - V<sub>DD</sub> is used as the DAC reference voltage. #### 8.3.1.1.2 Internal Reference The DACx3701 also contain an internal reference that is disabled by default. Enable the internal reference by writing 1 to REF\_EN (address D1h). The internal reference generates a fixed 1.21-V voltage (typical). Using DAC\_SPAN (address D1h) bits, gain of 1.5x, 2x, 3x, 4x can be achieved for the DAC output voltage ( $V_{OUT}$ ) $\stackrel{>}{\Rightarrow}$ 2 shows DAC transfer function when the internal reference is used. $$V_{OUT} = \frac{DAC\_DATA}{2^{N}} \times V_{REF} \times GAIN$$ (2) where: - N is the resolution in bits, either 8 (DAC43701) or 10 (DAC53701). - DAC DATA is the decimal equivalent of the binary code that is loaded to the DAC register - DAC\_DATA ranges from 0 to 2<sup>N</sup> 1. - V<sub>RFF</sub> is the internal reference voltage = 1.21 V. - GAIN = 1.5x, 2x, 3x, 4x, based on DAC SPAN (address D1h) bits. #### 8.3.2 General-Purpose Input (GPI) The GPI pin of DACx3701 enables processorless operation. The GPI pin can be configured to trigger various functions, as shown in 表 8-1. The GPI\_EN bit in the TRIGGER (セクション 8.6.4) register enables or disables the GPI input. The GPI\_CONFIG field in the CONFIG2 (セクション 8.6.3) register maps the GPI pin to various functions. The GPI operations are edge-triggered once the device boots up. Once the power supply ramps up, the device registers the GPI level and executes the associated command. This feature allows the user to configure the initial output state at power-on. By default, the GPI pin is not mapped to any operation. Pull the GPI pin to high or low when not used. When the GPI pin is mapped to a specific function, the corresponding software bit functionality is disabled to avoid a race condition. When the GPI is mapped to margin-high or low trigger function, the output changes dynamically, unlike the behavior with I<sup>2</sup>C-based programming. This behavior is shown in セクション 9.2.1.3. All other constraints of the functions are applied to the GPI-based trigger. 表 8-1. GPI Configuration | REGISTER NAME | GPI_EN | GPI_CONFIG | PIN FUNCTION | PIN EDGE | COMMAND | |-------------------------------|---------|--------------------------------|----------------------------|-----------------------------------------------|----------------------------------------------| | | 0 | X | None | Х | No Operation (Default) | | | 1 | 000 | Power-Up, Down | Rising | Power-Up | | | ı | 000 | (Hi-Z) | Falling | Hi-Z Power-Down | | | 1 | 001 | Power-Up, Down | Rising | Power-Up | | | ı | 001 | (10-kΩ) | Falling | 10-kΩ Power-Down | | | 1 | 010 | Managia I Bala I assa | Rising | Margin High Trigger | | | ı | 010 | Margin-High, Low | Falling | Margin Low Trigger | | | 1 011 | 011 | 011 Function<br>Generation | Rising | Start Function Generation | | D2h, CONFIG2 and D3h, TRIGGER | ı | 1 011 | | Falling | Stop Function Generation | | 20, | 1 100 | High-Priority | Rising | Start High-Priority Medical Alarm | | | | ı | 100 | Medical Alarm | Falling | Stop High-Priority Medical Alarm | | | 1 101 | Medium-Priority | Rising | Start Medium-Priority Medical Alarm | | | | ı | 101 | Medical Alarm | Falling | Stop Medium-Priority Medical Alarm | | | 1 | 110 | Low-Priority | Rising | Start Low-Priority Medical Alarm | | | ı | 110 | Medical Alarm | Falling | Stop Low-Priority Medical Alarm | | | 1 | 111 | 12C Slave Address | Rising | Enable I <sup>2</sup> C Slave Address Update | | | 1 111 | I <sup>2</sup> C Slave Address | Falling | Disable I <sup>2</sup> C Slave Address Update | | #### 8.3.3 DAC Update The DAC output pin (OUT) is updated at the end of I<sup>2</sup>C DAC write frame. #### 8.3.3.1 DAC Update Busy The DAC\_UPDATE\_BUSY bit (address D0h) is set to 1 by the device when certain DAC update operations, such as *function generation*, *transition to margin high or low*, or any of the medical alarms are in progress. When the DAC\_UPDATE\_BUSY bit is set to 1, do not write to any of the DAC registers. After the DAC update operation is completed (DAC\_UPDATE\_BUSY = 0), any of the DAC registers can be written. #### 8.3.4 Nonvolatile Memory (EEPROM or NVM) The DACx3701 contain nonvolatile memory (NVM) bits. These memory bits are user programmable and erasable, and retain the set values in the absence of a power supply. All the register bits, as shown in 表 8-2, can be stored in the device NVM by setting NVM\_PROG = 1 (address D3h). The NVM\_BUSY bit (address D0h) is set to 1 by device when a NVM write or reload operation is ongoing. During this time, the device blocks all write operations to the device. The NVM\_BUSY bit is set to 0 after the write or reload operation is complete; at this point, all write operations to the device are allowed. The default value for all the registers in the DACx3701 is loaded from NVM as soon as a POR event is issued. Do not perform a read operation from the DAC register while NVM\_BUSY = 1. The DACx3701 also implement NVM\_RELOAD bit (address D3h). Set this bit to 1 for the device to start an NVM reload operation. After the operation is complete, the device autoresets this bit to 0. During the NVM\_RELOAD operation, the NVM\_BUSY bit is set to 1. 表 8-2. NVM Programmable Registers | REGISTER ADDRESS | REGISTER NAME | BIT ADDRESS | BIT NAME | | |------------------|-----------------|---------------|---------------------------------------|-------------| | | | | 13 | DEVICE_LOCK | | | | 11:9 | CODE_STEP | | | D1h | GENERAL CONFIG | 8:5 | SLEW_RATE | | | Dill | GENERAL_CONFIG | 4:3 | DAC_PDN | | | | | 2 | REF_EN | | | | | 1:0 | DAC_SPAN | | | | | | SLAVE_ADDRESS | | | | CONFIG2 | 13:11 | GPI_CONFIG | | | D2h | | 5:4 | INTERBURST_TIME | | | | | 3:2 PULSE_OFF | PULSE_OFF_TIME | | | | | 1:0 | PULSE_ON_TIME | | | D3h | TRIGGER | 10 | GPI_EN | | | 21h | DAC_DATA | 11:2 | DAC_DATA | | | 25h | DAC_MARGIN_HIGH | 11:4 | MARGIN_HIGH (8 most significant bits) | | | 26h | DAC_MARGIN_LOW | 11:4 | MARGIN_LOW (8 most significant bits) | | #### 8.3.4.1 NVM Cyclic Redundancy Check The DACx3701 implement a cyclic redundancy check (CRC) feature for the device NVM to make sure that the data stored in the device NVM is uncorrupted. There are two types of CRC alarm bits implemented in DACx3701: - NVM CRC ALARM USER - NVM CRC ALARM INTERNAL The NVM\_CRC\_ALARM\_USER bit indicates the status of user-programmable NVM bits, and the NVM\_CRC\_ALARM\_INTERNAL bit indicates the status of internal NVM bits The CRC feature is implemented by storing a 10-Bit CRC (CRC-10-ATM) along with the NVM data each time NVM program operation (write or reload) is performed and during the device start up. The device reads the NVM data and validates the data with the stored CRC. The CRC alarm bits (NVM\_CRC\_ALARM\_USER and NVM\_CRC\_ALARM\_INTERNAL address D0h) report any errors after the data are read from the device NVM. #### 8.3.4.2 NVM CRC ALARM USER Bit A logic 1 on NVM\_CRC\_ALARM\_USER bit indicates that the user-programmable NVM data are corrupt. During this condition, all registers in the DAC are initialized with factory reset values, and any DAC registers can be written to or read from. To reset the alarm bits to 0, issue a software reset (see \*\*EPY==>\* 8.3.7\*) command, or cycle power to the DAC. A power cycle also reloads the user-programmable NVM bits. In case of NVM data corruption, program the NVM again. #### 8.3.4.3 NVM CRC ALARM INTERNAL Bit A logic 1 on NVM\_CRC\_ALARM\_INTERNAL bit indicates that the internal NVM data are corrupt. During this condition, all registers in the DAC are initialized with factory reset values, and any DAC registers can be written to or read from. In case of a temporary failure, to reset the alarm bits to 0, issue a software reset (see \*\*L/Y=1\*) command or cycle power to the DAC. #### 8.3.5 Programmable Slew Rate When the DAC data registers are written, the voltage on DAC output $(V_{OUT})$ immediately transitions to the new code following the slew rate and settling time specified in $\frac{1}{2}$ 7.5. The slew rate control feature allows the user to control the rate at which the output voltage $(V_{OUT})$ changes. When this feature is enabled (using SLEW\_RATE[3:0] bits), the DAC output changes from the current code to the code in MARGIN\_HIGH (address 25h) or MARGIN\_LOW (address 26h) registers (when margin high or low commands are issued to the DAC) using the step and rate set in CODE\_STEP and SLEW\_RATE bits. With the default slew rate control setting (CODE\_STEP and SLEW\_RATE bits, address D1h), the output changes smoothly at a rate limited by the output drive circuitry and the attached load. Using this feature, the output steps digitally at a rate defined by bits CODE\_STEP and SLEW\_RATE on address D1h. SLEW\_RATE defines the rate at which the digital slew updates; CODE\_STEP defines the amount by which the output value changes at each update. $\frac{1}{2}$ 8-3 and $\frac{1}{2}$ 8-4 show different settings for CODE\_STEP and SLEW\_RATE. When the slew rate control feature is used, the output changes happen at the programmed slew rate. This configuration results in a staircase formation at the output. Do not write to CODE\_STEP, SLEW\_RATE, or DAC\_DATA during the output slew. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 表 8-3. Code Step | REGISTER ADDRESS<br>AND NAME | CODE_STEP[2] | CODE_STEP[1] | CODE_STEP[0] | COMMENT | |------------------------------|--------------|--------------|--------------|----------------------------------| | | 0 | 0 | 0 | Code step size = 1 LSB (default) | | | 0 | 0 | 1 | Code step size = 2 LSB | | | 0 | 1 | 0 | Code step size = 3 LSB | | D1h, GENERAL_CONFIG | 0 | 1 | 1 | Code step size = 4 LSB | | | 1 | 0 | 0 | Code step size = 6 LSB | | | 1 | 0 | 1 | Code step size = 8 LSB | | | 1 | 1 | 0 | Code step size = 16 LSB | | | 1 | 1 | 1 | Code step size = 32 LSB | #### 表 8-4. Slew Rate | 表 0-4. Siew Rate | | | | | | | | | |------------------------------|--------------|--------------|--------------|--------------|---------------------------|--|--|--| | REGISTER ADDRESS<br>AND NAME | SLEW_RATE[3] | SLEW_RATE[2] | SLEW_RATE[1] | SLEW_RATE[0] | TIME PERIOD (PER<br>STEP) | | | | | | 0 | 0 | 0 | 0 | 25.6 µs | | | | | | 0 | 0 | 0 | 1 | 32 µs | | | | | | 0 | 0 | 1 | 0 | 38.4 µs | | | | | | 0 | 0 | 1 | 1 | 44.8 µs | | | | | | 0 | 1 | 0 | 0 | 204.8 μs | | | | | | 0 | 1 | 0 | 1 | 256 µs | | | | | | 0 | 1 | 1 | 0 | 307.2 μs | | | | | D1h, GENERAL_CONFIG | 0 | 1 | 1 | 1 | 819.2 μs | | | | | DIII, GENERAL_CONFIG | 1 | 0 | 0 | 0 | 1638.4 µs | | | | | | 1 | 0 | 0 | 1 | 2457.6 µs | | | | | | 1 | 0 | 1 | 0 | 3276.8 µs | | | | | | 1 | 0 | 1 | 1 | 4915.2 μs | | | | | | 1 | 1 | 0 | 0 | 12 µs | | | | | | 1 | 1 | 0 | 1 | 8 µs | | | | | | 1 | 1 | 1 | 0 | 4 µs | | | | | | 1 | 1 | 1 | 1 | 0 μs, no slew (default) | | | | #### 8.3.6 Power-on-Reset (POR) The DACx3701 family of devices includes a power-on reset (POR) function that controls the output voltage at power up. After the $V_{DD}$ supply has been established, a POR event is issued. The POR causes all registers to initialize to default values, and communication with the device is valid only after a 30-ms, POR delay. The default value for all the registers in the DACx3701 is loaded from NVM as soon as the POR event is issued. When the device powers up, a POR circuit sets the device to the default mode. The POR circuit requires specific $V_{DD}$ levels, as indicated in $\boxtimes$ 8-1, in order to make sure that the internal capacitors discharge and reset the device on power up. To make sure that a POR occurs, $V_{DD}$ must be less than 0.7 V for at least 1 ms. When $V_{DD}$ drops to less than 1.65 V, but remains greater than 0.7 V (shown as the undefined region), the device may or may not reset under all specified temperature and power-supply conditions. In this case, initiate a POR. When $V_{DD}$ remains greater than 1.65 V, a POR does not occur. 図 8-1. Threshold Levels for V<sub>DD</sub> POR Circuit #### 8.3.7 Software Reset To initiate a device software reset event, write the reserved code 1010 to the SW\_RESET (address D3h). A software reset initiates a POR event. #### 8.3.8 Device Lock Feature The DACx3701 implement a device lock feature that prevents an accidental or unintended write to the DAC registers. The device locks all the registers when the DEVICE\_LOCK bit (address D1h) is set to 1. To bypass the DEVICE\_LOCK setting, write 0101 to the DEVICE\_UNLOCK\_CODE bits (address D3h). #### 8.3.9 PMBus Compatibility The PMBus protocol is an $I^2$ C-based communication standard for power-supply management. PMBus contains standard command codes tailored to power supply applications. The DACx3701 implement some PMBus commands such as *Turn Off*, *Turn On*, *Margin Low*, *Margin High*, *Communication Failure Alert Bit (CML)*, as well as *PMBUS revision*. $\boxtimes$ 8-2 shows typical PMBus connections. The EN\_PMBUS bit (Bit 12, address D1h) must be set to 1 to enable the PMBus protocol. 図 8-2. PMBus Connections Similar to I<sup>2</sup>C, PMBus is a variable length packet of 8-bit data bytes, each with a receiver acknowledge, wrapped between a start and stop bit. The first byte is always a 7-bit *slave address* followed by a *write* bit, sometimes called the *even address* that identifies the intended receiver of the packet. The second byte is an 8-bit *command* byte, identifying the PMBus command being transmitted using the respective command code. After the command byte, the transmitter either sends data associated with the command to write to the receiver command register (from most significant byte to least significant byte), or sends a new start bit indicating the desire to read the data associated with the command register from the receiver. Then the receiver transmits the data following the same most significant byte first format (see $\gtrsim$ 8-11). #### 8.4 Device Functional Modes #### 8.4.1 Power Down Mode The DACx3701 output amplifier and internal reference can be independently powered down through the DAC\_PDN bits (address D1h). At power up, the DAC output and the internal reference are disabled by default. In power-down mode, the DAC output (OUT pin) is in a high-impedance state. To change this state to $10k\Omega$ -A<sub>GND</sub> (at power up), use the DAC\_PDN bits (address D1h). The DAC power-up state can be programmed to any state (power-down or normal mode) using the NVM. 表 8-5 shows the DAC power-down bits. | 致 0-0. DAO 1 OWEI-DOWN DIG | | | | | | |----------------------------|------------|------------|----------------------------------------------|--|--| | REGISTER ADDRESS AND NAME | DAC_PDN[1] | DAC_PDN[0] | DESCRIPTION | | | | | 0 | 0 | Power up | | | | D1h, GENERAL_CONFIG | 0 | 1 | Power down to 10 kΩ | | | | | 1 | 0 | Power down to high impedance (HiZ) (default) | | | | | 1 | 1 | Power down to 10 kΩ | | | 表 8-5. DAC Power-Down Bits ## 8.4.2 Continuous Waveform Generation (CWG) Mode The DACx3701 implement a continuous waveform generation feature. To set the device to this mode, set the START\_FUNC\_GEN (address D3h) to 1. In this mode, the DAC output pin (OUT) generates a continuous waveform based on the FUNC\_CONFIG bits (address D1h). 表 8-6 shows the continuous waveforms that can be generated in this mode. The frequency of the waveform depends on the resistive and capacitive load on the OUT pin, high and low codes, and slew rate settings as shown in the following equations. $$f_{SQUARE-WAVE} = \frac{1}{2 \times SLEW\_RATE}$$ $$f_{TRIANGLE-WAVE} = \frac{1}{2 \times SLEW\_RATE \times \left(\frac{MARGIN\_HIGH-MARGIN\_LOW+1}{CODE\_STEP}\right)}$$ (4) $$f_{SAWTOOTH-WAVE} = \frac{1}{SLEW\_RATE \times \left(\frac{MARGIN\_HIGH-MARGIN\_LOW+1}{CODE\_STEP}\right)}$$ (5) #### where: - SLEW\_RATE is the programmable DAC slew rate specified in 表 8-4. - MARGIN\_HIGH and MARGIN\_LOW are the programmable DAC codes. - CODE\_STEP is the programmable DAC step code in 表 8-3. #### 表 8-6. FUNC CONFIG bits | REGISTER ADDRESS AND NAME | FUNC_CONFIG[1] | FUNC_CONFIG[0] | DESCRIPTION | |---------------------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 | 0 | Generates a triangle wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code with slope defined by SLEW_RATE and CODE_STEP (address D1h) bits | | D1h, GENERAL_CONFIG | 0 | 1 | Generates Saw-Tooth wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code, with rising slope defined by SLEW_RATE and CODE_STEP (address D1h) bits and immediate falling edge | | DIII, GENERAL_CONFIG | 1 | 0 | Generates Saw-Tooth wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code, with falling slope defined by SLEW_RATE and CODE_STEP (address D1h) bits and immediate rising edge | | | 1 | 1 | Generates a square wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code with pulse high and low period defined by SLEW_RATE (address D1h) bits | #### 8.4.3 PMBus Compatibility Mode The DACx3701 I<sup>2</sup>C interface implements some of the PMBus commands. 表 8-7 shows the supported PMBus commands that are implemented in DACx3701.The DAC uses MARGIN\_LOW (address 26h), MARGIN\_HIGH (address 25h) bits, SLEW\_RATE, and CODE\_STEP bits (address D1h) for PMBUS\_OPERATION\_CMD. The EN\_PMBUS bit (Bit 12, address D1h) must be set to 1 to enable the PMBus protocol. 表 8-7. PMBus Operation Commands | REGISTER ADDRESS AND NAME | PMBUS_OPERATION_CMD[15:8] | DESCRIPTION | |---------------------------|---------------------------|-------------| | | 00h | Turn off | | 01h, PMBUS_OPERATION | 80h | Turn on | | | 94h | Margin low | | | A4h | Margin high | The DACx3701 also implement PMBus features such as group command protocol and communication time-out failure. The CML bit (address 78h) indicates a communication fault in the PMBus. This bit is reset by writing 1. To get the PMBus version, read the PMBUS\_VERSION bits (address 98h). ## 8.4.4 Medical Alarm Generation Mode The DACx3701 are also used to generate continuous alarm tones for medical devices. Use a suitable analog mixer, audio amplifier, and a speaker to generate low, medium, or high priority alarm tones. See the *Application and Implementation* section for more details. The DACx3701 allow tunability and configurability to support different alarm generation. Using this approach, configurable medical alarm tones can be generated with a simple circuit, and with no need for runtime software. The GPI pin can be used for trigerring an alarm directly without using the I<sup>2</sup>C interface. This feature helps when the processor fails or the software crashes. This feature is also helpful when there is a power failure and the alarm circuit is driven by a battery or a super capacitor. #### 8.4.4.1 Low-Priority Alarm The MED\_ALARM\_LP bit (address D2h) is used to trigger a medical low-priority alarm generation. The DAC generates a continuous-alarm signal until this bit is set back to 0. After the bit is set to 0, the device does not abruptly end the alarm generation; the device stops only after completing the ongoing burst. #### 8.4.4.2 Medium-Priority Alarm The MED\_ALARM\_MP bit (address D2h) is used to trigger a medical medium-priority alarm generation. The DAC generates a continuous-alarm signal until this bit is set back to 0. After the bit is set to 0, the device does not abruptly end the alarm generation; the device stops only after completing the ongoing burst. #### 8.4.4.3 High-Priority Alarm The MED\_ALARM\_HP bit (address D2h) is used to trigger a medical high-priority alarm generation. The DAC generates a continuous-alarm signal until this bit is set back to 0. After the bit is set to 0, the device does not abruptly end the alarm generation; the device stops only after completing the ongoing burst. #### 8.4.4.4 Interburst Time The INTERBURST\_TIME bit (address D2h) is used set the time between two adjacent bursts. 表 8-8 lists the INTERBURST\_TIME settings. **MEDIUM PRIORITY REGISTER ADDRESS HIGH PRIORITY ALARM LOW PRIORITY ALARM** INTERBURST\_TIME[1:0] ALARM INTERBURST AND NAME **INTERBURST TIME** INTERBURST TIME TIME 2.60 s 00 2.55 s 01 3.06 s2.96 s D2h, CONFIG2 16 s 10 3.38 s3.52 s3.80 s 4.00 s 表 8-8. Interburst Time #### 8.4.4.5 Pulse Off Time The PULSE\_OFF\_TIME bit (address D2h) is used to control the low period of trapezoid in a medical alarm waveform. 表 8-9 lists the PULSE\_OFF\_TIME settings. | REGISTER ADDRESS<br>AND NAME | PULSE_OFF_TIME[1:0] | HIGH PRIORITY ALARM<br>PULSE OFF TIME | MEDIUM PRIORITY<br>ALARM PULSE OFF<br>TIME | LOW PRIORITY ALARM<br>PULSE OFF TIME | |------------------------------|---------------------|---------------------------------------|--------------------------------------------|--------------------------------------| | | 00 | 15 ms | 40 ms | 40 ms | | D2h, CONFIG2 | 01 | 36 ms | 60 ms | 60 ms | | DZII, GONFIGZ | 10 | 58 ms | 80 ms | 80 ms | | | 11 | 80 ms | 100 ms | 100 ms | 表 8-9. Pulse Off Time #### 8.4.4.6 Pulse On Time The PULSE\_ON\_TIME bit (address D2h) controls the high period of trapezoid in a medical alarm waveform. 表 8-10 lists the PULSE\_ON\_TIME settings. 表 8-10. Pulse On Time | REGISTER ADDRESS<br>AND NAME | PULSE_ON_TIME[1:0] | HIGH PRIORITY ALARM<br>PULSE ON TIME | MEDIUM PRIORITY<br>ALARM PULSE ON TIME | LOW PRIORITY ALARM<br>PULSE ON TIME | |------------------------------|--------------------|--------------------------------------|----------------------------------------|-------------------------------------| | | 00 | 80 ms | 130 ms | 130 ms | | D2h, CONFIG2 | 01 | 103 ms | 153 ms | 153 ms | | DZII, CONFIG2 | 10 | 126 ms | 176 ms | 176 ms | | | 11 | 150 ms | 200 ms | 200 ms | #### 8.5 Programming The DACx3701 devices have a 2-wire serial interface (SCL and SDA) as shown in the pin diagram of the local structures. When the bus is idle, both SDA and SCL lines are pulled high. All the l<sup>2</sup>C-compatible devices connect to the l<sup>2</sup>C bus through the open drain I/O pins, SDA and SCL. The I<sup>2</sup>C specification states that the device that controls communication is called a *master*, and the devices that are controlled by the master are called *slaves*. The master device generates the SCL signal. The master device also generates special timing conditions (start condition, repeated start condition, and stop condition) on the bus to indicate the start or stop of a data transfer. Device addressing is completed by the master. The master device on an I<sup>2</sup>C bus is typically a microcontroller or digital signal processor (DSP). The DACx3701 family operates as a slave device on the I<sup>2</sup>C bus. A slave device acknowledges master commands, and upon master control, receives or transmits data. Typically, the DACx3701 family operates as a slave receiver. A master device writes to the DACx3701, a slave receiver. However, if a master device requires the DACx3701 internal register data, the DACx3701 operate as a slave transmitter. In this case, the master device reads from the DACx3701. According to I<sup>2</sup>C terminology, read and write refer to the master device. The DACx3701 family is a slave and supports the following data transfer modes: - Standard mode (100 kbps) - Fast mode (400 kbps) - Fast mode plus (1.0 Mbps) The data transfer protocol for standard and fast modes is exactly the same; therefore, both modes are referred to as *F/S-mode* in this document. The fast mode plus protocol is supported in terms of data transfer speed, but not output current. The low-level output current would be 3 mA; similar to the case of standard and fast modes. The DACx3701 family supports 7-bit addressing. The 10-bit addressing mode is not supported. The device supports the general call reset function. Sending the following sequence initiates a software reset within the device: start or repeated start, 0x00, 0x06, stop. The reset is asserted within the device on the rising edge of the ACK bit, following the second byte. Other than specific timing signals, the $I^2C$ interface works with serial bytes. At the end of each byte, a ninth clock cycle generates and detects an acknowledge signal. An acknowledge is when the SDA line is pulled low during the high period of the ninth clock cycle. A not-acknowledge is when the SDA line is left high during the high period of the ninth clock cycle, as shown in $\boxtimes$ 8-3. 図 8-3. Acknowledge and Not Acknowledge on the I<sup>2</sup>C Bus #### 8.5.1 F/S Mode Protocol The following steps explain a complete transaction in F/S mode. - 1. The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in ⊠ 8-4. All I<sup>2</sup>C-compatible devices recognize a start condition. - 2. The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit (R/W) on the SDA line. During all transmissions, the master makes sure that data are valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse, as shown in 8-5. All devices recognize the address sent by the master and compare the address to the respective internal fixed address. Only the slave device with a matching address generates an acknowledge by pulling the SDA line low during the entire high period of the 9th SCL cycle, as shown in Figure 8-3. When the master detects this acknowledge, the communication link with a slave has been established. - 3. The master generates further SCL cycles to transmit (R/W bit 0) or receive (R/W bit 1) data to the slave. In either case, the receiver must acknowledge the data sent by the transmitter. The acknowledge signal can be generated by the master or by the slave, depending on which is the receiver. The 9-bit valid data sequences consists of 8-data bits and 1 acknowledge-bit, and can continue as long as necessary. - 4. To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low-to-high while the SCL line is high, as shown in ⋈ 8-4. This action releases the bus and stops the communication link with the addressed slave. All I²C-compatible devices recognize the stop condition. Upon receipt of a stop condition, the bus is released, and all slave devices then wait for a start condition followed by a matching address. 図 8-4. Start and Stop Conditions 図 8-5. Bit Transfer on the I<sup>2</sup>C Bus #### 8.5.2 I<sup>2</sup>C Update Sequence For a single update, the DACx3701 require a start condition, a valid $I^2C$ address byte, a command byte, and two data bytes, as listed in $\frac{1}{8}$ 8-11. 表 8-11. Update Sequence | MSB | | LSB | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | MSB | ••• | LSB | ACK | |-----------------------------------|--|-----------------------|-----|--------------------|---|-----|------|-----------|------|-----|------------------|----------|-----|-----|-----| | Address (A) byte<br>セクション 8.5.2.1 | | | | mmand b<br>ション 8.5 | , | | Data | byte - M | ISDB | | Data byte - LSDB | | | | | | DB [31:24] | | DB [31:24] DB [23:16] | | | | | ı | DB [15:8] | ] | | | DB [7:0] | | | | After each byte is received, the DACx3701 family acknowledges the byte by pulling the SDA line low during the high period of a single clock pulse, as shown in $\boxtimes$ 8-6. These four bytes and acknowledge cycles make up the 36 clock cycles required for a single update to occur. A valid I<sup>2</sup>C address byte selects the DACx3701 devices. 図 8-6. I<sup>2</sup>C Bus Protocol The command byte sets the operating mode of the selected DACx3701 device. For a data update to occur when the operating mode is selected by this byte, the DACx3701 device must receive two data bytes: the most significant data byte (MSDB) and least significant data byte (LSDB). The DACx3701 device performs an update on the falling edge of the acknowledge signal that follows the LSDB. When using fast mode (clock = 400 kHz), the maximum DAC update rate is limited to 10 kSPS. Using the fast mode plus (clock = 1 MHz), the maximum DAC update rate is limited to 25 kSPS. When a stop condition is received, the DACx3701 device releases the I<sup>2</sup>C bus and awaits a new start condition. #### 8.5.2.1 Address Byte The address byte, as shown in the following table, is the first byte received following the start condition from the master device. The first five bits (MSBs) of the address are factory preset to 10010. The next two bits of the address are controlled by the SLAVE\_ADDRESS field in the CONFIG2 register. Follow the procedure described in the next section to configure the slave address. The possible slave addresses using these bits are also shown in the next section. 表 8-12. Address Byte | COMMENT | | MSB | | | | | | | | | | | | |-------------------|-----|-----|-----|-----|-----|-----------------------|-----|--------|--|--|--|--|--| | _ | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | R/ W | | | | | | | General address | 1 | 0 | 0 | 1 | 0 | See 表<br>(slave addre | | 0 or 1 | | | | | | | Broadcast address | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | | | | | The DACx3701 family supports broadcast addressing, which can be used for synchronously updating or powering down multiple DACx3701 devices. The DACx3701 family is designed to work with other members of the family to support multichip synchronous updates. Using the broadcast address, the DACx3701 devices respond regardless of the states of the SLAVE\_ADDRESS bits. Broadcast is supported only in write mode. #### 8.5.2.1.1 Slave Address Configuration This section provides the step by step procedure to configure the I<sup>2</sup>C slave addresses for up to four DACs. Use the broadcast address for all the steps. - 1. Set GPI pin to 0b for all devices. - 2. Set GPI CONFIG in the CONFIG2 register to 111b. - 3. Set GPI\_EN in the TRIGGER register to 1b. - 4. Set the GPI pin to logic HIGH for the device that needs to be configured. - 5. Write data to SLAVE\_ADDRESS bit field in the CONFIG2 register. Only the device with GPI pin logic HIGH updates the SLAVE\_ADDRESS setting passed in the command. Make sure that the rest of the devices on the same I<sup>2</sup>C bus have their respective GPI pins set to logic LOW during this process. - 6. Toggle the GPI pin of the device bring programmed to logic LOW. - 7. Repeat steps (1) through (6) above to program the I2C slave addresses to all the devices on the bus. - 8. Set GPI EN to 0b. - 9. Change GPI CONFIG to 000b. - 10. Trigger NVM write operation. The devices are now ready for use. 表 8-13. Address Format | SLAVE ADDRESS | SLAVE_ADDRESS FIELD<br>IN CONFIG2 REGISTER | |---------------|--------------------------------------------| | 1001000 | 00 (default) | | 1001001 | 01 | | 1001010 | 10 | | 1001011 | 11 | ## 8.5.2.2 Command Byte 表 8-14 lists the command byte addresses. 表 8-14. Command Byte (Register Names) | ADDRESS | REGISTER NAME | | | | | | | |---------|-------------------|--|--|--|--|--|--| | D0h | STATUS | | | | | | | | D1h | GENERAL_CONFIG | | | | | | | | D2h | CONFIG2 | | | | | | | | D3h | TRIGGER | | | | | | | | 21h | DAC_DATA | | | | | | | | 25h | DAC_MARGIN_HIGH | | | | | | | | 26h | DAC_MARGIN_LOW | | | | | | | | 01h | PMBUS_OPERATION | | | | | | | | 78h | PMBUS_STATUS_BYTE | | | | | | | | 98h | PMBUS_VERSION | | | | | | | #### 8.5.3 I<sup>2</sup>C Read Sequence To read any register the following command sequence must be used: - 1. Send a start or repeated start command with a slave address and the R/ $\overline{W}$ bit set to 0 for writing. The device acknowledges this event. - 2. Send a command byte for the register to be read. The device acknowledges this event again. - 3. Send a repeated start with the slave address and the R/ $\overline{W}$ bit set to 1 for reading. The device acknowledges this event. - 4. The device writes the MSDB byte of the addressed register. The master must acknowledge this byte. - 5. Finally, the device writes out the LSDB of the register. An alternative reading method allows for reading back the value of the last register written. The sequence is a start or repeated start with the slave address and the $R/\overline{W}$ bit set to 1, and the two bytes of the last register are read out. The broadcast address cannot be used for reading. 表 8-15. Read Sequence | | | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | |---|----------------------------------|-----------------------------------------------|-------------|-----|-------|-----------------------------|---------|-----|--------|---------|----------------------------|---------------------------------------|--------|-----|------|-----|-----|-----|------|-----|-----| | s | MSB | | R/ W<br>(0) | ACK | MSB | | LSB | ACK | Sr | MSB | | R/ W<br>(1) | ACK | MSB | | LSB | ACK | мѕв | | LSB | ACK | | | ADDRESS<br>BYTE<br>セクション 8.5.2.1 | | Ē | | セ | MMA<br>SYTE<br>クショ<br>.5.2. | ≣<br> ン | | Sr | E<br>セ: | DRE<br>BYTI<br>クショ<br>.5.2 | ョン | | N | ISDI | В | | L | .SDI | В | | | | From I | om Master Slave From Master Slave From Master | | ter | Slave | Fro | m SI | ave | Master | Fro | m SI | lave | Master | | | | | | | | | # 8.6 Register Map # 表 8-16. Register Map | ADDRESS | | | MOST | SIGNIFICANT | DATA BYTE ( | MSDB) | | | LEAST SIGNIFICANT DATA BYTE (LSDB) | | | | | | | | | | |---------|----------------------------|--------------------------------|-----------------|-------------------------|-------------|------------------|-----------------------------|------------------------|------------------------------------|--------------------------|-----------------|----------------------|---------------|-------------------------|----------|---------|--|--| | ADDRESS | BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | BIT10 | ВІТ9 | BIT8 | BIT7 | ВІТ6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | BIT0 | | | | D0h | NVM_CRC_<br>ALARM_<br>USER | NVM_CRC_<br>ALARM_<br>INTERNAL | NVM_BUSY | DAC_<br>UPDATE_<br>BUSY | | | X | (1) | | | | DEVI | CE_ID | | VERSI | ON_ID | | | | D1h | FUNC_0 | CONFIG | DEVICE_<br>LOCK | EN_PMBUS | | CODE_STEP | | | SLEW_ | _RATE | | DAC | AC_PDN REF_EN | | DAC_SPAN | | | | | D2h | SLAVE_A | DDRESS | | GPI_CONFIG | | MED_<br>ALARM_HP | MED_<br>ALARM_MP | MED_<br>ALARM_LP | RESERVED INTERBUR | | | TERBURST_TIME PULSE_ | | PULSE_OFF_TIME PULSE_ON | | ON_TIME | | | | D3h | | DEVICE_UN | LOCK_CODE | | x | GPI_EN | DEVICE_<br>CONFIG_<br>RESET | START_<br>FUNC_<br>GEN | PMBUS_<br>MARGIN_<br>HIGH | PMBUS_<br>MARGIN_<br>LOW | NVM_<br>RELOAD | NVM_<br>PROG | | SW_F | RESET | | | | | 21h | | | X | | | • | • | DAC_DAT | A[9:0] (10-Bit) | or DAC_DATA[ | 7:0] (8-Bit) | | • | | ) | < | | | | 25h | | | X | | | | | MARGIN_HIG | H[9:0] (10-Bit) o | or MARGIN_HI | GH[7:0] (8-Bit) | | | | ) | < | | | | 26h | | 2 | X | | | | | MARGIN_LO\ | N[9:0] (10-Bit) o | or MARGIN_LC | DW[7:0] (8-Bit) | | | | ) | < | | | | 01h | PMBUS_OPERATION_CMD | | | | | | | | | N/A | | | | | | | | | | 78h | | | ) | Κ | | | CML | Х | | | | N | /A | | | | | | | 98h | PMBUS_VERSION | | | | | | | | | | | N | /A | | | | | | #### (1) X = Don't care. ## 表 8-17. Register Names | ADDRESS | REGISTER NAME | SECTION | |---------|-------------------|--------------| | D0h | STATUS | セクション 8.6.1 | | D1h | GENERAL_CONFIG | セクション 8.6.2 | | D2h | CONFIG2 | セクション 8.6.3 | | D3h | TRIGGER | セクション 8.6.4 | | 21h | DAC_DATA | セクション 8.6.5 | | 25h | DAC_MARGIN_HIGH | セクション 8.6.6 | | 26h | DAC_MARGIN_LOW | セクション 8.6.7 | | 01h | PMBUS_OPERATION | セクション 8.6.8 | | 78h | PMBUS_STATUS_BYTE | セクション 8.6.9 | | 98h | PMBUS_VERSION | セクション 8.6.10 | Product Folder Links: DAC53701 DAC43701 34 表 8-18. Access Type Codes | Access Type | Code | Description | |------------------------|------|----------------------------------------| | X | X | Don't care | | Read Type | | | | R | R | Read | | Write Type | | | | W | W | Write | | Reset or Default Value | | | | -n | | Value after reset or the default value | Product Folder Links: DAC53701 DAC43701 ## 8.6.1 STATUS Register (address = D0h) [reset = 000Ch or 0014h] ## 図 8-7. STATUS Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------------------|--------------------------------|--------------|-------------------------|----|----|-----|-----|---|---|---|---|----------------|-----------|----|-----|-------|-------| | NVM_CRC_<br>ALARM_<br>USER | NVM_CRC_<br>ALARM_<br>INTERNAL | NVM_<br>BUSY | DAC_<br>UPDATE_<br>BUSY | | | | Х | | X | | | | DEVICE_ID | | | VERSI | ON_ID | | R-0h | R-0h | R-0h | R-0h | | | X-0 | 00h | | | | | : R-3h<br>R-5h | | R- | ∙0h | | | ## 表 8-19. STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|------------------------|------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 15 | NVM_CRC_ALARM_USER | R | 0 | 0 : No CRC error in user NVM bits 1: CRC error in user NVM bits | | 14 | NVM_CRC_ALARM_INTERNAL | R | 0 | 0 : No CRC error in internal NVM<br>1: CRC error in internal NVM bits | | 13 | NVM_BUSY | R | 0 | 0 : NVM write or load completed, Write to DAC registers allowed 1 : NVM write or load in progress, Write to DAC register map not allowed | | 12 | DAC_UPDATE_BUSY | R | 0 | 0 : DAC outputs updated, Write to DAC registers allowed 1 : DAC outputs update in progress, Write to DAC register map not allowed | | 11 - 6 | Х | Х | 00h | Don't care | | 5 - 2 | DEVICE_ID | R | DAC53701: 3h<br>DAC43701: 5h | Device identifier: DAC53701: 3h DAC43701: 5h | | 1 - 0 | VERSION_ID | R | Oh | Silicon version identifier. This field may have a different value based on the silicon revision. | ## 8.6.2 GENERAL\_CONFIG Register (address = D1h) [reset = 01F0h] #### 図 8-8. GENERAL CONFIG Register | 15 14 | | 13 | 12 | 11 | 10 | 9 | 8 | 8 7 6 5 | | 4 | 3 | 2 | 1 | 0 | | |-----------------|--|-----------------|--------------|----|--------|----|---|---------|-------|---|------|-----|--------|------|------| | FUNC_<br>CONFIG | | DEVICE_<br>LOCK | EN_<br>PMBUS | CC | DE_ST | EP | | SLEW | _RATE | | DAC_ | PDN | REF_EN | DAC_ | SPAN | | R/ W-0h | | R/W-0h | R/W-0h | | R/W-0h | | | R/V | √-Fh | | R/W | -2h | R/W-0h | R/W | 7-0h | # 表 8-20. GENERAL\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |---------|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 14 | FUNC_CONFIG | R/W | 00 | 00: Generates a triangle wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code with slope defined by SLEW_RATE and CODE_STEP bits. 01: Generates Saw-Tooth wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code, with rising slope defined by SLEW_RATE and CODE_STEP bits and immediate falling edge. 10: Generates Saw-Tooth wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code, with falling slope defined by SLEW_RATE and CODE_STEP bits and immediate rising edge. 11: Generates a square wave between MARGIN_HIGH (address 25h) code to MARGIN_LOW (address 26h) code with pulse high and low period defined by SLEW_RATE bits. | | 13 | DEVICE_LOCK | R/W | 0 | 0: Device not locked 1: Device locked, the device locks all the registers. This bit can be overwritten (unlock device) by writing 0101 to the DEVICE_UNLOCK_CODE bits (address D3h) | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 8-20. GENERAL\_CONFIG Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description (continued) | |--------|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | EN_PMBUS | R/W | 0 | 0: PMBus mode disabled<br>1: PMBus mode enabled | | 11 - 9 | CODE_STEP | R/W | 000 | Code step for programmable slew rate control. 000: Code step size = 1 LSB (default) 001: Code step size = 2 LSB 010: Code step size = 3 LSB 011: Code step size = 4 LSB 100: Code step size = 6 LSB 101: Code step size = 8 LSB 110: Code step size = 16 LSB 111: Code step size = 32 LSB | | 8 - 5 | SLEW_RATE | R/W | 1111 | Slew rate for programmable slew rate control. 0000: 25.6 µs (per step) 0001: 32 µs (per step) 0010: 38.4 µs (per step) 0011: 44.8 µs (per step) 0010: 204.8 µs (per step) 0100: 204.8 µs (per step) 0101:256 µs (per step) 0111: 819.2 µs (per step) 0011: 819.2 µs (per step) 1000: 1.6384 ms (per step) 1001: 2.4576 ms (per step) 1010: 3.2768 ms (per step) 1011: 4.9152 ms (per step) 1100: 12 µs (per step) 1100: 12 µs (per step) 1111: No slew (default) | | 4 - 3 | DAC_PDN | R/W | 10 | 00: Power up 01: Power down to 10 kΩ 10: Power down to high impedance (default) 11: Power down to 10 kΩ | | 2 | REF_EN | R/W | 0 | 0: Internal reference disabled, V <sub>DD</sub> is DAC reference voltage, DAC output range from 0 to V <sub>DD</sub> . 1: Internal reference enabled, DAC reference = 1.21 V, DAC output range is a function of DAC_SPAN. | | 1 - 0 | DAC_SPAN | R/W | 00 | Only applicable when internal reference is enabled. 00: Reference to V <sub>OUT</sub> gain = 1.5x 01: Reference to V <sub>OUT</sub> gain = 2x 10: Reference to V <sub>OUT</sub> gain = 3x 11: Reference to V <sub>OUT</sub> gain = 4x | # 8.6.3 CONFIG2 Register (address = D2h) [reset = 0000h] # 図 8-9. CONFIG2 Register | 15 14 | 13 12 11 | 10 | 9 | 8 | 7 6 | 5 4 | 3 2 | 1 0 | |-------------------|----------------|----------------------|----------------------|----------------------|----------|-------------------------|--------------------|-------------------| | SLAVE_<br>ADDRESS | GPI_<br>CONFIG | MED_<br>ALARM_<br>HP | MED_<br>ALARM_<br>MP | MED_<br>ALARM_<br>LP | RESERVED | MED_ALARM_<br>DEAD_TIME | PULSE_<br>OFF_TIME | PULSE_<br>ON_TIME | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | RESERVED | R/W-0h | R/W-0h | R/W-0h | # 表 8-21. CONFIG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | | | | | |---------|-----------------|----------|-------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|--| | 15 - 14 | SLAVE_ADDRESS | R/W | 0h | AD1-AD0 of device a | evice address as per 表 8-13 | | | | | | | | | 13-11 | GPI_CONFIG | R/W | 0h | Refer to 表 8-1 for the | Refer to 表 8-1 for the GPI configuration | | | | | | | | | 10 | MED_ALARM_HP | R/W | 0 | 0: No medical alarm v<br>1: High priority medic | waveform generated<br>al alarm waveform ge | nerated | | | | | | | | 9 | MED_ALARM_MP | R/W | 0 | 0: No medical alarm v<br>1: Medium priority me | waveform generated<br>edical alarm waveform | generated | | | | | | | | 8 | MED_ALARM_LP | R/W | 0 | 0: No medical alarm v<br>1: Low priority medical | waveform generated<br>al alarm waveform ger | erated | | | | | | | | 7 - 6 | RESERVED | Reserved | 0 | RESERVED | cal alarm wavelorm generated | | | | | | | | | 5 - 4 | INTERBURST_TIME | R/W | 00 | High priority alarm<br>00: 2.55 s<br>01: 2.96 s<br>10: 3.38 s<br>11: 3.80 s | Medium priority<br>alarm<br>00: 2.60 s<br>01: 3.06 s<br>10: 3.52 s<br>11: 4.00 s | Low priority alarm<br>00: 16 s<br>01: 16 s<br>10: 16 s<br>11: 16 s | | | | | | | | 3 - 2 | PULSE_OFF_TIME | R/W | 00 | High priority alarm<br>00: 15 ms<br>01: 36 ms<br>10: 58 ms<br>11: 80 ms | Medium priority<br>alarm<br>00: 40 ms<br>01: 60 ms<br>10: 80 ms<br>11: 100 ms | Low priority alarm<br>00: 40 ms<br>01: 60 ms<br>10: 80 ms<br>11: 100 ms | | | | | | | | 1 - 0 | PULSE_ON_TIME | R/W | 00 | High priority alarm<br>00: 80 ms<br>01: 103 ms<br>10: 126 ms<br>11: 150 ms | Medium priority<br>alarm<br>00: 130 ms<br>01: 153 ms<br>10: 176 ms<br>11: 200 ms | Low priority alarm<br>00: 130 ms<br>01: 153 ms<br>10: 176 ms<br>11: 200 ms | | | | | | | # 8.6.4 TRIGGER Register (address = D3h) [reset = 0008h] # 図 8-10. TRIGGER Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|-------|-------|------|------------|-----------------------------|------------------------|---------------------------|--------------------------|----------------|--------------|---|------|-----|---| | DEVIC | CE_UNI | _OCK_ | _CODE | Х | GPI_<br>EN | DEVICE_<br>CONFIG_<br>RESET | START_<br>FUNC_<br>GEN | PMBUS_<br>MARGIN_<br>HIGH | PMBUS_<br>MARGIN_<br>LOW | NVM_<br>RELOAD | NVM_<br>PROG | S | SW_R | ESE | Γ | | | W- | 0h | | X-0h | R/W-0h | W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | | W- | 8h | | ## 表 8-22. TRIGGER Register Field Descriptions | Bit | Field | Туре | Reset | Description | |---------|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 12 | DEVICE_UNLOCK_CODE | W | 0000 | Write 0101 to unlock the device to bypass DEVICE_LOCK bit. | | 11 | Х | Х | 0h | Don't care | | 10 | GPI_EN | R/W | 0 | 0: GPI disabled<br>1: GPI enabled | | 9 | DEVICE_CONFIG_RESET | W | 0 | Device configuration reset not initiated Device configuration reset initiated. All registers loaded with factory reset values. | | 8 | START_FUNC_GEN | R/W | 0 | 0: Continuous waveform generation mode disabled 1: Continuous waveform generation mode enabled, device generates continuous waveform based on FUNC_CONFIG (address D1h), MARGIN_LOW (address 26h), MARGIN_HIGH (address 25h), and SLEW_RATE and CODE_STEP (address D1h) bits. | | 7 | PMBUS_MARGIN_HIGH | R/W | 0 | 0: PMBus margin high command not initiated 1: PMBus margin high command initiated, DAC output margins high to MARGIN_HIGH code (address 25h). This bit automatically resets to 0 after the DAC code reaches MARGIN_HIGH value. | | 6 | PMBUS_MARGIN_LOW | R/W | 0 | 0: PMBus margin low command not initiated 1: PMBus margin low command initiated, DAC output margins low to MARGIN_LOW code (address 26h). This bit automatically resets to 0 after the DAC code reaches MARGIN_LOW value. | | 5 | NVM_RELOAD | R/W | 0 | 0: NVM reload not initiated 1: NVM reload initiated, applicable DAC registers loaded with corresponding NVM. NVM_BUSY bit set to 1 which this operation is in progress This bit is self-resetting. | | 4 | NVM_PROG | R/W | 0 | 0: NVM write not initiated 1: NVM write initiated, NVM corresponding to applicable DAC registers loaded with existing register settings. NVM_BUSY bit set to 1 which this operation is in progress. This bit is self-resetting. | | 3 - 0 | SW_RESET | W | 1000 | 1000: Software reset not initiated 1010: Software reset initiated, DAC registers loaded with corresponding NVMs, all other registers loaded with default settings. | ## 8.6.5 DAC\_DATA Register (address = 21h) [reset = 0000h] # 図 8-11. DAC\_DATA Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|--------|-----------|--------|-----------|----------|------------|---|---|----|-----| | | > | < | | | | DAC_DA | TA[9:0] / | DAC_DA | TA[7:0] - | - MSB Le | ft aligned | | | 2 | X | | | X- | 0h | | | | | | R/W- | 000h | | | | | X- | -0h | ### 表 8-23. DAC\_DATA Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | X | Х | 0h | Don't care | | 11-2 | DAC_DATA[9:0] / DAC_DATA[7:0] | R/W | 000h | Writing to the DAC_DATA register forces the respective DAC channel to update the active register data to the DAC_DATA. Data are in straight binary format and use the following format: DACx3701: { DATA[9:0] } DACx3701: { DATA[7:0], X, X } X = Don't care bits | | 1-0 | X | Х | 0h | Don't care | # 8.6.6 DAC\_MARGIN\_HIGH Register (address = 25h) [reset = 0000h] ### 図 8-12. DAC\_MARGIN\_HIGH Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|-----|--------|-----------|--------|---------|----------|------------|------|---|----|-----| | | > | < | | | MAR | GIN_HI | GH[9:0] / | MARGIN | _HIGH[7 | :0] – MS | B Left ali | gned | | 2 | X | | | X- | 0h | | | | | | R/W- | 000h | | | | | X- | -0h | # 表 8-24. DAC\_MARGIN\_HIGH Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | X | Х | 0h | Don't care | | 11-2 | MARGIN_HIGH[9:0] /<br>MARGIN_HIGH[7:0] – MSB Left<br>aligned | R/W | 000h | Margin high code for DAC output. Data are in straight binary format and use the following format: DACx3701: { MARGIN_HIGH[[9:0] } DACx3701: { MARGIN_HIGH[[7:0], X, X } X = Don't care bits | | 1-0 | X | Х | 0h | Don't care | ## 8.6.7 DAC\_MARGIN\_LOW Register (address = 26h) [reset = 0000h] ## 図 8-13. DAC\_MARGIN\_LOW Register | 1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|---|-----|----|----|----|-----|---------|-----------|--------|---------|----------|-------------|------|---|----|-----| | | | X | ( | | | MAF | RGIN_LC | ) [0:9] W | MARGIN | _LOW[7: | 0] – MSE | 3 Left alig | jned | | 2 | X | | | | X-( | 0h | | | | | | R/W- | 000h | | | | | X- | -0h | ### 表 8-25. DAC\_MARGIN\_LOW Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | Х | Х | 0h | Don't care | | 11-2 | MARGIN_LOW[9:0] / MARGIN_LOW[7:0] – MSB Left aligned | R/W | 000h | Margin low code for DAC output. Data are in straight binary format and follows the format below: DACx3701: { MARGIN_LOW[[9:0] } DACx3701: { MARGIN_LOW[[7:0], X, X } X = Don't care bits | | 1-0 | Х | Х | 0h | Don't care | ## 8.6.8 PMBUS\_OPERATION Register (address = 01h) [reset = 0000h] ## 図 8-14. PMBUS\_OPERATION Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|------|--------|--------|------|---|---|---|---|---|-----|-----|---|---|---| | | | PMBU | JS_OPE | RATION | _CMD | | | | | | ) | < | | | | | | | | R/W | 7-00h | | | | | | | X-( | 00h | | | | ### 表 8-26. PMBUS\_OPERATION Register Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|---------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 - 8 | PMBUS_OPERATION_CMD | R/W | | PMBus operation commands 00h: Turn off 80h: Turn on A4h: Margin high, DAC output margins high to MARGIN_HIGH code (address 25h) 94h: Margin low, DAC output margins low to MARGIN_LOW code (address 26h) | | 7 - 0 | X | Х | 00h | Not applicable | # 8.6.9 PMBUS\_STATUS\_BYTE Register (address = 78h) [reset = 0000h] # 図 8-15. PMBUS\_STATUS\_BYTE Register | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|----|----|----|----|----|----|--------|------|-------|-----|---|---|---|---|---|---|--| | Ī | X | | | | | | | Х | | N/A | | | | | | | | | X-00h | | | | | | | R/W-0h | X-0h | X-00h | | | | | | | | | # 表 8-27. PMBUS\_STATUS\_BYTE Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |---------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 15 - 10 | X | Х | 00h | Don't care | | | | | | 9 | CML | R/W | 0 | O: No communication Fault 1: PMBus communication fault for write with incorrect number of clocks, read before write command, invalid command address, and invalid or unsupported data value; reset this bit by writing 1. | | | | | | 8 | X | X | 0h | Don't care | | | | | | 7 - 0 | X | Х | 00h | Not applicable | | | | | # 8.6.10 PMBUS\_VERSION Register (address = 98h) [reset = 2200h] # 図 8-16. PMBUS\_VERSION Register | | | | | | | | _ | | _ | | | | | | | |----|----|----|---------|--------|----|---|-------|---|---|---|---|---|---|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | F | PMBUS_\ | VERSIO | N | | X | | | | | | | | | | | | | R-2 | 22h | | | X-00h | | | | | | | | | ## 表 8-28. PMBUS\_VERSION Register Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|---------------|------|-------|----------------| | 15 - 8 | PMBUS_VERSION | R | 22h | PMBus version | | 7 - 0 | X | Х | 00h | Not applicable | # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 9.1 Application Information The DACx3701 are buffered, force-sense output, single-channel, DACs that include an NVM and internal reference and are available in a tiny 2-mm × 2-mm package. These DACs are designed for general-purpose applications in a wide range of end equipment. Some of the most common applications for these devices are power-supply margining and control, adaptive voltage scaling (AVS), set-and-forget LED biasing in mobile projectors, general-purpose function generation, medical alarm generation, and programmable comparator applications (such as smoke detectors, standalone PWM control loops, and offset and gain trimming in precision circuits). ## 9.2 Typical Applications This section explains the design details of three primary applications of DACx3701: programmable LED biasing, power-supply margining. and medical alarm generation. ### 9.2.1 Appliance Light Fade-In Fade-Out Appliances such as toaster ovens, microwave ovens, refrigerators, cloth dryers, and more implement door lights for monitoring the status of the function. These door lights dim and brighten when the door closes and opens, respectively. Appliance manufacturers prefer to provide a smooth-dimming transition for a better user experience. However, a microcontroller is required for such an operation, and implementing a separate microcontroller and associated software is a big overhead. For this reason, only high-end appliances have such features. The DACx3701 provides a simpler way to control the slew of such lights without software. $\boxtimes$ 9-1 shows the simplified circuit diagram of light fade-in fade-out using MOSFET based control and $\boxtimes$ 9-2 shows the circuit with an external LED driver. For high-power LEDs, external LED drivers with headroom control are preferred over MOSFET-based LED control. 図 9-1. Appliance Light Fade-In Fade-Out 図 9-2. Fade-In Fade-Out with Switching LED Driver #### 9.2.1.1 Design Requirements Slew time: approximately, 1.5 s Bright LED current: 20 mA Dim LED current: 10 mA #### 9.2.1.2 Detailed Design Procedure Choose a small $V_{SET}$ so that the power dissipation across $R_{SET}$ is minimum. Choose 1 V for the bright condition, which results in an $R_{SET}$ of (1 V / 20 mA) = 50 $\Omega$ . Set the DACx3701 output span to 1.8 V. The output buffer of the DAC is connected in a force-sense configuration to the MOSFET, as shown in $\boxtimes$ 9-1. This configuration compensates the gate-source voltage drop caused by temperature, drain current, and ageing of the MOSFET. Considering a typical gate-source voltage of 1.2 V and a power supply headroom of 200 mV, the VDD for the DAC must be a minimum of (1 V + 1.2 V + 200 mV) = 2.4 V. Use a standard 3.3-V or 5-V power supply for the DAC. A bipolar junction transistor (BJT) provides a much smaller base-emitter voltage drop, but a MOSFET has better matching between the drain and source currents. Choose a BJT over the MOSFET in case there is a less than 2.4-V supply voltage available for the DAC. Configure the MARGIN HIGH value to the code equivalent of 1 V; that is (1 V / 1.8 V) × 1024 = 569d or 0x239. The MARGIN LOW value should be the equivalent of the dim LED current that is 10 mA, which corresponds to a DAC voltage of (10 mA × 50 $\Omega$ ) = 500 mV. The code for MARGN LOW is (500 mV / 1.8 V) × 1024 = 284d or 0x11C. For control without the use of software, map the GPI to margin high-low operation as listed in $\frac{1}{8}$ 8-1. The rising edge of the GPI maps to the MARGIN HIGH value of the 20-mA LED current, and the falling edge maps to the MARGIN LOW value of the 10-mA LED current. When the DAC output is in the slewing condition, any change in the GPI state changes the direction of the slew after the ongoing SLEW\_RATE time, as shown in the Application Curves section. The slew time is given by (MARGIN\_HIGH – MARGIN\_LOW) $\times$ CODE\_STEP $\times$ SLEW\_RATE. For a 1.5-s slew time, CODE\_STEP $\times$ SLEW\_RATE = 1.5 / (569 – 284) = $\sim$ 5 ms. Choose the CODE\_STEP as 1 LSB and SLEW\_RATE of 4.9152 ms. This configuration provides a slew time of 1.4 s. Adjust the MARGIN HIGH and MARGIN LOW values for more granular control. The following pseudocode helps to get started with a light fade-in fade-out application: ``` //SYNTAX: WRITE <REGISTER NAME (Hex code)>, <MSB DATA>, <LSB DATA> //Write MARGIN-HIGH code (12-bit aligned) for bright LED light //For a 1.8-V output range, the 10-bit hex code for 1 V is 0x0239. //with 12-bit alignment, it becomes 0x08E4 WRITE DAC_MARGIN_HIGH(0x25), 0x08, 0xE4 //Write MARGIN-LOW code (12-bit aligned) for dim LED light //For a 1.8-V output range, the 10-bit hex code for 500 mV is 0x11c. //with 12-bit alignment, it becomes 0x0470 WRITE DAC_MARGIN_LOW(0x26), 0x04, 0x70 //Map GPI to margin high-low function WRITE CONFIG2(0xD2), 0x10, 0x00 //Enable GPI WRITE TRIGGER(0xD3), 0x04, 0x08 //Configure internal reference with 1.5x output span, and slew time and power-up the device //CODE_STEP: 1 LSB, SLEW_RATE: 4.9152 ms WRITE GENERAL_CONFIG(0xD1), 0x01, 0x64 //Program the EEPROM WRITE TRIGGER(0xD3), 0x04, 0x18 ``` #### 9.2.1.3 Application Curves 図 9-3. Light Fade-In-Fade-Out With GPI # 9.2.2 Power-Supply Margining A power-supply margining or scaling circuit is used to test and trim the output of a power converter. This example circuit is used to test a system by margining the power supplies, for adaptive voltage scaling, or to program a desired value at the output. Adjustable power supplies, such as LDOs and DC/DC converters provide a feedback or adjust input that is used to set the desired output. A precision voltage-output DAC is the best choice for controlling the power-supply output linearly. 9-4 shows a control circuit for a switch-mode power supply (SMPS) using the DACx3701. Typical applications of power-supply margining are communications equipment, enterprise servers, test and measurement, and general-purpose power-supply modules. 図 9-4. Power-Supply Margining Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 9.2.2.1 Design Requirements Power-supply nominal output: 3.3 V Reference voltage of the converter (V<sub>FB</sub>): 0.6 V Margin: ±10% (that is, 2.97 V to 3.63 V) DAC output range: 1.8 V Nominal current through R<sub>1</sub> and R<sub>2</sub>: 100 μA #### 9.2.2.2 Detailed Design Procedure The DACx3701 features a Hi-Z power-down mode that is set by default at power-up, unless the device is programmed otherwise using the NVM. When the DAC output is at Hi-Z, the current through $R_3$ is zero and the SMPS is set at the nominal output voltage of 3.3 V. To have the same nominal condition when the DAC powers up, bring up the device at the same output as $V_{FB}$ (that is 0.6 V). This configuration makes sure there is no current through $R_3$ even at power-up. Calculate $R_1$ as $(V_{OUT} - V_{FB}) / 100 \,\mu\text{A} = 27 \,k\Omega$ . To achieve $\pm 10\%$ margin-high and margin-low conditions, the DAC must sink or source additional current through R<sub>1</sub>. Calculate the current from the DAC (I<sub>MARGIN</sub>) using $\pm 6$ as 12 $\mu$ A. $$I_{MARGIN} = \left(\frac{V_{OUT} \times (1 + MARGIN) - V_{FB}}{R_1}\right) - I_{NOMINAL}$$ (6) #### where - I<sub>MARGIN</sub> is the margin current sourced or sinked from the DAC. - MARGIN is the percentage margin value divided by 100. - I<sub>NOMINAL</sub> is the nominal current through R<sub>1</sub> and R<sub>2</sub>. To calculate the value of $R_3$ , first decide the DAC output range, and make sure to avoid the codes near zero-scale and full-scale for safe operation in the linear region. A DAC output of 20 mV is a safe consideration as the minimum output, and (1.8 V - 0.6 V - 20 mV = 1.18 V) as the maximum output. When the DAC output is at 20 mV, the power supply goes to margin high, and when the DAC output is at 1.18 V, the power supply goes to margin low. Calculate the value of $R_3$ using $\not \equiv 7$ as 48.3 k $\Omega$ . Choose a standard resistor value and adjust the DAC outputs. Choosing $R_3$ = 47 k $\Omega$ makes the DAC margin high code as 1.164 V and the DAC margin low code as 36 mV. $$R_3 = \frac{\left|V_{DAC} - V_{FB}\right|}{I_{MARGIN}} \tag{7}$$ The DACx3701 have a slew rate feature that is used to toggle between margin high, margin low, and nominal outputs with a defined slew rate. See the セクション 8.6.2 for the slew rate setting details. 注 The MARGIN HIGH register value in DACx3701 results in the MARGIN LOW value at the power supply output. Similarly, the MARGIN LOW register value in DACx3701 results in the MARGIN HIGH value at the power-supply output. The pseudocode for getting started with a power-supply control application is as follows: ``` //SYNTAX: WRITE <REGISTER NAME (Hex code)>, <MSB DATA>, <LSB DATA> //write DAC code (12-bit aligned) for nominal output //For a 1.8-V output range, the 10-bit hex code for 0.6 V is 0x0155. With 12-bit alignment, it becomes 0x0554 WRITE DAC_DATA(0x21), 0x05, 0x54 //Write DAC code (12-bit aligned) for margin-low output at the power supply //For a 1.8-V output range, the 10-bit hex code for 1.164 V is 0x0296. With 12-bit alignment, it becomes 0x0A58 WRITE DAC_MARGIN_HIGH(0x25), 0x0A, 0x58 //Write DAC code (12-bit aligned) for margin-high output at the power supply //For a 1.8-V output range, the 10-bit hex code for 36 mV is 0x14. With 12-bit alignment, it becomes 0x50 WRITE DAC_MARGIN_LOW(0x26), 0x00, 0x50 //Power-up the device with enable internal reference with 1.5x output span. This will output the nominal voltage (0.6 V) //CODE_STEP: 2 LSB, SLEW_RATE: 25.6 µs WRITE GENERAL_CONFIG(0xD1), 0x12, 0x14 //Trigger margin-low output at the power supply WRITE TRIGGER (0xD3), 0x00, 0x80 //Trigger margin-high output at the power supply WRITE TRIGGER(0xD3), 0x00, 0x40 //write back DAC code (12-bit aligned) for nominal output WRITE DAC_DATA(0x21), 0x05, 0x54 ``` #### 9.2.2.3 Application Curves #### 9.2.3 Medical Alarm Generation All medical devices implementing an alarm system shall comply to IEC60601-1-8 standard for medical alarms, as per IEC60601-1 Ed 3.1. The regulatory tests are done at a system level; therefore, system level acoustics play a major role in compliance. A medical alarm is a common functional block in many medical devices. A portable implementation is needed that can also be customized to fit mechanical and audio or acoustic requirements. The DACx3701-based design is aimed at providing a programmable, standalone, and robust implementation. There are three types of alarms with different timing requirements: low priority, medium priority, and high priority. Usually, for easy identification, different timings are employed for different equipment. Medical device manufacturers prefer using their signature melodies within the limits of the standard. 図 9-7. Medical Alarm ### 9.2.3.1 Design Requirements Alarm envelope rise and fall time: 26 ms Alarm pulse frequency: 610 Hz #### 9.2.3.2 Detailed Design Procedure For the auditory alarm implementation, two DAC53701 devices are required: one device to generate the pulse envelope and the burst, and the second device to generate the pulse frequency, as shown in 🗵 9-7. The signals coming from both DACs are combined together using amplifier OP1 that has a shutdown pin, for example, the TLV9002S or OPA363. The combined signal is then ac-coupled to an audio amplifier, such as the TPA6211A1, to drive the speaker. The TPA6211A1 is an integrated Class-AB amplifier that can drive up to 3 W of output power with very little distortion. As per medical alarm standard IEC60601-1-8, the pulse frequency must be greater than 150 Hz, and must have at least four harmonic components that are within ±15 dB of each other. As a result of the square-wave pulse frequency and the mixing done by OP1, the speaker output generates multiple harmonics of the fundamental pulse frequency. The DACx3701 provide a range of timing options for the pulse frequency and envelope, and various options to program the pulse frequency and envelope timings. See セクション 8.4.4 for the alarm configuration options. Calculate the frequency of a square wave or pulse frequency using 式 3. The square-wave function has a limited number of frequencies because this function is programmed by the SLEW RATE bit alone. To get a higher number of frequencies, generate a triangular waveform with comparator mode output. Generate the triangular waveform using 3 4. Set the DAC output in the comparator mode by fixing the FB pin to the midscale of the DAC using a resistive voltage divider from $V_{DD}$ . Select $V_{DD}$ as the reference in this case using the GENERAL CONFIG register (see セクション 8.6.2). The following pseudocode helps to get started with a medical alarm application using two DACs: ``` //SYNTAX: WRITE <REGISTER NAME (Hex code)>, <MSB DATA>, <LSB DATA> //Power-up the first DAC, enable VDD reference //SLEW_RATE: 1.6384 ms (Square wave frequency: 610 Hz) WRITE GENERAL_CONFIG(0xD1), 0xD1, 0x58 //Set MARGIN_HIGH on the first DAC WRITE DAC_MARGIN_HIGH(0x25), 0x0F, 0xFC //Set MARGIN_LOW on the first DAC WRITE DAC_MARGIN_LOW(0x26), 0x00, 0x00 //Trigger square wave generation on the first DAC WRITE TRIGGER(0xD3), 0x01, 0x00 //Power-up the second DAC, enable VDD reference //CODE_STEP: 8 LSB, SLEW_RATE: 204.8 µs x 1.75 = 358.4 µs (Envelope rise/fall times for full-scale: ~26 ms) WRITE GENERAL_CONFIG(0xD1), 0x1A, 0xE8 //OPTION-1: Configure the second DAC for low-priority alarm with minimum time settings and trigger WRITE CONFIG2(0xD2), 0x01, 0x00 //OPTION-2: Configure the second DAC for medium-priority alarm with minimum time settings and trigger WRITE CONFIG2(0xD2), 0x02, 0x00 //OPTION-3: Configure the second DAC for high-priority alarm with minimum time settings and trigger WRITE CONFIG2(0xD2), 0x04, 0x00 //Set MARGIN_HIGH on the second DAC WRITE DAC_MARGIN_HIGH(0x25), 0x0F, 0xFC //Set MARGIN_LOW on the second DAC WRITE DAC_MARGIN_LOW(0x26), 0x00, 0x00 ``` ### 9.2.3.3 Application Curves # 10 Power Supply Recommendations The DACx3701 family of devices does not require specific supply sequencing. These devices require a single power supply, $V_{DD}$ . Use a 0.1- $\mu$ F decoupling capacitor for the $V_{DD}$ pin. Use a bypass capacitor with a value approximately 1.5 $\mu$ F for the CAP pin. # 11 Layout # 11.1 Layout Guidelines The DACx3701 pin configuration separates the analog, digital, and power pins for an optimized layout. For signal integrity, separate the digital and analog traces, and place decoupling capacitors close to the device pins. ### 11.2 Layout Example ☑ 11-1 shows an example layout drawing with decoupling capacitors and pullup resistors. (Note: Ground and power planes omitted for clarity) 図 11-1. Layout Example # 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: Texas, Instruments DAC53701EVM user's guide ### 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks PMBus<sup>™</sup> is a trademark of SMIF, Inc. TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | DAC43701DSGR | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4371 | | DAC43701DSGR.A | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4371 | | DAC43701DSGRG4 | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4371 | | DAC43701DSGRG4.A | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4371 | | DAC43701DSGT | Active | Production | WSON (DSG) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4371 | | DAC43701DSGT.A | Active | Production | WSON (DSG) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4371 | | DAC53701DSGR | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 5371 | | DAC53701DSGR.A | Active | Production | WSON (DSG) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 5371 | | DAC53701DSGT | Active | Production | WSON (DSG) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 5371 | | DAC53701DSGT.A | Active | Production | WSON (DSG) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 5371 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 17-Jun-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DAC43701, DAC53701: Automotive : DAC43701-Q1, DAC53701-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects 2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated