SCCS019D - MAY 1994 - REVISED NOVEMBER 2001

- Function, Pinout, and Drive Compatible With FCT and F Logic
- Reduced V<sub>OH</sub> (Typically = 3.3 V) Version of Equivalent FCT Functions
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Matched Rise and Fall Times
- Fully Compatible With TTL Input and Output Logic Levels
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- 64-mA Output Sink Current
   32-mA Output Source Current
- 3-State Outputs

#### **Q OR SO PACKAGE** (TOP VIEW) S 16 NCC 15 OE $I_{0a}$ 14 | I<sub>0c</sub> I<sub>1a</sub> [] 3 Y<sub>a</sub> [] 4 13 I<sub>1c</sub> I<sub>0b</sub> [] 5 12 Y<sub>C</sub> 11 🛮 I<sub>0d</sub> 6 $I_{1b}$ 10 | I<sub>1d</sub> Y<sub>b</sub> [] 7 GND 8 9]] Y<sup>d</sup>

#### description

The CY74FCT257T has four identical two-input multiplexers that select four bits of data from two sources under the control of a common data-select (S) input. The  $I_0$  inputs are selected when S is low, and the  $I_1$  inputs are selected when S is high. Data at the output is noninverted.

The CY74FCT257T is a logic implementation of a four-pole, two-position switch, where the position of the switch is determined by the logic levels at S. Outputs are in the high-impedance state when the output-enable ( $\overline{OE}$ ) input is high.

All but one device must be in the high-impedance state to avoid currents exceeding the maximum ratings if outputs are tied together.  $\overline{\text{OE}}$  inputs must ensure that there is no overlap when outputs of 3-state devices are tied together.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### PIN DESCRIPTION

| NAME | DESCRIPTION                      |
|------|----------------------------------|
| I    | Data inputs                      |
| S    | Common data-select input         |
| ŌĒ   | Output-enable input (active low) |
| Υ    | Data outputs                     |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACI      | KAGE†         | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|---------------|---------------|--------------------------|---------------------|
|                | QSOP – Q  | Tape and reel | 4.3           | CY74FCT257CTQCT          | FT257-3             |
|                | SOIC - SO | Tube          | 4.3           | CY74FCT257CTSOC          | F0T0F70             |
| -40°C to 85°C  |           | Tape and reel | 4.3           | CY74FCT257CTSOCT         | FCT257C             |
|                | QSOP – Q  | Tape and reel | 5             | CY74FCT257ATQCT          | FT257-1             |
|                | QSOP - Q  | Tape and reel | 6             | CY74FCT257TQCT           | FT257               |

 $<sup>^{\</sup>dagger} \ \text{Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines}$ are available at www.ti.com/sc/package.

#### **FUNCTION TABLE**

|    | INP | OUTPUT         |                |   |
|----|-----|----------------|----------------|---|
| OE | S   | I <sub>0</sub> | I <sub>1</sub> | Υ |
| Н  | Χ   | Χ              | Х              | Z |
| L  | Н   | Χ              | L              | L |
| L  | Н   | Χ              | Н              | Н |
| L  | L   | L              | Χ              | L |
| L  | L   | Н              | Χ              | Н |

H = High logic level, L = Low logic level, X = Don't care, Z = High-impedance state

# logic diagram





SCCS019D - MAY 1994 - REVISED NOVEMBER 2001

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range to ground potential                           | –0.5 V to 7 V  |
|--------------------------------------------------------------------|----------------|
| DC input voltage range                                             | –0.5 V to 7 V  |
| DC output voltage range                                            | –0.5 V to 7 V  |
| DC output current (maximum sink current/pin)                       | 120 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1): Q package | 90°C/W         |
| SO package                                                         | 57°C/W         |
| Ambient temperature range with power applied, T <sub>A</sub>       | –65°C to 135°C |
| Storage temperature range, T <sub>stq</sub>                        | 65°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 2)

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply voltage                 | 4.75 | 5   | 5.25 | V    |
| V <sub>IH</sub> | High-level input voltage       | 2    |     |      | V    |
| $V_{IL}$        | Low-level input voltage        |      |     | 8.0  | V    |
| I <sub>OH</sub> | High-level output current      |      |     | -32  | mA   |
| I <sub>OL</sub> | Low-level output current       |      |     | 64   | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -40  |     | 85   | °C   |

NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation.



## CY74FCT257T QUAD 2-INPUT MULTIPLEXER WITH 3-STATE OUTPUTS

SCCS019D - MAY 1994 - REVISED NOVEMBER 2001

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          |                                             | TEST CONDITIONS                                          |                                                                                                      | MIN | TYP† | MAX  | UNIT       |
|--------------------|---------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|------|------------|
| V <sub>IK</sub>    | $V_{CC} = 4.75,$                            | I <sub>IN</sub> = -18 mA                                 |                                                                                                      |     | -0.7 | -1.2 | V          |
| V <sub>OH</sub>    | $V_{CC} = 4.75,$                            | 2                                                        |                                                                                                      |     | ٧    |      |            |
| V <sub>OL</sub>    | $V_{CC} = 4.75,$                            | $I_{OL} = 64 \text{ mA}$                                 |                                                                                                      |     | 0.3  | 0.55 | V          |
| V <sub>hys</sub>   | All inputs                                  |                                                          |                                                                                                      |     | 0.2  |      | ٧          |
| I <sub>I</sub>     | $V_{CC} = 5.25 \text{ V},$                  | V <sub>IN</sub> = 5.25 V                                 |                                                                                                      |     |      | 5    | μΑ         |
| I <sub>IH</sub>    | $V_{CC} = 5.25 \text{ V},$                  | $V_{IN} = 2.7 \text{ V}$                                 |                                                                                                      |     |      | ±1   | μΑ         |
| I <sub>IL</sub>    | $V_{CC} = 5.25 \text{ V},$                  | $V_{IN} = 0.5 V$                                         |                                                                                                      |     |      | ±1   | μΑ         |
| I <sub>OZH</sub>   | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 2.7 V                                 |                                                                                                      |     |      | 10   | μΑ         |
| I <sub>OZL</sub>   | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 0.5 V                                 |                                                                                                      |     |      | -10  | μΑ         |
| los <sup>‡</sup>   | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 0 V                                   |                                                                                                      | -60 | -120 | -225 | mA         |
| I <sub>off</sub>   | $V_{CC} = 0 V$ ,                            | V <sub>OUT</sub> = 4.5 V                                 |                                                                                                      |     |      | ±1   | μΑ         |
| I <sub>CC</sub>    | $V_{CC} = 5.25 \text{ V},$                  | $V_{IN} \le 0.2 V$                                       | $V_{IN} \ge V_{CC} - 0.2 V$                                                                          |     | 0.1  | 0.2  | mA         |
| $\Delta I_{CC}$    | $V_{CC} = 5.25 \text{ V}, V_{IN} = 3$       | .4 V§, f <sub>1</sub> = 0, Outputs open                  |                                                                                                      |     | 0.5  | 2    | mA         |
| I <sub>CCD</sub> ¶ |                                             | out switching at 50% duty of $V_{IN} \ge V_{CC} - 0.2 V$ | cycle, Outputs open,                                                                                 |     | 0.06 | 0.12 | mA/<br>MHz |
|                    |                                             | One input switching at f <sub>1</sub> = 10 MHz           | $\begin{aligned} &V_{IN} \leq 0.2 \text{ V or} \\ &V_{IN} \geq V_{CC} - 0.2 \text{ V} \end{aligned}$ |     | 0.7  | 1.4  |            |
| . #                | $V_{CC} = 5.25 \text{ V},$<br>Outputs open, | at 50% duty cycle                                        | $V_{IN} = 3.4 \text{ V or GND}$                                                                      |     | 1    | 2.4  | A          |
| I <sub>C</sub> #   | OE = GND                                    | Four bits switching at f <sub>1</sub> = 2.5 MHz          | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$                                 | 0.7 |      | 1.4  | mA         |
|                    |                                             | at 50% duty cycle                                        | V <sub>IN</sub> = 3.4 V or GND                                                                       |     | 1.7  | 5.4  |            |
| C <sub>i</sub>     |                                             |                                                          |                                                                                                      |     | 5    | 10   | pF         |
| Co                 |                                             |                                                          |                                                                                                      |     | 9    | 12   | pF         |

<sup>&</sup>lt;sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

Where:

I<sub>C</sub> = Total supply current

I<sub>CC</sub> = Power-supply current with CMOS input levels

 $\Delta I_{CC}$  = Power-supply current for a TTL high input (V<sub>IN</sub> = 3.4 V)

 $D_H$  = Duty cycle for TTL inputs high  $N_T$  = Number of TTL inputs at  $D_H$ 

I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamperes and all frequencies are in megahertz.

| Values for these conditions are examples of the I<sub>CC</sub> formula.



<sup>\*</sup> Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

<sup>§</sup> Per TTL-driven input (V<sub>IN</sub> = 3.4 V); all other inputs at V<sub>CC</sub> or GND

<sup>¶</sup> This parameter is derived for use in total power-supply calculations.

<sup>&</sup>lt;sup>#</sup>  $I_C$  =  $I_{CC} + \Delta I_{CC} \times D_H \times N_T + I_{CCD}(f_0/2 + f_1 \times N_1)$ 

# CY74FCT257T **QUAD 2-INPUT MULTIPLEXER** WITH 3-STATE OUTPUTS SCCS019D - MAY 1994 - REVISED NOVEMBER 2001

# switching characteristics over operating free-air temperature range (see Figure 1)

| DADAMETED        | FROM           | то       | CY74F0 | FCT257T CY74FCT257AT CY74FCT257CT |     |     | Г257СТ |     |      |  |
|------------------|----------------|----------|--------|-----------------------------------|-----|-----|--------|-----|------|--|
| PARAMETER        | (INPUT)        | (OUTPUT) | MIN    | MAX                               | MIN | MAX | MIN    | MAX | UNIT |  |
| t <sub>PLH</sub> |                | V        | 1.5    | 6                                 | 1.5 | 5   | 1.5    | 4.3 |      |  |
| t <sub>PHL</sub> | I              | Y        | 1.5    | 6                                 | 1.5 | 5   | 1.5    | 4.3 | ns   |  |
| t <sub>PLH</sub> |                | V        | 1.5    | 10.5                              | 1.5 | 7   | 1.5    | 5.2 |      |  |
| t <sub>PHL</sub> | S              | Y        | 1.5    | 10.5                              | 1.5 | 7   | 1.5    | 5.2 | ns   |  |
| t <sub>PZH</sub> | Δ <del>.</del> | V        | 1.5    | 8.5                               | 1.5 | 7   | 1.5    | 6   |      |  |
| t <sub>PZL</sub> | ŌĒ             | Y        | 1.5    | 8.5                               | 1.5 | 7   | 1.5    | 6   | ns   |  |
| t <sub>PHZ</sub> | OF.            |          | V      | 1.5                               | 6   | 1.5 | 5.5    | 1.5 | 5    |  |
| t <sub>PLZ</sub> |                | ŌE Y     | 1.5    | 6                                 | 1.5 | 5.5 | 1.5    | 5   | ns   |  |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (0)          |
| CY74FCT257ATD         | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT257AT     |
| CY74FCT257ATD.B       | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT257AT     |
| CY74FCT257ATQCT       | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FT257-1      |
| CY74FCT257ATQCT.B     | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FT257-1      |
| CY74FCT257CTSOC       | Active | Production    | SOIC (DW)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT257C      |
| CY74FCT257CTSOC.B     | Active | Production    | SOIC (DW)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT257C      |
| CY74FCT257TQCT        | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FT257        |
| CY74FCT257TQCT.B      | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FT257        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT257ATQCT | SSOP | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| CY74FCT257TQCT  | SSOP | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device          | Package Type | Package Type Package Drawing Pins |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------------------------|----|------|-------------|------------|-------------|
| CY74FCT257ATQCT | SSOP         | DBQ                               | 16 | 2500 | 340.5       | 338.1      | 20.6        |
| CY74FCT257TQCT  | SSOP         | DBQ                               | 16 | 2500 | 340.5       | 338.1      | 20.6        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CY74FCT257ATD     | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| CY74FCT257ATD.B   | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| CY74FCT257CTSOC   | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| CY74FCT257CTSOC.B | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |

# D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SHRINK SMALL-OUTLINE PACKAGE



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated