Data sheet acquired from Harris Semiconductor SCHS195C January 1998 - Revised October 2003 # High-Speed CMOS Logic 4x4 Register File #### Features - Simultaneous and Independent Read and Write Operations - Expandable to 512 Words of n-Bits - Three-State Outputs - · Organized as 4 Words x 4 Bits Wide - Buffered Inputs - Typical Read Time = 16ns for 'HC670 $V_{CC}$ = 5V, $C_L$ = 15pF, $T_A$ = 25 $^{\rm o}$ C - Fanout (Over Temperature Range) - Standard Outputs...... 10 LSTTL Loads - Bus Driver Outputs ........... 15 LSTTL Loads - Wide Operating Temperature Range ...-55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, $V_{IL}$ = 0.8V (Max), $V_{IH}$ = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ ### Description The 'HC670 and CD74HCT670 are 16-bit register files organized as 4 words x 4 bits each. Read and write address and enable inputs allow simultaneous writing into one location while reading another. Four data inputs are provided to store the 4-bit word. The write address inputs (WA0 and WA1) determine the location of the stored word in the register. When write enable ( $\overline{WE}$ ) is low the word is entered into the address location and it remains transparent to the data. The outputs will reflect the true form of the input data. When ( $\overline{WE}$ ) is high data and address inputs are inhibited. Data acquisition from the four registers is made possible by the read address inputs (RA1 and RA0). The addressed word appears at the output when the read enable ( $\overline{RE}$ ) is low. The output is in the high impedance state when the ( $\overline{RE}$ ) is high. Outputs can be tied together to increase the word capacity to 512 x 4 bits. ### **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |---------------|---------------------|--------------| | CD54HC670F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC670E | -55 to 125 | 16 Ld PDIP | | CD74HC670M | -55 to 125 | 16 Ld SOIC | | CD74HC670MT | -55 to 125 | 16 Ld SOIC | | CD74HC670M96 | -55 to 125 | 16 Ld SOIC | | CD74HCT670E | -55 to 125 | 16 Ld PDIP | | CD74HCT670M | -55 to 125 | 16 Ld SOIC | | CD74HCT670MT | -55 to 125 | 16 Ld SOIC | | CD74HCT670M96 | -55 to 125 | 16 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250. ### **Pinout** (CERDIP) CD74HC670, CD74HCT670 (PDIP, SOIC) TOP VIEW 16 V<sub>CC</sub> D1 1 15 D0 D2 2 D3 3 14 WA0 13 WA1 RA1 4 12 WE RA0 5 11 RE Q3 6 10 Q0 Q2 [7 GND 8 9 Q1 CD54HC670 # Functional Diagram ### WRITE MODE SELECT TABLE | OPERATING | INP | UTS | INTERNAL<br>LATCHES | |--------------|-----|----------------|---------------------| | MODE | WE | D <sub>N</sub> | (NOTE 1) | | Write Data | L | L | L | | | L | Н | Н | | Data Latched | Н | Х | No Change | ### NOTE: ### **READ MODE SELECT TABLE** | | INP | UTS | | |-------------------|-----|---------------------------------|--------------------------| | OPERATING<br>MODE | RE | INTERNAL<br>LATCHES<br>(NOTE 2) | OUTPUT<br>Q <sub>N</sub> | | Read | L | L | L | | | L | Н | Н | | Disabled | Н | Х | (Z) | #### NOTE: - 2. The selection of the "internal latches" by Read Address (RA0 and RA1) are not constrained by $\overline{WE}$ or $\overline{RE}$ operation. - H = High Voltage Level - L = Low Voltage Level - X= Don't Care - Z = High Impedance "Off" State <sup>1.</sup> The Write Address (WA0 and WA1) to the "internal latches" must be stable while $\overline{WE}$ is LOW for conventional operation. ### **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> 0.5V to 7V | |-------------------------------------------------------| | DC Input Diode Current, I <sub>IK</sub> | | For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$ | | DC Output Diode Current, I <sub>OK</sub> | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ | | DC Drain Current, per Output, IO | | For $-0.5V < V_O < V_{CC} + 0.5V$ ±35mA | | DC Output Source or Sink Current per Output Pin, IO | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | | DC V <sub>CC</sub> or Ground Current, I <sub>CC</sub> | | | ### **Thermal Information** | Thermal Resistance (Typical, Note 3) $\theta_{JA}$ ( $^{o}C$ | :/W) | |--------------------------------------------------------------|--------------------| | E (PDIP) Package 6 | 67 | | | <b>7</b> 3 | | Maximum Junction Temperature | 150 <sup>0</sup> C | | Maximum Storage Temperature Range65°C to | 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | ### **Operating Conditions** | Temperature Range, $T_A$ | |-------------------------------------------------------------| | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> | | Input Rise and Fall Time | | 2V | | 4.5V | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. The package thermal impedance is calculated in accordance with JESD 51-7. ### **DC Electrical Specifications** | | | TES<br>CONDI | | v <sub>cc</sub> | 25°C | | | -40°C 1 | O 85°C | -55°C T | O 125°C | 4 I | |--------------------------|-----------------|------------------------------------|---------------------|-----------------|------|-----|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | VoH | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | OWICO Educa | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | TTE Education | | | -7.8 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | OWIGO Educa | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | 7.8 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | II | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | # DC Electrical Specifications (Continued) | | | TES<br>CONDI | _ | v <sub>cc</sub> | | 25°C | | | O 85°C | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------------------|------------------------------------|-----------------------------------------------|-----------------|------|------|------|------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μΑ | | Three- State Leakage<br>Current | | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μА | | HCT TYPES | | | • | | • | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> and<br>GND | 0 | 5.5 | - | | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Three- State Leakage<br>Current | | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 4) | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | |-------|------------| | WE | 0.3 | | WA0 | 0.2 | | WA1 | 0.4 | | RE | 1.5 | | DATA | 0.15 | | RA0 | 0.4 | | RA1 | 0.7 | NOTE: Unit Load is $\Delta l_{CC}$ limit specific in DC Electrical Specifications Table, e.g., 360µA max. at $25^{0}C.$ <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. # **Prerequisite for Switching Specifications** | | | | | 25°C | | -40 | °C TO 85 | 5°C | -55 <sup>0</sup> | °C TO 12 | 5°C | | |----------------------------------------|----------------------------------|---------------------|-----|------|-----|-----|----------|-----|------------------|----------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | HC TYPES | | | | | | | • | | | | | | | Setup Time<br>Data to WE | t <sub>SU</sub> , t <sub>h</sub> | 2 | 60 | - | - | 75 | - | - | 90 | - | - | ns | | Write to WE | | 4.5 | 12 | - | - | 15 | - | - | 18 | - | - | ns | | | | 6 | 10 | - | - | 13 | - | - | 15 | - | - | ns | | Hold Time | t <sub>H</sub> , t <sub>W</sub> | 2 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | Data to WE Write to WE | | 4.5 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | | | 6 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | Pulse Width WE | t <sub>W</sub> | 2 | 80 | - | - | 100 | - | - | 120 | - | - | ns | | | | 4.5 | 16 | - | - | 20 | - | - | 24 | - | - | ns | | | | 6 | 14 | - | - | 17 | - | - | 20 | - | - | ns | | Latch Time WE to RA0, | t <sub>LATCH</sub> | 2 | 100 | - | - | 125 | - | - | 150 | - | - | ns | | RA1 | | 4.5 | 20 | - | - | 25 | - | - | 30 | - | - | ns | | | | 6 | 17 | - | - | 21 | - | - | 26 | - | - | ns | | HCT TYPES | • | | | • | | | • | | | • | | | | Setup Time<br>Data to WE | t <sub>SU</sub> , t <sub>h</sub> | 4.5 | 12 | - | - | 15 | - | - | 18 | - | - | ns | | Hold Time<br>Data to WE<br>Write to WE | t <sub>H</sub> , t <sub>W</sub> | 4.5 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | Setup Time<br>Write to WE | t <sub>SU</sub> | 4.5 | 18 | - | - | 23 | - | - | 27 | - | - | ns | | Pulse Width WE | t <sub>W</sub> | 4.5 | 20 | - | - | 25 | - | - | 30 | - | - | ns | | Latch Time WE to RA0, RA1 | <sup>t</sup> LATCH | 4.5 | 25 | - | - | 31 | - | - | 38 | - | - | ns | # **Switching Specifications** $C_L = 50pF$ , Input $t_r$ , $t_f = 6ns$ | | | TEST | | | 25°C | | _ | С ТО<br>°С | | C TO<br>5°C | | |------------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|-----|------------|-----|-------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | $C_L = 50pF$ | | | | | | | | | | | Reading Any Word | | | 2 | - | - | 195 | - | 245 | - | 295 | ns | | | | | 4.5 | - | - | 39 | - | 49 | - | 59 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 16 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 33 | - | 42 | - | 50 | ns | | Write Enable to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 250 | - | 315 | - | 375 | ns | | | | | 4.5 | - | - | 50 | - | 63 | - | 75 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 21 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 43 | - | 54 | - | 64 | ns | # Switching Specifications $C_L = 50 pF$ , Input $t_r$ , $t_f = 6 ns$ (Continued) | | | TEST | | | 25°C | | -40 <sup>0</sup><br>85 | C TO<br>°C | | C TO<br>5°C | | |--------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|----------|-----|------------------------|------------|-----|-------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Data to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 256 | - | 315 | - | 375 | ns | | | | | 4.5 | - | - | 50 | - | 63 | - | 75 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 21 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 43 | - | 54 | - | 64 | ns | | Output Disable Time | t <sub>PLZ</sub> , t <sub>PHZ</sub> | $C_L = 50pF$ | 2 | - | - | 150 | - | 190 | - | 225 | ns | | | | | 4.5 | 1 | - | 30 | - | 38 | 1 | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | 1 | 12 | - | 1 | - | - | - | ns | | | | $C_L = 50pF$ | 6 | ı | - | 26 | ı | 33 | ı | 38 | ns | | Output Enable Time | t <sub>PZL</sub> , t <sub>PZH</sub> | $C_L = 50pF$ | 2 | 1 | - | 150 | - | 190 | 1 | 225 | ns | | | | | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | $C_L = 15pF$ | 5 | ı | 12 | - | ı | - | ı | - | ns | | | | $C_L = 50pF$ | 6 | 1 | - | 26 | - | 33 | 1 | 38 | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | $C_L = 50pF$ | 2 | 1 | - | 75 | 1 | 95 | - | 110 | ns | | | | | 4.5 | ı | - | 15 | ı | 19 | ı | 22 | ns | | | | | 6 | - | - | 13 | - | 10 | - | 19 | ns | | Input Capacitance | Cl | $C_L = 50pF$ | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | 20 | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 5, 6) | C <sub>PD</sub> | C <sub>L</sub> = 15pF | 5 | - | 59 | - | - | - | - | - | pF | | HCT TYPES | | | | | <u> </u> | | | <u> </u> | | <u> </u> | | | Propagation Delay<br>Reading Any Word | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 40 | - | 50 | - | 53 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 17 | - | - | - | - | - | ns | | Write Enable to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 50 | - | 63 | - | 75 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 21 | - | - | - | - | - | ns | | Data to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 50 | - | 63 | - | 75 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 21 | - | - | - | - | - | ns | | Output Disable Time | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | | Output Enable Time | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 38 | - | 48 | - | 57 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 16 | - | - | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | Input Capacitance | C <sub>l</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | 20 | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 5, 6) | C <sub>PD</sub> | C <sub>L</sub> = 15pF | 5 | - | 66 | - | - | - | - | - | pF | ### NOTES: - 5. $\ensuremath{C_{PD}}$ is used to determine the dynamic power consumption, per output. - 6. P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup> f<sub>i</sub> + Σ C<sub>L</sub> V<sub>CC</sub><sup>2</sup> f<sub>O</sub> where f<sub>i</sub> = Input Frequency, f<sub>O</sub> = Output Frequency, C<sub>L</sub> = Output Load Capacitance, V<sub>CC</sub> = Supply Voltage. ### Test Circuits and Waveforms NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS ### Test Circuits and Waveforms (Continued) FIGURE 7. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 8. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 9. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | CD74HC670E | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74HC670E | | CD74HC670E.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74HC670E | | CD74HC670M | Obsolete | Production | SOIC (D) 16 | - | - | Call TI | Call TI | -55 to 125 | HC670M | | CD74HC670M96 | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC670M | | CD74HC670M96.A | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC670M | | CD74HCT670E | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74HCT670E | | CD74HCT670E.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -55 to 125 | CD74HCT670E | | CD74HCT670M | Active | Production | SOIC (D) 16 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT670M | | CD74HCT670M.A | Active | Production | SOIC (D) 16 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT670M | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC670M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 23-May-2025 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | CD74HC670M96 | SOIC | D | 16 | 2500 | 353.0 | 353.0 | 32.0 | | www.ti.com 23-May-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC670E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC670E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC670E.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC670E.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT670E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT670E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT670E.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT670E.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT670M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HCT670M.A | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated