## Technical Data \_\_\_\_\_\_ CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573





## **Octal Transparent Latch, 3-State**

CD54/74AC/ACT563 - Inverting CD54/74AC/ACT573 - Non-Inverting

#### Type Features:

Buffered inputs

Typical propagation delay:

4.3 ns @ Vcc = 5 V, TA = 25° C, CL = 50 pF

The RCA-CD54/74AC563 and CD54/74AC573 and the CD54/74ACT563 and CD54/74ACT573 octal transparent 3state latches use the RCA ADVANCED CMOS technology. The outputs are transparent to the inputs when the Latch Enable ( $\overline{LE}$ ) is HIGH. When the Latch Enable ( $\overline{LE}$ ) goes LOW, the data is latched. The Output Enable ( $\overline{OE}$ ) controls the 3-state outputs. When the Output Enable ( $\overline{OE}$ ) is HIGH, the outputs are in the high-impedance state. The latch operation is independent of the state of the Output Enable.

The CD74AC/ACT563 and CD74AC/ACT573 are supplied in 20-lead dual-in-line plastic packages (E suffix) and in 20-lead dual-in-line small-outline plastic packages (M suffix). Both package types are operable over the following temperature ranges: Commercial (0 to 70°C); Industrial (-40 to +85°C); and Extended Industrial/Military (-55 to +125°C).

The CD54AC/ACT563 and CD54AC/ACT573, available in chip form (H'suffix), are operable over the -55 to +125°C temperature range.

#### Family Features:

- Exceeds 2-kV ESD Protection MIL-STD-883, Method 3015
- SCR-Latchup-resistant CMOS process and circuit design
- Speed of bipolar FAST\*/AS/S with significantly reduced power consumption
- Balanced propagation delays
- AC types feature 1.5-V to 5.5-V operation and balanced noise immunity at 30% of the supply
- ± 24-mA output drive current
  - Fanout to 15 FAST\* ICs
  - Drives 50-ohm transmission lines

\*FAST is a Registered Trademark of Fairchild Semiconductor Corp.

| Output<br>Enable | Latch<br>Enable | Data | AC/ACT563<br>Output | AC/ACT573<br>Output |
|------------------|-----------------|------|---------------------|---------------------|
| L                | н               | н    | L                   | н                   |
| L                | н               | L    | Н                   | L                   |
| L                | L               | 1    | н                   | L                   |
| L                | L               | h    | L                   | н                   |
| H                | X               | X    | Z                   | Z                   |

TRUTH TABLE

#### Note:

- L = Low voltage level
- H = High voltage level I = Low voltage level one set-up
- time prior to the high to low latch enable transition

h ≈ High voltage level one set-up time prior to the high to low latch enable transition.

- X = Don't Care
- Z = High Impedance State

This data sheet is applicable to the CD74AC563, CD54/74AC573, and CD54/74ACT573. The CD54AC563 and CD54/74ACT563 were not acquired from Harris Semiconductor.

File Number 1956

## CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573

#### MAXIMUM RATINGS, Absolute-Maximum Values:

|                    | - , · · · · · · · · · · · · · · · · · ·                                                                            | · · · · · · · · · · · · · · · · · · · |
|--------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| DC SUPF            | PLY-VOLTAGE (V <sub>cc</sub> )                                                                                     |                                       |
| DC INPU            | 1 DIODE CURRENT, In (for $V_1 < -0.5$ V or $V_1 > V_{cc} + 0.5$ V)                                                 | +20 mA                                |
| 00000              | $^{2}$ UT DIODE CURRENT, I <sub>ok</sub> (for V <sub>o</sub> < -0.5 V or V <sub>o</sub> > V <sub>oc</sub> + 0.5 V) | +50 mA                                |
| DC OUT             | $^{2}$ UT SOURCE OR SINK CURRENT per Output Pin, I <sub>0</sub> (for V <sub>0</sub> > -0.5 V or V <sub>0</sub>     | $> < V_{cc} + 0.5 V$ )                |
|                    |                                                                                                                    | +100 mA*                              |
| POWER I            | DISSIPATION PER PACKAGE (PD):                                                                                      |                                       |
| For T <sub>A</sub> | = -55 to +100°C (PACKAGE TYPE E)                                                                                   |                                       |
| For T <sub>A</sub> | = +100 to +125°C (PACKAGE TYPE E)                                                                                  | Derate Linearly at 8 mW/°C to 300 mW  |
| For IA             | = -55 to +70°C (PACKAGE TYPE M)                                                                                    |                                       |
| For TA             | = +70 to +125°C (PACKAGE TYPE M)                                                                                   | Derate Linearly at 6 mW/°C to 70 mW   |
| OPERALI            | NG-TEMPERATURE RANGE (T <sub>A</sub> ):                                                                            |                                       |
| PACK               | AGE TYPE F                                                                                                         |                                       |
| PACK/              | AGE TYPE E, M                                                                                                      | -40 to +125°C                         |
| STORAG             | E TEMPERATURE (T <sub>stg</sub> )                                                                                  | -65 to +150°C                         |
| LEAD TE            | MPERATURE (DURING SOLDERING):                                                                                      |                                       |
| At dist            | ance 1/16 $\pm$ 1/32 in. (1.59 $\pm$ 0.79 mm) from case for 10 s maximum $\dots$                                   | +265°C                                |
| Unit in            | serted into PC board min. thickness 1/16 in. (1.59 mm) with solder contactir                                       | ng lead tips only +300°C              |
|                    | 4 outputs per device; add $\pm$ 25 mA for each additional output.                                                  | - · ·                                 |
|                    |                                                                                                                    |                                       |

## **RECOMMENDED OPERATING CONDITIONS:**

For maximum reliability, normal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                                                                   | LIN        | IITS           |                      |
|----------------------------------------------------------------------------------------------------------------------------------|------------|----------------|----------------------|
| CHANACIERISTIC                                                                                                                   | MIN.       | MAX.           | UNITS                |
| Supply-Voltage Range, $V_{cc}^*$ :<br>(For T <sub>A</sub> = Full Package-Temperature Range)<br>AC Types<br>ACT Types             | 1.5<br>4.5 | 5.5<br>5.5     | vv                   |
| DC Input or Output Voltage, Vi, Vo                                                                                               | 0          | Vcc            | v                    |
| Operating Temperature, TA:                                                                                                       | -55        | +125           | l °C                 |
| Input Rise and Fall Slew Rate, dt/dv<br>at 1.5 V to 3 V(AC Types)<br>at 3.6 V to 5.5 V(AC Types)<br>at 4.5 V to 5.5 V(ACT Types) | 0<br>0     | 50<br>20<br>10 | ns/V<br>ns/V<br>ns/V |

\*Unless otherwise specified, all voltages are referenced to ground.

#### **TERMINAL ASSIGNMENT DIAGRAMS**

| õē 💾            |         | 20 VCC |
|-----------------|---------|--------|
| 00 <del>-</del> |         | 19 00  |
| 아 귀             |         | 18 QI  |
| 02 4            |         | 12 02  |
| 03 -            |         | 16 03  |
| D4 6            |         | 15 04  |
| 05 -            |         | 14 Ö5  |
| D6 -            |         | 13 06  |
| 0, 9            |         | 12 07  |
| GND 10          |         | LL IF  |
|                 |         | Le le  |
|                 | 420% W. |        |



#### CD54/74AC563, CD54/74ACT563

#### CD54/74AC573, CD54/74ACT573

9

## Technical Data CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573

STATIC ELECTRICAL CHARACTERISTICS: AC Series

| ······································ |                 |                                     |                        |                 |      | AMBIEN | Т ТЕМРЕ | RATURE | (T <sub>A</sub> ) - °( | C        |       |
|----------------------------------------|-----------------|-------------------------------------|------------------------|-----------------|------|--------|---------|--------|------------------------|----------|-------|
| CHARACTERISTICS                        |                 | TEST COI                            | NDITIONS               | v <sub>cc</sub> | +    | 25     | -40 t   | o +85  | -55 to +125            |          | UNITS |
|                                        |                 |                                     | l <sub>o</sub><br>(mA) | (V)             | MIN. | MAX.   | MIN.    | MAX.   | MIN.                   | MAX.     | ].    |
| High-Level Input                       |                 |                                     |                        | 1.5             | 1.2  |        | 1.2     | _      | 1.2                    | <u> </u> |       |
| Voltage                                | ViH             |                                     |                        | 3               | 2.1  |        | 2.1     | _      | 2.1                    |          | V     |
|                                        |                 |                                     |                        | 5.5             | 3.85 |        | 3.85    |        | 3.85                   |          | ]     |
| Low-Level Input                        |                 |                                     |                        | 1.5             | -    | 0.3    |         | 0.3    |                        | 0.3      |       |
| • Voltage                              | Vil             |                                     |                        | 3               |      | 0.9    | -       | 0.9    | _ · · ·                | 0.9      | ] v   |
|                                        |                 |                                     |                        | 5.5             |      | 1.65   |         | 1.65   |                        | 1.65     | 1     |
| High-Level Output                      |                 |                                     | -0.05                  | 1.5             | 1.4  |        | 1.4     |        | 1.4                    |          |       |
| Voltage                                | V <sub>он</sub> | VIH                                 | -0.05                  | 3               | 2.9  | -      | 2.9     | _      | 2.9                    | -        | 1     |
|                                        |                 | or                                  | -0.05                  | 4.5             | 4.4  |        | 4.4     |        | 4.4                    |          | 1     |
|                                        |                 | ViL                                 | -4                     | 3               | 2.58 | - 1    | 2.48    |        | 2.4                    | -        | l v   |
|                                        |                 |                                     | -24                    | 4.5             | 3.94 |        | 3.8     | -      | 3.7                    | _        | 1     |
|                                        |                 | . (                                 | -75                    | 5.5             |      |        | 3.85    | 1      | -                      | _        | 1     |
|                                        |                 | #. * {                              | -50                    | 5.5             |      | _      | _       |        | 3.85                   | _        | 1     |
| Low-Level Output                       |                 |                                     | 0.05                   | 1.5             |      | 0.1    |         | 0.1    |                        | 0.1      | 1     |
| Voltage                                | Vol             | ViH                                 | 0.05                   | 3               |      | 0.1    |         | 0.1    |                        | 0.1      | 1     |
|                                        |                 | or                                  | 0.05                   | 4.5             | -    | 0.1    |         | 0.1    | _                      | 0.1      | 1     |
|                                        |                 | VIL                                 | 12                     | 3               | _    | 0.36   |         | 0.44   | _                      | 0.5      | l v   |
|                                        |                 |                                     | 24                     | 4.5             | - 1  | 0.36   |         | 0.44   | _                      | 0.5      | 1     |
| •                                      |                 | (                                   | 75                     | 5.5             |      |        |         | 1.65   | _                      | _        | 1     |
|                                        |                 | #, * {                              | 50                     | 5.5             | _    |        |         | _      |                        | 1.65     | 1     |
| Input Leakage<br>Current               | 1,              | V <sub>cc</sub><br>or<br>GND        |                        | 5.5             | _    | ±0.1   |         | ±1     | _                      | ±1       | μA    |
| 3-State Leakage<br>Current             | l <sub>oz</sub> | V <sub>IH</sub><br>or               |                        |                 |      |        |         |        |                        |          |       |
|                                        |                 | ν <sub>ιι</sub><br>V <sub>o</sub> = |                        | 5.5             | _    | ±0.5   | _       | ±5     | _                      | ±10      | μA    |
|                                        |                 | V <sub>cc</sub><br>or<br>GND        |                        |                 |      |        |         |        |                        |          |       |
| Quiescent Supply<br>Current, MSI       | Icc             | V <sub>cc</sub><br>or<br>GND        | 0                      | 5.5             |      | 8      |         | 80     |                        | 160      | μΑ    |

#Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. \* Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C.

## \_ Technical Data

# CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573

#### STATIC ELECTRICAL CHARACTERISTICS: ACT Series

|                                                                                  |                      |                                                  |                            |                  | AMBIENT TEMPERATURE (TA) - °C |      |          |       |             |      |              |
|----------------------------------------------------------------------------------|----------------------|--------------------------------------------------|----------------------------|------------------|-------------------------------|------|----------|-------|-------------|------|--------------|
| CHARACTERIST                                                                     | ICS                  | TEST CO                                          | NDITIONS                   | V <sub>cc</sub>  | +                             | +25  |          | o +85 | -55 to +125 |      |              |
|                                                                                  |                      | (V)                                              | I <sub>o</sub> (V)<br>(mA) |                  | MIN.                          | MAX. | MIN.     | MAX.  | MIN.        | MAX. |              |
| High-Level Input<br>Voltage                                                      | ViH                  |                                                  |                            | 4.5<br>to<br>5.5 | 2                             | _    | 2        | _     | 2           |      | v            |
| Low-Level Input<br>Voltage                                                       | ViL                  |                                                  |                            | 4.5<br>to<br>5.5 |                               | 0.8  | -        | 0.8   |             | 0.8  | v            |
| High-Level Output                                                                |                      | VIH                                              | -0.05                      | 4.5              | 4.4                           | _    | 4.4      | _     | 4.4         |      | 1            |
| Voltage                                                                          | V <sub>он</sub>      | or<br>V <sub>IL</sub>                            | -24                        | 4.5              | 3.94                          |      | 3.8      | _     | 3.7         | · _  | <b>v</b> . • |
|                                                                                  |                      | #, * {                                           | -75                        | 5.5              |                               |      | 3.85     |       |             |      | ] *.         |
|                                                                                  |                      | <u> </u>                                         | -50                        | <u>5</u> .5      |                               |      | <u> </u> |       | 3.85        |      | ]            |
| Low-Level Output<br>Voltage                                                      | Vol                  | V <sub>iн</sub><br>or                            | 0.05                       | 4.5              |                               | 0.1  | -        | 0.1   |             | 0.1  |              |
| t bridge                                                                         |                      | 24                                               | 4.5                        | _                | 0.36                          | _    | 0.44     | _     | 0.5         | Ì    |              |
|                                                                                  |                      | #, * {                                           | 75                         | 5.5              |                               | _    | _        | 1.65  |             | _    | V            |
|                                                                                  |                      | <u>"'</u> )                                      | 50                         | 5.5              |                               | _    | _        |       |             | 1.65 | ]            |
| Input Leakage<br>Current                                                         | հ                    | V <sub>cc</sub><br>or<br>GND                     |                            | 5.5              | _                             | ±0.1 | _        | ±1    | _           | ±1   | μA           |
| 3-State Leakage<br>Current                                                       | loz                  | ViH<br>or<br>ViL                                 |                            |                  |                               |      |          |       |             |      |              |
|                                                                                  |                      | V <sub>o</sub> =<br>V <sub>cc</sub><br>or<br>GND |                            | 5.5              |                               | ±0.5 | —        | ±5    |             | ±10  | μA           |
| Quiescent Supply<br>Current, MSI                                                 | lcc                  | V <sub>cc</sub><br>or<br>GND                     | 0                          | 5.5              |                               | 8    | -        | 80    | _           | 160  | μA           |
| Additional Quiescent S<br>Current per Input Pi<br>TTL Inputs High<br>1 Unit Load | Supply<br>in<br>∆Icc | Vcc-2.1                                          |                            | 4.5<br>to<br>5.5 | -                             | 2.4  |          | 2.8   | _           | 3    | mA           |

#Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. \*Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C.

#### ACT INPUT LOADING TABLE

| INPUT | UNIT LOAD* |        |  |  |  |  |
|-------|------------|--------|--|--|--|--|
| INPUT | ACT563     | ACT573 |  |  |  |  |
| ÕE    | 0.87       | 0.87   |  |  |  |  |
| Dn    | 0.5        | 0.5    |  |  |  |  |
| LE    | 0.8        | 0.8    |  |  |  |  |

\*Unit load is  $\Delta I_{CC}$  limit specified in Static Characteristics Chart, e.g., 2.4 mA max. @ 25°C.

9

## Technical Data CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573

PREREQUISITE FOR SWITCHING: AC Series

|                 |                |                        | AMBI | ENT TEMPE | RATURE (1   | Г <sub>л</sub> ) -° С |       |
|-----------------|----------------|------------------------|------|-----------|-------------|-----------------------|-------|
| CHARACTERISTICS | SYMBOL         | V <sub>cc</sub><br>(V) |      | o +85     | -55 to +125 |                       | UNITS |
|                 |                | (*)                    | MIN. | MAX.      | MIN.        | MAX.                  |       |
| LE Pulse        |                | 1.5                    | 44   | <u> </u>  | 50          |                       |       |
| Width           | tw             | 3.3*                   | 4.9  |           | 5.6         | - 1                   | ns    |
|                 |                | 5†                     | 3.5  | —         | 4           | _                     |       |
| Setup Time      |                | 1.5                    | 2    | _         | 2           | _                     |       |
| Data to LE      | tsu            | 3.3                    | 2    |           | 2           | _                     | ns    |
|                 |                | 5                      | 2    | -         | 2           |                       |       |
| Hold Time       |                | 1.5                    | 33   |           | 38          | _                     |       |
| Data to LE      | t <sub>H</sub> | 3.3                    | 3.7  | <b>—</b>  | 4.2         | -                     | ns    |
|                 |                | 5                      | 2.6  |           | 3           | -                     |       |

\*3.3 V: min. is @ 3 V

†5 V: min. is @ 4.5 V

#### SWITCHING CHARACTERISTICS: AC Series; t,, t, = 3 ns, CL = 50 pF

|                                                                                             |                                   | V <sub>cc</sub>   |                | ENT TEMPE           |                |                     | 4  |
|---------------------------------------------------------------------------------------------|-----------------------------------|-------------------|----------------|---------------------|----------------|---------------------|----|
| CHARACTERISTICS                                                                             | SYMBOL                            | ▼cc<br>(V)        | -40 t          | o +85               | -55 to         | <u>) +125</u>       |    |
|                                                                                             |                                   |                   | MIN.           | MAX.                | MIN.           | MAX.                |    |
| Propagation Delays:<br>Data to Qn<br>AC563                                                  | tplн<br>tphl                      | 1.5<br>3.3*<br>5† |                | 119<br>13.4<br>9.5  | <br>3.7<br>2.6 | 131<br>14.7<br>10.5 | ns |
| AC573                                                                                       | telh<br>tehl                      | 1.5<br>3.3<br>5   | <br>3.1<br>2.2 | 96<br>10.8<br>7.7   |                | 106<br>11.9<br>8.5  | ns |
| LE on Qn<br>AC563                                                                           | tplh<br>tphl                      | 1.5<br>3.3<br>5   |                | 136<br>15.3<br>10.9 | <br>4.2<br>3   | 150<br>16.8<br>12   | ns |
| AC573                                                                                       | tplн<br>tphl                      | 1.5<br>3.3<br>5   | 4.3<br>3.1     | 136<br>15.3<br>10.9 | <br>4.2<br>3   | 150<br>16.8<br>12   | ns |
| Output Enable Times                                                                         | tezi<br>tezh                      | 1.5<br>3.3<br>5   | <br>4.1<br>2.7 | 119<br>14.4<br>9.5  |                | 131<br>15.8<br>10.5 | ns |
| Output Disable Times                                                                        | t <sub>PLZ</sub><br>tpнz          | 1.5<br>3.3<br>5   |                | 131<br>13.1<br>10.5 | 3.6<br>2.9     | 144<br>14.4<br>11.5 | ns |
| Power Dissipation Capacitance                                                               | CPD§                              |                   | 63             | Тур.                | 63             | Тур.                | рF |
| Min. (Valley) Vон<br>During Switching of Other Outputs<br>(Output Under Test Not Switching) | V <sub>онv</sub><br>See<br>Fig. 1 | 5                 | 4 Typ. @ 25°C  |                     | v              |                     |    |
| Max. (Peak) VoL<br>During Switching of Other Outputs<br>(Output Under Test Not Switching)   | Volp<br>See<br>Fig. 1             | 5                 |                | ,<br>1 Тур. (       | @ 25° C        |                     | v  |
| Input Capacitance                                                                           | Ci                                |                   | -              | 10                  | _              | 10                  | pF |
| 3-State Output Capacitance                                                                  | Co                                | _                 | _              | 15                  |                | 15                  | pF |

\*3.3 V: min. is @ 3.6 V

max. is @ 3 V

†5 V: min. is @ 5.5 V

max. is @ 4.5 V

§C<sub>PD</sub> is used to determine the dynamic power consumption, per latch.  $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$  where  $f_i = input$  frequency

 $C_L = output load capacitance$ 

 $V_{cc} =$  supply voltage.

## \_ Technical Data CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573

#### **PREREQUISITE FOR SWITCHING: ACT Series**

|                          | SYMBOL         | Vcc                    | AMBIENT TEMPERATURE (T <sub>A</sub> ) - °C<br>-40 to +85 -55 to +125 |      |             |      |    |
|--------------------------|----------------|------------------------|----------------------------------------------------------------------|------|-------------|------|----|
| CHARACTERISTICS          |                | V <sub>cc</sub><br>(V) |                                                                      | 1    | -55 to +125 |      |    |
|                          |                |                        | MIN.                                                                 | MAX. | MIN.        | MAX. |    |
| LE Pulse<br>Width        | tw             | 5†                     | 3.5                                                                  |      | 4           | -    | ns |
| Setup Time<br>Data to LE | tsu            | 5                      | 2                                                                    | _    | 2           | _    | ns |
| Hold Time<br>Data to LE  | t <sub>H</sub> | 5                      | 2.6                                                                  | _    | 3           | _    | ns |

†5 V: min. is @ 4.5 V

#### SWITCHING CHARACTERISTICS: ACT Series; t, t = 3 ns, C = 50 pF

|                                                                                                         |                                   |                        | AMBI | ENT TEMPE  | RATURE (1 | (A) - °C    | T  |
|---------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|------|------------|-----------|-------------|----|
| CHARACTERISTICS                                                                                         | SYMBOL                            | V <sub>cc</sub><br>(V) |      | -40 to +85 |           | -55 to +125 |    |
|                                                                                                         |                                   |                        | MIN. | MAX.       | MIN.      | MAX.        | 1  |
| Propagation Delays:<br>Data to Qn<br>563                                                                | tрін<br>tphi                      | E L                    | 2.9  | 10.4       | 2.9       | 11.4        |    |
| 573                                                                                                     |                                   | 5†                     | 2.7  | 9.4        | 2.6       | 10.4        | ns |
| LE to Qn<br>563<br>573                                                                                  | tрін<br>tphl                      | 5                      | 3.2  | 11.4       | 3.1       | 12.5        | ns |
| Output Enable Times                                                                                     | tezi<br>tezi                      | 5                      | 3.5  | 12.3       | 3.4       | 13.5        | ns |
| Output Disable Times                                                                                    | lpLz<br>tpHz                      | 5                      | 3.2  | 11.4       | 3.1       | 12.5        | ns |
| Power Dissipation Capacitance                                                                           | CPD§                              |                        | 63   | і<br>Гур.  | 63 1      | Гур.        | pF |
| Min. (Valley) V <sub>он</sub><br>During Switching of Other Outputs<br>(Output Under Test Not Switching) | V <sub>онv</sub><br>See<br>Fig. 1 | 5                      |      | 4 Typ. (   |           |             | v  |
| Max. (Peak) V <sub>OL</sub><br>During Switching of Other Outputs<br>(Output Under Test Not Switching)   | V <sub>OLP</sub><br>See<br>Fig. 1 | 5                      |      | 1 Тур. (   | @ 25°℃    |             | v  |
| Input Capacitance                                                                                       | C,                                |                        |      | 10         |           | 10          | pF |
| 3-State Output Capacitance                                                                              | Co                                |                        |      | 15         |           | 15          | pF |

†5 V: min. is @ 5.5 V

max. is @ 4.5 V

§CPD is used to determine the dynamic power consumption, per latch.  $P_D = V_{CC}^2 f_c (C_{PD} + C_L) + V_{CC} \Delta I_{CC}$  where  $f_c = input$  frequency  $C_L = output load capacitance$  $V_{CC} = supply voltage.$ 

9

## Technical Data, CD54/74AC563, CD54/74AC573 CD54/74ACT563, CD54/74ACT573

PARAMETER MEASUREMENT INFORMATION



NOTES:

- 1. VOHV AND VOLP ARE MEASURED WITH RESPECT TO A GROUND REFERENCE NEAR THE OUTPUT UNDER TEST.
- 2. INPUT PULSES HAVE THE FOLLOWING CHARACTERISTICS:
- PRR 1 MHz, Ir 3 ns, tj 3 ns, SKEW 1 ns. 3. R.F. FIXTURE WITH 700-MHz DESIGN RULES REQUIAED. IC SHOULD BE SOLDERED INTO TEST BOARD AND BYPASSED WITH 0.1 # CAPACITOR. SCOPE AND PROBES REQUIRE 700-MHz BANOWIDTH.

9205-42406



Ir = 3 m

.

ly = 3 ns

4

Fig. 1 - Simultaneous switching transient waveforms.



Fig. 3 - Data to Qn output propagation delays.



Fig. 2 - Three-state propagation delay waveforms and test circuit.









9205 42389

#### Fig. 6 - Test circuit.

|                              | CD54/74AC           | CD54/74ACT |
|------------------------------|---------------------|------------|
| Input Level                  | Vcc                 | 3 V        |
| Input Switching Voltage, Vs  | 0.5 V <sub>cc</sub> | 1.5 V      |
| Output Switching Voltage, Vs | 0.5 V <sub>CC</sub> | 0.5 Vcc    |



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | MSL rating/ Op temp (°C)<br>Peak reflow |               |
|-----------------------|---------------|---------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|-----------------------------------------|---------------|
|                       | (1)           | (2)           |                |                       | (5)                | (4)                           | (5)                        |                                         | (6)           |
| CD54AC573F3A          | Active        | Production    | CDIP (J)   20  | 20   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125                              | CD54AC573F3A  |
| CD54AC573F3A.A        | Active        | Production    | CDIP (J)   20  | 20   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125                              | CD54AC573F3A  |
| CD54ACT573F3A         | Active        | Production    | CDIP (J)   20  | 20   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125                              | CD54ACT573F3A |
| CD54ACT573F3A.A       | Active        | Production    | CDIP (J)   20  | 20   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125                              | CD54ACT573F3A |
| CD74AC573E            | Active        | Production    | PDIP (N)   20  | 20   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125                              | CD74AC573E    |
| CD74AC573E.A          | Active        | Production    | PDIP (N)   20  | 20   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125                              | CD74AC573E    |
| CD74AC573M            | Obsolete      | Production    | SOIC (DW)   20 | -                     | -                  | Call TI                       | Call TI                    | -55 to 125                              | AC573M        |
| CD74AC573M96          | Active        | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125                              | AC573M        |
| CD74AC573M96.A        | Active        | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125                              | AC573M        |
| CD74ACT573E           | Active        | Production    | PDIP (N)   20  | 20   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125                              | CD74ACT573E   |
| CD74ACT573E.A         | Active        | Production    | PDIP (N)   20  | 20   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125                              | CD74ACT573E   |
| CD74ACT573M           | Obsolete      | Production    | SOIC (DW)   20 | -                     | -                  | Call TI                       | Call TI                    | -55 to 125                              | ACT573M       |
| CD74ACT573M96         | Active        | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125                              | ACT573M       |
| CD74ACT573M96.A       | Active        | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125                              | ACT573M       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com

## PACKAGE OPTION ADDENDUM

14-Jun-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54AC573, CD54ACT573, CD74AC573, CD74ACT573 :

- Catalog : CD74AC573, CD74ACT573
- Military : CD54AC573, CD54ACT573

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD74AC573M96                | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74ACT573M96               | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC573M96  | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| CD74ACT573M96 | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |

## TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74AC573E    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC573E.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT573E   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT573E.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## **DW0020A**



## **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



## DW0020A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated