# TEXAS INSTRUMENTS

Data sheet acquired from Harris Semiconductor SCHS018C – Revised September 2003

## CMOS Dual Complementary Pair Plus Inverter

High-Voltage Types (20-Volt Rating)

■ CD4007UB types are comprised of three n-channel and three p-channel enhancement-type MOS transistors. The transistor elements are accessible through the package terminals to provide a convenient means for constructing the various typical circuits as shown in Fig. 2.

More complex functions are possible using multiple packages. Numbers shown in parentheses indicate terminals that are connected together to form the various configurations listed.

The CD4007UB types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

#### Features:

- Standardized symmetrical output characteristics
- Medium Speed Operation tpHL, tpLH = 30 ns (typ.) at 10 V
- 100% tested for quiescent current at 20 V
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C



#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                             | LI   | UNITS |   |
|------------------------------------------------------------|------|-------|---|
|                                                            | MIN. | MAX.  |   |
| Supply-Voltage Range<br>(For T <sub>A</sub> = Full Package |      |       |   |
| Temperature Range)                                         | 3    | 18    | V |

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER                 | CONE      | NTIQ       | IS | LIMITS AT INDICATED TEMPERATURES (°C) |       |       |       |       |                   |      | UNITS |
|---------------------------|-----------|------------|----|---------------------------------------|-------|-------|-------|-------|-------------------|------|-------|
| ISTIC                     | Vo<br>(V) | VIN<br>(V) |    | -55                                   | -40   | +85   | +125  | Min.  | +25<br>Typ.       | Max. | 0.000 |
| Quiescent Dévice          | _         | 0,5        | 5  | 0.25                                  | 0.25  | 7.5   | 7.5   | _     | 0.01              | 0.25 |       |
| Current,                  |           | 0,10       | 10 | 0.5                                   | 0.5   | 15    | 15    | _     | 0.01              | 0.5  |       |
| IDD Max.                  |           | 0,15       | 15 | 1                                     | 1     | 30    | 30    | -     | 0.01              | 1    | μΑ    |
| ŀ                         |           | 0,20       | 20 | 5                                     | 5     | 150   | 150   |       | 0.02              | 5    |       |
| Output Low                | 0.4       | 0.5        | 5  | 0.64                                  | 0.61  | 0.42  | 0.36  | 0.51  | 1                 |      |       |
| (Sink) Current            | 0.5       | 0,10       | 10 | 1.6                                   | 1.5   | 1.1   | 0.9   | 1.3   | 2.6               | _    | mA    |
|                           | 1.5       | 0,15       | 15 | 4.2                                   | 4     | 2.8   | 2.4   | 34    | 6.8               |      |       |
| Output High               | 4.6       | 0,5        | 5  | -0.64                                 | -0.61 | -0.42 | -0.36 | -0.51 | -1                |      |       |
| (Source)                  | 2.5       | 0,5        | 5  | -2                                    | 1.8   | -1.3  | -1.15 | -1.6  | -3.2              | -    |       |
| Current,                  | 9,5       | 0,10       | 10 | -1.6                                  | -1.5  | -1.1  | -0.9  | -1.3  | -2.6              | -    |       |
| IOH Min.                  | 13.5      | 0,15       | 15 | -4.2                                  | -4    | -2.8  | -2.4  | -3.4  | -6.8              | -    |       |
| Output Voltage:           | _         | 0,5        | 5  |                                       | 0     | .05   |       | -     | 0                 | 0.05 |       |
| Low-Level,                | _         | .0;10      | 10 |                                       | 0     | .05   |       | -     | 0                 | 0.05 |       |
| VOL Max.                  | _         | 0,15       | 15 |                                       | 0     | .05   |       | -     | 0                 | 0.05 |       |
| Output Voltage:           | -         | 0,5        | 5  |                                       | 4     | .95   |       | 4.95  | 5                 |      |       |
| High-Level,               | -         | 0,10       | 10 |                                       | 9     | .95   |       | 9.95  | 10                | -    |       |
| VOH Min.                  | -         | 0,15       | 15 |                                       | 14    | 1.95  |       | 14.95 | 15                | -    |       |
| Input Low                 | 4.5       | -          | 5  |                                       |       | 1     |       | -     | -                 | 1    |       |
| Voltage,                  | 9         | -          | 10 |                                       |       | 2     |       | -     | —                 | 2    |       |
| VIL Max.                  | 13.5      | - 1        | 15 |                                       |       | 2.5   |       | -     | —                 | 2.5  | v     |
| Input High                | 0.5       | -          | 5  | Ι                                     |       | 4     |       | 4     |                   | _    | ľ     |
| Voltage,                  | 1         | -          | 10 |                                       |       | 8     |       | 8     |                   |      |       |
| VIH Min.                  | 1.5       | -          | 15 |                                       | 1     | 2.5   |       | 12.5  | -                 | -    |       |
| Input Current<br>IIN Max. |           | 0,18       | 18 | ±0.1                                  | ±0.1  | ±1    | ±1    | -     | ±10 <sup>-5</sup> | ±0.1 | μA    |

Applications:

- Extremely high-input impedance amplifiers
- Shapers
- Inverters
- Threshold detector
- Linear amplifiers
- Crystal oscillators

#### 

9203-24449

CD4007UB Types

#### CD4007UB Types

| MAXIMUM RATINGS, Absolute-Maximum Values:                                                                              |
|------------------------------------------------------------------------------------------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                                                                                         |
| Voltages referenced to V <sub>SS</sub> Terminal)                                                                       |
| INPUT VOLTAGE RANGE, ALL INPUTS                                                                                        |
| DC INPUT CURRENT, ANY ONE INPUT                                                                                        |
| POWER DISSIPATION PER PACKAGE (PD):                                                                                    |
| For T <sub>A</sub> = -55°C to +100°C                                                                                   |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW<br>DEVICE DISSIPATION PER OUTPUT TRANSISTOR |
| FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                                                |
| OPERATING-TEMPERATURE RANGE (TA)                                                                                       |
| STORAGE TEMPERATURE RANGE (Tstg)65°C to +150°C                                                                         |
| LEAD TEMPERATURE (DURING SOLDERING):                                                                                   |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max                                             |

a) Triple Inverters



9205-15350

(14,2,11); (8,13); (1,5); (7,4,9)

b) 3 -Input NOR Gate

(13,2); (1,11);

9205-15349

-012

(12,5,8); (7,4,9)

#### DYNAMIC ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}$ C; Input $t_r$ , $t_f = 20 \text{ ns}$ , $C_L$ = 50 pF, $R_L$ = 200 K $\Omega$

|                     | COND        | ITIONS                   | LIN   |      |       |    |
|---------------------|-------------|--------------------------|-------|------|-------|----|
| CHARACTER           |             | V <sub>DD</sub><br>Volts | Тур.  | Max. | UNITS |    |
| Propagation Delay T |             | 5                        | 55    | 110  |       |    |
|                     | TPHL.       |                          | 10    | 30   | 60    | ns |
|                     | <b>IPLH</b> |                          | 15    | 25   | 50    | 1  |
|                     | 4           | 1                        | 5     | 100  | 200   |    |
| Transition Time     | THL,        |                          | 10    | 50   | 100   | ns |
|                     | τιμ         |                          | 15    | 40   | 80    |    |
| Input Capacitance   | CIN         | Any                      | Input | 10   | 15    | pF |



Fig. 1 - Detailed schematic diagram of CD4007UB showing input, output, and parasitic diodes.

c) 3-Input NAND Gate



(1,12,13); (2,14,11); (4,8); (5,9)

#### d) Tree (Relay) Logic



Fig. 2 - Sample CMOS logic circuit arrangements using type CD4007UB.

3

(6,3,10); (8.5, 12);

(11,14); 7,4,9)

(6,3,10); (13,1,12);

(14,2,11); (7,9)





f) High Source-Current Driver



g) High Sink - and Source-Current Driver









Fig. 3 - Typical voltage-transfer characteristics for NAND gate.



Typical voltage-transfer characteristics Fig. 4 for NOR gate.





h) Dual Bi-Directional Transmission Gating

-© <sup>OUT</sup>! (IN<sub>I</sub>)



3

COMMERCIAL CMOS HIGH VOLTAGE ICs

92CS-28635

DIMENSIONS AND PAD LAYOUT FOR CD4007UBH

3-17

LOAD CAPACITANCE (CL) - pF 92CS-24434RI

Fig. 12 - Typical propagation delay time vs. load capacitance.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mile  $(10^{-3} \text{ inch})$ .



### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|-------------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|------------------|
|                       |               |                   |                 |                       |                    | (4)                           | (5)                        |              |                  |
| CD4007UBE             | Active        | Production        | PDIP (N)   14   | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4007UBE        |
| CD4007UBE.A           | Active        | Production        | PDIP (N)   14   | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4007UBE        |
| CD4007UBEE4           | Active        | Production        | PDIP (N)   14   | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4007UBE        |
| CD4007UBF             | Active        | Production        | CDIP (J)   14   | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4007UBF        |
| CD4007UBF.A           | Active        | Production        | CDIP (J)   14   | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4007UBF        |
| CD4007UBF3A           | Active        | Production        | CDIP (J)   14   | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4007UBF3A      |
| CD4007UBF3A.A         | Active        | Production        | CDIP (J)   14   | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4007UBF3A      |
| CD4007UBM             | Obsolete      | Production        | SOIC (D)   14   | -                     | -                  | Call TI                       | Call TI                    | -55 to 125   | CD4007UBM        |
| CD4007UBM96           | Active        | Production        | SOIC (D)   14   | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4007UBM        |
| CD4007UBM96.A         | Active        | Production        | SOIC (D)   14   | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4007UBM        |
| CD4007UBMT            | Obsolete      | Production        | SOIC (D)   14   | -                     | -                  | Call TI                       | Call TI                    | -55 to 125   | CD4007UBM        |
| CD4007UBNSR           | Active        | Production        | SOP (NS)   14   | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4007UB         |
| CD4007UBNSR.A         | Active        | Production        | SOP (NS)   14   | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4007UB         |
| CD4007UBPW            | Obsolete      | Production        | TSSOP (PW)   14 | -                     | -                  | Call TI                       | Call TI                    | -55 to 125   | CM007UB          |
| CD4007UBPWR           | Active        | Production        | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM007UB          |
| CD4007UBPWR.A         | Active        | Production        | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM007UB          |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



www.ti.com

### PACKAGE OPTION ADDENDUM

29-May-2025

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4007UB, CD4007UB-MIL :

- Catalog : CD4007UB
- Military : CD4007UB-MIL
- NOTE: Qualified Version Definitions:
  - Catalog TI's standard catalog product
  - Military QML certified for Military and Defense Applications



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD4007UBM96                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD4007UBNSR                 | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4007UBPWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4007UBM96 | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| CD4007UBNSR | SOP          | NS              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| CD4007UBPWR | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |

### TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4007UBE   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4007UBE   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4007UBE.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4007UBE.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4007UBEE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4007UBEE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

# **D0014A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



## **PACKAGE OUTLINE**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



## J0014A

# **EXAMPLE BOARD LAYOUT**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **PW0014A**



## **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



### PW0014A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### PW0014A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated