**BQ25758** JAJSQP6B - DECEMBER 2022 - REVISED MARCH 2024 # BQ25758: I<sup>2</sup>C 制御、双方向昇降圧コントローラ (広電圧範囲対応) # 1 特長 - 広い入力電圧動作範囲:4.2V~60V - NFET ドライバ搭載の同期昇降圧 DC/DC コントローラ - 200kHz~600kHz の可変スイッチング周波数 - 外部クロックへの周波数同期も可能 - ソフトスタート付きループ補償機能を内蔵 - 選択可能な PFM 動作で軽負荷時の効率を向上 (PFM または強制 PWM オプション) - 効率を最適化するオプションのゲートドライバ電源 入力 - 順電力方向と逆電力方向の USB-PD 拡張電力範囲 (EPR) をサポート - 3.3V~60V の範囲で 20mV 刻みに調整可能な入 出力電圧レギュレーション - 5mΩ の抵抗を使用して 400mA~20A の範囲で 50mA 刻みに調整可能な入出力電流レギュレーシ ョン (RAC SNS、ROUT SNS) - VOUT = VAC で最高の効率を実現するバイパス モー K - 降圧専用モード - 高い精度 - ±2% の出力電圧レギュレーション - ±3% の出力電流レギュレーション - ±2% の入力電圧レギュレーション - ±3% の入力電流レギュレーション - 最適なシステム性能を実現する I<sup>2</sup>C 制御、抵抗により プログラム可能 - ハードウェアで調整可能な入出力電流制限 - 電圧、電流、温度モニタリングのための 16 ビット ADC を内蔵 - 高度な安全機能内蔵 - 可変入力過電圧および低電圧保護 - 出力過電圧および過電流保護 - サーマルシャットダウン - ステータス出力 - アダプタ存在ステータス (PG) - スイッチャの動作ステータス (STAT) - パッケージ - 36ピン 5mm × 6mm QFN # 2 アプリケーション - ドッキング ステーション - モニタ - USB-PD EPR (拡張電力範囲) - 昇降圧および降圧のみの動作 # 3 概要 BQ25758 は、広い入力電圧に対応する 双方向のスイッ チモード昇降圧コントローラです。このデバイスは、出力 CC/CV (定電流と定電圧) の各制御機能を搭載しており、 広い電圧範囲にわたって高効率の電力変換を実現できま す。このデバイスは、昇降圧コンバータのあらゆるループ 補償機能を内蔵しているため、使いやすい高密度ソリュー ションを実現します。逆方向モードでは、このデバイスは出 力電源から電力を取得し、保護のために追加された定電 流ループによって入力端子の電圧をレギュレートします。 I<sup>2</sup>C ホスト制御モードに加えて、このデバイスは、プログラ ム可能なハードウェア制限もサポートしています。入力電 流および出力電流のレギュレーションターゲットは、それ ぞれ IIN および IOUT ピンの単一抵抗によって設定でき ます。デフォルトでは、このデバイスは 5V 出力を供給する ようにプログラムされており、ターゲット出力電圧は VOUT\_REG レジスタ ビットで調整できます。 ### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ<br>(2) | 本体サイズ (公<br>称) | |---------|----------------------|------------------|----------------| | BQ25758 | RRV (VQFN 36) | 6.0mm × 5.0mm | 6.0mm × 5.0mm | - (1) 供給されているすべてのパッケージについては、セクション 12 を 参照してください。 - (2) パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 # **Table of Contents** | 4 Nt. E | | |--------------------------------------|---------------------------------------| | 1 特長 | | | 2 アプリケーション | · · · · · · · · · · · · · · · · · · · | | 3 概要 | | | 4 Pin Configuration and Functions | | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | | | 5.5 Electrical Characteristics | 8 | | 5.6 Timing Requirements | 12 | | 5.7 Typical Characteristics | 13 | | 6 Detailed Description | 14 | | 6.1 Overview | 14 | | 6.2 Functional Block Diagram | 1 | | 6.3 Feature Description | | | 6.4 Device Functional Modes | | | 6.5 BQ25758 Registers | 3 <sup>-</sup> | | 12 Mechanical, Packaging, and Orderable Information | 65 | |-----------------------------------------------------|----------------| | 11 Revision History | 64 | | 10.6 用語集 | 63 | | 10.5 静電気放電に関する注意事項 | 63 | | 10.4 Trademarks | 63 | | 10.3 サポート・リソース | | | 10.2 ドキュメントの更新通知を受け取る方法 | 63 | | 10.1 Device Support | 63 | | 10 Device and Documentation Support | | | 9.2 Layout Example | | | 9.1 Layout Guidelines | | | 9 Layout | | | 8 Power Supply Recommendations | | | 7.2 Typical Applications | | | 7.1 Application Information | | | Application and implementation | <del>4</del> 8 | # **4 Pin Configuration and Functions** 図 4-1. BQ25758, RRV Package 36-pin VQFN Top View 表 4-1. Pin Functions | PIN | | I/O | DESCRIPTION | |----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | SCL | 1 | DI | I <sup>2</sup> C Interface Clock – Connect SCL to the logic rail through a 10-kΩ resistor. | | SDA | 2 | DIO | I <sup>2</sup> C Interface Data – Connect SDA to the logic rail through a 10-kΩ resistor. | | INT | 3 | DO | <b>Open Drain Interrupt Output –</b> Connect the $\overline{\text{INT}}$ pin to a logic rail via 10-kΩ resistor. The $\overline{\text{INT}}$ pin sends an active low, 256-μs pulse to host to report the controller device status and faults. | | STAT | 4 | DO | <b>Open Drain Status Output –</b> Connect to the pull up rail via 10-kΩ resistor. The STAT pin function can be disabled when DIS_STAT_PIN bit is set to 1. When disabled, this pin can be used as a general purpose indicator via the FORCE_STAT_ON bit. | | NC | 5 | | No Connect - Leave this pin floating, do not tie to PGND | | PG/STAT3 | 6 | DO | Open Drain Active Low Power Good Indicator – Connect to the pull up rail via 10-kΩ resistor. LOW indicates a good input source if VAC is within the programmed ACUV / ACOV operating window. The PG pin function can be disabled when DIS_PG_PIN bit is set to 1. When disabled, this pin can be used as a general purpose indicator via the FORCE_STAT3_ON bit. | | CE/STAT4 | 7 | DIO | Active Low Enable Pin – Power conversion is enabled when EN_CHG bit is 1 and $\overline{\text{CE}}$ pin is LOW. $\overline{\text{CE}}$ pin must be pulled HIGH or LOW, do not leave floating. The $\overline{\text{CE}}$ pin function can be disabled when DIS_CE_PIN bit is set to 1. When disabled, this pin can be used as a general purpose indicator via the FORCE_STAT4_ON bit. | # 表 4-1. Pin Functions (続き) | TS / NC | PIN | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | leave this pin floating. A | NAME | NO. | I/O | DESCRIPTION | | | | inomitor the output current. A programming resistor to PGND is used to set the output current timit a liquir = Karquir (Rour). When the device is under output current regulation, the voltage at IOUT pin is set by IOUT pin voltage is less than Viger_Bour, the actual output current can be calculate as: IOUT = Kiquir x Viger_Vigor_X Rour (Rour). The actual output current timit is the lower of the line set by IOUT pin or the IOUT REG register bits. This pin function can be disabled when EN_IOUT_jour pin so to teed, this pin should be pulled to PGND, do not leave floating. Input Current Limit Setting — IIN pin sets the maximum input current, and can be used to monitor input current. A programming resistor to PGND is used to set the input current limit is 4 kg.m. Kingul (Ying Vigor). The actual input current in the liquid pin to the control of the Voltage is less than Yinguir pin pin to current regulation, the voltage at IIN pin is Year. When IV Men the device is under input current in the lower of the limits set by IN pin IV pin IV PGRE_BULD. The actual input current in the lower of the limits set by IN pin IV PGRE_BULD. The actual input current can be calculated as: IAC = Kitur Vini (Ying Vini) to the IV PGRE_BULD. The actual input current can be calculated as: IAC = Kitur Vini (Ying Vini) to Vini the IV PGRE_BULD. The actual input current can be calculated as: IAC = Kitur Vini (Ying Vini) to Vini the IV PGRE_BULD. The actual input current can be calculated as: IAC = Kitur Vini (Ying Vini) to Vini the IV PGRE_BULD to Vini the IV PGRE_BULD. The current Sets is the IV PGRE_BULD. The IV PGRE_BULD to Vini (Ying Vini) the IV PGRE_BULD. PGRE_ | TS / NC | 8 | AI | leave this pin floating. To enable pin functionality, set EN_TS register bit to 1. Connect a negative temperature coefficient thermistor. Program temperature window with a resistor divider from REGN to TS to PGND. Power | | | | input current. A programming resistor to PGND is used to set the input current limit as l <sub>LM2</sub> = K <sub>LLM2</sub> N When the device is under input current regulation, the voltage at III. No PER LIMB, When IIN pin Vere the IIND pin bit is 0.1 fill N pin is not used, this pin should pill bits. This pin function can be disabled when EN_IIN_PIN bit is 0.1 fill N pin is not used, this pin should pulled to PGND, do not leave floating. NC 11 - No Connect - Leave this pin floating, do not the to PGND VO_SNS 12 Al Output Voltage Sensing - Kelvin connect directly to the output voltage regulation point. SRN 13 Al Output Voltage Sensing - Kelvin connect directly to the output voltage regulation point. Current-Sense Resistor, Negative Input - A 0.47-µF ceramic capacitor is placed from SRN to SR provide differential—mode filtering. Current-Sense Resistor, Positive Input - A 0.47-µF ceramic capacitor is placed from SRN to SR Pin PGND for common-mode filtering. Current-Sense Resistor, Positive Input - A 0.47-µF ceramic capacitor is placed from SRN to SR Pin Provide differential—mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR Pin Provide differential—mode filtering. NC 15 - No Connect - Leave this pin floating, do not tie to PGND MODE 17 Al Mode Programming resistor - Connect a resistor from this pin to PGND to select between buck-bor of buck-only operation. Refer to MODE Pin Configuration section for more details. SW2 18 Al Boost Side Half Bridge Switching Node - HIDRV2 19 AO Boost Side High-Side Gate Driver - Connect to the boost high-side N-channel MOSFET gate. PGND 22 Power Ground Return - The high current ground connection for the low-side gate drivers. Gate Drive Supply Input - Voltage on this pin is used to drive the gates of buck-boost onwerter switching FET Connect at 47-µF ceramic capacitor from REGN to po | IOUT | 9 | AI | monitor the output current. A programming resistor to PGND is used to set the output current limit as $I_{IOUT} = K_{IOUT}$ . When the device is under output current regulation, the voltage at IOUT pin is $V_{REF\_IOUT}$ . When IOUT pin voltage is less than $V_{REF\_IOUT}$ , the actual output current can be calculated as: $IOUT = K_{IOUT} \times V_{IOUT} / (R_{IOUT} \times V_{REF\_IOUT})$ . The actual output current limit is the lower of the limits set by IOUT pin or the IOUT_REG register bits. This pin function can be disabled when EN_IOUT_PIN | | | | VO_SNS 12 | IIN | 10 | AI | voltage is less than $V_{REF\_ILIM}$ , the actual input current can be calculated as: IAC = $K_{ILIM}$ x $V_{IIN}$ / ( $R_{IIN}$ x $V_{REF\_ILIM}$ ). The actual input current limit is the lower of the limits set by IIN pin or the IAC_DPM register bits. This pin function can be disabled when EN_IIN_PIN bit is 0. If IIN pin is not used, this pin should be | | | | Current-Sense Resistor, Negative Input – A 0.47-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. An optional 0.1-µF ceramic capacitor is placed from the SRN pin PGND for common-mode filtering. Current-Sense Resistor, Positive Input – A 0.47-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRN to SR provide differential-mode filtering. A 0.1-µF ceramic capacitor from DRV SUP to power details. DRV_SUP | NC | 11 | - | No Connect - Leave this pin floating , do not tie to PGND | | | | SRN 13 | VO_SNS | 12 | Al | Output Voltage Sensing - Kelvin connect directly to the output voltage regulation point. | | | | SRP | SRN | 13 | AI | Current-Sense Resistor, Negative Input – A 0.47-μF ceramic capacitor is placed from SRN to SRP to provide differential-mode filtering. An optional 0.1-μF ceramic capacitor is placed from the SRN pin to PGND for common-mode filtering. | | | | No Connect - Leave this pin floating, do not tie to PGND | SRP | 14 | Al | <b>Current-Sense Resistor, Positive Input</b> – A 0.47-μF ceramic capacitor is placed from SRN to SRP to provide differential-mode filtering. A 0.1-μF ceramic capacitor is placed from the SRP pin to PGND for common-mode filtering. | | | | MODE 17 Al Mode Programming resistor — Connect a resistor from this pin to PGND to select between buck-bor buck-only operation. Refer to MODE Pin Configuration section for more details. SW2 18 Al Boost Side Half Bridge Switching Node — HIDRV2 19 AO Boost Side High-Side Gate Driver — Connect to the boost high-side N-channel MOSFET gate. BTST2 20 P Boost Side High-Side Power MOSFET Gate Driver Power Supply — Connect a capacitor between BTST2 and SW2 to provide bias to the high-side MOSFET gate driver. LODRV2 21 AO Boost Side Low-Side Gate Driver — Connect to the boost low-side N-channel MOSFET gate. PGND 22 - Power Ground Return — The high current ground connection for the low-side gate drivers. Gate Drive Supply Input — Voltage on this pin is used to drive the gates of buck-boost converter switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDD voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_Spin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. Internal Linear Regulator Output — Connect a 4.7-µF ceramic capacitor from REGN to power ground REGN to DRV_SUP pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. LODRV1 25 AO Buck Side Low-Side Gate Driver — Connect to the buck low-side N-channel MOSFET gate. BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply — Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver — Connect to the buck high-side N-channel MOSFET gate. | NC | 15 | - | No Connect - Leave this pin floating, do not tie to PGND | | | | MODE 17 Al or buck-only operation. Refer to MODE Pin Configuration section for more details. | NC | 16 | - | No Connect - Leave this pin floating, do not tie to PGND | | | | HIDRV2 19 AO Boost Side High-Side Gate Driver – Connect to the boost high-side N-channel MOSFET gate. BTST2 20 P Boost Side High-Side Power MOSFET Gate Driver Power Supply – Connect a capacitor betwee BTST2 and SW2 to provide bias to the high-side MOSFET gate driver. LODRV2 21 AO Boost Side Low-Side Gate Driver – Connect to the boost low-side N-channel MOSFET gate. PGND 22 - Power Ground Return – The high current ground connection for the low-side gate drivers. Gate Drive Supply Input – Voltage on this pin is used to drive the gates of buck-boost converter switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_Spin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an extensional Linear Regulator Output – Connect a 4.7-µF ceramic capacitor from REGN to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See ±00±0.6.3.3.3 for no details. LODRV1 25 AO Buck Side Low-Side Gate Driver – Connect to the buck low-side N-channel MOSFET gate. BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply – Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate | MODE | 17 | AI | <b>Mode Programming resistor –</b> Connect a resistor from this pin to PGND to select between buck-boost or buck-only operation. Refer to MODE Pin Configuration section for more details. | | | | BTST2 20 P Boost Side High-Side Power MOSFET Gate Driver Power Supply — Connect a capacitor betwee BTST2 and SW2 to provide bias to the high-side MOSFET gate driver. LODRV2 21 AO Boost Side Low-Side Gate Driver — Connect to the boost low-side N-channel MOSFET gate. PGND 22 - Power Ground Return — The high current ground connection for the low-side gate drivers. Gate Drive Supply Input — Voltage on this pin is used to drive the gates of buck-boost converter switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP in. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an extensive supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. Internal Linear Regulator Output — Connect a 4.7-µF ceramic capacitor from REGN to power ground REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for not details. LODRV1 25 AO Buck Side Low-Side Gate Driver — Connect to the buck low-side N-channel MOSFET gate. BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply — Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver — Connect to the buck high-side N-channel MOSFET gate. | SW2 | 18 | Al | Boost Side Half Bridge Switching Node – | | | | BTST2 and SW2 to provide bias to the high-side MOSFET gate driver. LODRV2 21 AO Boost Side Low-Side Gate Driver – Connect to the boost low-side N-channel MOSFET gate. PGND 22 - Power Ground Return – The high current ground connection for the low-side gate drivers. Gate Drive Supply Input – Voltage on this pin is used to drive the gates of buck-boost converter switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. Internal Linear Regulator Output – Connect a 4.7-µF ceramic capacitor from REGN to power ground REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for not details. LODRV1 25 AO Buck Side Low-Side Gate Driver – Connect to the buck low-side N-channel MOSFET gate. BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver – Connect to the buck high-side N-channel MOSFET gate. | HIDRV2 | 19 | AO | Boost Side High-Side Gate Driver – Connect to the boost high-side N-channel MOSFET gate. | | | | PGND 22 - Power Ground Return - The high current ground connection for the low-side gate drivers. Gate Drive Supply Input - Voltage on this pin is used to drive the gates of buck-boost converter switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_S pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an exte supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. Internal Linear Regulator Output - Connect a 4.7-µF ceramic capacitor from REGN to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for not details. LODRV1 25 AO Buck Side Low-Side Gate Driver - Connect to the buck low-side N-channel MOSFET gate. BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply - Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver - Connect to the buck high-side N-channel MOSFET gate. | BTST2 | 20 | Р | <b>Boost Side High-Side Power MOSFET Gate Driver Power Supply –</b> Connect a capacitor between BTST2 and SW2 to provide bias to the high-side MOSFET gate driver. | | | | DRV_SUP 23 P Gate Drive Supply Input - Voltage on this pin is used to drive the gates of buck-boost converter switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_Supin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an extension supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. Internal Linear Regulator Output - Connect a 4.7-µF ceramic capacitor from REGN to power ground REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for not details. LODRV1 | LODRV2 | 21 | AO | Boost Side Low-Side Gate Driver – Connect to the boost low-side N-channel MOSFET gate. | | | | switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP in high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an extension supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. Internal Linear Regulator Output - Connect a 4.7-µF ceramic capacitor from REGN to power ground REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for not details. LODRV1 25 AO Buck Side Low-Side Gate Driver - Connect to the buck low-side N-channel MOSFET gate. BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply - Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver - Connect to the buck high-side N-channel MOSFET gate. | PGND | 22 | - | Power Ground Return – The high current ground connection for the low-side gate drivers. | | | | REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN LDO voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for n details. LODRV1 25 AO Buck Side Low-Side Gate Driver – Connect to the buck low-side N-channel MOSFET gate. BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply – Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver – Connect to the buck high-side N-channel MOSFET gate. | DRV_SUP | 23 | Р | switching FET. Connect a 4.7-µF ceramic capacitor from DRV_SUP to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external | | | | BTST1 26 P Buck Side High-Side Power MOSFET Gate Driver Power Supply – Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver – Connect to the buck high-side N-channel MOSFET gate. | REGN | 24 | Р | Internal Linear Regulator Output – Connect a 4.7-µF ceramic capacitor from REGN to power ground. REGN LDO voltage can be used as the gate driver supply for all switching FETs by connecting REGN to DRV_SUP pin. In high-voltage applications, it is possible to directly provide the DRV_SUP voltage with an external supply up to 12 V to achieve higher switching efficiency. See セクション 6.3.3.3 for more details. | | | | BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. HIDRV1 27 AO Buck Side High-Side Gate Driver – Connect to the buck high-side N-channel MOSFET gate. | LODRV1 | 25 | AO | Buck Side Low-Side Gate Driver – Connect to the buck low-side N-channel MOSFET gate. | | | | | BTST1 | 26 | Р | Buck Side High-Side Power MOSFET Gate Driver Power Supply – Connect a capacitor between BTST1 and SW1 to provide bias to the high-side MOSFET gate driver. | | | | SW1 28 Al Buck Side Half Bridge Switching Node – | HIDRV1 | 27 | AO | Buck Side High-Side Gate Driver - Connect to the buck high-side N-channel MOSFET gate. | | | | | SW1 | 28 | Al | Buck Side Half Bridge Switching Node – | | | Product Folder Links: BQ25758 # 表 4-1. Pin Functions (続き) | PIN | | I/O | DESCRIPTION | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | ACN | 29 | Al | Adapter Current-Sense Resistor, Negative Input A 0.47-μF ceramic capacitor is placed from ACN to ACP to provide differential-mode filtering. An optional 0.1-μF ceramic capacitor is placed from the ACN pin to PGND for common-mode filtering. | | ACP | 30 | Al | Adapter Current-Sense Resistor, Positive Input A 0.47-μF ceramic capacitor is placed from ACN to ACP to provide differential-mode filtering. A 0.1-μF ceramic capacitor is placed from the ACP pin to PGND for common-mode filtering | | NC | 31 | - | No Connect - Leave this pin floating, do not tie to PGND | | VAC | 32 | Р | Input Voltage Detection and Power VAC is the input bias to power the IC. Connect a 1µF capacitor | | VAC | 33 | | from pin to PGND. When Reverse Mode is enabled, pin 32 is regulated to VAC_REV. | | ACUV | 34 | AI | <b>VAC Undervoltage Comparator Input</b> – Connect a resistor divider from VAC to PGND to program the undervoltage protection. When this pin falls below V <sub>REF_ACUV</sub> , the device stops operation. The hardware limit for input voltage regulation reference is V <sub>ACUV_DPM</sub> . The actual input voltage regulation setting is the higher of the pin-programmed value and the VAC_DPM register value. If ACUV programming is not used, pull this pin to VAC, do not leave floating. | | ACOV ACOVervoltage Comparator Input – Connect a resistor divider from VAC to PGND to pro overvoltage protection. When this pin rises above V <sub>REF_ACOV</sub> , the device stops operation. If A programming is not used, pull this pin to PGND, do not leave floating. | | <b>VAC Overvoltage Comparator Input –</b> Connect a resistor divider from VAC to PGND to program the overvoltage protection. When this pin rises above V <sub>REF_ACOV</sub> , the device stops operation. If ACOV programming is not used, pull this pin to PGND, do not leave floating. | | | FSW_SYNC | FSW_SYNC 36 Switching Frequency and Synchronization Input – An external resistor is connected to the FSW_SYNC pin and PGND to set the nominal switching frequency. This pin can also be used to synchronize the PWM controller to an external clock. | | FSW_SYNC pin and PGND to set the nominal switching frequency. This pin can also be used to | | | | <b>Exposed pad beneath the IC –</b> Always solder the thermal pad to the board, and have vias on the thermal pad plane star-connecting to PGND and ground plane for high-current power converter. It also serves as a thermal pad to dissipate the heat. | | Product Folder Links: BQ25758 5 English Data Sheet: SLUSET4 # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------|--------------------------------------------------------------|------|-----|------| | | VAC, ACUV, ACOV, ACP, ACN, SRP, SRN, VO_SNS | -0.3 | 70 | V | | | SW1, SW2 | -2 | 70 | V | | | SW1, SW2 (40ns transient) | -4 | 70 | V | | | PG | -0.3 | 40 | V | | Voltage | BTST1, HIDRV1 with respect to SW1 | -0.3 | 14 | V | | Vollago | BTST2, HIDRV2 with respect to SW2 | -0.3 | 14 | V | | | DRV_SUP, LODRV1, LODRV2 | -0.3 | 14 | V | | | ACP - ACN, SRP - SRN | -0.3 | 0.3 | V | | | CE, FSW_SYNC, IOUT, IIN, ĪNT, REGN, SCL, SDA, MODE, STAT, TS | -0.3 | 6 | V | | Output Sink<br>Current | CE, PG, STAT | | 5 | mA | | T <sub>J</sub> | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------------|----------------------------------------|------|---------|------| | V <sub>VAC</sub> | Input voltage | 4.2 | 60 | V | | V <sub>OUT</sub> | Output voltage | 0 | 60 | V | | V <sub>DRV_SUP</sub> | DRV_SUP pin direct drive voltage range | 4.0 | 12 | V | | F <sub>SW</sub> | Switching Frequency | 200 | 600 | kHz | | TJ | Junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | | C <sub>IN</sub> | Buck-boost input capacitance | 160 | | μF | | C <sub>OUT</sub> | Buck-boost output capacitance | 160 | | μF | | C <sub>REGN</sub> | REGN capacitor | 4.7 | | μF | | C <sub>DRV_SUP</sub> | DRV_SUP capacitor | 4.7 | | μF | | L | Switched Inductor | 2.2 | 15 | μH | | R <sub>DCR</sub> | Inductor DC Resistance | 1.75 | 60 | mΩ | Product Folder Links: BQ25758 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 5.3 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------|------------------------------------|------------------|-----|-----|------| | R <sub>AC_SNS</sub> | Input current sense resistor | 0 <sup>(1)</sup> | 5 | 10 | mΩ | | R <sub>OUT_SNS</sub> | Output current sense resistor | | 5 | | mΩ | | R <sub>IOUT</sub> | IOUT programming pulldown resistor | 0.0 | | 100 | kΩ | | R <sub>IIN</sub> | IIN programming pulldown resistor | 0.0 | | 50 | kΩ | <sup>(1)</sup> When $R_{AC\_SNS}$ is $0m\Omega,$ input current limit function is disabled ### **5.4 Thermal Information** | | | BQ25758 | | |-----------------------|----------------------------------------------------------------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | RRV | UNIT | | | | 36 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 29.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 18.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 9.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 9.8 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. 7 Product Folder Links: BQ25758 # **5.5 Electrical Characteristics** VAC = ACP = ACN = SYS = SRP = SRN = 28V, $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------|------|-------|-----------| | QUIESCENT CUR | RRENTS | | | | | | | I <sub>Q_VAC</sub> | Quiescent input current (I <sub>VAC</sub> ) | Not switching | | 0.75 | 1 | mA | | I <sub>Q_REV</sub> | Quiescent battery current in Reverse mode (I <sub>SRN</sub> + I <sub>SRP</sub> ) | Not switching | | 0.75 | 1 | mA | | VAC / BAT POWE | R UP | | | | | | | V <sub>VAC_OP</sub> | VAC operating range | | 4.2 | | 60 | V | | V <sub>VAC_OK</sub> | VAC converter enable threshold | VAC rising, no battery | 4.2 | | | V | | V <sub>VAC_OKZ</sub> | VAC converter disable threshold | VAC falling, no battery | | | 3.5 | V | | V <sub>REF_ACUV</sub> | ACUV comparator threshold to enter VAC_UVP | V <sub>ACUV</sub> falling | 1.095 | 1.1 | 1.106 | V | | V <sub>REF_ACUV_HYS</sub> | ACUV comparator threshold hysteresis | V <sub>ACUV</sub> rising | | 50 | | mV | | V <sub>VAC_INT_OV</sub> | VAC internal threshold to enter VAC_OVP | IN rising | | 66 | | V | | V <sub>VAC_INT_OVZ</sub> | VAC internal thresholds to exit VAC_OVP | IN falling | | 63 | | V | | V <sub>REF_ACOV</sub> | ACOV comparator threshold to enter VAC_OVP | V <sub>ACOV</sub> rising | 1.184 | 1.2 | 1.206 | V | | V <sub>REF_ACOV_HYS</sub> | ACOV comparator threshold hysteresis | V <sub>ACOV</sub> falling | | 50 | | mV | | OUTPUT VOLTAG | GE REGULATION | | | | | | | $V_{OUT\_REG\_RANGE}$ | Output voltage regulation range | | 3.3 | | 60 | V | | | I <sup>2</sup> C setting output voltage regulation | VOUT_REG = 0x0960 | | 48 | | V | | Vous pse see | | | -2 | | 2 | % | | V <sub>OUT_REG_ACC</sub> | accuracy | VOUT_REG = 0x0578 | | 28 | | V | | | | VOOT_NEG = 0x0070 | -2 | | 2 | % | | | | VOUT_REG = 0x02EE | | 15 | | V | | V | I <sup>2</sup> C setting output voltage regulation | VO01_NEO - 0X02EE | -2 | | 2 | % | | V <sub>OUT_REG_ACC</sub> | accuracy | VOUT_REG = 0x00FA | | 5 | | V | | | | VOOT_REG = 0x00FA | -2 | | 2 | % | | OUTPUT CURRE | NT REGULATION | | | | | | | I <sub>OUT_REG_RANGE</sub> | Output current regulation range | | 0.4 | | 20 | Α | | | | $R_{OUT\ SNS} = 5m\Omega$ , VOUT = 12V, 36V, 55V. | | 15 | | Α | | | | IOUT_REG = 0x012C | -3 | | 3 | % | | 1 | I <sup>2</sup> C setting output current regulation | $R_{OUT~SNS} = 5m\Omega$ , VOUT = 12V, 36V, 55V. | | 5 | | Α | | OUT_REG_ACC | accuracy | IOUT_REG = 0x0064 | -3 | | 3 | % | | | | $R_{OUT\_SNS} = 5m\Omega$ , VOUT = 12V, 36V, 55V. IOUT_REG = 0x0028 | | 2 | | Α | | | | | -5 | | 5 | % | | K <sub>IOUT</sub> | Hardware output current limit set factor (Amperes of output current per $k\Omega$ on IOUT pin) | $R_{OUT\_SNS}$ = 5mΩ, $R_{IOUT}$ = 10kΩ, 5kΩ, and 3.33kΩ | 48 | 50 | 52 | A x<br>kΩ | | V <sub>REF_IOUT</sub> | IOUT pin voltage when IOUT pin is in regulation | | | 2.0 | | V | | INPUT CURRENT | | 1 | <u> </u> | | | | Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated # 5.5 Electrical Characteristics (続き) VAC = ACP = ACN = SYS = SRP = SRN = 28V, $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------|-------|-------|-----------| | | | D 0 0 100 DDM 0 0000 | | 20 | | Α | | | | $R_{AC\_SNS} = 2m\Omega$ , IAC_DPM = 0x00A0 | -3 | | 3 | % | | | I <sup>2</sup> C setting input current regulation | D 000 140 DDM 00050 | | 10 | | Α | | IREG_DPM_ACC | accuracy in forward mode | $R_{AC\_SNS} = 2m\Omega$ , IAC_DPM = 0x0050 | -4 | , | 4 | % | | | | D 000 140 DDM 00000 | | 5.0 | | Α | | | | $R_{AC\_SNS} = 2m\Omega$ , IAC_DPM = 0x0028 | -7 | | 7 | % | | K <sub>ILIM</sub> | Hardware input current limit set factor (Amperes of input current per $k\Omega$ on ILIM_HIZ pin) | $R_{AC\_SNS}$ = 2mΩ, $R_{ILIM}$ = 5kΩ, 2.5kΩ, and 1.67kΩ | 48 | 50 | 52 | A x<br>kΩ | | V <sub>REF_ILIM_HIZ</sub> | ILIM_HIZ pin voltage when ILIM_HIZ pin is in regulation | | | 2.0 | | V | | V <sub>IH_ILIM_HIZ</sub> | ILIM_HIZ input high threshold to enter HIZ mode | V <sub>ILIM_HIZ</sub> rising | 3.7 | | | V | | INPUT VOLTAGE F | REGULATION | | | | | | | V <sub>VREG_DPM_RANGE</sub> | Input voltage DPM regulation range | | 4.2 | - | 60 | V | | V | I <sup>2</sup> C setting input voltage regulation | VAC DPM = 0x076C | | 38 | | V | | V <sub>VREG_DPM_ACC</sub> | accuracy | VAC_BI W = 0x0700 | -2 | | 2 | % | | | I <sup>2</sup> C setting input voltage regulation accuracy in forward mode | VAC_DPM = 0x04E2 | | 25 | | V | | V <sub>VREG_DPM_ACC</sub> | | | -2 | | 2 | % | | | | VAC_DPM = 0x03B6 | | 19 | | V | | | | W.G_BT III GXGGBG | -2 | | 2 | % | | V <sub>ACUV_DPM</sub> | ACUV pin voltage when in VDPM regulation | | 1.198 | 1.210 | 1.222 | V | | REVERSE MODE | VOLTAGE REGULATION | _ | | | | | | V <sub>REV_RANGE</sub> | VAC Voltage regulation range in Reverse mode | | 3.3 | | 60 | V | | | | VAC_REV = 0x0960 | | 48 | | V | | V <sub>REV_ACC</sub> | Voltage regulation accuracy in | | -2 | | 2 | % | | * REV_ACC | Reverse mode | VAC_REV = 0x0578 | | 28 | | V | | | | | -2 | | 2 | % | | | | VAC REV = 0x02EE | | 15 | | V | | V <sub>REV_ACC</sub> | VAC Voltage regulation accuracy in | - | -2 | | 2 | % | | NEV_AGO | Reverse mode | VAC REV = 0x00FA | | 5 | | V | | | | 1- 111 | -2 | | 2 | % | | REVERSE MODE | CURRENT REGULATION | | | | | | | | | $R_{AC SNS} = 2m\Omega$ , IAC_REV = 0x00A0 | | 20 | | Α | | I <sub>IREV_ACC</sub> | Input current regulation accuracy in | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | -3.5 | | 3.5 | % | | TINEV_ACC | Reverse mode | $R_{AC SNS} = 2m\Omega$ , IAC_REV = 0x0028 | | 5.0 | | Α | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | -5.5 | | 5.5 | % | | MULTI-LEVEL CUI | RRENT LIMIT (OVERLOAD MODE) | | | | | | | | Temporary higher current limit for IIN or IOUT. Percentage above the | EN_OVLD = 1 and OVLD_ILIM2 = 0 | | 150 | | % | | ILIM2 | IAC_REG or IOUT_REG register values. ILIM2 duration is t <sub>OVLD</sub> | EN_OVLD = 1 and OVLD_ILIM2 = 1 | 200 | | % | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 5.5 Electrical Characteristics (続き) VAC = ACP = ACN = SYS = SRP = SRN = 28V, $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | ILIM3 | Maximum temporary current limit for IIN or IOUT. ILIM3 duration is t <sub>3L_OVLD</sub> | Absolute maximum current limit across $5m\Omega$ R <sub>AC_SNS</sub> and/or $5m\Omega$ R <sub>OUT_SNS</sub> . EN_OVLD_3L = 1 and EN_OVLD = 1 | | 20 | | А | | | Temporary higher current limit for IIN. | EN_OVLD = 1 and OVLD_ILIM2 = 0 | | 150 | | % | | ILIM2_IIN | Percentage above the IAC_REG register value | EN_OVLD = 1 and OVLD_ILIM2 = 1 | | 200 | | % | | | Temporary higher current limit for | EN_OVLD = 1 and OVLD_ILIM2 = 0 | | 150 | | % | | ILIM2_IOUT | IOUT. Percentage above the IOUT_REG register value | EN_OVLD = 1 and OVLD_ILIM2 = 1 | | 200 | | % | | I <sub>BYPASS_OCP</sub> | Bypass mode over-current threshold | $R_{OUT\_SNS} = 5m\Omega$ , $V_{SRP} - V_{SRN}$ rising, $I_{OUT\_REG} = 5A$ | 4.5 | 5 | 5.5 | Α | | THERMAL SHUT | DOWN | | | | | | | | Thermal shutdown rising threshold | Temperature increasing | | 150 | | °C | | T <sub>SHUT</sub> | Thermal shutdown falling threshold | Temperature decreasing | | 135 | | °C | | REGN REGULAT | OR AND GATE DRIVE SUPPLY (DRV_S | SUP) | | | | | | | | IREGN = 20mA | 4.8 | 5 | 5.2 | V | | $V_{REGN}$ | REGN LDO output voltage | VAC = 5V, IREGN = 20mA | 4.35 | 4.6 | | V | | I <sub>REGN</sub> | REGN LDO current limit | VREGN = 4.5V | 70 | | | mA | | V <sub>REGN_OK</sub> | REGN OK threshold to allow switching | REGN rising | | 3.55 | | V | | V <sub>DRV_UVPZ</sub> | DRV_SUP under-voltage threshold to allow switching | DRV_SUP rising | | | 3.7 | V | | V <sub>DRV_OVP</sub> | DRV_SUP over-voltage threshold to disable switching | DRV_SUP rising | 12.8 | 13.2 | 13.6 | V | | SWITCHING FRE | QUENCY AND SYNC | | | | | | | £ | Switching Frequency | $R_{FSW\_SYNC} = 133k\Omega$ | 212 | 250 | 288 | kHz | | $f_{SW}$ | Switching Frequency | $R_{FSW\_SYNC} = 50k\Omega$ | 425 | 500 | 575 | kHz | | V <sub>IH_SYNC</sub> | FSW_SYNC input high threshold | | 1.3 | | | V | | V <sub>IL_SYNC</sub> | FSW_SYNC input low threshold | | | | 0.4 | V | | PW <sub>SYNC</sub> | FSW_SYNC input pulse width | | 80 | | | ns | | PWM DRIVERS | | | | | | | | R <sub>HIDRV1_ON</sub> | Buck side high-side turnon resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5V | | 3.4 | | Ω | | R <sub>HIDRV1_OFF</sub> | Buck side high-side turnoff resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5V | , | 1.0 | | Ω | | V <sub>BTST1_REFRESH</sub> | Bootstrap refresh comparator threshold voltage | BTST1 falling, V <sub>BTST1</sub> - V <sub>SW1</sub> when low-side refresh pulse is requested | 2.7 | 3.1 | 3.9 | V | | R <sub>LODRV1_ON</sub> | Buck side low-side turnon resistance | VREGN = 5V | | 3.4 | | Ω | | R <sub>LODRV1_OFF</sub> | Buck side low-side turnoff resistance | VREGN = 5V | | 1.0 | | Ω | | t <sub>DT1</sub> | Buck side dead time, both edges | | | 45 | | ns | | R <sub>HIDRV2_ON</sub> | Boost side high-side turnon resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5V | | 3.4 | | Ω | | R <sub>HIDRV2_OFF</sub> | Boost side high-side turnoff resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5V | | 1.0 | | Ω | | V <sub>BTST2_REFRESH</sub> | Bootstrap refresh comparator threshold voltage | BTST2 falling, V <sub>BTST2</sub> - V <sub>SW2</sub> when low-side refresh pulse is requested | 2.7 | 3.1 | 3.9 | V | | R <sub>LODRV2_ON</sub> | Boost side low-side turnon resistance | VREGN = 5V | | 3.4 | | Ω | | R <sub>LODRV2_OFF</sub> | Boost side low-side turnoff resistance | VREGN = 5V | | 1.0 | | Ω | Copyright © 2024 Texas Instruments Incorporated 10 Product Folder Links: BQ25758 # 5.5 Electrical Characteristics (続き) VAC = ACP = ACN = SYS = SRP = SRN = 28V, $T_J$ = -40°C to +125°C, and $T_J$ = 25°C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------|-------------------------------------|----------|-------|-------|------| | t <sub>DT2</sub> | Boost side dead time, both edges | | | 45 | | ns | | ANALOG-TO- | DIGITAL CONVERTER (ADC) | | <b>'</b> | | | | | | | ADC_SAMPLE[1:0] = 00 | | 24 | | ms | | tadc conv | Conversion-time, each measurement | ADC_SAMPLE[1:0] = 01 | | 12 | | ms | | | | ADC_SAMPLE[1:0] = 10 | | 6 | | ms | | | | ADC_SAMPLE[1:0] = 00 | 14 | 15 | | bits | | ADC <sub>RES</sub> | Effective resolution | ADC_SAMPLE[1:0] = 01 | 13 | 14 | | bits | | | | ADC_SAMPLE[1:0] = 10 | 12 | 13 | | bits | | ADC MEASUR | REMENT RANGE AND LSB | | 1 | | | | | | Input current ADC reading (positive or | Range with 2mΩ R <sub>AC_SNS</sub> | -50000 | | 50000 | mA | | I <sub>AC_ADC</sub> | negative) | LSB with 2mΩ R <sub>AC_SNS</sub> | | 2 | | mA | | 1 | Output current ADC reading (positive | Range with 5mΩ R <sub>BAT_SNS</sub> | -20000 | | 20000 | mA | | I <sub>OUT_ADC</sub> | or negative) | LSB with 5mΩ R <sub>BAT_SNS</sub> | | 2 | | mA | | V <sub>AC_ADC</sub> | Input voltage ADC reading | Range | 0 | | 65534 | mV | | | Imput voltage ADC reading | LSB | | 2 | | mV | | ., | VO SNS voltage ADC reading | Range | 0 | | 65534 | mV | | $V_{OUT\_ADC}$ | VO_SNS voltage ADC reading | LSB | | 2 | | mV | | те | TS voltage ADC reading, as | Range | 0 | | 99.9 | % | | TS <sub>ADC</sub> | percentage of REGN | LSB | | 0.098 | | % | | I <sup>2</sup> C INTERFAC | CE (SCL, SDA) | | • | | | | | V <sub>IH</sub> | Input high threshold level | | 1.3 | | | V | | V <sub>IL</sub> | Input low threshold level | | | | 0.4 | V | | V <sub>OL</sub> | Output low threshold level | Sink current = 5mA | | | 0.4 | V | | I <sub>IN_BIAS</sub> | High-level leakage current | Pull up rail 3.3V | | | 1 | μΑ | | LOGIC I/O PIN | N (CE, PG , STAT) | | <b>'</b> | | | | | V <sub>IH</sub> | Input high threshold level (CE) | | 1.3 | | | V | | V <sub>OL</sub> | Output low threshold level (CE, PG, STAT) | Sink current = 5mA | | | 0.4 | V | | V <sub>IL</sub> | Input low threshold level (CE) | | | | 0.4 | V | | I <sub>OUT_BIAS</sub> | High-level leakage current (CE, PG, STAT) | Pull up rail 3.3V | | | 1 | μA | 11 Product Folder Links: BQ25758 # 5.6 Timing Requirements | | | MIN | NOM | MAX | UNIT | | | | |----------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------|-----|----------|------|--|--|--| | VAC / BAT POWER | UP | | | | | | | | | t <sub>ACOV_DGL</sub> | Enter ACOV deglitch time, ACOV rising | | 100 | | μs | | | | | t <sub>ACOVZ_DGL</sub> | Exit ACOV deglitch time, ACOV falling | Exit ACOV deglitch time, ACOV falling 12 | | | | | | | | t <sub>ACUV_DGL</sub> | Enter ACUV deglitch time, ACUV falling | | 100 | | μs | | | | | t <sub>ACUVZ_DGL</sub> | Exit ACUV deglitch time, ACUV rising | | 12 | | ms | | | | | BATTERY-PACK NT | C MONITOR | | | <u>'</u> | | | | | | t <sub>TS_DGL</sub> | Deglitch time for TS threshold crossing | | 25 | | ms | | | | | MULTI-LEVEL CUR | RENT LIMIT (OVERLOAD MODE) | | | | | | | | | | Overload time during which ILIM2 is allowed, TOVLD_SET = 0 | | 25 | | ms | | | | | tovld | Overload time during which ILIM2 is allowed, TOVLD_SET = 1 | | 50 | | ms | | | | | t <sub>MAX</sub> | Time required before a new overload event is allowed after an original overload event. EN_OVLD_TMAX = 1 | | 100 | | ms | | | | | t <sub>OVLD_3L</sub> | Deglitch time before engaging ILIM2, allowing maximum current for this time. EN_OVLD_3L = 1 | | 1 | | ms | | | | | I <sup>2</sup> C INTERFACE | | | | - | | | | | | f <sub>SCL</sub> | SCL clock frequency | | | 1000 | kHZ | | | | | DIGITAL CLOCK AN | ND WATCHDOG | | | 1 | | | | | | t <sub>LP_WDT</sub> | I <sup>2</sup> C Watchdog reset time (EN_HIZ = 1,<br>WATCHDOG[1:0] = 160s) | 100 | 160 | | s | | | | | t <sub>WDT</sub> | I <sup>2</sup> C Watchdog reset time (EN_HIZ = 0,<br>WATCHDOG[1:0] = 160s) | 130 160 | | | s | | | | English Data Sheet: SLUSET4 # **5.7 Typical Characteristics** $C_{VAC}$ = 80 $\mu$ F, $C_{OUT}$ = 80 $\mu$ F, $f_{SW}$ = 250 kHz, L = 10 $\mu$ H, $T_A$ = 25°C (unless otherwise specified) # **6 Detailed Description** ### 6.1 Overview BQ25758 is a wide voltage, bidirectional switched-mode synchronous buck-boost controller. The device offers high-efficiency voltage conversion over a wide voltage range with output CC-CV control. The device integrates all the loop compensation and 5-V gate drivers for the buck-boost converter, thereby providing a high density solution with ease of use. The switching frequency of the device can be programmed or forced to follow an external clock frequency via the FSW\_SYNC pin. While switching under light-load, the device offers an optional Pulse Frequency Modulation (PFM) scheme to increase efficiency. In reverse mode, the device draws power from the output supply and regulates the input terminal voltage with an added constant current loop for protection. Besides the $I^2C$ host-controlled mode, the device also supports programmable hardware limits. Input current, and output current regulation targets can be set with single resistor on the IIN, and IOUT pins, respectively. By default, the device is programmed to provide 5-V output, and the target output voltage can be adjusted via the VOUT\_REG register bits. Forward switching function is controlled via the $\overline{CE}$ pin. The input operating window is programmed via the ACUV and ACOV pins. When the input voltage is outside the programmed window, the device automatically stops switching, and the $\overline{PG}$ pin pulls HIGH. The BQ25758 provides various safety features including over-voltage and over-current protections on the input and the output. The thermal shutdown prevents operating when the junction temperature exceeds the $T_{SHUT}$ limit. The device has two status pins (STAT, and $\overline{PG}$ ) to indicate the switcher and input voltage status. These pins can be used to drive LEDs or communicate with a host processor. If needed, these pins can also be used as general purpose indicators and their status controlled directly by the I<sup>2</sup>C interface. In addition, the $\overline{CE}$ pin can also be used as a general purpose indicator. The $\overline{INT}$ pin immediately notifies host when the device status changes, including faults. The device also provides a 16-bit analog-to-digital converter (ADC) for monitoring input current, output current and input/output/thermistor voltages (IAC, IOUT, VAC, VOUT, TS). The device comes with a 36-pin 5-mm × 6-mm QFN package with 0.5-mm pin pitch. Product Folder Links: BQ25758 # 6.2 Functional Block Diagram ### 6.3 Feature Description #### 6.3.1 Device Power-On-Reset The internal bias circuits are powered from either VAC or SRN. When VAC rises above V<sub>VAC OK</sub>, converter operation is allowed. When BAT rises above 3 V, reverse mode operation is allowed. A POR occurs when one of these supplies rises above its corresponding V<sub>OK</sub> level, while the other supply is below its corresponding V<sub>OK</sub> level. After the POR, I<sup>2</sup>C interface is ready for communication and all the registers are reset to default value. The host can access all the registers after POR. ### 6.3.2 Device Power-Up From Battery Without Input Source If only battery is present and the voltage is above 3-V threshold, the device is ready for I<sup>2</sup>C communication, and the converter is ready to start operation in reverse mode. The REGN LDO stays off to minimize the quiescent current. The ADC can be used to monitor all system parameters. ### 6.3.3 Device Power Up from Input Source When a valid input source (V<sub>VAC\_OK</sub> < VAC and VAC within the ACUV and ACOV operating window) is detected, the PG pin pulls LOW. If converter operation is enabled, the device proceeds to enable the REGN LDO and power up the buck-boost converter. #### 6.3.3.1 VAC Operating Window Programming (ACUV and ACOV) The VAC operating window can be programmed via the ACUV and ACOV pins using a three-resistor divider from VAC to PGND as shown in 3 6-1. 図 6-1. ACUV and ACOV Programming When V<sub>ACUV</sub> falls and reaches V<sub>ACUV</sub> <sub>DPM</sub>, the device enters input voltage regulation, thereby reducing the current. $V_{ACUV}$ continues falling below $\overline{V}_{REF}$ ACUV, the device automatically stops the converter and the $\overline{PG}$ pin System Note: if VAC\_DPM register is programmed to a value higher than POR, the device regulates the VAC voltage to the higher of VAC\_DPM register or V<sub>ACUV DPM</sub> pin voltage. Refer to セクション 6.3.4.3.2 for more When $V_{ACOV}$ rises above $V_{REFACOV}$ , the device automatically stops the converter and the $\overline{PG}$ pin pulls high. The following equations govern the relationship between the resistor divider and the target operating voltage window programmed by ACOV and ACUV pins: $$V_{ACOV\_TARGET} = V_{REF\_ACOV} \times \frac{R_{AC1} + R_{AC2} + R_{AC3}}{R_{AC3}}$$ (1) $$V_{ACUV\_TARGET} = V_{REF\_ACUV} \times \frac{R_{AC1} + R_{AC2} + R_{AC3}}{R_{AC2} + R_{AC3}}$$ (2) If unused, tie ACUV to VAC and ACOV to PGND in order to apply the internal VAC operating window (VVAC OP). 資料に関するフィードバック(ご意見やお問い合わせ)を送信 English Data Sheet: SLUSET4 #### 6.3.3.2 MODE Pin Configuration The MODE pin can be used to configure the device as either a buck-boost or buck-only configuration. When configured as buck-only typical inductor value used must be provided to appropriately compensate the converter. The closest inductor to the values presented below should be programmed via the MODE pin. When configured in buck-only mode, the device operates as a buck converter and MOSFETs Q3 and Q4 have to be removed. This is demonstrated in $\boxtimes$ 7-25. At POR, the device detects the MODE pin pull down resistance, then sets the device operating mode as shown below. The MODE pin resistance detection is only done one time at the device POR, after that, the converter will not sense the MODE pin voltage any more. Follow the resistance listed in the table below to set the desired operating mode. The surface mount resistor with ±1% or ±2% tolerance is recommended. | 表 6-1. MODE PIN Resistance Configuration Options | | | | | | | | | |-----------------------------------------------------|----------------|--------------------------------|------------------------|--------------------------------------|--|--|--|--| | OPERATION | L (nom) | R <sub>DCR</sub> (min) | R <sub>DCR</sub> (max) | TYPICAL<br>RESISTANCE AT<br>MODE PIN | | | | | | Buck-Boost, device detects inductance automatically | 2.2 μΗ - 15 μΗ | L/DCR = 1260 µs <sup>(1)</sup> | 60 mΩ | ≤3.0 kΩ | | | | | | Buck-Only | 3.3 µH | 2.6 mΩ | 60 mΩ | 4.7 kΩ | | | | | | Buck-Only | 4.7 µH | 3.7 mΩ | 60 mΩ | 6.04 kΩ | | | | | | Buck-Only | 5.6 µH | 4.4 mΩ | 60 mΩ | 8.2 kΩ | | | | | | Buck-Only | 6.8 µH | 5.4 mΩ | 60 mΩ | 10.5 kΩ | | | | | | Buck-Only | 8.2 µH | 6.5 mΩ | 60 mΩ | 13.7 kΩ | | | | | | Buck-Only | 10 μH | 7.9 mΩ | 60 mΩ | 17.4 kΩ | | | | | | Buck-Only | 15 µH | 11.9 mΩ | 60 mΩ | ≥27.0 kΩ | | | | | 表 6-1. MODE Pin Resistance Configuration Options #### 6.3.3.3 REGN Regulator (REGN LDO) The REGN LDO regulator provides a regulated bias supply for the IC and the TS external resistors. Additionally, REGN voltage can be used to drive the buck-boost switching FETs directly by tying the DRV\_SUP pin to REGN. The pull-up rail of $\overline{PG}$ , STAT can be connected to REGN as well. The REGN LDO is enabled when below conditions are valid: - 1. VAC voltage above $V_{VAC\ OK}$ and converter operation is enabled in forward mode. - 2. BAT voltage above 3 V in Reverse mode and Reverse Mode is enabled (EN\_REV = 1) At high input voltages and/or large gate drive requirements, the power loss from gate driving via the REGN LDO can be excessive. This power for the gate drivers can be provided externally by directly driving the DRV\_SUP pin with a high efficiency supply ranging from 4.5 V to 12 V. This supply should be able to provide at least 50 mA or more as required to drive the switching FET gate charge. The power dissipation for driving the gates via the REGN LDO is: $P_{REGN} = (VAC - V_{REGN}) \times Q_{G(TOT)1,2,3,4} \times f_{SW}$ , where $Q_{G(TOT)1,2,3,4}$ is the sum of the total gate charge for all switching FETs and $f_{SW}$ is the programmed switching frequency. The Safe Operating Area (SOA) below is based on a 1-W power loss limit. Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 <sup>(1)</sup> The minimum DCR varies as a function of selected inductor: for example, a 10-μH inductor supports 7.9 mΩ as the minimum DCR. 図 6-2. REGN LDO Safe Operating Area (SOA) #### 6.3.3.4 Compensation-Free Buck-Boost Converter Operation The device integrates all the loop compensation, thereby providing a high density solution with ease of use. The converter employs a synchronous buck-boost converter that allows conversion from a wide range of input voltage sources. The converter operates in buck, buck-boost or boost mode. The converter can operate uninterruptedly and continuously across the three operation modes. During buck-boost mode, the converter alternates a SW1 pulse with a SW2 pulse, with effective switching frequency interleaved among these pulses for highest efficiency operation. During boost mode operation, the HS FET is forced to turn on for 225 ns in each switching cycle to ensure inductor energy is delivered to the output, effectively limiting the maximum boosting ratio. For example, when device is configured to switch at 500 kHz, the switching period is 2 $\mu$ s, yielding a duty cycle limit of (1 - 0.225 $\mu$ s/2 $\mu$ s) = 88.75%. Given a 5-V input, this translates to a maximum 44-V output assuming 100% efficiency. The true output will be lower than this ideal limit. At lower switching frequencies, the maximum duty cycle increases, making the limitation less significant. MODE **BUCK BUCK-BOOST BOOST** Switching (f<sub>SW</sub> interleaved HS BUCK FET Switching at f<sub>SW</sub> ON between SW1 and SW2) Switching ( $f_{SW}$ interleaved LS BUCK FET Switching at $f_{SW}$ OFF between SW1 and SW2) Switching (f<sub>SW</sub> interleaved LS BOOST FET OFF Switching at f<sub>SW</sub> between SW1 and SW2) Switching (f<sub>SW</sub> interleaved HS BOOST FET ON Switching at f<sub>SW</sub> between SW1 and SW2) 表 6-2. Switching MOSFET Operation #### 6.3.3.4.1 Light-Load Operation In order to improve converter light-load efficiency, the device switches to Pulse Frequency Modulation (PFM) control at light load when the EN\_PFM bit is set to 1. The effective switching frequency will decrease accordingly when output load decreases. EN\_PFM bit is automatically cleared to 0 every time the converter starts and a valid SYNC clock input is detected on the FSW\_SYNC pin, thereby ensuring fixed frequency operation regardless of output current. The bit can be overwritten to 1 to allow PFM after startup even when SYNC signal is present. Light-load PFM mode can be disabled by clearing the EN\_PFM bit. In this case, the device switches in PWM mode at a fixed switching frequency. #### 6.3.3.5 Switching Frequency and Synchronization (FSW SYNC) The device switching frequency can be programmed between 200 kHz to 600 kHz using a resistor from the FSW\_SYNC pin to PGND. The $R_{FSW}$ resistor is related to the nominal switching frequency ( $f_{SW}$ ) by the equation: $$R_{FSW} = \frac{1}{10 \times (f_{SW} \times 5 \times 10^{-12} - 500 \times 10^{-9})}$$ (3) This pin must be pulled to PGND using a $R_{FSW}$ , do not leave floating. In addition to programming the nominal switching frequency, the FSW\_SYNC pin can also be used to synchronize the internal oscillator to an external clock signal. The synchronization feature works over the same range as the switching frequency: 200-kHz to 600-kHz range. SWITCHING FREQUENCY (kHz) $R_{FSW}(k\Omega)$ 200 200 133 250 100 300 80 350 400 66.67 57.1 450 50 500 550 44.4 600 表 6-3. Common R<sub>FSW</sub> and Switching Frequency Values #### 6.3.3.6 Device HIZ Mode When a valid input supply is present, it is possible to force the device into HIZ Mode which disables switching, disables REGN LDO. The system load is provided by the battery in this mode. The controller enters HIZ Mode when EN\_HIZ bit is set to 1 or the IIN pin is pulled above $V_{IH\ ILIM\ HIZ}$ (refer to $tdrule 2000 \pm 0.3.4.3.1.1$ ). If the device is operating in reverse mode with the converter turned on, and the device enters HIZ mode (EN\_HIZ bit is set to 1 or IIN pin is pulled above $V_{IH\_ILIM\_HIZ}$ ), switching stops. Once HIZ mode condition is cleared by the host, the device resumes reverse mode operation. The device exits HIZ Mode when the EN\_HIZ bit is cleared to 0 and the IIN pin is pulled below 0.4 V. #### 6.3.4 Power Management The device accommodates a wide range of input sources from 4.2 V up to 60 V. ## 6.3.4.1 Output Voltage Programming (VOUT\_REG) The output voltage at VO\_SNS pin can be programmed via the I2C register setting (VOUT\_REG). The output voltage range is from 3.3V to 60V with 20mV/step. The default VOUT\_REG is set to 5V. #### 6.3.4.2 Output Current Programming (IOUT pin and IOUT REG) There are two distinct thresholds to limit the output current regulation point (if both are enabled, the lowest limit of these will apply): Product Folder Links: BQ25758 - 1. IOUT pin pull down resistor (hardware control) - IOUT REG register bits (host software control) Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 To set the maximum output current using the IOUT pin, a pull-down resistor to PGND is used. It is required to use a 5-m $\Omega$ R<sub>OUT SNS</sub> sense resistor. The output current limit is controlled by: $$I_{OUT\_MAX} = \frac{K_{IOUT}}{R_{IOUT}} \tag{4}$$ The actual output current limit is the lower value between IOUT pin setting and I2C register setting (IOUT\_REG). For example, if the register setting is 10A (0xC8), and ICHG pin has a 10-k $\Omega$ resistor (K<sub>ICHG</sub> = 50 A-k $\Omega$ ) to ground for 5A, the actual output current limit is 5A. The device regulates IOUT pin at 2V. If ICHG pin voltage exceeds 2V, the device enters output current regulation (CC mode). The IOUT pin can also be used to monitor output current when device is not in output current regulation. The voltage on IOUT pin ( $V_{IOUT}$ ) is proportional to the actual output current. IOUT pin can be used to monitor output current with the following relationship: $$I_{OUT} = \frac{K_{IOUT} \times V_{IOUT}}{R_{IOUT} \times 2V} \tag{5}$$ For example, if IOUT pin is set with 10-k $\Omega$ resistor, and the IOUT voltage 1.0V, the actual output current is between 2.4A to 2.6A (based on $K_{IOUT}$ specified). If IOUT pin is shorted to PGND, the current limit is set by the IOUT\_REG register. If hardware output current limit function is not needed, it is recommended to short this pin to PGND. The IOUT pin function can be disabled by setting the EN\_IOUT\_PIN bit to 0 (recommended when pin is shorted to PGND). When the pin is disabled, output current limit and monitoring functions via IOUT pin are not available. To set the maximum output current using the IOUT\_REG register bits, write to the IOUT\_REG register bits. The current limit range is from 400mA to 20,000mA with 50mA/step. The default IOUT\_REG is set to maximum code, allowing IOUT pin to limit the current in hardware. #### 6.3.4.3 Dynamic Power Management: Input Voltage and Input Current Regulation The device features Dynamic Power Management (DPM), which continuously monitors the input current and input voltage. When input source is over-loaded, either the current exceeds the input current limit (lower of IAC\_DPM or IIN pin setting), or the voltage falls below the input voltage limit (higher of VAC\_DPM or ACUV pin setting, V<sub>ACUV\_DPM</sub>). The device then reduces the current until the input current falls below the input current limit and the input voltage rises above the input voltage limit. When the current is reduced to zero, but the input source is still overloaded, the input voltage continues to drop. Once the input voltage drops below the ACUV limit ( $V_{ACUV} < V_{REF-ACUV}$ ), the controller stops switching. #### 6.3.4.3.1 Input Current Regulation The total input current is a function of the system supply current and the current. System current normally fluctuates as portions of the systems are powered up or down. Without DPM, the source must be able to supply the maximum system current and the maximum input current simultaneously. By using DPM, the converter reduces the current when the input current exceeds the input current limit set by the lower of IAC\_DPM register bits, or IIN pin. This allows the current capability of the input source to be lowered, reducing system cost. There are two thresholds to limit the input current (if both are enabled, the lower limit of these two will apply): - 1. IAC DPM register bits (host software control) - 2. IIN pull down resistor (hardware control) To set the maximum current using the IAC\_DPM register bits, write to the IAC\_DPM register bits. When using a $2\text{-m}\Omega$ resistor, the input current limit range is from 1 A to 50 A with 125 mA/step. The default IAC\_DPM is set to maximum code, allowing IIN pin to limit the current in hardware. To set the maximum current using the IIN pin, refer to セクション 6.3.4.3.1.1. Although both limits are referenced to a $2\text{-m}\Omega$ sense resistor, other values can also be used. A larger sense resistor provides a larger sense voltage and higher regulation accuracy, but at the expense of higher conduction loss. For example, using a $5\text{-m}\Omega$ resistor yields programmability from 400 mA to 20 A with 50 mA/step. #### 6.3.4.3.1.1 IIN Pin To set the maximum input current using the IIN pin, a pull-down resistor to PGND is used. When using a 2-m $\Omega$ R<sub>AC SNS</sub> resistor, the input current limit is controlled by: I<sub>AC MAX</sub> = K<sub>ILIM</sub> / R<sub>IIN</sub>. The actual input current limit is the lower value between IIN pin setting and register setting (IAC\_DPM). For example, if the register setting is 20 A, and IIN pin has a 5-k $\Omega$ resistor ( $K_{ILIM}$ = 50 A-k $\Omega$ ) to ground for 10 A, the actual input current limit is 10 A. IIN pin can be used to set the input current limit when EN\_IIN\_PIN bit is set to 1. The device regulates the pin at $V_{REF\_ILIM\_HIZ}$ . If pin voltage exceeds $V_{REF\_ILIM\_HIZ}$ , the device enters input current regulation. Entering input current regulation through the pin sets the IAC\_DPM\_STAT and FLAG bits, and produces an interrupt to host. The interrupt can be masked via the IAC\_DPM\_MASK bit. The IIN pin can also be used to monitor input current. When not in input current regulation, the voltage on IIN pin $(V_{IIN})$ is proportional to the input current. Pin voltage can be used to monitor input current with the following relationship: IAC = $K_{ILIM} \times V_{RIN} / (R_{IIN} \times V_{REF})$ . For example, if the pin is set with 5-k $\Omega$ resistor, and the pin voltage is 1.0 V, the actual input current is between 4.8 A to 5.2 A (based on $K_{ILIM}$ specified). #### 6.3.4.3.2 Input Voltage Regulation In addition to input current regulation, the device also offers input voltage regulation to limit the input power. This is especially useful when dealing with input sources such as solar panels, where the operating voltage must be controlled to extract the maximum power. Alternatively, if the input source current limitation is not known, input voltage regulation can be used to limit the power draw from the input source. By using input voltage regulation, the converter reduces the current when the input voltage falls below the input voltage limit set by the higher of VAC\_DPM register bits, or ACUV pin. There are two thresholds to limit the input voltage (the higher limit of these will apply) - VAC\_DPM register bits (host software control) - 2. ACUV pin falling threshold (hardware control) To set the minimum input voltage using the VAC\_DPM register bits, write the desired value directly to the VAC\_DPM register bits. The default VAC\_DPM is set to minimum code, allowing ACUV pin to limit the input voltage in hardware. To set the minimum input voltage using the ACUV pin, refer to セクション 6.3.3.1. #### 6.3.4.4 Bypass Mode The device supports bypass mode to allow VOUT = VAC without regulation and highest efficiency. In this operating mode, the buck and boost high-side FETs (Q1 and Q4) are both turned on, while the Buck and Boost low-side FETs (Q2 and Q3) remain off. The input power is directly passed through the power stage to the output. The switching losses of MOSFETs and the inductor core loss are eliminated, thereby providing highest efficiency. The bypass mode can be enabled by setting the EN\_BYPASS register bit to 1. While device is in bypass mode, the current through R<sub>OUT\_SNS</sub> is monitored and compared against the IOUT\_REG register setting. If the output current exceeds the register setting, the device automatically exits bypass mode and enters HIZ mode (completely disabling the power stage). The IBAT\_OCP\_STAT bit is set, and an INT pulse is asserted to signal the host. To recover from this fault, it is recommended to clear the EN\_HIZ bit. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 図 6-3. BQ25758 Bypass Mode Protection #### 6.3.5 Bidirectional Power Flow and Programmability The device supports buck-boost bidirectional power flow with programmable parameters via the I2C. In the forward direction, the power flows from INPUT to OUTPUT, and the device controls the output current, output voltage, as well as the input current and input voltage. The IOUT\_REG register bits control the current across the sense resistor connected at SRP and SRN ( $R_{OUT\_SNS}$ ). The VOUT\_REG register bits control the voltage regulation setpoint at VO\_SNS pin. The IAC\_DPM register bits control the input current across the sense resistor connected at ACP and ACN ( $R_{AC\_SNS}$ ). The VAC\_DPM register bits control the input voltage at the VAC pin. 図 6-4. Programmability in Forward Mode In the reverse direction, power flows from OUTPUT to INPUT, and the device control the input current as well as the input voltage. Reverse direction power flow can be enabled by setting the EN\_REV bit to 1. The IAC\_REV register bits control the reverse input current across the sense resistor connected at ACP and ACN ( $R_{AC\_SNS}$ ). The VAC\_REV register bits control the reverse input voltage at the VAC pin. 図 6-5. Programmability in Reverse Mode The reverse mode operation can be stopped at any time by setting EN\_REV bit to 0; this action disables the switching converter. **Note:** When operating as buck-only configuration via the MODE pin, it is recommended to set EN\_CHG = 0 before enabling reverse mode operation. ### 6.3.6 Integrated 16-Bit ADC for Monitoring The device includes a 16-bit ADC to monitor critical system information based on the device's modes of operation. The ADC is allowed to operate if either the $V_{VAC}>V_{VAC\_OK}$ or $VBAT>V_{REGN\_OK}$ is valid. The ADC\_EN bit provides the ability to enable and disable the ADC to conserve power. The ADC\_RATE bit allows continuous conversion or one-shot behavior. After a one-shot conversion finishes, the ADC\_EN bit is cleared, and must be re-asserted to start a new conversion. The ADC\_SAMPLE bits control the resolution and sample speed of the ADC. By default, ADC channels will be converted in one-shot or continuous conversion mode unless disabled in the ADC Function Disable register. If an ADC parameter is disabled by setting the corresponding bit, then the read-back value in the corresponding register will be from the last valid ADC conversion or the default POR value (all zeros if no conversions have taken place). If an ADC parameter is disabled in the middle of an ADC measurement cycle, the device will finish the conversion of that parameter, but will not convert the parameter starting the next conversion cycle. If all channels are disabled in one-shot conversion mode, the ADC\_EN bit is cleared. The ADC\_DONE\_STAT and ADC\_DONE\_FLAG bits signal when a conversion is complete in one-shot mode only. This event produces an INT pulse, which can be masked with ADC\_DONE\_MASK. During continuous conversion mode, the ADC\_DONE\_STAT bit has no meaning and will be '0'. The ADC\_DONE\_FLAG bit will remain unchanged in continuous conversion mode. ADC conversion operates independently of the faults present in the device. ADC conversion will continue even after a fault has occurred (such as one that causes the power stage to be disabled), and the host must set ADC\_EN = '0' to disable the ADC. ADC readings are only valid for DC states and not for transients. When host writes ADC\_EN = 0, the ADC stops immediately, and ADC measurement values correspond to last valid ADC reading. If the host wants to exit ADC more gracefully, it is possible to do either of the following: - 1. Write ADC\_RATE to one-shot, and the ADC will stop at the end of a complete cycle of conversions, or - 2. Disable all ADC conversion channels, and the ADC will stop at the end of the current measurement. When system load is powered from the battery (input source is removed, or device in HIZ mode), enabling the ADC automatically powers up REGN and increases the quiescent current. To keep the battery leakage low, it is recommended to duty cycle or completely disable the ADC. ### 6.3.7 Status Outputs (PG, STAT and INT) ### 6.3.7.1 Power Good Indicator (PG) The PG\_STAT bit goes HIGH and the $\overline{PG}$ pin pulls LOW to indicate a good input source when a valid VAC voltage is detected. The $\overline{PG}$ pin can drive an LED. All conditions must be met to indicate power good: - 1. V<sub>VAC OK</sub> < V<sub>VAC</sub> < V<sub>VAC INT OV</sub> - 2. V<sub>ACUV</sub> > V<sub>REF ACUV</sub> - 3. V<sub>ACOV</sub> < V<sub>REF ACOV</sub> - 4. Device not in HIZ mode The $\overline{PG}$ pin can be disabled via the DIS\_PG\_PIN bit. When disabled, this pin can be controlled to pull LOW using the FORCE STAT3 ON bit. ### 6.3.7.2 Interrupt to Host (INT) In some applications, the host does not always monitor the controller operation. The $\overline{\text{INT}}$ pin notifies the system host on the device operation. By default, the following events will generate an active-low, 256- $\mu$ s INT pulse. 1. Valid input source conditions detected (see conditions for PG pin) Copyright © 2024 Texas Instruments Incorporated www.ti.com/ja-jp - 2. Valid input source conditions removed (see conditions for PG pin) - Entering IAC DPM regulation through register or IIN pin - Entering VAC DPM regulation through register or ACUV pin - 5. I<sup>2</sup>C Watchdog timer expired - 6. TS STAT changes state (TS STAT value change) - 7. Junction temperature shutdown (TSHUT) - 8. A rising edge on any of the \* STAT bits Each one of these INT sources can be masked off to prevent INT pulses from being sent out when they occur. Three bits exist for each one of these events: - The STAT bit holds the current status of each INT source - The FLAG bit holds information on which source produced an INT, regardless of the current status - The MASK bit is used to prevent the device from sending out INT for each particular event When one of the above conditions occurs (a rising edge on any of the \* STAT bits), the device sends out an INT pulse and keeps track of which source generated the INT via the FLAG registers. The FLAG register bits are automatically reset to zero after the host reads them, and a new edge on STAT bit is required to re-assert the FLAG. 図 6-6. INT Generation Behavior Example #### 6.3.8 Protections The device closely monitors the input and battery voltage, as well as switching FET currents for safe switchmode operation. #### 6.3.8.1 Voltage and Current Monitoring #### 6.3.8.1.1 VAC Over-voltage Protection (VAC\_OVP) In order to protect downstream devices on the system rail, the input over-voltage threshold can be programed with the ACOV pin as V<sub>VACOV</sub> = V<sub>REF ACOV</sub> (refer to セクション 6.3.3.1). The device also features an internal overvoltage protection preset at V<sub>VAC INT OV</sub>. When the input voltage rises above the lower of these two thresholds, the device disables the controller. During input over-voltage, an INT pulse is asserted to signal the host, and the Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 VAC\_OV\_STAT, and \_FLAG bits are set. Additionally, the PG\_STAT bit is cleared and the PG pin pulls HIGH. The device automatically resumes operation when the over-voltage condition goes away. #### 6.3.8.1.2 VAC Under-voltage Protection (VAC\_UVP) In order to maintain a minimum operating voltage on the system rail, the input under-voltage threshold can be programed with the ACUV pin as $V_{VACUV} = V_{REF\_ACUV}$ (refer to $\forall D \neq \emptyset > 6.3.3.1$ ). The device also features an internal under-voltage protection preset at $V_{VAC\_OK}$ . When the input voltage falls below the higher of these two thresholds, the device disables the controller. During input under-voltage, an INT pulse is asserted to signal the host, and the VAC\_UV\_STAT, and \_FLAG bits are set. Additionally, the PG\_STAT bit is cleared and the $\overline{PG}$ pin pulls HIGH. The device automatically resumes operation when the under-voltage condition goes away. #### 6.3.8.1.3 Reverse Mode Over-voltage Protection (REV\_OVP) While operating the converter in reverse mode, the device monitors the reverse voltage, $V_{VAC}$ . When $V_{VAC}$ rises above regulation target and exceeds $V_{REV\_OVP}$ , the device stops switching, and waits for the voltage to fall below the threshold to resume switching. An INT pulse is asserted to the host. #### 6.3.8.1.4 Reverse Mode Under-voltage Protection (REV\_UVP) While operating the converter in reverse mode, the device monitors the reverse voltage, $V_{VAC}$ . When $V_{VAC}$ falls below the undervoltage threshold (programmable via SYSREV\_UV register bit), the device stops switching, clears the EN\_REV bit, and exits Reverse mode. During the over-voltage event duration, the REVERSE\_STAT bit is cleared and the REVERSE\_FLAG bit is set to indicate a fault in reverse mode. An INT pulse is also asserted to the host #### 6.3.8.1.5 DRV\_SUP Under-voltage and Over-voltage Protection (DRV\_OKZ) The DRV\_SUP pin must maintain a valid voltage between DRV\_UVP and DRV\_OVP for proper operation of the switching power converter stage. This is true both in forward mode and in reverse mode. When DRV\_SUP pin voltage falls below DRV\_UVP threshold, the switching converter stops operation, an INT pulse is asserted to signal the host, the DRV\_OKZ\_STAT, and DRV\_OKZ\_FLAG bits are set to signal the fault. When DRV\_SUP pin voltage rises above DRV\_OVP threshold, the switching converter stops operation, an INT pulse is asserted to signal the host, the DRV\_OKZ\_STAT, and DRV\_OKZ\_FLAG bit are set to signal the fault. When the DRV pin returns to normal operating range, the device automatically resumes switching in either forward or reverse mode as configured before the fault. #### 6.3.8.1.6 REGN Under-voltage Protection (REGN OKZ) The REGN pin is driven by an internal regulator, and must maintain a voltage above REGN\_OKZ for proper device operation. This is true both in forward mode and in reverse mode, and for the ADC to function in battery only mode. If the internal regulator is overloaded externally, the pin voltage may drop. When REGN falls below REGN\_OKZ threshold, the switching converter stops operation. When the fault is removed, the REGN voltage recovers automatically and switching resumes in either forward or reverse mode as configured before the fault. #### 6.3.8.2 Thermal Shutdown (TSHUT) The device has thermal shutdown to turn off the converter when IC surface temperature exceeds TSHUT. The fault register bits TSHUT\_STAT and TSHUT\_FLAG are set and an INT pulse is asserted to the host. The converter turns back on when IC temperature is below TSHUT\_HYS. Note that TSHUT protection is active both in forward and reverse mode of operation. #### 6.3.9 Serial Interface The device uses I<sup>2</sup>C compatible interface for flexible parameter programming and instantaneous device status reporting. I<sup>2</sup>C is a bi-directional 2-wire serial interface. Only two open-drain bus lines are required: a serial data line (SDA), and a serial clock line (SCL). Devices can be considered as controllers or targets when performing Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated data transfers. A controller is a device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a target. The device operates as a target device with address 0x6B, receiving control inputs from the controller device like a micro-controller or digital signal processor through the registers defined in the Register Map. Registers read outside those defined in the map, return 0xFF. The I<sup>2</sup>C interface supports standard mode (up to 100 kbits/s), fast mode (up to 400 kbits/s), and fast mode plus (up to 1 Mbit/s). When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain and must be connected to the positive supply voltage via a current source or pull-up resistor. **System Note:** All 16-bit registers are defined as Little Endian, with the most-significant byte allocated to the higher address. 16-bit register writes must be done sequentially and are recommended to be programmed using multi-write approach described in the セクション 6.3.9.7. #### 6.3.9.1 Data Validity The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on SCL line is LOW. One clock pulse is generated for each data bit transferred. 図 6-7. Bit Transfers on the I<sup>2</sup>C Bus ### 6.3.9.2 START and STOP Conditions All transactions begin with a START (S) and are terminated with a STOP (P). A HIGH to LOW transition on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition. START and STOP conditions are always generated by the controller. The bus is considered busy after the START condition, and free after the STOP condition. When timeout condition is met, for example START condition is active for more than 2 seconds and there is no STOP condition triggered, the I<sup>2</sup>C communication will automatically reset and communication lines are free for another transmission. 図 6-8. START and STOP Conditions on the I<sup>2</sup>C Bus Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 6.3.9.3 Byte Format Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an ACKNOWLEDGE (ACK) bit. Data is transferred with the Most Significant Bit (MSB) first. If a target cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the SCL line low to force the controller into a wait state (clock stretching). Data transfer then continues when the target is ready for another byte of data and releases the SCL line 図 6-9. Data Transfer on the I<sup>2</sup>C Bus ### 6.3.9.4 Acknowledge (ACK) and Not Acknowledge (NACK) The ACK signaling takes place after byte. The ACK bit allows the target to signal the controller that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge 9<sup>th</sup> clock pulse, are generated by the controller. The controller releases the SDA line during the acknowledge clock pulse so the target can pull the SDA line LOW and it remains stable LOW during the HIGH period of this 9<sup>th</sup> clock pulse. A NACK is signaled when the SDA line remains HIGH during the $9^{th}$ clock pulse. The controller can then generate either a STOP to abort the transfer or a repeated START to start a new transfer. #### 6.3.9.5 Target Address and Data Direction Bit After the START signal, a target address is sent. This address is 7 bits long, followed by the 8 bit as a data direction bit (bit R/ $\overline{W}$ ). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ). The device 7-bit address is defined as 1101 011' (0x6B) by default. ☑ 6-10. Complete Data Transfer on the I<sup>2</sup>C Bus #### 6.3.9.6 Single Write and Read 図 6-11. Single Write Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 図 6-12. Single Read If the register address is not defined, the IC sends back NACK and returns to the idle state. #### 6.3.9.7 Multi-Write and Multi-Read The device supports multi-read and multi-write of all registers. 図 6-13. Multi-Write 図 6-14. Multi-Read #### 6.4 Device Functional Modes #### 6.4.1 Host Mode and Default Mode The device is a host controlled converter, but it can operate in default mode without host management. In default mode, the device can be used as an autonomous converter with no host or while host is in sleep mode. When the converter is in default mode, WD\_STAT bit becomes HIGH, WD\_FLAG is set to 1, and a $\overline{\text{INT}}$ is asserted low to alert the host (unless masked by WD\_MASK). The WD\_FLAG bit would read as a '1' upon the first read and then '0' upon subsequent reads. When the converter is in host mode, WD\_STAT bit is LOW. After power-on-reset, the device starts in default mode with watchdog timer expired. All the registers are in the default settings. In default mode, the device regulates the output voltage to 5 V, with current limit as set by the IOUT pin (refer to セクション 6.3.4.2). A write to any I<sup>2</sup>C register transitions the converter from default mode to host mode, and initiates the watchdog timer. All the device parameters can be programmed by the host. To keep the device in host mode, the host has Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WD\_STAT bit is set), or disable watchdog timer by setting WATCHDOG bits = 00. When the watchdog timer is expired, the device returns to default mode and select registers are reset to default values as detailed in the Register Map section. The Watchdog timer will be reset on any write if the watchdog timer has expired. When watchdog timer expires, WD\_STAT and WD\_FLAG is set to 1, and /INT is asserted low to alert the host (unless masked by WD MASK). 図 6-15. Watchdog Timer Flow Chart #### 6.4.2 Register Bit Reset Beside the register reset by the watchdog timer in the default mode, the register and the timer could be reset to the default value by writing the REG\_RST bit to 1. The register bits which can be reset by the REG\_RST bit, are noted in the Register Map section. After the register reset, the REG\_RST bit will go back from 1 to 0 automatically. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 6.5 BQ25758 Registers 表 6-4 lists the memory-mapped registers for the BQ25758 registers. All register offset addresses not listed in 表 6-4 should be considered as reserved locations and the register contents should not be modified. 表 6-4. BQ25758 Registers | Address | Acronym | Register Name | Section | |---------|---------------------------------------------|-------------------------------------|---------| | 0x2 | REG0x02_Output_Current_Limit | Output Current Limit | Go | | 0x4 | REG0x04_Output_Voltage_Limit | Output Voltage Limit | Go | | 0x6 | REG0x06_Input_Current_DPM_Limit | Input Current DPM Limit | Go | | 0x8 | REG0x08_Input_Voltage_DPM_Limit | Input Voltage DPM Limit | Go | | 0xA | REG0x0A_Reverse_Mode_Input_Current_Limit | Reverse Mode Input Current Limit | Go | | 0xC | REG0x0C_Reverse_Mode_Input_Voltage_Limit | Reverse Mode Input Voltage Limit | Go | | 0x15 | REG0x15_Timer_Control | Timer Control | Go | | 0x17 | REG0x17_Converter_Control | Converter Control | Go | | 0x18 | REG0x18_Pin_Control | Pin Control | Go | | 0x19 | REG0x19_Power_Path_and_Reverse_Mode_Control | Power Path and Reverse Mode Control | Go | | 0x1B | REG0x1B_TS_Threshold_Control | TS Threshold Control | Go | | 0x1C | REG0x1C_TS_Region_Behavior_Control | TS Region Behavior Control | Go | | 0x1D | REG0x1D_TS_Reverse_Mode_Threshold_Control | TS Reverse Mode Threshold Control | Go | | 0x1E | REG0x1E_Bypass_and_Overload_Control | Bypass and Overload Control | Go | | 0x21 | REG0x21_Status_1 | Status 1 | Go | | 0x22 | REG0x22_Status_2 | Status 2 | Go | | 0x23 | REG0x23_Status_3 | Status 3 | Go | | 0x24 | REG0x24_Fault_Status | Fault Status | Go | | 0x25 | REG0x25_Flag_1 | Flag 1 | Go | | 0x26 | REG0x26_Flag_2 | Flag 2 | Go | | 0x27 | REG0x27_Fault_Flag | Fault Flag | Go | | 0x28 | REG0x28_Mask_1 | Mask 1 | Go | | 0x29 | REG0x29_Mask_2 | Mask 2 | Go | | 0x2A | REG0x2A_Fault_Mask | Fault Mask | Go | | 0x2B | REG0x2B_ADC_Control | ADC Control | Go | | 0x2C | REG0x2C_ADC_Channel_Control | ADC Channel Control | Go | | 0x2D | REG0x2D_IAC_ADC | IAC ADC | Go | | 0x2F | REG0x2F_IOUT_ADC | IOUT ADC | Go | | 0x31 | REG0x31_VAC_ADC | VAC ADC | Go | | 0x33 | REG0x33_VOUT_ADC | VOUT ADC | Go | | 0x37 | REG0x37_TS_ADC | TS ADC | Go | | 0x3B | REG0x3B_Gate_Driver_Strength_Control | Gate Driver Strength Control | Go | | 0x3C | REG0x3C_Gate_Driver_Dead_Time_Control | Gate Driver Dead Time Control | Go | | 0x3D | REG0x3D_Part_Information | Part Information | Go | | 0x62 | REG0x62_Reverse_Mode_Current | Reverse Mode Current | Go | | | | | | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 6-5 shows the codes that are used for access types in this section. 表 6-5. BQ25758 Access Type Codes | 20 0. EQ20.00 Access Type Godde | | | | | | | | |---------------------------------|------|-------------|--|--|--|--|--| | Access Type | Code | Description | | | | | | | Read Type | | | | | | | | Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 6-5. BQ25758 Access Type Codes (続き) | Access Type | Code | Description | | | | | |------------------------|------|----------------------------------------|--|--|--|--| | R | R | Read | | | | | | Write Type | | | | | | | | W | W | Write | | | | | | Reset or Default Value | | | | | | | | -n | | Value after reset or the default value | | | | | ## 6.5.1 REG0x02\_Output\_Current\_Limit Register (Address = 0x2) [Reset = 0x0640] REG0x02\_Output\_Current\_Limit is shown in 表 6-6. Return to the Summary Table. I2C REG0x03=[15:8], I2C REG0x02=[7:0] #### 表 6-6. REG0x02\_Output\_Current\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | RESERVED | R | 0x0 | | Reserved | | 10:2 | IOUT_REG | R/W | 0x190 | Reset by:<br>REG_RESET<br>WATCHDOG | Output Current Regulation Limit with 5mΩ ROUT_SNS: Actual current is the lower of IOUT_REG and IOUT pin POR: 20000mA (190h) Range: 400mA-20000mA (8h-190h) Clamped Low Clamped High Bit Step: 50mA | | 1:0 | RESERVED | R | 0x0 | | Reserved | # 6.5.2 REG0x04\_Output\_Voltage\_Limit Register (Address = 0x4) [Reset = 0x03E8] REG0x04\_Output\_Voltage\_Limit is shown in 表 6-7. Return to the Summary Table. I2C REG0x05=[15:8], I2C REG0x04=[7:0] ### 表 6-7. REG0x04\_Output\_Voltage\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------| | 15:14 | RESERVED | R | 0x0 | | Reserved | | 13:2 | VOUT_REG | R/W | 0xFA | Reset by:<br>REG_RESET | Output Voltage Regulation Limit: POR: 5000mV (FAh) Range: 3300mV-60000mV (A5h-BB8h) Clamped Low Clamped High Bit Step: 20mV | | 1:0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.3 REG0x06\_Input\_Current\_DPM\_Limit Register (Address = 0x6) [Reset = 0x0640] REG0x06\_Input\_Current\_DPM\_Limit is shown in 表 6-8. Return to the Summary Table. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated I2C REG0x07=[15:8], I2C REG0x06=[7:0] ## 表 6-8. REG0x06\_Input\_Current\_DPM\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | RESERVED | R | 0x0 | | Reserved | | 10:2 | IAC_DPM | R/W | 0x190 | Reset by:<br>REG_RESET | Input Current DPM Regulation Limit with 5mΩ RAC_SNS: Actual input current limit is the lower of IAC_DPM and IIN pin POR: 20000mA (190h) Range: 400mA-20000mA (8h-190h) Clamped Low Clamped High Bit Step: 50mA | | 1:0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.4 REG0x08\_Input\_Voltage\_DPM\_Limit Register (Address = 0x8) [Reset = 0x0348] REG0x08\_Input\_Voltage\_DPM\_Limit is shown in 表 6-9. Return to the Summary Table. I2C REG0x09=[15:8], I2C REG0x08=[7:0] 表 6-9. REG0x08\_Input\_Voltage\_DPM\_Limit Register Field Descriptions | | <b>24</b> 0 01 11=001100_101111111111111111111111 | | | | | | | | |-------|---------------------------------------------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | | 15:14 | RESERVED | R | 0x0 | | Reserved | | | | | 13:2 | VAC_DPM | R/W | 0xD2 | Reset by:<br>REG_RESET | Input Voltage Regulation Limit: POR: 4200mV (D2h) Range: 4200mV-60000mV (D2h-BB8h) Clamped Low Clamped High Bit Step: 20mV | | | | | 1:0 | RESERVED | R | 0x0 | | Reserved | | | | # 6.5.5 REG0x0A\_Reverse\_Mode\_Input\_Current\_Limit Register (Address = 0xA) [Reset = 0x0640] REG0x0A\_Reverse\_Mode\_Input\_Current\_Limit is shown in 表 6-10. Return to the Summary Table. I2C REG0x0B=[15:8], I2C REG0x0A=[7:0] 表 6-10. REG0x0A\_Reverse\_Mode\_Input\_Current\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | RESERVED | R | 0x0 | | Reserved | | 10:2 | IAC_REV | R/W | 0x190 | Reset by:<br>REG_RESET | Input Current Regulation in Reverse Mode with 5mΩ RAC_SNS: POR: 20000mA (190h) Range: 400mA-20000mA (8h-190h) Clamped Low Clamped High Bit Step: 50mA | | 1:0 | RESERVED | R | 0x0 | | Reserved | # 6.5.6 REG0x0C\_Reverse\_Mode\_Input\_Voltage\_Limit Register (Address = 0xC) [Reset = 0x03E8] REG0x0C\_Reverse\_Mode\_Input\_Voltage\_Limit is shown in 表 6-11. Return to the Summary Table. I2C REG0x0D=[15:8], I2C REG0x0C=[7:0] 表 6-11. REG0x0C\_Reverse\_Mode\_Input\_Voltage\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-------|----------|------|-------|------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | RESERVED | R | 0x0 | | Reserved | | 13:2 | VAC_REV | R/W | 0xFA | Reset by:<br>REG_RESET | VAC Voltage Regulation in Reverse Mode: POR: 5000mV (FAh) Range: 3300mV-60000mV (A5h-BB8h) Clamped Low Clamped High Bit Step: 20mV | | 1:0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.7 REG0x15\_Timer\_Control Register (Address = 0x15) [Reset = 0x10] REG0x15\_Timer\_Control is shown in 表 6-12. Return to the Summary Table. 表 6-12. REG0x15\_Timer\_Control Register Field Descriptions | | 20 12: 112 0 0 1 1 1 1 2 0 1 1 1 1 1 1 1 1 1 1 | | | | | | | |-----|------------------------------------------------|------|-------|------------------------|--------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | 7:6 | RESERVED | R | 0x0 | | Reserved | | | | 5:4 | WATCHDOG | R/W | 0x1 | Reset by:<br>REG_RESET | Watchdog timer control: 00b = Disable 01b = 40s 10b = 80s 11b = 160s | | | | 3 | RESERVED | R | 0x0 | | Reserved | | | | 2:1 | RESERVED | R | 0x0 | | Reserved | | | | 0 | RESERVED | R | 0x0 | | Reserved | | | ### 6.5.8 REG0x17\_Converter\_Control Register (Address = 0x17) [Reset = 0x09] REG0x17\_Converter\_Control is shown in 表 6-13. Return to the Summary Table. 表 6-13. REG0x17\_Converter\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------| | 7:6 | RESERVED | R | 0x0 | | Reserved | | 5 | WD_RST | R/W | 0x0 | Reset by:<br>REG_RESET | I2C Watchdog timer reset control: 0b = Normal 1b = Reset (bit goes back to 0 after timer reset) | | 4 | DIS_CE_PIN | R/W | 0x0 | Reset by:<br>REG_RESET | /CE pin function disable: 0b = /CE pin enabled 1b = /CE pin disabled | Product Folder Links: BQ25758 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 6-13. REG0x17\_Converter\_Control Register Field Descriptions (続き) | | 20 TO THE CONTROL OF THE STATE | | | | | | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | | 3 | EN_CHG_BIT_RES<br>ET_BEHAVIOR | R/W | 0x1 | Reset by:<br>REG_RESET | Controls the EN_CHG bit behavior when WATCHDOG expires: | | | | | | | | | | 0b = EN_CHG bit resets to 0<br>1b = EN_CHG bit resets to 1 | | | | | 2 | EN_HIZ | R/W | 0x0 | Reset by:<br>REG_RESET<br>WATCHDOG<br>Adapter Plug In | HIZ mode enable: 0b = Disable 1b = Enable | | | | | 1 | EN_IBAT_LOAD | R/W | 0x0 | Sinks current from SRN to<br>GND. Recommend to<br>disable IBAT ADC<br>(IBAT_ADC_DIS = 1)<br>while this bit is active.<br>Reset by:<br>REG_RESET<br>WATCHDOG | Battery Load (IBAT_LOAD) Enable: 0b = Disabled 1b = Enabled | | | | | 0 | EN_CHG | R/W | 0x1 | Reset by:<br>REG_RESET<br>WATCHDOG | Enable control: 0b = Disable 1b = Enable | | | | # 6.5.9 REG0x18\_Pin\_Control Register (Address = 0x18) [Reset = 0xC0] REG0x18\_Pin\_Control is shown in 表 6-14. Return to the Summary Table. 表 6-14. REG0x18\_Pin\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|----------------|------|-------|------------------------------------|----------------------------------------------------------------------------------------------------------------------| | 7 | EN_IOUT_PIN | R/W | 0x1 | Reset by:<br>REG_RESET<br>WATCHDOG | IOUT pin function enable: 0b = IOUT pin disabled 1b = IOUT pin enabled | | 6 | EN_IIN_PIN | R/W | 0x1 | Reset by:<br>REG_RESET<br>WATCHDOG | IIN pin function enable: 0b = IIN pin disabled 1b = IIN pin enabled | | 5 | DIS_PG_PIN | R/W | 0x0 | Reset by:<br>REG_RESET | PG pin function disable: 0b = PG pin enabled 1b = PG pin disabled | | 4 | DIS_STAT_PIN | R/W | 0x0 | Reset by:<br>REG_RESET | STAT pin function disable: 0b = STAT pin enabled 1b = STAT pin disabled | | 3 | FORCE_STAT4_ON | R/W | 0x0 | Reset by:<br>REG_RESET | CE_STAT4 pin override: Can only be forced on if DIS_CE_PIN = 1 0b = CE_STAT4 open-drain off 1b = CE_STAT4 pulls LOW | | 2 | FORCE_STAT3_ON | R/W | 0x0 | Reset by:<br>REG_RESET | PG_STAT3 pin override: Can only be forced on if DIS_PG_PIN = 1 0b = PG_STAT3 open-drain off 1b = PG_STAT3 pulls LOW | | 1 | RESERVED | R | 0x0 | | Reserved | 35 Product Folder Links: BQ25758 表 6-14. REG0x18\_Pin\_Control Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|-------|--------------------------------------------------------------| | 0 | FORCE_STAT_ON | R/W | 0x0 | 1 | STAT pin override: Can only be forced on if DIS_STAT_PIN = 1 | | | | | | | 0b = STAT open-drain off<br>1b = STAT pulls LOW | ## 6.5.10 REG0x19\_Power\_Path\_and\_Reverse\_Mode\_Control Register (Address = 0x19) [Reset = 0x00] REG0x19\_Power\_Path\_and\_Reverse\_Mode\_Control is shown in 表 6-15. Return to the Summary Table. 表 6-15. REG0x19\_Power\_Path\_and\_Reverse\_Mode\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | 7 | REG_RST | R/W | 0x0 | Reset by:<br>REG_RESET | Register reset to default values: 0b = Not reset 1b = Reset (bit goes back to 0 after register reset) | | 6 | EN_IAC_LOAD | R/W | 0x0 | Reset by:<br>REG_RESET<br>WATCHDOG | VAC Load (IAC_LOAD) Enable: 0b = Disabled 1b = Enabled | | 5 | EN_PFM | R/W | 0x0 | This bit is reset upon a valid SYNC signal detection on FSW_SYNC pin. Host can set this bit back to 1 to force PFM operation even with a valid SYNC input Reset by: REG_RESET | Enable PFM mode to improve light-load efficiency: 0b = Disable (Fixed-frequency DCM operation) 1b = Enable (PFM operation) | | 4 | RESERVED | R | 0x0 | | Reserved | | 3 | PWRPATH_REDUC<br>E_VDRV | R/W | 0x0 | Reset by:<br>REG_RESET<br>WATCHDOG | Bypass Mode Gate-Drive Voltage Select: 0b = 10V 1b = 7V | | 2 | RESERVED | R | 0x0 | | Reserved | | 1 | RESERVED | R | 0x0 | | | | 0 | EN_REV | R/W | 0x0 | Reset by:<br>REG_RESET<br>WATCHDOG<br>Adapter Plug In | Reverse Mode control: 0b = Disable 1b = Enable | ## 6.5.11 REG0x1B\_TS\_Threshold\_Control Register (Address = 0x1B) [Reset = 0x82] REG0x1B\_TS\_Threshold\_Control is shown in 表 6-16. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Return to the Summary Table. 表 6-16. REG0x1B\_TS\_Threshold\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|----------|------|-------|-------|-------------| | 7:6 | TS_T5 | R/W | 0x2 | | Reserved | | 5:4 | RESERVED | R | 0x0 | | Reserved | | 3:2 | RESERVED | R | 0x0 | | Reserved | | 1:0 | RESERVED | R/W | 0x2 | | Reserved | Product Folder Links: BQ25758 ## 6.5.12 REG0x1C\_TS\_Region\_Behavior\_Control Register (Address = 0x1C) [Reset = 0x00] REG0x1C\_TS\_Region\_Behavior\_Control is shown in 表 6-17. Return to the Summary Table. 表 6-17. REG0x1C\_TS\_Region\_Behavior\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|----------|------|-------|---------------------------------------------------------------------|-------------| | 7 | RESERVED | R | 0x0 | | Reserved | | 6:5 | RESERVED | R | 0x0 | | Reserved | | 4 | RESERVED | R | 0x0 | | Reserved | | 3:2 | RESERVED | R | 0x0 | | Reserved | | 1 | RESERVED | R | 0x0 | EN_VREG_TEMP_COMP and EN_JEITA cannot be set to 1 at the same time. | Reserved | | 0 | RESERVED | R/W | 0x0 | Reset by:<br>REG_RESET | Reserved | ## 6.5.13 REG0x1D\_TS\_Reverse\_Mode\_Threshold\_Control Register (Address = 0x1D) [Reset = 0x40] REG0x1D\_TS\_Reverse\_Mode\_Threshold\_Control is shown in 表 6-18. Return to the Summary Table. 表 6-18. REG0x1D\_TS\_Reverse\_Mode\_Threshold\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|----------|------|-------|------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | ВНОТ | R/W | 0x1 | Reset by:<br>REG_RESET | Reverse Mode TS HOT temperature threshold control:<br>00b = 37.7% (55C)<br>01b = 34.2% (60C)<br>10b = 31.25%(65C)<br>11b = Disable | | 5 | BCOLD | R/W | 0x0 | Reset by:<br>REG_RESET | Reverse Mode TS COLD temperature threshold control: 0b = 77.15% (-10C) 1b = 80% (-20C) | | 4:0 | RESERVED | R | 0x0 | | Reserved | ### 6.5.14 REG0x1E\_Bypass\_and\_Overload\_Control Register (Address = 0x1E) [Reset = 0x20] REG0x1E\_Bypass\_and\_Overload\_Control is shown in 表 6-19. Return to the Summary Table. 表 6-19. REG0x1E\_Bypass\_and\_Overload\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|-----------|------|-------|------------------------|---------------------------------------------------------------------------| | 7 | RESERVED | R | 0x0 | | Reserved | | 6 | TOVLD_SET | R/W | 0x0 | Reset by:<br>REG_RESET | TOVLD timer control: 0b = 25ms 1b = 50ms | | 5 | SYSREV_UV | R/W | 0x1 | Reset by:<br>REG_RESET | Reverse Mode System UVP: 0b = 80% of VSYS_REV target 1b = Fixed at 3.3V | 表 6-19. REG0x1E\_Bypass\_and\_Overload\_Control Register Field Descriptions (続き) | | The state of s | | | | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Type | Reset | Notes | Description | | | | | 4 | EN_BYPASS | R/W | 0x0 | Bypass mode only<br>supported in forward<br>mode, not operational in<br>reverse mode.<br>Reset by:<br>REG_RESET<br>WATCHDOG | Bypass mode control: Note the device automatically clears this bit and sets EN_HIZ bit when the output current exceeds IOUT_REG register value in bypass mode. 0b = Disable 1b = Enable | | | | | 3 | EN_OVLD_TMAX | R/W | 0x0 | Reset by:<br>REG_RESET | TMAX counter control: 0b = Disable TMAX: allows new overload event after tOVLD and current falling below ILIM1 1b = Enable TMAX: allow new overload event after tMAX, even if current does not fall below ILIM1 | | | | | 2 | EN_OVLD_3L | R/W | 0x0 | Reset by:<br>REG_RESET | Three-level overload mode control: 0b = Disable 1b = Enable | | | | | 1 | OVLD_ILIM2 | R/W | 0x0 | Reset by:<br>REG_RESET | Overload higher current limit (percentage above IIN or IOUT): 0b = 1.5 1b = 2 | | | | | 0 | EN_OVLD | R/W | 0x0 | Reset by:<br>REG_RESET | Overload Mode control: 0b = Disable 1b = Enable | | | | ## $6.5.15 \text{ REG0x21\_Status\_1 Register}$ (Address = 0x21) [Reset = 0x00] REG0x21\_Status\_1 is shown in 表 6-20. Return to the Summary Table. 表 6-20. REG0x21\_Status\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|-------|--------------------------------------------------------------------------| | 7 | ADC_DONE_STAT | R | 0x0 | | ADC conversion status (in one-shot mode only): | | | | | | | 0b = Conversion not complete<br>1b = Conversion complete | | 6 | IAC_DPM_STAT | R | 0x0 | | Input Current regulation status: | | | | | | | 0b = Normal<br>1b = In Input Current regulation (ILIM pin or IAC_DPM) | | 5 | VAC_DPM_STAT | R | 0x0 | | Input Voltage regulation status: | | | | | | | 0b = Normal<br>1b = In Input Voltage regulation (VAC_DPM or<br>VSYS_REV) | | 4 | RESERVED | R | 0x0 | | Reserved | | 3 | WD_STAT | R | 0x0 | | I2C Watchdog timer status: | | | | | | | 0b = Normal<br>1b = WD timer expired | 9 のフィードバック (こ息見やお向い音が) を送信 Product Folder Links: BQ25758 English Data Sheet: SLUSET4 ## 表 6-20. REG0x21\_Status\_1 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------|------|-------|-------|----------------------| | 2:0 | CHARGE_STAT | R | 0x0 | | Converter status: | | | | | | | 000b = Not switching | | | | | | | 001b = Reserved | | | | | | | 010b = Reserved | | | | | | | 011b = CC Mode | | | | | | | 100b = CV Mode | | | | | | | 101b = CV Mode | | | | | | | 110b = CV Mode | | | | | | | 111b = Reserved | ## 6.5.16 REG0x22\_Status\_2 Register (Address = 0x22) [Reset = 0x00] REG0x22\_Status\_2 is shown in 表 6-21. Return to the Summary Table. 表 6-21. REG0x22\_Status\_2 Register Field Descriptions | | 2 0 11. NEODALE_Ottitud_L Register Field Beschiptions | | | | | | | | |-----|-------------------------------------------------------|------|-------|-------|--------------------------|--|--|--| | Bit | Field | Type | Reset | Notes | Description | | | | | 7 | PG_STAT | R | 0x0 | | Input Power Good status: | | | | | | | | | | 0b = Not Power Good | | | | | | | | | | 1b = Power Good | | | | | | | | | | | | | | | 6:4 | TS_STAT | R | 0x0 | | TS status: | | | | | | | | | | 000b = Normal | | | | | | | | | | 001b = TS Warm | | | | | | | | | | 010b = TS Cool | | | | | | | | | | 011b = TS Cold | | | | | | | | | | 100b = TS Hot | | | | | 3:2 | RESERVED | R | 0x0 | | Reserved | | | | | 1:0 | RESERVED | R | 0x0 | | Reserved | | | | ## 6.5.17 REG0x23\_Status\_3 Register (Address = 0x23) [Reset = 0x00] REG0x23\_Status\_3 is shown in 表 6-22. Return to the Summary Table. ## 表 6-22. REG0x23\_Status\_3 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | RESERVED | R | 0x0 | | Reserved | | 5:4 | FSW_SYNC_STAT | R | 0x0 | | FSW_SYNC pin status: | | | | | | | 00b = Normal, no external clock detected<br>01b = Valid ext. clock detected<br>10b = Pin fault (frequency out-of-range)<br>11b = Reserved | | 3 | RESERVED | R | 0x0 | | Reserved | | 2 | REVERSE_STAT | R | 0x0 | | Converter Reverse Mode status: 0b = Reverse Mode off 1b = Reverse Mode On | | 1 | RESERVED | R | 0x0 | | Reserved | | 0 | RESERVED | R | 0x0 | | Reserved | Product Folder Links: BQ25758 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 6.5.18 REG0x24\_Fault\_Status Register (Address = 0x24) [Reset = 0x00] REG0x24\_Fault\_Status is shown in 表 6-23. Return to the Summary Table. ## 表 6-23. REG0x24\_Fault\_Status Register Field Descriptions | | 2 20. NEOVAL-, I dan _ status register i leiu bescriptions | | | | | | | | |-----|------------------------------------------------------------|------|-------|---------------------------|------------------------------------------------|--|--|--| | Bit | Field | Type | Reset | Notes | Description | | | | | 7 | VAC_UV_STAT | R | 0x0 | | Input under-voltage status: | | | | | | | | | | 0b = Input Normal | | | | | | | | | | 1b = Device in Input under-voltage protection | | | | | 6 | VAC_OV_STAT | R | 0x0 | | Input over-voltage status: | | | | | | | | | | 0b = Input Normal | | | | | | | | | | 1b = Device in Input over-voltage protection | | | | | 5 | IBAT_OCP_STAT | R | 0x0 | | Battery over-current status: | | | | | | | | | | 0b = Battery current normal | | | | | | | | | | 1b = Battery over-current detected | | | | | 4 | VBAT_OV_STAT | R | 0x0 | | Battery over-voltage status: | | | | | | | | | | 0b = Normal | | | | | | | | | | 1b = Device in Battery over-voltage protection | | | | | 3 | TSHUT_STAT | R | 0x0 | | Thermal shutdown status: | | | | | | | | | | 0b = Normal | | | | | | | | | | 1b = Device in thermal shutdown protection | | | | | 2 | RESERVED | R | 0x0 | | Reserved | | | | | 1 | DRV_OKZ_STAT | R | 0x0 | In battery-only mode with | DRV_SUP pin voltage status: | | | | | | | | | ADC disabled, this bit | 0b = Normal | | | | | | | | | always reads '1' | 1b = DRV_SUP pin voltage is out of valid range | | | | | 0 | RESERVED | R | 0x0 | | Reserved | | | | ## $6.5.19 REG0x25\_Flag\_1 Register (Address = 0x25) [Reset = 0x00]$ REG0x25\_Flag\_1 is shown in 表 6-24. Return to the Summary Table. ## 表 6-24. REG0x25\_Flag\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|-------|---------------------------------------------------------------------------------------------| | 7 | ADC_DONE_FLAG | R | 0x0 | | ADC conversion INT flag (in one-shot mode only):<br>Note: always reads 0 in continuous mode | | | | | | | Access: R (ClearOnRead) 0b = Conversion not complete 1b = Conversion complete | | 6 | IAC_DPM_FLAG | R | 0x0 | | Input Current regulation INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Device entered Input Current regulation | | 5 | VAC_DPM_FLAG | R | 0x0 | | Input Voltage regulation INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Device entered Input Voltage regulation | | 4 | RESERVED | R | 0x0 | | Reserved | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 表 6-24. REG0x25\_Flag\_1 Register Field Descriptions (続き) | | 2 0 1 1 112 00 x 20 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | | | | | |-----|---------------------------------------------------------|------|-------|-------|-----------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Notes | Description | | | | | 3 | WD_FLAG | R | 0x0 | | I2C Watchdog timer INT flag: | | | | | | | | | I . | Access: R (ClearOnRead) 0b = Normal 1b = WD_STAT rising edge detected | | | | | 2 | RESERVED | R | 0x0 | | Reserved | | | | | 1 | RESERVED | R | 0x0 | | Reserved | | | | | 0 | RESERVED | R | 0x0 | | Reserved | | | | ## $6.5.20 \text{ REG0x26\_Flag\_2 Register}$ (Address = 0x26) [Reset = 0x00] REG0x26\_Flag\_2 is shown in 表 6-25. Return to the Summary Table. ### 表 6-25. REG0x26\_Flag\_2 Register Field Descriptions | | & 0-23. REGUAZO_I lag_z Register Field Descriptions | | | | | | | | |-----|-----------------------------------------------------|------|-------|-------|-----------------------------------------------------|--|--|--| | Bit | Field | Type | Reset | Notes | Description | | | | | 7 | PG_FLAG | R | 0x0 | | Input Power Good INT flag: | | | | | | | | | | Access: R (ClearOnRead) | | | | | | | | | | 0b = Normal | | | | | | | | | | 1b = PG signal toggle detected | | | | | 6 | RESERVED | R | 0x0 | | Reserved | | | | | 5 | RESERVED | R | 0x0 | | Reserved | | | | | 4 | TS_FLAG | R | 0x0 | | TS INT flag: | | | | | | | | | | Access: R (ClearOnRead) | | | | | | | | | | 0b = Normal | | | | | | | | | | 1b = TS_STAT[2:0] bits changed (transitioned to any | | | | | | | | | | state) | | | | | 3 | REVERSE_FLAG | R | 0x0 | | Reverse Mode INT flag: | | | | | | | | | | Access: R (ClearOnRead) | | | | | | | | | | 0b = Normal | | | | | | | | | | 1b = Reverse Mode toggle detected | | | | | 2 | RESERVED | R | 0x0 | | Reserved | | | | | 1 | FSW_SYNC_FLAG | R | 0x0 | | FSW_SYNC pin signal INT flag: | | | | | | | | | | Access: R (ClearOnRead) | | | | | | | | | | 0b = Normal | | | | | | | | | | 1b = FSW_SYNC status changed | | | | | 0 | RESERVED | R | 0x0 | | Reserved | | | | # 6.5.21 REG0x27\_Fault\_Flag Register (Address = 0x27) [Reset = 0x00] REG0x27\_Fault\_Flag is shown in 表 6-26. Return to the Summary Table. ### 表 6-26. REG0x27\_Fault\_Flag Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------|------|-------|-------|----------------------------------------------------------------------------| | 7 | VAC_UV_FLAG | R | 0x0 | | Input under-voltage INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Entered input under-voltage fault | Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 表 6-26. REG0x27\_Fault\_Flag Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|-------|-----------------------------------------------------------------------------| | 6 | VAC_OV_FLAG | R | 0x0 | | Input over-voltage INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Entered Input over-voltage fault | | 5 | IBAT_OCP_FLAG | R | 0x0 | | Battery over-current INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Entered Battery over-current fault | | 4 | VBAT_OV_FLAG | R | 0x0 | | Battery over-voltage INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Entered battery over-voltage fault | | 3 | TSHUT_FLAG | R | 0x0 | | Thermal shutdown INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = Entered TSHUT fault | | 2 | RESERVED | R | 0x0 | | Reserved | | 1 | DRV_OKZ_FLAG | R | 0x0 | | DRV_SUP pin voltage INT flag: | | | | | | | Access: R (ClearOnRead) 0b = Normal 1b = DRV_SUP pin fault detected | | 0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.22 REG0x28\_Mask\_1 Register (Address = 0x28) [Reset = 0x00] REG0x28\_Mask\_1 is shown in 表 6-27. Return to the Summary Table. ## 表 6-27. REG0x28\_Mask\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|------------------------|-------------------------------------------------------------------------------------| | 7 | ADC_DONE_MASK | R/W | 0x0 | Reset by: | ADC conversion INT mask (in one-shot mode only): | | | | | | REG_RESET | 0b = ADC_DONE produces INT pulse 1b = ADC_DONE does not produce INT pulse | | 6 | IAC_DPM_MASK | R/W | 0x0 | Reset by: | Input Current regulation INT mask: | | | | | | REG_RESET | 0b = IAC_DPM_FLAG produces INT pulse 1b = IAC_DPM_FLAG does not produce INT pulse | | 5 | VAC_DPM_MASK | R/W | 0x0 | Reset by: | Input Voltage regulation INT mask: | | | | | | REG_RESET | 0b = VAC_DPM_FLAG produces INT pulse 1b = VAC_DPM_FLAG does not produce INT pulse | | 4 | RESERVED | R | 0x0 | | Reserved | | 3 | WD_MASK | R/W | 0x0 | Reset by: | I2C Watchdog timer INT mask: | | | | | | REG_RESET | 0b = WD expiration produces INT pulse 1b = WD expiration does not produce INT pulse | | 2 | RESERVED | R | 0x0 | | Reserved | | 1 | RESERVED | R | 0x0 | | Reserved | | 0 | RESERVED | R/W | 0x0 | Reset by:<br>REG_RESET | Reserved | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ## 6.5.23 REG0x29\_Mask\_2 Register (Address = 0x29) [Reset = 0x00] REG0x29\_Mask\_2 is shown in 表 6-28. Return to the Summary Table. ## 表 6-28. REG0x29\_Mask\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 7 | PG_MASK | R/W | 0x0 | Reset by:<br>REG_RESET | Input Power Good INT mask: 0b = PG toggle produces INT pulse 1b = PG toggle does not produce INT pulse | | 6 | RESERVED | R | 0x0 | | Reserved | | 5 | RESERVED | R | 0x0 | | Reserved | | 4 | TS_MASK | R/W | 0x0 | Reset by:<br>REG_RESET | TS INT mask: 0b = TS_STAT change produces INT pulse 1b = TS_STAT change does not produce INT pulse | | 3 | REVERSE_MASK | R/W | 0x0 | Reset by:<br>REG_RESET | Reverse Mode INT mask: 0b = REVERSE_STAT toggle produces INT pulse 1b = REVERSE_STAT toggle does no produce INT pulse | | 2 | RESERVED | R | 0x0 | | Reserved | | 1 | FSW_SYNC_MASK | R/W | 0x0 | Reset by:<br>REG_RESET | FSW_SYNC pin signal INT mask: 0b = FSW_SYNC status change produces INT pulse 1b = FSW_SYNC status change does not produce INT pulse | | 0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.24 REG0x2A\_Fault\_Mask Register (Address = 0x2A) [Reset = 0x00] REG0x2A\_Fault\_Mask is shown in 表 6-29. Return to the Summary Table. ## 表 6-29. REG0x2A\_Fault\_Mask Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------|------|-------|------------------------|---------------------------------------------------------------------------------------------------------------------| | 7 | VAC_UV_MASK | R/W | 0x0 | Reset by:<br>REG_RESET | Input under-voltage INT mask: | | | | | | 1- | 0b = Input under-voltage event produces INT pulse<br>1b = Input under-voltage event does not produce INT<br>pulse | | 6 | VAC_OV_MASK | R/W | 0x0 | Reset by: | Input over-voltage INT mask: | | | | | | REG_RESET | 0b = Input over-voltage event produces INT pulse 1b = Input over-voltage event does not produce INT pulse | | 5 | IBAT_OCP_MASK | R/W | 0x0 | Reset by: | Battery over-current INT mask: | | | | | | REG_RESET | 0b = Battery over-current event produces INT pulse<br>1b = Battery over-current event does not produce INT<br>pulse | | 4 | VBAT_OV_MASK | R/W | 0x0 | Reset by: | Battery over-voltage INT mask: | | | | | | REG_RESET | 0b = Battery over-voltage event produces INT pulse<br>1b = Battery over-voltage event does not produce INT<br>pulse | | 3 | TSHUT_MASK | R/W | 0x0 | Reset by: | Thermal shutdown INT mask: | | | | | | REG_RESET | 0b = TSHUT event produces INT pulse<br>1b = TSHUT event does not produce INT pulse | Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 表 6-29. REG0x2A\_Fault\_Mask Register Field Descriptions (続き) | | | | _ | _ ~ | | |-----|--------------|------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Notes | Description | | 2 | RESERVED | R | 0x0 | | Reserved | | 1 | DRV_OKZ_MASK | R/W | 0x0 | Reset by:<br>REG_RESET | DRV_SUP pin voltage INT mask: 0b = DRV_SUP pin fault produces INT pulse 1b = DRV_SUP pin fault does not produce INT pulse | | 0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.25 REG0x2B\_ADC\_Control Register (Address = 0x2B) [Reset = 0x60] REG0x2B\_ADC\_Control is shown in 表 6-30. Return to the Summary Table. ## 表 6-30. REG0x2B\_ADC\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADC_EN | R/W | 0x0 | When EN_VREG_TEMP_COMP = 1, the ADC will be automatically enabled, regardless of the status of ADC_EN Reset by: REG_RESET WATCHDOG | ADC control: 0b = Disable ADC 1b = Enable ADC | | 6 | ADC_RATE | R/W | 0x1 | Reset by:<br>REG_RESET | ADC conversion rate control: 0b = Continuous conversion 1b = One-shot conversion | | 5:4 | ADC_SAMPLE | R/W | 0x2 | Reset by:<br>REG_RESET | ADC sample speed: 00b = 15 bit effective resolution 01b = 14 bit effective resolution 10b = 13 bit effective resolution 11b = Reserved | | 3 | ADC_AVG | R/W | 0x0 | Reset by:<br>REG_RESET | ADC average control: 0b = Single value 1b = Running average | | 2 | ADC_AVG_INIT | R/W | 0x0 | Reset by:<br>REG_RESET | ADC average initial value control: 0b = Start average using existing register value 1b = Start average using new ADC conversion | | 1:0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.26 REG0x2C\_ADC\_Channel\_Control Register (Address = 0x2C) [Reset = 0x0A] REG0x2C\_ADC\_Channel\_Control is shown in 表 6-31. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Return to the Summary Table. 表 6-31. REG0x2C\_ADC\_Channel\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|-------------|------|-------|-----------|--------------------------------------------| | 7 | IAC_ADC_DIS | R/W | 0x0 | REG RESET | IAC ADC control 0b = Enable 1b = Disable | Product Folder Links: BQ25758 表 6-31. REG0x2C ADC Channel Control Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------|--------------------------------------------| | 6 | IOUT_ADC_DIS | R/W | 0x0 | Recommend to disable IOUT ADC channel when EN_IBAT_LOAD bit is 1 Reset by: REG_RESET | IOUT ADC control 0b = Enable 1b = Disable | | 5 | VAC_ADC_DIS | R/W | 0x0 | Reset by:<br>REG_RESET | VAC ADC control 0b = Enable 1b = Disable | | 4 | VOUT_ADC_DIS | R/W | 0x0 | Reset by:<br>REG_RESET | VOUT ADC control 0b = Enable 1b = Disable | | 3 | RESERVED | R | 0x0 | | Reserved | | 2 | TS_ADC_DIS | R/W | 0x0 | Reset by:<br>REG_RESET | TS ADC control 0b = Enable 1b = Disable | | 1 | RESERVED | R | 0x0 | | Reserved | | 0 | RESERVED | R | 0x0 | | Reserved | ## 6.5.27 REG0x2D\_IAC\_ADC Register (Address = 0x2D) [Reset = 0x0000] REG0x2D\_IAC\_ADC is shown in 表 6-32. Return to the Summary Table. I2C REG0x2E=[15:8], I2C REG0x2D=[7:0] ## 表 6-32. REG0x2D\_IAC\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|---------|------|-------|-------|---------------------------------------------------------------------------------------------------------------------| | 15:0 | IAC_ADC | R | 0x0 | | IAC ADC reading with 5mΩ RAC_SNS: Reported as 2s complement | | | | | | | POR: 0mA(0h) Format: 2s Complement Range: -20000mA - 20000mA (9E58h-61A8h) Clamped Low Clamped High Bit Step: 0.8mA | ## 6.5.28 REG0x2F\_IOUT\_ADC Register (Address = 0x2F) [Reset = 0x0000] REG0x2F\_IOUT\_ADC is shown in 表 6-33. Return to the Summary Table. I2C REG0x30=[15:8], I2C REG0x2F=[7:0] ## 表 6-33. REG0x2F\_IOUT\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|-------|------------------------------------------------------------------------------------------------------------------| | 15:0 | IOUT_ADC | R | 0x0 | | IOUT ADC reading with 5mΩ RBAT_SNS: Reported as 2s complement | | | | | | | POR: 0mA (0h) Format: 2s Complement Range: -20000mA-20000mA (D8F0h-2710h) Clamped Low Clamped High Bit Step: 2mA | ## 6.5.29 REG0x31\_VAC\_ADC Register (Address = 0x31) [Reset = 0x0000] REG0x31\_VAC\_ADC is shown in 表 6-34. Return to the Summary Table. I2C REG0x32=[15:8], I2C REG0x31=[7:0] ### 表 6-34. REG0x31\_VAC\_ADC Register Field Descriptions | _ | | | | | | • | |---|------|---------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | | Bit | Field | Туре | Reset | Notes | Description | | | 15:0 | VAC_ADC | R | 0x0 | | VAC ADC reading: Reported as unsigned integer POR: 0mV (0h) Format: 2s Complement Range: 0mV-65534mV (0h-7FFFh) Clamped Low Bit Step: 2mV | ### 6.5.30 REG0x33\_VOUT\_ADC Register (Address = 0x33) [Reset = 0x0000] REG0x33\_VOUT\_ADC is shown in 表 6-35. Return to the Summary Table. I2C REG0x34=[15:8], I2C REG0x33=[7:0] ## 表 6-35. REG0x33\_VOUT\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|----------|------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | VOUT_ADC | R | 0x0 | | VOUT ADC reading: Reported as unsigned integer POR: 0mV (0h) Format: 2s Complement Range: 0mV-65534mV (0h-7FFFh) Clamped Low Bit Step: 2mV | # $6.5.31 \text{ REG0x37\_TS\_ADC Register}$ (Address = 0x37) [Reset = 0x0000] REG0x37\_TS\_ADC is shown in 表 6-36. Return to the Summary Table. I2C REG0x38=[15:8], I2C REG0x37=[7:0] Product Folder Links: BQ25758 English Data Sheet: SLUSET4 表 6-36. REG0x37\_TS\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |------|--------|------|-------|-------|-----------------------------------------------------------------------------------| | 15:0 | TS_ADC | R | 0x0 | | TS ADC reading as percentage of REGN:<br>Reported as unsigned integer | | | | | | | POR: 0%(0h) Range: 0% - 99.90234375% (0h-3FFh) Clamped High Bit Step: 0.09765625% | ## 6.5.32 REG0x3B\_Gate\_Driver\_Strength\_Control Register (Address = 0x3B) [Reset = 0x00] REG0x3B\_Gate\_Driver\_Strength\_Control is shown in 表 6-37. Return to the Summary Table. 表 6-37. REG0x3B\_Gate\_Driver\_Strength\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|--------------|------|-------|------------------------|--------------------------------------------------------------------------------------------------| | 7:6 | BOOST_HS_DRV | R/W | 0x0 | Reset by:<br>REG_RESET | Boost High Side FET Gate Driver Strength: 00b = Fastest 01b = Faster 10b = Slower 11b = Slowest | | 5:4 | BUCK_HS_DRV | R/W | 0x0 | Reset by:<br>REG_RESET | Buck High Side FET Gate Driver Strength: 00b = Fastest 01b = Faster 10b = Slower 11b = Slowest | | 3:2 | BOOST_LS_DRV | R/W | 0x0 | Reset by:<br>REG_RESET | Boost Low Side FET Gate Driver Strength: 00b = Fastest 01b = Faster 10b = Slower 11b = Slowest | | 1:0 | BUCK_LS_DRV | R/W | 0x0 | Reset by:<br>REG_RESET | Buck Low Side FET Gate Driver Strength: 00b = Fastest 01b = Faster 10b = Slower 11b = Slowest | ## 6.5.33 REG0x3C\_Gate\_Driver\_Dead\_Time\_Control Register (Address = 0x3C) [Reset = 0x00] REG0x3C\_Gate\_Driver\_Dead\_Time\_Control is shown in 表 6-38. Return to the Summary Table. 表 6-38. REG0x3C\_Gate\_Driver\_Dead\_Time\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|---------------------|------|-------|------------------------|-----------------------------------------------------------------------------------| | 7:4 | RESERVED | R | 0x0 | | Reserved | | 3:2 | BOOST_DEAD_TIM<br>E | R/W | 0x0 | Reset by:<br>REG_RESET | Boost Side FETs Dead Time Control: 00b = 45ns 01b = 75ns 10b = 105ns 11b = 135ns | Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 6-38. REG0x3C\_Gate\_Driver\_Dead\_Time\_Control Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Notes | Description | |-----|----------------|------|-------|------------------------|-------------------------------------------------------------------------------------| | 1:0 | BUCK_DEAD_TIME | R/W | 0x0 | Reset by:<br>REG_RESET | Buck Side FETs Dead Time Control: 00b = 45ns 01b = 75ns 10b = 105ns 11b = 135ns | ## 6.5.34 REG0x3D\_Part\_Information Register (Address = 0x3D) [Reset = 0x22] REG0x3D Part Information is shown in 表 6-39. Return to the Summary Table. ## 表 6-39. REG0x3D\_Part\_Information Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|----------|------|-------|-------|-------------------------------| | 7 | RESERVED | R | 0x0 | | Reserved | | 6:3 | PART_NUM | R | 0x4 | | Part Number:<br>100 - BQ25758 | | 2:0 | DEV_REV | R | 0x2 | | Device Revision: | ## 6.5.35 REG0x62\_Reverse\_Mode\_Current Register (Address = 0x62) [Reset = 0x02] REG0x62\_Reverse\_Mode\_Current is shown in 表 6-40. Return to the Summary Table. ## 表 6-40. REG0x62\_Reverse\_Mode\_Current Register Field Descriptions | Bit | Field | Туре | Reset | Notes | Description | |-----|----------------------------|------|-------|------------------------|--------------------------------------------------------------------------------| | 7:6 | IBAT_REV | R/W | 0x0 | Reset by:<br>REG_RESET | Reverse mode current limit:<br>00b = 20A<br>01b = 15A<br>10b = 10A<br>11b = 5A | | 5:2 | RESERVED | R | 0x0 | | Reserved | | 1 | EN_CONV_FAST_T<br>RANSIENT | R/W | 0x1 | Reset by:<br>REG_RESET | Enable converter fast transient response - 0b = Disable 1b = Enable | | 0 | RESERVED | R | 0x0 | | Reserved | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 English Data Sheet: SLUSET4 ## 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 7.1 Application Information The BQ25758 controller is ideal for high current applications (up-to 20 A). The BQ25758EVM evaluation module is a complete module for evaluating the device performance. The application curves were taken using the BQ25758EVM. #### 7.2 Typical Applications #### 7.2.1 Typical Application (Buck-Boost configuration) The device is configured as a buck-boost with input range from 4.2 V to 60 V. An optional gate drive voltage can be provided using the DRV\_SUP pin to reduce switching losses. Z 7-1 shows a typical schematic when using the device with 19.5-V or 48-V input, configurable output voltage for USB-PD EPR and 5-A output current. 図 7-1. BQ25758: 19.5-V or 48-Vin, Buck-Boost with Configurable Output Voltage for USB-PD EPR, and 5-A Output Current 表 7-1. Recommended Part Numbers for up-to 48-V EPR (5-A output): | COMPONENT | VALUE | RECOMMENDED PART NO. | |----------------|--------------|----------------------| | Q1, Q2, Q3, Q4 | 80 V, 6.2 mΩ | SiR880BDP | Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 7-1. Recommended Part Numbers for up-to 48-V EPR (5-A output): (続き) | COMPONENT | VALUE | RECOMMENDED PART NO. | |-----------|--------------|----------------------| | L1 | 10 μH, 22 mΩ | CMLB135T-100MS | 表 7-2. Recommended Part Numbers for 28-V EPR only (5-A output): | COMPONENT | VALUE | RECOMMENDED PART NO. | |----------------|---------------|----------------------| | Q1, Q2, Q3, Q4 | 40 V, 3.5 mΩ | AONS66408 | | L1 | 4.7 μH, 22 mΩ | CMLE104T-4R7MS | ### 7.2.1.1 Design Requirements For this design example, use the parameters shown in the table below. 表 7-3. Design Parameters | PARAMETER | VALUE | |--------------------------------------------------|----------------------------------------| | Input voltage operating range (V <sub>AC</sub> ) | 4.2 V to 60 V | | Input current limit (I <sub>AC</sub> ) | No limit | | Output current limit (I <sub>OUT</sub> ) | 5 A | | Output voltage (V <sub>OUT_REG</sub> ) | 5 V, 9 V, 15 V, 20 V, 28 V, 36 V, 48 V | | Switching frequency | 450 kHz | ### 7.2.1.2 Detailed Design Procedure ### 7.2.1.2.1 ACUV / ACOV Input Voltage Operating Window Programming The input voltage operating window is programmed by an ACUV / ACOV window with a resistor divider from VAC to GND. The top resistor, RAC1 is typically selected as 1,000 k $\Omega$ to minimize the input voltage leakage current. Assuming the desired trip-points for under-voltage and over-voltage protection are labeled V<sub>VACUVP</sub> and V<sub>VACOVP</sub>, the resistor divider required can be calculated as follows. The internal reference for the over-voltage threshold (VREF\_ACOV) is 1.2 V. The internal reference for the under-voltage threshold (VREF\_ACUV) is 1.1 V. 図 7-2. ACUV and ACOV Resistor Divider $$V_{VACOVP} = \frac{1.2V(1,000k\Omega + R_{AC2} + R_{AC3})}{R_{AC3}}$$ (6) $$V_{VACUVP} = \frac{1.1V(1,000k\Omega + R_{AC2} + R_{AC3})}{R_{AC2} + R_{AC3}}$$ (7) For the default device operating window of 4.2 V to 60 V, the ACUV can be pulled up directly to VAC, while the ACOV can be pulled directly to GND. Product Folder Links: BQ25758 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated #### 7.2.1.2.2 Switching Frequency Selection The switching frequency is set by a resistor connected from the FSW\_SYNC pin to PGND. The RFSW resistor required to set the desired frequency is calculated using $\pm$ 3 or $\pm$ 6-3. A 0.1% standard resistor of 56.9 kΩ is selected to set $f_{SW}$ = 450 kHz. #### 7.2.1.2.3 Inductor Selection Higher switching frequency allows the use of smaller inductor and capacitor values. Inductor saturation current should be higher than the inductor current ( $I_L$ ) plus half the ripple current ( $I_{RIPPLE}$ ): $$I_{SAT} \ge I_L + \frac{1}{2} I_{RIPPLE} \tag{8}$$ The inductor ripple current in buck operation depends on input voltage ( $V_{AC}$ ), duty cycle ( $D_{BUCK} = V_{BAT}/V_{AC}$ ), switching frequency ( $f_{SW}$ ) and inductance (L): $$I_{RIPPLE\_BUCK} = \frac{V_{AC} \times D_{BUCK} \times (1 - D_{BUCK})}{f_{SW} \times L} \tag{9}$$ During boost operation, the duty cycle is: $D_{BOOST} = 1 - (V_{AC}/V_{BAT})$ . The inductor ripple current is: $$I_{RIPPLE\_BOOST} = \frac{V_{AC} \times D_{BOOST}}{f_{SW} \times L} \tag{10}$$ The maximum inductor ripple current happens with D = 0.5 or close to 0.5. Ripple calculations should be analyzed for both forward and reverse operating modes if applicable. Usually inductor ripple is designed in the range of (20 - 40%) maximum inductor current (in either forward or reverse mode) as a trade-off between inductor size and efficiency for a practical design. #### 7.2.1.2.4 Input (VAC) Capacitor Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the output when duty cycle is 0.5 in forward buck mode, or reverse boost mode. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current occurs where the duty cycle is closest to 50% and can be estimated by $\gtrsim 11$ : $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)} \tag{11}$$ A combination of ceramic and bulk capacitors should be used to provide a short path for high di/dt current and to reduce the voltage ripple. Ceramic capacitors should be placed close to the switching half-bridge. Given total bulk input capacitance, it is recommended to distribute equally on either side of $R_{AC\_SNS}$ . The complete schematic is a good starting point for input capacitor for typical applications. #### 7.2.1.2.5 Output (VBAT) Capacitor In forward boost mode or reverse buck mode, the output capacitor conducts high ripple current. The output capacitor RMS ripple current is given by where the minimum VAC corresponds to the maximum capacitor current. $$I_{CBAT} = I_{BAT} \sqrt{\frac{V_{BAT}}{V_{AC}} - 1} \tag{12}$$ A 5-mΩ output capacitor ESR causes an output voltage ripple of 74 mV as given by: $$\Delta V_{RIPPLE(ESR)} = I_{BAT} \times \frac{V_{BAT}}{V_{AC,min}} \times ESR$$ (13) A 140-µF output capacitor causes a capacitive ripple voltage of 66 mV as given by: $$\Delta V_{RIPPLE(CBAT)} = I_{BAT} \times \frac{\left(1 - \frac{V_{AC,min}}{V_{BAT}}\right)}{C_{BAT} \times f_{SW}}$$ (14) A combination of ceramic and bulk capacitors should be used to provide low ESR and high ripple current capacity. Ceramic capacitors should be placed close to the switching half-bridge. Given total bulk output capacitance, it is recommended to distribute equally on either side of $R_{BAT\_SNS}$ . The complete schematic is a good starting point for $C_{BAT}$ for typical applications. ### 7.2.1.2.6 Sense Resistor (R<sub>AC SNS</sub> and R<sub>BAT SNS</sub>) and Current Programming The battery current sense resistor between SRP and SRN is fixed at 5 m $\Omega$ ; using a different value is not recommended. The input current sense resistor between ACP and ACN is typically 2 m $\Omega$ , but can be increased to achieve better accuracy at lower sensed currents. In USB-PD EPR applications, a 5-m $\Omega$ sense resistor is recommended to achieve programmability in 50 mA/step. In addition, if input current limit function is not desired, ACP and ACN may be shorted together. For both of these sense resistors, a filter network is recommended as shown in the Typical Application. For both the input current and the output current, the limits may be programmed using the I<sup>2</sup>C interface or an external programming resistor on IIN and IOUT pins, respectively. | 2 7-4. Sense Resistor and Current i Togramming | | | | | | |------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------|--|--|--| | PARAMETER | FORMULA | VALUE | | | | | Input Current Hardware Limit | Unused | Pull IIN pin to GND | | | | | Input Current Software Limit | Unused | REG06 = $0x0640 (50 \text{ A with } 2-\text{m}\Omega \text{ R}_{AC\_SNS})$ | | | | | Output Current Hardware Limit | R <sub>IOUT</sub> = K <sub>ICHG</sub> / 8 A | $6.25$ kΩ for 8 A with 5-mΩ R <sub>BAT_SNS</sub> | | | | | Output Current Software Limit | ICHG = 5 A | REG02 = 0x0190 (5 A) | | | | 表 7-4. Sense Resistor and Current Programming The default input sense resistor ( $R_{AC\_SNS}$ ) is 2 m $\Omega$ , and the register allows for a range of up-to 50-A input current limit. If lower currents are desired, it is possible to use a higher resistor, such as 5 m $\Omega$ . In this case, the IAC\_DPM register value should be multiplied by a factor of 2/5 to program the correct current. For example, if a 5-m $\Omega$ R<sub>AC\_SNS</sub> is used, and the register is programmed to a value of 0x60, the true maximum current across the R<sub>AC\_SNS</sub> will be: 12A \* 2/5 = 4.8 A. Similarly, the K<sub>ILIM</sub> parameter used to set the IIN pull-down resistor should be scaled by 2/5. For example, with a 5-m $\Omega$ R<sub>AC\_SNS</sub> resistor, a 6-A current limit would be achieved as: R<sub>ILIM</sub> = K<sub>ILIM</sub> \* (2/5) / 6A = 3.3 k $\Omega$ . #### 7.2.1.2.7 Converter Fast Transient Response The device integrates all the loop compensation, thereby providing a high density solution with ease of use. For faster transient reponse, the EN\_CONV\_FAST\_TRANSIENT bit can be set to 1. If device is not used in boost mode operation, this section can be disregarded. When the converter is operating in boost mode, the non-continuous inductor current flow to the load results in a right-half plane (RHP) zero. The RHP zero location is: $$RHPz = \frac{V_{IN,boost}}{I_{IN,boost}} \frac{1}{2\pi L} \tag{15}$$ For good phase margin, the unity gain bandwidth (UGBW) of the converter should be about 1/3 of the RHPz. The boost output capacitor ( $C_{load}$ ), and the converter transient parameters ( $R_1$ , $gm_1$ ) need to be scaled to move the location of the UGBW of the converter. $$1 \approx \frac{Adiv \times gm_1(sR_1C_1 + 1)}{sC_1} \left[ \frac{V_i}{I_o \times 50m} \right] \left[ \frac{1}{1 + s \frac{C_{load}R_{load}}{2}} \right]$$ (16) Product Folder Links: BQ25758 The device adjusts Adiv, $gm_1$ and $R_1$ based on the output voltage and the EN\_CONV\_FAST\_TRANSIENT bit setting per the table below. During some boost case scenarios, the $C_{load}$ needs to be adjusted to limit the converter bandwidth. 表 7-5. Converter Fast Transient Response | BOOST OUTPUT | Adiv | C <sub>1</sub> | EN_CONV_FAST | _TRANSIENT = 0 | EN_CONV_FAST_TRANSIENT = 1 | | | |--------------|------|----------------|--------------|----------------|----------------------------|----------------|--| | VOLTAGE | Auiv | 01 | gm₁ | R <sub>1</sub> | gm₁ | R <sub>1</sub> | | | ≤8 V | 1/5 | 75 pF | 0.4 μ | 600 kΩ | 2 μ | 1.3 ΜΩ | | | 8 V to 16 V | 1/10 | 75 pF | 0.47 μ | 1 ΜΩ | 2 μ | 1.8 ΜΩ | | | 16 V to 32 V | 1/20 | 75 pF | 0.67 μ | 2.8 ΜΩ | 2 μ | 2.8 ΜΩ | | | >32 V | 1/40 | 75 pF | 2 μ | 2.8 ΜΩ | 2 μ | 2.8 ΜΩ | | As an example, assume the device operates in boost mode from a 5V supply to provide a 7V boost output voltage with load up-to 5A and 10µH inductor. The RHPz is approximately located at: $$RHPz = \frac{VIN,boost}{I_{IN,boost}} \frac{1}{2\pi L} = 11.4kHz \tag{17}$$ For best stability, the UGBW of the converter should be limited to 1/3 of the RHP zero, or 3.8kHz. If EN\_CONV\_FAST\_TRANSIENT = 1, the equation becomes: $$1 \approx \frac{0.2 \times 2\mu \left(j\omega \times 1.3M\Omega \times 75pF + 1\right)}{j\omega \times 75pF} \left[\frac{5V}{5A \times 50m}\right] \left[\frac{1}{1 + j\omega \frac{C_{load} \times 1.4}{2}}\right]$$ (18) Solving the above for C<sub>load</sub> gives ≥674 µF capacitor requirement. Conversely, if EN\_CONV\_FAST\_TRANSIENT = 0, the UGBW equation becomes: $$1 \approx \frac{0.2 \times 0.4\mu \left(j\omega \times 0.6M\Omega \times 75pF + 1\right)}{j\omega \times 75pF} \left[\frac{5V}{5A \times 50m}\right] \left[\frac{1}{1 + j\omega \frac{C_{load} \times 1.4}{2}}\right]$$ (19) Solving the above for $C_{load}$ gives $\geq$ 51 $\mu$ F capacitor requirement. However, the minimum recommended capacitor for converter stability is 80 $\mu$ F, so this minimum value should be used. ## 7.2.1.3 Application Curves $C_{VAC}$ = 160 $\mu$ F, $C_{OUT}$ = 160 $\mu$ F, $V_{VAC}$ = 20 V, $V_{OUT}$ = 5 V (unless otherwise specified) ## 7.2.2 Typical Application (Buck-only configuration) The device can be configured as buck-only using the MODE pin as described in MODE Pin Configuration section. In this mode, the Q3 and Q4 FETs must be removed from the system. Please see the diagram below showing buck-only mode without the boost FETs Q3 and Q4. An optional gate drive voltage can be provided using the DRV\_SUP pin to reduce switching losses. Z 7-25 shows a typical schematic when using the device as a buck with 48-V input, configurable output voltage for USB-PD EPR and 5-A output current. 57 Product Folder Links: BQ25758 図 7-25. BQ25758: 48-Vin, Buck-Only with Configurable Output Voltage for USB-PD EPR, and 5-A Output Current 表 7-6. Recommended Part Numbers: | COMPONENT | VALUE | RECOMMENDED PART NO. | | | |-----------|--------------|----------------------|--|--| | Q1, Q2 | 80 V, 6.2 mΩ | SiR880BDP | | | | L1 | 10 μH, 22 mΩ | CMLB135T-100MS | | | ## 7.2.2.1 Design Requirements For this design example, use the parameters shown in the table below. 表 7-7. Design Parameters | PARAMETER | VALUE | | | | | |--------------------------------------------------|----------------------------------|--|--|--|--| | Input voltage operating range (V <sub>AC</sub> ) | 43 V to 53 V | | | | | | Input current limit (I <sub>AC</sub> ) | No limit | | | | | | Output current limit (I <sub>OUT</sub> ) | 5 A | | | | | | Output voltage (V <sub>OUT_REG</sub> ) | 5 V, 9 V, 15 V, 20 V, 28 V, 36 V | | | | | | Switching frequency | 450 kHz | | | | | Product Folder Links: BQ25758 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## **8 Power Supply Recommendations** The power supply for the device is any DC voltage source within the specified input range. The supply should also be capable of supplying sufficient current based on the programmed input current limit. The input supply should be bypassed with a combination of electrolytic and ceramic capacitors to avoid ringing due to the parasitic impedance of the connecting cables. When device is operating in the reverse direction, the supply at the OUTPUT should follow the same recommendations as the input supply mentioned above. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 9 Layout ## 9.1 Layout Guidelines Proper layout of the components to minimize high frequency current path loops is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Here is a PCB layout priority list for proper layout. 表 9-1. PCB Layout Guidelines | COMPONENTS | FUNCTION | IMPACT | GUIDELINES | |---------------------------------------------------------------|--------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Buck high side FET, Buck<br>low side FET, input<br>capacitors | Buck input loop | High frequency noise, ripple, efficiency | This path forms a high frequency switching loop due to the pulsating current at the input of the buck. Place components on the same side of the board. Minimize loop area to reduce parasitic inductance. Maximize trace width to reduce parasitic resistance. Place input ceramic capacitors close to the switching FETs. | | Boost low side FET, boost high side FET, output capacitors | Boost output loop | High frequency noise, ripple, efficiency | This path forms a high frequency switching loop due to the pulsating current at the output of the boost. Place components on the same side of the board. Minimize loop area to reduce parasitic inductance. Maximize trace width to reduce parasitic resistance. Place output ceramic capacitors close to the switching FETs. | | Sense resistors, switching FETs, inductor | Current path | Efficiency | The current path from input to output through the power stage and sense resistors has low impedance. Pay attention to via resistance if they are not on the same side. The number of vias can be estimated as 1-to 2-A per via for a 10-mil via with 1 oz. copper thickness. | | Switching FETs, inductor | Power stage | Thermal, efficiency | The switching FETs and inductor are the components with highest power loss. Allow enough copper area for heat dissipation. Multiple thermal vias can be used to connect more copper layers together and dissipate more heat. | | DRV_SUP, BTST1, BTST2 capacitors | Switching FET gate drive | High frequency noise,<br>parasitic ringing, gate<br>drive integrity | The DRV_SUP capacitor is used to supply the power to drive the low side FETs. The BTST capacitors are used to drive the high side FETs. It is recommended to place the capacitors as close as possible to the IC. | | LODRV1, LODRV2 | Low side gate drive | High frequency noise, parasitic ringing, gate drive integrity | LODRV1 and LODRV2 supplies the gate drive current to turn on the low side FETs. The return of LODRV1 and LODRV2 is PGND. As current take the path of least impedance, a ground plane close to the low side gate drive traces is recommended. Minimize gate drive length and aim for at least 20-mil gate drive trace width. | | HIDRV1, HIDRV2, SW1<br>(pin trace), SW2 (pin<br>trace) | High side gate drive | High frequency noise, parasitic ringing, gate drive integrity | HIDRV1 and HIDRV2 supplies the gate drive current to turn on the high side FETs. The return of HIDRV1 and HIDRV2 are SW1 and SW2, respectively. Route HIDRV1/SW1 and HIDRV2/SW2 pair next to each other to reduce gate drive parasitic inductance. Minimize gate drive length and aim for at least 20-mil gate drive trace width. | Product Folder Links: BQ25758 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 表 9-1. PCB Lavout Guidelines (続き) | COMPONENTS | FUNCTION | IMPACT | GUIDELINES | |------------------------------------------------------------|------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Current limit resistors, FSW_SYNC resistor | IC programmable settings | Regulation accuracy, switching integrity | Pin voltage determines the settings for input current limit, output current limit and switching frequency. Ground noise on these could lead to inacuracy. Minimize ground return from these resistors to the IC ground pin. | | Input (ACP, ACN) and<br>output (SRP, SRN) current<br>sense | Current regulation | Regulation accuracy | Use Kelvin-sensing technique for input and output current sense resistors. Connect the current sense traces to the center of the pads, and run current sense traces as differential pairs, away from switching nodes. | | Input (ACUV), and output (FB, VO_SNS) voltage sensing | Voltage sense and regulation | Regulation accuracy | ACUV divider sets internal input voltage regulation in forward mode (V <sub>ACUV_DPM</sub> ). Route the top of the divider point to the target regulation location. VO_SNS sets the output voltage regulation in forward mode (V <sub>OUT_REG_ACC</sub> ). Route directly to the target regulation location. Avoid routing close to high power switching nodes. | | Bypass capacitors | Noise filter | Noise immunity | Place lowest value capacitors closest to the IC. | ### 9.2 Layout Example Based on the above layout guidelines, the buck-boost PCB layout example top view is shown below including all the key power components. 図 9-1. PCB Layout Reference Example Top View For both input and output current sensing resistors, differential sensing and routing method are suggested and highlighted in figure below. Use wide trace for gate drive traces, minimum 20-mil trace width. Connect all analog grounds to a dedicated low-impedance copper plane, which is tied to the power ground underneath the IC exposed pad. 図 9-2. PCB Layout Gate Drive and Current Sensing Signal Layer Routing ## 10 Device and Documentation Support ## 10.1 Device Support ## 10.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ## 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision A (July 2023) to Revision B (March 2024) | Page | |--------------------------------------------------------------------------|------| | <ul><li>「非公開」から「公開」リリースに変更</li></ul> | 1 | | | | | Changes from Revision * (December 2022) to Revision A (July 2023) | Page | | <ul><li>データシート全体にわたって双方向 / 逆方向モードを追加</li></ul> | 1 | | <ul><li>データシート全体にわたって降圧専用モードを追加</li></ul> | 1 | | Updated CIN/COUT requirement | | | Improve 5V regulation accuracy | 8 | | Added KIOUT factor | 8 | | <ul> <li>Updated VACUV_DPM limits</li> </ul> | | | <ul> <li>Added Reverse Mode Regulation parameters to EC table</li> </ul> | 8 | | Added IBYPASS_OCP | 8 | | <ul> <li>Updated VREGN limts</li> </ul> | 8 | | Increased IAC_LOAD and IBAT_LOAD values | 8 | | Updated t <sub>OVLD</sub> typical value | | | • Added セクション 6.3.5 | 22 | | <ul><li>Added セクション 63813</li></ul> | 26 | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: BQ25758 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | BQ25758RRVR | Active | Production | VQFN (RRV) 36 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BQ25758 | | BQ25758RRVR.A | Active | Production | VQFN (RRV) 36 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BQ25758 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 26-Mar-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ25758RRVR | VQFN | RRV | 36 | 3000 | 330.0 | 12.4 | 5.3 | 6.3 | 1.15 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 26-Mar-2024 ### \*All dimensions are nominal | | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-------------|---------------------|-----|------|------|-------------|------------|-------------|--| | ı | BQ25758RRVR | VQFN | RRV | 36 | 3000 | 367.0 | 367.0 | 35.0 | | 5 x 6, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK-NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated