**BQ25710** JAJSFR2B - JULY 2018 - REVISED APRIL 2023 # BQ25710 SMBus Narrow VDC システム電力監視およびプロセッサ・ホット監視 付き、昇降圧バッテリ充電コントローラ ## 1 特長 - BQ25700A とピン互換およびソフトウェア互換 - 1S~4S バッテリを広範囲の入力電源から充電 - 3.5V~24V の入力動作電圧範囲 - USB2.0, USB 3.0, USB 3.1 (Type C), USB Power Delivery (USB-PD) 入力電流設定に対応 - 降圧、昇降圧、および昇圧動作間のシームレスな 移行 - ソース過負荷に対する入力電流および電圧のレギ ュレーション (IDPM および VDPM) - 電力 / 電流モニタによる CPU スロットル処理 - 包括的な PROCHOT プロファイル、IMVP8/ IMVP9 準拠 - 入力およびバッテリ電流モニタ - システム電力モニタ、IMVP8/IMVP9 準拠 - Narrow VDC (NVDC) パワー・パス・マネージメント機 能 - バッテリなしまたは消耗したバッテリでの即時オン - アダプタの過負荷時にバッテリでシステムを補完 - 補完モードでのバッテリ MOSFET の理想ダイオー ド動作 - バッテリから USB ポートへ電源供給 (USB OTG) - 分解能 8mV の 3V~ 20.8V OTG - 分解能 50mA の最大 6.4A の出力電流制限 - システムの電力効率向上とバッテリの高速充電に向け た、テキサス・インスツルメンツによる特許申請中のパ ス・スルー・モード (PTM) - バッテリのみをシステム電源とする場合は、Vmin アク ティブ・プロテクション (VAP) モードにより、システムの ピーク電力スパイク時に入力コンデンサでバッテリを補 完 - 入力電流最適化 (ICO) により最大入力電力を抽出 - 2.2µH または 1.0µH インダクタの 800kHz または 1.2MHz にプログラム可能なスイッチング周波数 - ホスト制御インターフェイスによる柔軟なシステム構成 - SMBus ポートにより、最適なシステム性能とステー タス・レポートを実現 - EC 制御なしでハードウェア・ピンにより入力電流制 限を設定 - 内蔵された ADC により電圧、電流、電力を監視 - 高精度のレギュレーションと監視 - ±0.5% の充電電圧レギュレーション - ±2% の入力 / 充電電流レギュレーション - ±2%の入力/充電電流監視 - ±4%の電力監視 - 安全 - サーマル・シャットダウン - 入力、システム、バッテリの過電圧保護 - A力、MOSFET、インダクタの過電流保護 - 安全性関連の認定 - IEC 62368-1 CB 認定 - 小さいバッテリ静止電流 - パッケージ:32 ピン 4 × 4 WQFN # 2 アプリケーション - ウルトラブック、ノートブック PC、脱着可能 PC、タブレ ットPC、パワー・バンク - 産業用および医療用機器 - 充電式バッテリ搭載の携帯機器 #### 3 概要 このデバイスは同期整流 NVDC 昇降圧バッテリ充電コン トローラであり、スペースに制約がある 1S~4S バッテリ充 電機器に適した、部品数の少ない高効率のソリューション です。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |---------|----------------------|-----------------| | BQ25710 | WQFN (32) | 4.00mm × 4.00mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 アプリケーション図 # **Table of Contents** | 1 特長 | 1 | 9.5 Programming | 32 | |--------------------------------------|---|-----------------------------------------|----| | 2 アプリケーション | | 9.6 Register Map | 35 | | 3 概要 | | 10 Application and Implementation | | | 4 Revision History | | 10.1 Application Information | 73 | | 5 概要 (続き) | | 10.2 Typical Application | | | 6 Device Comparison Table | | 11 Power Supply Recommendations | | | 7 Pin Configuration and Functions | | 12 Layout | 82 | | 8 Specifications | | 12.1 Layout Guidelines | | | 8.1 Absolute Maximum Ratings | | 12.2 Layout Example | | | 8.2 ESD Ratings | | 13 Device and Documentation Support | 84 | | 8.3 Recommended Operating Conditions | | 13.1 Device Support | | | 8.4 Thermal Information | | 13.2 Documentation Support | | | 8.5 Electrical Characteristics | | 13.3ドキュメントの更新通知を受け取る方法 | 84 | | 8.6 Timing Requirements | | 13.4 サポート・リソース | | | 8.7 Typical Characteristics | | 13.5 Trademarks | 84 | | 9 Detailed Description | | 13.6 静電気放電に関する注意事項 | 84 | | 9.1 Overview. | | 13.7 用語集 | | | 9.2 Functional Block Diagram | | 14 Mechanical, Packaging, and Orderable | | | 9.3 Feature Description | | Information | 85 | | 9.4 Device Functional Modes | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | <ul> <li>安全関連認証を追加:「特長」に IEC 62368-1 CB 認証を追加</li></ul> | Register 1b in ProchotOption0 RegisterchotOption1 Register | 24<br>40<br>46<br>54<br>60 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------| | <ul> <li>Added bullet 2 in Power-Up from DC Source</li></ul> | Register 1b in ProchotOption0 RegisterchotOption1 Register | 24<br>40<br>46<br>54<br>60 | | <ul> <li>Changed EN_PROCHOT_LPWR 01b and 10b in ChargeOption1</li> <li>Changed ICRIT_DEG 01b, 10b, and 11b and INOM_DEG 0b and</li> <li>Changed IDCHG_DEG and PROCHOT_PROFILE_VDPM in Pro</li> <li>Changed PROCHOT_WIDTH 11b in ProchotStatus Register</li> <li>Changed list in System Voltage Regulation</li> <li>Changed units of measure for several parameters in Electrical Ch</li> <li>Changed in Timing Requirements</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | Register 1b in ProchotOption0 Register chotOption1 Register | 40<br>46<br>54<br>60 | | <ul> <li>Changed EN_PROCHOT_LPWR 01b and 10b in ChargeOption1</li> <li>Changed ICRIT_DEG 01b, 10b, and 11b and INOM_DEG 0b and</li> <li>Changed IDCHG_DEG and PROCHOT_PROFILE_VDPM in Pro</li> <li>Changed PROCHOT_WIDTH 11b in ProchotStatus Register</li> <li>Changed list in System Voltage Regulation</li> <li>Changed units of measure for several parameters in Electrical Ch</li> <li>Changed in Timing Requirements</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | Register 1b in ProchotOption0 Register chotOption1 Register | 40<br>46<br>54<br>60 | | <ul> <li>Changed ICRIT_DEG 01b, 10b, and 11b and INOM_DEG 0b and</li> <li>Changed IDCHG_DEG and PROCHOT_PROFILE_VDPM in Pro</li> <li>Changed PROCHOT_WIDTH 11b in ProchotStatus Register</li> <li>Changed list in System Voltage Regulation</li> <li>Changes from Revision * (July 2018) to Revision A (February 20</li> <li>Changed units of measure for several parameters in Electrical Check Changed in Timing Requirements</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | 1b in ProchotOption0 Register<br>chotOption1 Register | 46<br>54<br>60 | | <ul> <li>Changed IDCHG_DEG and PROCHOT_PROFILE_VDPM in Pro</li> <li>Changed PROCHOT_WIDTH 11b in ProchotStatus Register</li> <li>Changed list in System Voltage Regulation</li> <li>Changes from Revision * (July 2018) to Revision A (February 20</li> <li>Changed units of measure for several parameters in Electrical Cheanged in Timing Requirements</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | chotOption1 Register | 48<br>54<br>60 | | <ul> <li>Changed PROCHOT_WIDTH 11b in ProchotStatus Register</li> <li>Changed list in System Voltage Regulation</li> <li>Changes from Revision * (July 2018) to Revision A (February 20</li> <li>Changed units of measure for several parameters in Electrical Changed in Timing Requirements</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | | 54<br>60 | | Changes from Revision * (July 2018) to Revision A (February 20 Changed units of measure for several parameters in Electrical Checken Changed in Timing Requirements. Changed 3.25A in Input Voltage and Current Limit Setup. Changed in USB On-The-Go (OTG). Added in System Short Hiccup Mode. | | 60 | | <ul> <li>Changed units of measure for several parameters in Electrical Ch</li> <li>Changed in Timing Requirements</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | 24) | | | <ul> <li>Changed in Timing Requirements.</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup.</li> <li>Changed in USB On-The-Go (OTG).</li> <li>Added in System Short Hiccup Mode.</li> </ul> | <b>Z</b> 1) | Page | | <ul> <li>Changed in Timing Requirements.</li> <li>Changed 3.25A in Input Voltage and Current Limit Setup.</li> <li>Changed in USB On-The-Go (OTG).</li> <li>Added in System Short Hiccup Mode.</li> </ul> | naracteristics | 10 | | <ul> <li>Changed 3.25A in Input Voltage and Current Limit Setup</li> <li>Changed in USB On-The-Go (OTG)</li> <li>Added in System Short Hiccup Mode</li> </ul> | | | | <ul><li>Changed in USB On-The-Go (OTG)</li><li>Added in System Short Hiccup Mode</li></ul> | | | | Added in System Short Hiccup Mode | | 25 | | | | | | | | | | Changed in ChargeOption0 Register | | | | Changed in ChargeOption2 Register | | | | Changed in ProchotOption0 Register | | | | Changed in ProchotStatus Register | | | | Changed in Input Current Registers | | | | • Changed in IIN_DPM Register With 10-mΩ Sense Resistor | | 63 | | Changed in ADCIINCMPIN Register | | | | Updated Typical Application Diagram | | | | Updated ACP-ACN Input Filter Diagram | | | | Updated Input Capacitor | | | | Updated Output Capacitor | | | JAJSFR2B – JULY 2018 – REVISED APRIL 2023 | • | Changed in Layout Guidelines | 82 | |---|---------------------------------------------------|------| | • | Added detailed layout reference in Layout Example | . 83 | # 5 概要 (続き) NVDC 構成により、システムをバッテリの電圧にレギュレートしながら、システムの最低電圧を下回らないように維持できます。バッテリが完全に放電した場合や取り外された場合でも、システムは動作を続けられます。負荷電力が入力電源の定格を超過すると、バッテリは補完モードに移行し、システムの故障を防止します。 BQ25710 は、USB アダプタ、高電圧 USB PD ソース、従来型のアダプタなど、広範な入力電源からバッテリを充電します。 電源投入時に、充電器は入力電源およびバッテリの状況に基づいてコンバータを降圧、昇圧、昇降圧型のいずれかの構成に設定します。充電器はホストの制御なしに、降圧、昇圧、昇降圧型の構成間を自動的に遷移します。 入力電源が存在しない場合、BQ25710 は $1\sim4$ セル・バッテリからの USB On-the-Go (OTG) 機能をサポートするため、8mV の分解能で VBUS に $3V\sim20.8V$ の可変電圧を出力できます。OTG の出力過渡電圧スルーレートは設定可能であり、USB PD 3.0 PPS 仕様に準拠しています。 バッテリのみをシステム電源とし、USB OTG ポートに外部負荷を接続していない場合、BQ25710 は Vmin アクティブ・プロテクション (VAP) 機能をサポートするため、バッテリから VBUS 電圧を充電して、入力デカップリング・コンデンサに蓄電できます。システムのピーク電力スパイク時には、バッテリから大電流が引き出されるため、バッテリからシステムへのインピーダンスによる電圧降下が大きくなります。入力コンデンサに蓄えられた電力がシステムを補完することにより、システムの電圧が最低値を下回り、システムが故障するのを防止できます。この Vmin アクティブ・プロテクション (VAP) は、SOC の高電力要求周期においてシステムのピーク電力を吸収するように設計されているため、インテルは 1S~2S バッテリ搭載プラットフォームに強く推奨しています。 BQ25710 はアダプタの電流、バッテリの電流、システムの電力を監視します。柔軟にプログラムされる PROCHOT 出力は、必要に応じてスロットル・バックのため CPU へ直接接続されます。 # **6 Device Comparison Table** | | BQ25700A | BQ25703A | BQ25708 | BQ25710 | BQ25718 | BQ25713 | BQ25713B | |--------------------------------|-------------|-------------|---------|------------|---------|------------|------------| | Interface | SMBus | I2C | SMBus | SMBus | SMBus | I2C | I2C | | Device Address | 09h | 6Bh | 09h | 09h | 09h | 6Bh | 6Ah | | VAP for IMVP9 | No | No | No | Yes | Yes | Yes | Yes | | Pass Through Mode | No | No | No | Yes | Yes | Yes | Yes | | OTG Mode | Yes | Yes | No | Yes | No | Yes | Yes | | OTG Voltage Range | 4.48V-20.8V | 4.48V-20.8V | N/A | 3.0V-20.8V | N/A | 3.0V-20.8V | 3.0V-20.8V | | OTG Voltage<br>Resolution | 64mV | 64mV | N/A | 8mV | N/A | 8mV | 8mV | | Charging Voltage<br>Resolution | 16mV | 16mV | 16mV | 8mV | 8mV | 8mV | 8mV | Product Folder Links: BQ25710 # 7 Pin Configuration and Functions 図 7-1. RSN Package 32-Pin WQFN Top View 表 7-1. Pin Functions | PIN | | I/O | DESCRIPTION | | | | |---------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NAME NO. | | DESCRIPTION | | | | | ACN | 2 | PWR | Input current sense resistor negative input. The leakage on ACP and ACN are matched. A R-C low-pass filter is required to be placed between the sense resistor and the ACN pin to suppress the high frequency noise in the input current signal. Refer to セクション 10 for ACP/ACN filter design. | | | | | ACP | 3 | PWR | Input current sense resistor positive input. The leakage on ACP and ACN are matched. A R-C low-pass filter is required to be placed between the sense resistor and the ACP pin to suppress the high frequency noise in the input current signal. Refer to セクション 10 for ACP/ACN filter design. | | | | | BATDRV | 21 | 0 | P-channel battery FET (BATFET) gate driver output. It is shorted to VSYS to turn off the BATFET. It goes 10 V below VSYS to fully turn on BATFET. BATFET is in linear mode to regulate VSYS at minimum system voltage when battery is depleted. BATFET is fully on during fast charge and works as an ideal-diode in supplement mode. | | | | | BTST1 | 30 | PWR | Buck mode high side power MOSFET driver power supply. Connect a 0.047-μF capacitor between SW1 and BTST1. The bootstrap diode between REGN and BTST1 is integrated. | | | | | BTST2 | 25 | PWR | Boost mode high side power MOSFET driver power supply. Connect a 0.047-µF capacitor between SW2 and BTST2. The bootstrap diode between REGN and BTST2 is integrated. | | | | | CELL_BATPRESZ | 18 | I | Battery cell selection pin for 1–4 cell battery setting. CELL_BATPRESZ pin is biased from VDDA. CELL_BATPRESZ pin also sets SYSOVP thresholds to 5 V for 1-cell, 12 V for 2-cell, and 19.5 V for 3-cell/4-cell. CELL_BATPRESZ pin is pulled below V <sub>CELL_BATPRESZ_FALL</sub> to indicate battery removal. The device exits LEARN mode, and disables charge. The charge voltage register REG0x15() goes back to default. | | | | # 表 7-1. Pin Functions (continued) | PIN | ١ | | 表 7-1. Pin Functions (continued) | | | |----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | CHRG_OK | 4 | 0 | Open drain active high indicator to inform the system good power source is connected to the charger input. Connect to the pullup rail via $10$ -k $\Omega$ resistor. When VBUS rises above 3.5V or falls below 24.5V, CHRG_OK is HIGH after 50ms deglitch time. When VBUS falls below 3.2 V or rises above 26 V, CHRG_OK is LOW. When any fault occurs, CHRG_OK is asserted LOW. | | | | CMPIN | 14 | I | Input of independent comparator. The independent comparator compares the voltage sensed on CMPIN pin with internal reference, and its output is on CMPOUT pin. Internal reference, output polarity and deglitch time is selectable by the SMBus host. With polarity HIGH (REG0x30[6] = 1), place a resistor between CMPIN and CMPOUT to program hysteresis. With polarity LOW (REG0x30[6] = 0), the internal hysteresis is 100 mV. If the independent comparator is not in use, tie CMPIN to ground. | | | | CMPOUT | 15 | 0 | Open-drain output of independent comparator. Place pullup resistor from CMPOUT to pullup supply rail. Internal reference, output polarity and deglitch time are selectable by the SMBus host. | | | | COMP2 | 17 | I | Buck boost converter compensation pin 2. Refer to BQ2571X EVM schematic for COMP2 pin RC network. | | | | COMP1 | 16 | I | Buck boost converter compensation pin 1. Refer to BQ2571X EVM schematic for COMP1 pin RC network. | | | | OTG/VAP | 5 | I | Active HIGH to enable OTG or VAP modes. When REG0x32[5]=1, pulling high OTG/VAP pin and setting REG0x32[12]=1 can enable OTG mode. When REG0x32[5]=0, pulling high OTG/VAP pin is to enable VAP mode. | | | | HIDRV1 | 31 | 0 | Buck mode high side power MOSFET (Q1) driver. Connect to high side n-channel MOSFET gate. | | | | HIDRV2 | 24 | 0 | Boost mode high side power MOSFET(Q4) driver. Connect to high side n-channel MOSFET gate. | | | | IADPT | 8 | 0 | The adapter current monitoring output pin. $V_{(IADPT)} = 20$ or $40 \times (V_{(ACP)} - V_{(ACN)})$ with ratio selectable in REG0x12[4]. Place a resistor from the IADPT pin to ground corresponding to the inductance in use. For a 2.2 $\mu$ H inductance, the resistor is 137 k $\Omega$ . Place a 100-pF or less ceramic decoupling capacitor from IADPT pin to ground. IADPT output voltage is clamped below 3.3 V. | | | | IBAT | 9 | 0 | The battery current monitoring output pin. $V_{(IBAT)} = 8$ or $16 \times (V_{(SRP)} - V_{(SRN)})$ for charge current, or $V_{(IBAT)} = 8$ or $16 \times (V_{(SRN)} - V_{(SRP)})$ for discharge current, with ratio selectable in REG0x12[3]. Place a 100-pF or less ceramic decoupling capacitor from IBAT pin to ground. This pin can be floating if not in use. Its output voltage is clamped below 3.3 V. | | | | ILIM_HIZ | 6 | I | Input current limit setting pin. Program ILIM_HIZ voltage by connecting a resistor divider from supply rail to ILIM_HIZ pin to ground. The pin voltage is calculated as: V <sub>(ILIM_HIZ)</sub> = 1 V + 40 × IDPM × RAC, in which IDPM is the target input current. The input current limit used by the charger is the lower setting of ILIM_HIZ pin and REG0x3F(). When the pin voltage is below 0.4 V, the device enters Hi-Z mode with low quiescent current. When the pin voltage is above 0.8 V, the device is out of Hi-Z mode. | | | | LODRV1 | 29 | 0 | Buck mode low side power MOSFET (Q2) driver. Connect to low side n-channel MOSFET gate. | | | | LODRV2 | 26 | 0 | Boost mode low side power MOSFET (Q3) driver. Connect to low side n-channel MOSFET gate. | | | | PGND | 27 | GND | Device power ground. | | | | PROCHOT | 11 | 0 | Active low open drain output of processor hot indicator. It monitors adapter input current, battery discharge current, and system voltage. After any event in the PROCHOT profile is triggered, a pulse is asserted. The minimum pulse width is adjustable in REG0x21[14:11]. | | | | PSYS | 10 | 0 | Current mode system power monitor. The output current is proportional to the total power from the adapter and the battery. The gain is selectable through SMBus. Place a resistor from PSYS to ground to generate output voltage. This pin can be floating if not in use. Its output voltage is clamped below 3.3 V. Place a capacitor in parallel with the resistor for filtering. | | | | REGN | 28 | PWR | 6-V linear regulator output supplied from VBUS or VSYS. The LDO is active when VBUS above V <sub>VBUS_CONVEN</sub> . Connect a 2.2- or 3.3-μF ceramic capacitor from REGN to power ground. REGN pin output is for power stage gate drive. | | | # 表 7-1. Pin Functions (continued) | PIN | | I/O | DESCRIPTION | | | |-------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1 1/0 | DESCRIPTION | | | | SCL | 13 | ı | SMBus clock input. Connect to clock line from the host controller or smart battery. Connect a $10$ -k $\Omega$ pullup resistor according to SMBus specifications. | | | | SDA | 12 | I/O | SMBus open-drain data I/O. Connect to data line from the host controller or smart battery. Connect a $10$ -k $\Omega$ pullup resistor according to SMBus specifications. | | | | SRN | 19 | PWR | Charge current sense resistor negative input. SRN pin is for battery voltage sensing as well. Connect SRN pin with optional 0.1-µF ceramic capacitor to GND for common-mode filtering. Connect a 0.1-µF ceramic capacitor from SRP to SRN to provide differential mode filtering. The leakage current on SRP and SRN are matched. | | | | SRP | 20 | PWR | Charge current sense resistor positive input. Connect SRP pin with optional 0.1-uF cerar capacitor to GND for common-mode filtering. Connect a 0.1-µF ceramic capacitor from S to SRN to provide differential mode filtering. The leakage current on SRP and SRN are matched. | | | | SW1 | 32 | PWR | Buck mode high side power MOSFET driver source. Connect to the source of the high side n-channel MOSFET. | | | | SW2 | 23 | PWR | Boost mode high side power MOSFET driver source. Connect to the source of the high side n-channel MOSFET. | | | | VBUS | 1 | PWR | Charger input voltage. An input low pass filter of $1\Omega$ and $0.47~\mu F$ (minimum) is recommended. | | | | VDDA | 7 | PWR | Internal reference bias pin. Connect a 10-Ω resistor from REGN to VDDA and a 1-μF ceramic capacitor from VDDA to power ground. | | | | VSYS | 22 | PWR | Charger system voltage sensing. The system voltage regulation limit is programmed in REG0x15() and REG0x3E(). | | | | Thermal pad | - | _ | Exposed pad beneath the IC. Always solder thermal pad to the board, and have vias on the thermal pad plane connecting to power ground planes. It serves as a thermal pad to dissipate the heat. | | | Product Folder Links: BQ25710 ## 8 Specifications # 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1)(2) | | | MIN | MAX | UNIT | |--------------|--------------------------------------------------------------------------------------------------------------------|------|-----|------| | | SRN, SRP, ACN, ACP, VBUS, VSYS | -0.3 | 30 | | | | SW1, SW2 | -2 | 30 | | | | BTST1, BTST2, HIDRV1, HIDRV2, /BATDRV | -0.3 | 36 | | | | LODRV1, LODRV2 (25nS) | -4 | 7 | | | | HIDRV1, HIDRV2 (25nS) | -4 | 36 | | | Voltage | SW1, SW2 (25nS) | -4 | 30 | V | | | SDA, SCL, REGN, PSYS, CHRG_OK, OTG/VAP, CELL_BATPRESZ, ILIM_HIZ, LODRV1, LODRV2, VDDA, COMP1, COMP2, CMPIN, CMPOUT | -0.3 | 7 | | | | /PROCHOT | -0.3 | 5.5 | | | | IADPT, IBAT, PSYS | -0.3 | 3.6 | | | Differential | BTST1-SW1, BTST2-SW2, HIDRV1-SW1, HIDRV2-SW2 | -0.3 | 7 | V | | Voltage | SRP-SRN, ACP-ACN | -0.5 | 0.5 | V | | Tomporatura | Junction temperature range, T <sub>J</sub> | -40 | 155 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | -40 | 155 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 8.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specificationJESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | | |--------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|--| | | ACN, ACP, VBUS | 0 | 24 | | | | | SRN, SRP, VSYS | 0 | 19.2 | | | | | SW1, SW2 | -2 | 24 | | | | Voltage | BTST1, BTST2, HIDRV1, HIDRV2, /BATDRV | 0 | 30 | V | | | , smags | SDA, SCL, REGN, PSYS, CHRG_OK, OTG/VAP, CELL_BATPRESZ, ILIM_HIZ, LODRV1, LODRV2, VDDA, COMP1, COMP2, CMPIN, CMPOUT | 0 | 6.5 | | | | | /PROCHOT | 0 | 5.3 | | | | | IADPT, IBAT, PSYS | 0 | 3.3 | | | | Differential | BTST1-SW1, BTST2-SW2, HIDRV1-SW1, HIDRV2-SW2 | 0 | 6.5 | V | | | Voltage | SRP-SRN, ACP-ACN | -0.5 | 0.5 | V | | | Junction tem | perature range, T <sub>J</sub> | -20 | 125 | °C | | <sup>(2)</sup> All voltages are with respect to GND if not specified. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the data book for thermal limitations and considerations of packages. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 8.3 Recommended Operating Conditions (continued) over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |------------------------------------------------------|-----|-----|------| | Operating free-air temperature range, T <sub>J</sub> | -40 | 85 | °C | #### 8.4 Thermal Information | | | BQ25710 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RSN (WQFN) | UNIT | | | | 32 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 37.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 26.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 7.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 7.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 8.5 Electrical Characteristics over $T_J = -40$ °C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------|-----------------------------------|---------------------------------|---------------------------------|------|------| | V <sub>INPUT_OP</sub> | Input voltage operating range | | 3.5 | | 26 | V | | REGULATION ACCURA | CY | · | | | ' | | | MAX SYSTEM VOLTAG | E REGULATION | | | | | | | V <sub>SYSMAX_RNG</sub> | System Voltage Regulation,<br>measured on V <sub>SYS</sub> (charge<br>disabled) | | 1.024 | | 19.2 | V | | | | REG0x15() = 0x41A0H (16.800<br>V) | \ | V <sub>SRN</sub> +<br>160<br>mV | | V | | | | | -2% | | 2% | | | | | REG0x15() = 0x3138H (12.600 | V <sub>SRN</sub> +<br>160<br>mV | | V | | | | System voltage regulation | , | -2% | | 2% | | | V <sub>SYSMAX_ACC</sub> | accuracy (charge disabled) | REG0x15() = 0x20D0H (8.400 V) | \ | V <sub>SRN</sub> +<br>160<br>mV | | V | | | | | -3% | | 3% | | | | | REG0x15() = 0x1068H (4.200 V) | \ | V <sub>SRN</sub> +<br>160<br>mV | | V | | | | | -3% | | 3% | | | MINIMUM SYSTEM VOL | TAGE REGULATION | | | | | | | V <sub>SYSMIN_RNG</sub> | System Voltage Regulation, measured on $V_{\text{SYS}}$ | | 1.024 | | 19.2 | V | Product Folder Links: BQ25710 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated over $T_J$ = -40°C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------------------|------------------------------------------------------------|---------------------------------------|--------|-------|------| | | | REG0x3E() = 0x3000H | | 12.288 | | V | | | | | -2% | | 2% | | | | | REG0x3E() = 0x2400H | | 9.216 | | V | | | Minimum System Voltage | | -2% | | 2% | | | V <sub>SYSMIN_REG_ACC</sub> | Regulation Accuracy (VBAT below REG0x3E() setting) | REG0x3E() = 0x1800H | | 6.144 | | V | | | , , | | -3% | | 3% | | | | | REG0x3E() = 0x0E00H | | 3.584 | | V | | | | | -3% | | 3% | | | CHARGE VOLTAGE REG | ULATION | | <u> </u> | | | | | V <sub>BAT_RNG</sub> | Battery voltage regulation | | 1.024 | | 19.2 | V | | | | REG0x15() = 0x41A0H | | 16.8 | | V | | | | | -0.5% | | 0.5% | | | | | REG0x15() = 0x3138H | | 12.6 | | V | | V | Battery voltage regulation accuracy (charge enable) (0°C to | | -0.5% | | 0.5% | | | VBAT_REG_ACC | 85°C) | REG0x15() = 0x20D0H | | 8.4 | | V | | | | | -0.6% | - | 0.6% | | | | | REG0x15() = 0x1068H | | 4.2 | | V | | | | | -1.1% | | 1.2% | | | CHARGE CURRENT REG | BULATION IN FAST CHARGE | | | | | | | V <sub>IREG_CHG_RNG</sub> | Charge current regulation differential voltage range | V <sub>IREG_CHG</sub> = V <sub>SRP</sub> - <sub>VSRN</sub> | 0 | | 81.28 | mV | | | | DEC0v44() = 0v4000U | | 4096 | | mA | | | | REG0x14() = 0x1000H | -3% | | 2% | | | | Charge current regulation | REG0x14() = 0x0800H | | 2048 | | mA | | 1 | accuracy 10-m $\Omega$ sensing resistor, | REGUX14() - 0X0000H | -4% | | 3% | | | I <sub>CHRG_REG_ACC</sub> | VBAT above REG0x3E() setting (0°C to 85°C) | REG0x14() = 0x0400H | | 1024 | | mA | | | (0 C to 65 C) | NEGOX14() = 0X040011 | -5% | | 6% | | | | | REG0x14() = 0x0200H | | 512 | | mA | | | | 11200714() - 03020011 | -12% | | 12% | | | CHARGE CURRENT REG | SULATION IN LDO MODE | | | | | | | | | CELL 2s-4s | | 384 | | mA | | I <sub>CLAMP</sub> | Precharge current clamp | CELL 1 s, VSRN < 3 V | | 384 | | mA | | 'CLAMP | riecharge current damp | CELL 1 s, 3 V < VSRN < VSYSMIN | | 2 | | Α | | | | • | · · · · · · · · · · · · · · · · · · · | | | | over $T_1 = -40$ °C to 125°C (unless otherwise noted) | PARA | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|-------|------| | | | REG0x14() = 0x0180H | | 384 | | mA | | | | 2S-4S | -15% | | 15% | | | | | 1S | -25% | | 25% | | | | | REG0x14() = 0x0100H | | 256 | | mA | | | Precharge current regulation | 2S-4S | -20% | | 20% | | | I <sub>PRECHRG_REG_ACC</sub> | accuracy with 10-mΩ SRP/SRN series resistor, VBAT below | 1S | -35% | | 35% | | | | REG0x3E() setting (0°C to 85°C) | REG0x14() = 0x00C0H | | 192 | | mA | | | | 2S-4S | -25% | | 25% | | | | | 1S | -50% | | 50% | | | | | REG0x14() = 0x0080H | | 128 | | mA | | | | 2S-4S | -30% | | 30% | | | I <sub>LEAK_SRP_SRN</sub> | SRP, SRN leakage current mismatch (0°C to 85°C) | | -12 | | 10 | μΑ | | INPUT CURRENT REGULATION | | | | | | | | V <sub>IREG_DPM_RNG</sub> | Input current regulation differential voltage range | V <sub>IREG_DPM</sub> = V <sub>ACP</sub> - V <sub>ACN</sub> | 0.5 | | 64 | mV | | | | REG0x3F() = 0x5000H | 3800 | 3900 | 4000 | mA | | 1 | Input current regulation accuracy | REG0x3F() = 0x3C00H | 2800 | 2900 | 3000 | mA | | IDPM_REG_ACC | (-40°C to 105°C) with 10-mΩ<br>ACP/ACN series resistor | REG0x3F() = 0x1E00H | 1300 | 1400 | 1500 | mA | | | | REG0x3F() = 0x0A00H | 300 | 400 | 500 | mA | | I <sub>LEAK_ACP_ACN</sub> | ACP, ACN leakage current mismatch (-40°C to 105°C) | | -16 | | 10 | μΑ | | V <sub>IREG_DPM_RNG_ILIM</sub> | Voltage range for input current regulation (ILIM_HIZ Pin) | | 1.15 | | 4 | V | | | Input Current Regulation | V <sub>ILIM_HIZ</sub> = 2.6 V | 3800 | 4000 | 4200 | mA | | 1 | Accuracy on ILIM_HIZ pin | V <sub>ILIM_HIZ</sub> = 2.2 V | 2800 | 3000 | 3200 | mA | | IDPM_REG_ACC_ILIM | $\begin{split} &V_{ILIM\_HIZ} = 1~V + 40~\times~I_{DPM}~\times~R_{AC},\\ &with~\bar{1}0\text{-m}\Omega~ACP/ACN~series\\ &resistor \end{split}$ | V <sub>ILIM_HIZ</sub> = 1.6 V | 1300 | 1500 | 1700 | mA | | | | V <sub>ILIM_HIZ</sub> = 1.2 V | 300 | 500 | 700 | mA | | I <sub>LEAK_ILIM</sub> | ILIM_HIZ pin leakage current | | -1 | | 1 | μΑ | | INPUT VOLTAGE REGULATION | | , | ' | | | | | V <sub>IREG_DPM_RNG</sub> | Input voltage regulation range | Voltage on VBUS | 3.2 | | 19.52 | V | | | | REG0x3D()=0x3C80H | | 18688 | | mV | | | | | -3% | | 2% | | | V | Input voltage regulation accuracy | REG0x3D()=0x1E00H | | 10880 | | mV | | V <sub>DPM_REG_ACC</sub> | input voltage regulation accuracy | | -4% | | 2.5% | | | | | REG0x3D()=0x0500H | | 4480 | | mV | | | | | -5% | | 5% | | | OTG CURRENT REGULATION | | | | | | | | V <sub>IOTG_REG_RNG</sub> | OTG output current regulation differential voltage range | $V_{IOTG\_REG} = V_{ACP} - V_{AC}N$ | 0 | | 81.28 | mV | | | OTG output current regulation | REG0x3C() = 0x3C00H | 2800 | 3000 | 3200 | mA | | I <sub>OTG_ACC</sub> | accuracy with 50-mA LSB and | REG0x3C() = 0x1E00H | 1300 | 1500 | 1700 | mA | | | 10-mΩ ACP/ACN series resistor | REG0x3C() = 0x0A00H | 300 | 500 | 700 | mA | | OTG VOLTAGE REGULATION | | | | | | | | V <sub>OTG_REG_RNG</sub> | OTG voltage regulation range | Voltage on VBUS | 3 | | 20.8 | V | English Data Sheet: SLUSD20 over $T_1 = -40$ °C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|--------|------|------| | | | REG0x3B() = 0x23F8H<br>REG0x32[2] = 0 | | 20.002 | | V | | | | | -2% | | 2% | | | V <sub>OTG_REG_ACC</sub> | OTG voltage regulation accuracy | REG0x3B() = 0x1710H<br>REG0x32[2] = 1 | | 12.004 | | V | | | | | -2% | | 2% | | | | | REG0x3B() = 0x099CH<br>REG0x32[2] = 1 | | 5.002 | | V | | | | | -3% | | 3% | | | REFERENCE AND BUFF | ER | | | | | | | REGN REGULATOR | | | | | | | | V <sub>REGN_REG</sub> | REGN regulator voltage (0 mA – 60 mA) | V <sub>VBUS</sub> = 10 V | 5.7 | 6 | 6.3 | V | | V <sub>DROPOUT</sub> | REGN voltage in drop out mode | V <sub>VBUS</sub> = 5 V, I <sub>LOAD</sub> = 20 mA | 3.8 | 4.3 | 4.6 | V | | I <sub>REGN_LIM_Charging</sub> | REGN current limit when converter is enabled | V <sub>VBUS</sub> = 10 V, force V <sub>REGN</sub> =4 V | 50 | 65 | | mA | | C <sub>REGN</sub> | REGN output capacitor required for stability | I <sub>LOAD</sub> = 100 μA to 50 mA | 2.2 | | | μF | | C <sub>VDDA</sub> | REGN output capacitor required for stability | I <sub>LOAD</sub> = 100 μA to 50 mA | 1 | | | μF | | QUIESCENT CURRENT | | | | | | • | | | | VBAT = 18 V, REG0x12[15] = 1,<br>in low power mode | | 22 | 45 | μA | | | System powered by battery. BATFET on. I <sub>SRN</sub> + I <sub>SRP</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> + I <sub>SW1</sub> + I <sub>BTST1</sub> + I <sub>ACP</sub> + | VBAT = 18 V, REG0x12[15] = 1,<br>REG0x30[13] = 1, REGN off | | 125 | 195 | μA | | BAT_BATFET_ON | | VBAT = 18 V, REG0x12[15] = 0,<br>REG0x30[12] = 0, REGN on,<br>DIS_PSYS | | 880 | 1170 | μA | | | | VBAT = 18 V, REG0x12[15] = 0,<br>REG0x30[12] = 1, REGN on,<br>EN_PSYS | | 980 | 1270 | μA | | I <sub>AC_SW_LIGHT_buck</sub> | Input current during PFM in buck mode, no load, I <sub>VBUS</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> + I <sub>VSYS</sub> + I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>SW1</sub> + I <sub>BTST</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> | VIN = 20 V, VBAT = 12.6 V, 3s,<br>REG0x12[10] = 0; MOSFET Qg =<br>4 nC | | 2.2 | | mA | | I <sub>AC_SW_LIGHT_boost</sub> | Input current during PFM in boost mode, no load, I <sub>VBUS</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> + I <sub>VSYS</sub> + I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>SW1</sub> + I <sub>BTST2</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> | VIN = 5 V, VBAT = 8.4 V, 2s,<br>REG0x12[10] = 0; MOSFET Qg =<br>4 nC | | 2.7 | | mA | | IAC_SW_LIGHT_buckboost | Input current during PFM in buck boost mode, no load, I <sub>VBUS</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> + I <sub>VSYS</sub> + I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>SW1</sub> + I <sub>BTST1</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> | VIN = 12 V, VBAT = 12 V,<br>REG0x12[10] = 0; MOSFET Qg =<br>4 nC | | 2.4 | | mA | | | | VBAT = 8.4 V, VBUS = 5 V, 800<br>kHz switching frequency,<br>MOSFET Qg = 4nC | | 3 | | mA | | IOTG_STANDBY | Quiescent current during PFM in OTG mode I <sub>VBUS</sub> + I <sub>ACP</sub> + I <sub>ACN</sub> + I <sub>VSYS</sub> + I <sub>SRP</sub> + I <sub>SRN</sub> + I <sub>SW1</sub> + I <sub>BTST2</sub> + I <sub>SW2</sub> + I <sub>BTST2</sub> | VBAT = 8.4 V, VBUS = 12 V, 800<br>kHz switching frequency,<br>MOSFET Qg = 4nC | | 4.2 | | mA | | | + I <sub>SW2</sub> + I <sub>BTST2</sub> | VBAT = 8.4 V, VBUS = 20 V, 800<br>kHz switching frequency,<br>MOSFET Qg = 4nC | | 6.2 | | mA | Product Folder Links: BQ25710 over $T_1 = -40$ °C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------------------------------|--------------------------------------------------------------------|------|------|------|------| | V <sub>ACP/N_OP</sub> | Input common mode range | Voltage on ACP/ACN | 3.8 | | 26 | V | | V <sub>IADPT_CLAMP</sub> | I <sub>ADPT</sub> output clamp voltage | | 3.1 | 3.2 | 3.3 | V | | I <sub>IADPT</sub> | I <sub>ADPT</sub> output current | | | | 1 | mA | | ۸ | Input current concing gain | V <sub>(IADPT)</sub> / V <sub>(ACP-ACN)</sub> , REG0x12[4]<br>= 0 | | 20 | | V/V | | A <sub>IADPT</sub> | Input current sensing gain | V <sub>(IADPT)</sub> / V <sub>(ACP-ACN)</sub> , REG0x12[4] = 1 | | 40 | | V/V | | | | V <sub>(ACP-ACN)</sub> = 40.96 mV | -2% | | 2% | | | V <sub>IADPT_ACC</sub> | Input current monitor accuracy | V <sub>(ACP-ACN)</sub> = 20.48 mV | -3% | | 3% | | | *IADPI_ACC | input out on monitor about aby | V <sub>(ACP-ACN)</sub> =10.24 mV | -6% | | 6% | | | | | $V_{(ACP-ACN)} = 5.12 \text{ mV}$ | -10% | | 10% | | | $C_{IADPT\_MAX}$ | Maximum capacitance at IADPT Pin | | | | 100 | pF | | V <sub>SRP/N_OP</sub> | Battery common mode range | Voltage on SRP/SRN | 2.5 | | 18 | V | | V <sub>IBAT_CLAMP</sub> | IBAT output clamp voltage | | 3.05 | 3.2 | 3.3 | V | | I <sub>IBAT</sub> | IBAT output current | | | | 1 | mA | | ۸ | Charge and discharge current | $V_{(IBAT)} / V_{(SRN-SRP)}$ , REG0x12[3] = 0, | | 8 | | V/V | | A <sub>IBAT</sub> | sensing gain on IBAT pin | V <sub>(IBAT)</sub> / V <sub>(SRN-SRP)</sub> , REG0x12[3] = 1, | | 16 | | V/V | | | | V <sub>(SRN-SRP)</sub> = 40.96 mV | -2% | , | 2% | | | I <sub>IBAT_CHG_ACC</sub> | Charge and discharge current | V <sub>(SRN-SRP)</sub> = 20.48 mV | -4% | | 4% | | | | monitor accuracy on IBAT pin | V <sub>(SRN-SRP)</sub> =10.24 mV | -7% | | 7% | | | | | V <sub>(SRN-SRP)</sub> = 5.12 mV | -15% | | 15% | | | C <sub>IBAT_MAX</sub> | Maximum capacitance at IBAT<br>Pin | | | | 100 | pF | | SYSTEM POWER SENS | E AMPLIFIER | | | | | | | V <sub>PSYS</sub> | PSYS output voltage range | | 0 | | 3.3 | V | | I <sub>PSYS</sub> | PSYS output current | | 0 | | 160 | μA | | A <sub>PSYS</sub> | PSYS system gain | $V_{(PSYS)} / (P_{(IN)} + P_{(BAT)}),$<br>REG0x30[9] = 1 | | 1 | | μA/W | | V <sub>PSYS_ACC</sub> | PSYS gain accuracy<br>(REG0x30[9] = 1) | Adapter only with system power = 19.5 V / 45 W, TA = -40°C to 85°C | -4% | | 4% | | | _ | (\(\text{COX30[8]} = 1) | Battery only with system power = 11 V / 44 W, TA = -40°C to 85°C | -3% | | 3% | | | V <sub>PSYS_CLAMP</sub> | PSYS clamp voltage | | 3 | | 3.3 | V | | COMPARATOR | | | | | | | | VBUS UNDER VOLTAGE | LOCKOUT COMPARATOR | | | | | | | V <sub>VBUS_UVLOZ</sub> | VBUS undervoltage rising threshold | VBUS rising | 2.30 | 2.55 | 2.80 | V | | V <sub>VBUS_UVLO</sub> | VBUS undervoltage falling threshold | VBUS falling | 2.18 | 2.40 | 2.62 | V | | V <sub>VBUS_UVLO_HYST</sub> | VBUS undervoltage hysteresis | | | 150 | | mV | | V <sub>VBUS_CONVEN</sub> | VBUS converter enable rising threshold | VBUS rising | 3.2 | 3.5 | 3.9 | V | | V <sub>VBUS_CONVENZ</sub> | VBUS converter enable falling threshold | VBUS falling | 2.9 | 3.2 | 3.5 | V | over $T_1 = -40$ °C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-------------------------------------------------------------|------------------------------------------------------------|------|------|------|------| | V <sub>VBUS_CONVEN_HYST</sub> | VBUS converter enable hysteresis | | | 400 | | mV | | BATTERY UNDER VOLTA | GE LOCKOUT COMPARATOR | | | | | | | V <sub>VBAT_UVLOZ</sub> | VBAT undervoltage rising threshold | VSRN rising | 2.35 | 2.55 | 2.75 | V | | V <sub>VBAT_UVLO</sub> | VBAT undervoltage falling threshold | VSRN falling | 2.2 | 2.4 | 2.6 | V | | V <sub>VBAT_UVLO_HYST</sub> | VBAT undervoltage hysteresis | | | 150 | | mV | | V <sub>VBAT_</sub> OTGEN | VBAT OTG enable rising threshold | VSRN rising | 3.25 | 3.55 | 3.85 | V | | V <sub>VBAT_</sub> OTGENZ | VBAT OTG enable falling threshold | VSRN falling | 2.2 | 2.4 | 2.6 | V | | V <sub>VBAT_OTGEN_HYST</sub> | VBAT OTG enable hysteresis | | | 1100 | | mV | | VBUS UNDER VOLTAGE | COMPARATOR (OTG MODE) | | | | | | | V <sub>VBUS_OTG_UV</sub> | VBUS undervoltage falling threshold | As percentage of REG0x3B() | | 85 | | % | | t <sub>VBUS_OTG_UV</sub> | VBUS time undervoltage deglitch | | | 7 | | ms | | VBUS OVER VOLTAGE C | OMPARATOR (OTG MODE) | | | | | | | $V_{VBUS\_OTG\_OV}$ | VBUS overvoltage rising threshold | As percentage of REG0x3B() | | 110 | | % | | t <sub>VBUS_OTG_OV</sub> | VBUS Time Over-Voltage<br>Deglitch | | | 10 | | ms | | PRECHARGE to FAST CH | IARGE TRANSITION | | | 1 | | | | V <sub>BAT_SYSMIN_RISE</sub> | LDO mode to fast charge mode threshold, VSRN rising | as percentage of 0x3E() | 98 | 100 | 102 | % | | V <sub>BAT_SYSMIN_FALL</sub> | LDO mode to fast charge mode threshold, VSRN falling | as percentage of 0x3E() | | 97.5 | | % | | V <sub>BAT_SYSMIN_HYST</sub> | Fast charge mode to LDO mode threshold hysteresis | as percentage of 0x3E() | | 2.5 | | % | | BATTERY LOWV COMPA | RATOR (Precharge to Fast Charge Thres | shold for 1S) | | | | | | V <sub>BATLV_FALL</sub> | BATLOWV falling threshold | 1 s | | 2.8 | | V | | V <sub>BATLV_RISE</sub> | BATLOWV rising threshold | | | 3 | | V | | V <sub>BATLV_RHYST</sub> | BATLOWV hysteresis | | | 200 | | mV | | INPUT OVER-VOLTAGE C | COMPARATOR (ACOVP) | | | | | | | V <sub>ACOV_RISE</sub> | VBUS overvoltage rising threshold | VBUS rising | 25 | 26 | 27 | V | | V <sub>ACOV_FALL</sub> | VBUS overvoltage falling threshold | VBUS falling | 23.5 | 24.5 | 25 | V | | V <sub>ACOV_HYST</sub> | VBUS overvoltage hysteresis | | | 1.5 | | V | | t <sub>ACOV_RISE_DEG</sub> | VBUS deglitch overvoltage rising | VBUS converter rising to stop converter | | 100 | | μs | | t <sub>ACOV_FALL_DEG</sub> | VBUS deglitch overvoltage falling | VBUS converter falling to start converter | | 1 | | ms | | INPUT OVER CURRENT O | COMPARATOR (ACOC) | | | | | | | V <sub>ACOC</sub> | ACP to ACN rising threshold, w.r.t. ILIM2 in REG0x33[15:11] | Voltage across input sense resistor rising, REG0x31[2] = 1 | 1.8 | 2 | 2.2 | | | V <sub>ACOC_FLOOR</sub> | Measure between ACP and ACN | Set IDPM to minimum | 44 | 50 | 56 | mV | | V <sub>ACOC_CEILING</sub> | Measure between ACP and ACN | Set IDPM to maximum | 172 | 180 | 188 | mV | | t <sub>acoc deg rise</sub> | Rising deglitch time | Deglitch time to trigger ACOC | | 250 | | μs | over $T_1 = -40$ °C to 125°C (unless otherwise noted) | PARA | AMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|----------------------------------------------------------------------|------------------------------------------|-------|------|------|------| | t <sub>ACOC_RELAX</sub> | Relax time | Relax time before converter starts again | | 250 | | ms | | SYSTEM OVER-VOLTAGE CON | IPARATOR (SYSOVP) | | | | | | | | | 1 s | 4.85 | 5 | 5.1 | V | | V <sub>SYSOVP_RISE</sub> | System overvoltage rising<br>threshold to turn off converter | 2 s | 11.7 | 12 | 12.2 | V | | | threshold to tall on converter | 3 s, 4 s | 19 | 19.5 | 20 | V | | | | 1 s | | 4.8 | | V | | V <sub>SYSOVP_FALL</sub> | System overvoltage falling threshold | 2 s | | 11.5 | | V | | | inoshola | 3 s, 4 s | | 19 | | V | | I <sub>SYSOVP</sub> | Discharge current when SYSOVP stop switching was triggered | on SYS | | 20 | | mA | | BAT OVER-VOLTAGE COMPAR | RATOR (BATOVP) | | | | | | | V <sub>BATOVP_RISE</sub> | Overvoltage rising threshold as percentage of VBAT_REG in REG0x15() | 1 s, 4.2 V | 102.5 | 104 | 106 | % | | | | 2 s - 4 s | 102.5 | 104 | 105 | % | | V <sub>BATOVP_</sub> FALL | Overvoltage falling threshold as percentage of VBAT_REG in REG0x15() | 1 s | 100 | 102 | 104 | % | | | | 2 s - 4 s | 100 | 102 | 103 | % | | V <sub>BATOVP_HYST</sub> | Overvoltage hysteresis as percentage of VBAT_REG in REG0x15() | 1 s | | 2 | | % | | | | 2 s - 4 s | | 2 | | % | | I <sub>BATOVP</sub> | Discharge current during BATOVP | on VSYS pin | | 20 | | mA | | t <sub>BATOVP_</sub> RISE | Overvoltage rising deglitch to turn off BATDRV to disable charge | | | 20 | | ms | | CONVERTER OVER-CURRENT | COMPARATOR (Q2) | | | | | | | VOCD limit O2 | Converter Over-Current Limit | REG0x31[5]=1 | | 150 | | mV | | VOCP_limit_Q2 | Converter Over-Current Limit | REG0x31[5]=0 | | 210 | | mV | | VOCD limit everyopt on | System Short or SBN < 2.4 V | REG0x31[5]=1 | | 45 | | mV | | VOCP_limit_SYSSHORT_Q2 | System Short or SRN < 2.4 V | REG0x31[5]=0 | | 60 | | mV | | CONVERTER OVER-CURRENT | COMPARATOR (ACX) | | | | | | | VOCD limit ACV | Converter Over-Current Limit | REG0x31[4]=1 | | 150 | | mV | | VOCP_limit_ACX | Converter Over-Current Limit | REG0x31[4]=0 | | 280 | | mV | | VOCP_limit_SYSSHORT_ACX | System Short or SRN < 2.4 V | REG0x31[4]=1 | | 90 | | mV | | VOOR_IIIIIIL_STSSHOKT_ACX | System Short of SKN < 2.4 V | REG0x31[4]=0 | | 150 | | mV | | THERMAL SHUTDOWN COMPA | ARATOR | | | | | | | T <sub>SHUT_RISE</sub> | Thermal shutdown rising temperature | Temperature increasing | | 155 | | °C | | T <sub>SHUTF_FALL</sub> | Thermal shutdown falling temperature | Temperature reducing | | 135 | | °C | | T <sub>SHUT_HYS</sub> | Thermal shutdown hysteresis | | | 20 | | °C | | t <sub>SHUT_RDEG</sub> | Thermal deglitch shutdown rising | | | 100 | | μs | | t <sub>SHUT_FHYS</sub> | Thermal deglitch shutdown falling | | | 12 | | ms | | VSYS PROCHOT COMPARATO | R | | | | | | English Data Sheet: SLUSD20 over $T_J = -40$ °C to 125°C (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VSYS_TH1 comparator falling | REG0x33[7:4] = 0111, 2-4 s | | 6.6 | | V | | threshold | REG0x33[7:4] = 0100, 1 s | | 3.5 | | V | | VSYS TH2 comparator falling | REG0x33[3:2] = 10, 2-4 s | | 6.5 | | V | | threshold | REG0x33[3:2] = 10, 1 s | | 3.5 | | V | | V <sub>SYS</sub> falling deglitch for throttling | | | 4 | | μs | | ATOR | | | | | | | Input current rising threshold for throttling as 10% above ILIM2 (REG0x33[15:11]) | Only when ILIM2 setting is higher than 2A | 105 | 110 | 117 | % | | ATOR | | | | | | | INOM rising threshold as 10% above IIN (REG0x3F()) | | 105 | 110 | 116 | % | | RATOR | | | | | | | IDCHG threshold for throttling for | PEC0v24[15:10] = 001100 | | 6272 | | mA | | IDSCHG of 6 A | REG0X34[15.10] = 001100 | 95 | | 103 | % | | TOR | | | | | | | Independent comparator | REG0x30[7] = 1, CMPIN falling | 1.17 | 1.2 | 1.23 | V | | threshold | REG0x30[7] = 0, CMPIN falling | 2.27 | 2.3 | 2.33 | V | | Independent comparator hysteresis | REG0x30[7] = 0, CMPIN falling | | 100 | | mV | | | | | | | | | AMP | | | | | | | PWM switching frequency | REG0x12[9] = 0 | 1020 | 1200 | 1380 | kHz | | | REG0x12[9] = 1 | 680 | 800 | 920 | kHz | | ATDRV) | 1 | | | | | | Gate drive voltage on BATFET | | 8.5 | 10 | 11.5 | V | | Drain-source voltage on BATFET during ideal diode operation | | | 30 | | mV | | Measured by sourcing 10 μA current to BATDRV | | 2.5 | 4 | 6 | kΩ | | Measured by sinking 10 μA current from BATDRV | | | 1.2 | 2.1 | kΩ | | HIDRV Q1) | | | | | | | High side driver (HSD) turn on resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5 V | | 6 | | Ω | | High side driver turn off resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5 V | | 1.3 | 2.2 | Ω | | Bootstrap refresh comparator falling threshold voltage | V <sub>BTST1</sub> - V <sub>SW1</sub> when low side refresh pulse is requested | 3.2 | 3.7 | 4.6 | V | | (HIDRV Q4) | | | | | | | High side driver (HSD) turn on resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5 V | | 6 | | Ω | | High side driver turn off | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5 V | | 1.5 | 2.4 | Ω | | resistance | 51012 0112 | | | - 1 | | | | threshold VSYS_TH2 comparator falling threshold V <sub>SYS</sub> falling deglitch for throttling ATOR Input current rising threshold for throttling as 10% above ILIM2 (REG0x33[15:11]) ATOR INOM rising threshold as 10% above IIN (REG0x3F()) RATOR IDCHG threshold for throttling for IDSCHG of 6 A TOR Independent comparator threshold Independent comparator hysteresis AMP PWM switching frequency ATDRV) Gate drive voltage on BATFET during ideal diode operation Measured by sourcing 10 µA current to BATDRV Measured by sinking 10 µA current from BATDRV HIDRV Q1) High side driver (HSD) turn on resistance Bootstrap refresh comparator falling threshold voltage HIDRV Q4) High side driver (HSD) turn on resistance | VSYS_TH1 comparator falling threshold VSYS_TH2 comparator falling threshold VSYS_TH2 comparator falling threshold VSYS_TH2 comparator falling threshold VSYS_TH2 comparator falling threshold VSYS_TH2 comparator falling threshold for throttling ATOR Input current rising threshold for throttling as 10% above ILIM2 (REG0x33[15:11]) ATOR INOM rising threshold as 10% above IIN (REG0x3F(1)) RATOR INOM rising threshold for throttling for IDSCHG of 6 A TOR Independent comparator threshold for threshold Independent comparator threshold Independent comparator hysteresis REG0x30[7] = 0, CMPIN falling REG0x30[7] = 0, CMPIN falling REG0x30[7] = 0, CMPIN falling REG0x30[7] = 0, CMPIN falling REG0x12[9] = 1 ATDRV Gate drive voltage on BATFET Drain-source voltage on BATFET during ideal diode operation Measured by sourcing 10 µA current to BATDRV Measured by sinking 10 µA current from BATDRV HIDRV Q1) High side driver (HSD) turn on resistance Bootstrap refresh comparator falling threshold voltage HIDRV Q4) High side driver (HSD) turn on resistance VBTST1 - VSW1 = 5 V VBTST1 - VSW1 when low side refresh pulse is requested | VSYS_TH1 comparator falling threshold REG0x33[7:4] = 0111, 2-4 s REG0x33[7:4] = 0100, 1 s REG0x33[7:4] = 0100, 1 s REG0x33[3:2] = 10, 2-4 s REG0x33[3:2] = 10, 1 REG0x32[3:2] = 10, 1 s REG0x32[3:2] = 10, 1 s REG0x32[3:2] = 10, 1 s REG0x32[3:2] = 10, 1 s REG0x32[3:2] = 10, 1 s REG0x32[3:2] = 10, | VSYS_TH1 comparator falling threshold REG0x33[7:4] = 0111, 2.4 s 6.6 REG0x33[7:4] = 0100, 1 s 3.5 VSYS_TH2 comparator falling threshold REG0x33[3:2] = 10, 2.4 s 6.5 REG0x33[3:2] = 10, 1 s 3.5 REG0x34[15:10] = 001100 3.0 REG0x34[15:10] = 001100 3.0 REG0x34[15:10] = 001100 3.0 REG0x30[7] = 1, CMPIN falling 1.17 1.2 REG0x30[7] = 0, CMPIN falling 1.17 1.2 REG0x30[7] = 0, CMPIN falling 1.17 1.2 REG0x30[7] = 0, CMPIN falling 1.00 REG0x30[7] = 0, CMPIN falling 2.27 2.3 REG0x30[7] = 0, CMPIN falling 2.27 2.3 REG0x30[7] = 0, CMPIN falling 2.27 2.3 REG0x30[7] = 0, CMPIN falling 2.27 2.3 REG0x30[7] = 0, CMPIN falling 2.27 2.3 REG0x30[7] = 0, CMPIN falling 2.27 2.3 REG0x30[7] = 0, CMPIN falling 1.17 1.2 REG0x30[7] = 0, CMPIN falling 1.17 1.2 REG0x30[7] = 0, CMPIN falling 1.17 1. | VSYS_TH1 comparator falling threshold REG0x33[7:4] = 0111, 2.4 s 6.6 REG0x33[7:4] = 0100, 1 s 3.5 VSYS_TH2 comparator falling threshold REG0x33[3:2] = 10, 2.4 s 6.5 Vsys_falling deglitch for throttling REG0x33[3:2] = 10, 1 s 3.5 Vsys_falling deglitch for throttling A ATOR | over $T_J = -40$ °C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|------------------------------------------|-----------------------------------------------|------|-----|-----------|----------| | R <sub>DS_LO_ON_Q2</sub> | Low side driver (LSD) turn on resistance | V <sub>BTST1</sub> - V <sub>SW1</sub> = 5.5 V | | 6 | | Ω | | R <sub>DS_LO_OFF_Q2</sub> | Low side driver turn off resistance | $V_{BTST1} - V_{SW1} = 5.5 V$ | | 1.7 | 2.6 | Ω | | PWM LOW SIDE DRIVER | (LODRV Q3) | | | | | | | R <sub>DS_LO_ON_Q3</sub> | Low side driver (LSD) turn on resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5.5 V | | 7.6 | | Ω | | R <sub>DS_LO_OFF_Q3</sub> | Low side driver turn off resistance | V <sub>BTST2</sub> - V <sub>SW2</sub> = 5.5 V | | 2.9 | 4.6 | Ω | | INTERNAL SOFT START I | During Charge Enable | | | | , | | | SSSTEP_DAC | Soft Start Step Size | | | 64 | | mA | | SSSTEP_DAC | Soft Start Step Time | | | 8 | | μs | | INTEGRATED BTST DIOD | E (D1) | | | | ' | | | V <sub>F_D1</sub> | Forward bias voltage | IF = 20 mA at 25°C | | 8.0 | | V | | $V_{R\_D1}$ | Reverse breakdown voltage | IR = 2 μA at 25°C | | | 20 | V | | INTEGRATED BTST DIOD | E (D2) | | 1 | | l | | | $V_{F\_D2}$ | Forward bias voltage | IF = 20 mA at 25°C | | 0.8 | | V | | $V_{R\_D2}$ | Reverse breakdown voltage | IR = 2 μA at 25°C | | | 20 | V | | INTERFACE | - | | _ I | | | | | LOGIC INPUT (SDA, SCL, | OTG/VAP) | | | | | | | V <sub>IN_LO</sub> | Input low threshold | SMBus | | | 0.8 | V | | V <sub>IN_HI</sub> | Input high threshold | SMBus | 2.1 | | | V | | | RAIN (SDA, CHRG_OK, CMPOUT) | | | | | | | V <sub>OUT_LO</sub> | Output saturation voltage | 5 mA drain current | | | 0.4 | V | | V <sub>OUT_LEAK</sub> | Leakage current | V = 7 V | -1 | | 1 | μA | | LOGIC OUTPUT OPEN DE | RAIN SDA | | | | | <u> </u> | | V <sub>OUT_LO_SDA</sub> | Output Saturation Voltage | 5 mA drain current | | | 0.4 | V | | V <sub>OUT_LEAK_SDA</sub> | Leakage Current | V = 7V | -1 | | 1 | μA | | LOGIC OUTPUT OPEN DE | | | | | | | | V <sub>OUT_LO_CHRG_OK</sub> | Output Saturation Voltage | 5 mA drain current | | | 0.4 | V | | Vout_leak_chrg_ok | Leakage Current | V = 7V | -1 | | 1 | μA | | LOGIC OUTPUT OPEN DE | | | | | - | | | V <sub>OUT_LO_CMPOUT</sub> | Output Saturation Voltage | 5 mA drain current | | | 0.4 | V | | V <sub>OUT_LEAK_CMPOUT</sub> | Leakage Current | V = 7V | -1 | | 1 | μA | | LOGIC OUTPUT OPEN DE | | | | | - | | | V <sub>OUT_LO_PROCHOT</sub> | Output saturation voltage | 50 Ω pullup to 1.05 V / 5-mA | | | 300 | mV | | Vout_LEAK_PROCHOT | Leakage current | V = 5.5 V | -1 | | 1 | μA | | ANALOG INPUT (ILIM HIZ | | . 0.0 ( | • | | <u>' </u> | — h, , | | ` <del>-</del> | Voltage to get out of HIZ mode | ILIM_HIZ pin rising | 0.8 | | | V | | V <sub>HIZ_LO</sub><br>V <sub>HIZ_HIGH</sub> | Voltage to enable HIZ mode | ILIM_HIZ pin falling | 0.0 | | 0.4 | V | | ANALOG INPUT (CELL B | | TENV_TILE PILITERING | | | 0.4 | | | V <sub>CELL_4S</sub> | 48 | REGN of REGN = 6 V, as percentage | 68.4 | 75 | | % | | V <sub>CELL_3S</sub> | 38 | REGN of REGN = 6 V, as percentage | 51.7 | 55 | 65 | % | | V <sub>CELL_2S</sub> | 28 | REGN of REGN = 6 V, as percentage | 35 | 40 | 49.1 | % | English Data Sheet: SLUSD20 over $T_J = -40$ °C to 125°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|--------------------|-----------------------------------|------|-----|------|------| | V <sub>CELL_1S</sub> | 18 | REGN of REGN = 6 V, as percentage | 18.4 | 25 | 31.6 | % | | V <sub>CELL_BATPRESZ_RISE</sub> | Battery is present | CELL_BATPRESZ rising | 18 | | | % | | V <sub>CELL_BATPRESZ_FALL</sub> | Battery is removed | CELL_BATPRESZ falling | | | 15 | % | # 8.6 Timing Requirements | | | MIN | NOM | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------|----------|-----|-----|------| | SMBus T | IMING CHARACTERISTICS | <u> </u> | | | | | t <sub>r</sub> | SCLK/SDATA rise time | | | 300 | ns | | t <sub>f</sub> | SCLK/SDATA fall time | | | 300 | ns | | t <sub>W(H)</sub> | SCLK pulse width high | 0.6 | | 50 | μs | | t <sub>W(L)</sub> | SCLK Pulse Width Low | 1.3 | | | μs | | t <sub>SU(STA)</sub> | Setup time for START condition | 0.6 | | | μs | | t <sub>H(STA)</sub> | START condition hold time after which first clock pulse is generated | 0.6 | - | | μs | | t <sub>SU(DAT)</sub> | Data setup time | 100 | | | ns | | t <sub>H(DAT)</sub> | Data hold time | 300 | | | ns | | t <sub>SU(STOP)</sub> | Setup time for STOP condition | 0.6 | | | μs | | t <sub>(BUF)</sub> | Bus free time between START and STOP condition | 1.3 | | | μs | | F <sub>S(CL)</sub> | Clock Frequency | 10 | - | 100 | kHz | | | DMMUNICATION FAILURE | | | | | | t <sub>timeout</sub> | SMBus bus release timeout <sup>(1)</sup> | 25 | | 35 | ms | | t <sub>Deg_WD</sub> | Deglitch for watchdog reset signal | 10 | | | ms | | | Watchdog timeout period, ChargeOption() bit [14:13] = 01 <sup>(2)</sup> | 4 | 5.5 | 7 | s | | t <sub>WDI</sub> | Watchdog timeout period, ChargeOption() bit bit [14:13] = 10 <sup>(2)</sup> | 70 | 88 | 105 | s | | | Watchdog timeout period, ChargeOption() bit bit [14:13] = 11 <sup>(2)</sup> | 140 | 175 | 210 | s | <sup>(1)</sup> Devices participating in a transfer will timeout when any clock low exceeds the 25ms minimum timeout period. Devices that have detected a timeout condition must reset the communication no later than the 35 ms maximum timeout period. Both a master and a slave must adhere to the maximum value specified as it incorporates the cumulative stretch limit for both a master (10 ms) and a slave (25 ms). <sup>(2)</sup> User can adjust threshold via SMBus ChargeOption() REG0x12(). #### 8.7 Typical Characteristics # 8.7 Typical Characteristics (continued) # 9 Detailed Description #### 9.1 Overview The BQ25710 is a Narrow VDC buck-boost charger controller for portable electronics such as notebook, detachable, ultrabook, tablet and other mobile devices with rechargeable batteries. It provides seamless transition among different converter operation modes (buck, boost, or buck boost), fast transient response, and high light load efficiency. BQ25710 supports wide range of power sources, including USB PD ports, legacy USB ports, traditional ACDC adapters, etc. It takes input voltage from 3.5 V to 24 V, and charges battery of 1-4 series. In the absence of an input source, BQ25710 supports USB On-the-Go (OTG) function from 1-4 cell battery to generate adjustable $3 \text{ V} \sim 20.8 \text{ V}$ at USB port with 8mV resolution. The OTG output voltage transition slew rate can be configurable, which complies with the USB Power Delivery 3.0 PPS specifications. When only the battery powers the system and no external load is connected to the USB OTG port, BQ25710 provides the Vmin Active Protection (VAP) feature. In the VAP operation, BQ25710 first charges up the voltage of the input decoupling capacitors at VBUS to store a certain amount of energy. During the system peak power spike, the huge current drawn from the battery introduces a larger voltage drop across the impedance from the battery to the system. Then the energy stored in the input capacitors will supplement the system, to prevent the system voltage from drooping below the minimum system voltage and leading the system to black screen. This VAP is designed to absorb system power peaks during the periods of high demand to improve the system turbo performance, which is highly recommended by Intel for the platforms with 1S~2S battery. BQ25710 features Dynamic Power Management (DPM) to limit the input power and avoid AC adapter overloading. During battery charging, as the system power increases, the charging current will reduce to maintain total input current below adapter rating. If system power demand temporarily exceeds adapter rating, BQ25710 supports NVDC architecture to allow battery discharge energy to supplement system power. For details, refer to セクション 9.6.5.1. In order to be compliant with an Intel IMVP8 / IMVP9 compliant system, BQ25710 includes PSYS function to monitor the total platform power from adapter and battery. Besides PSYS, it provides both an independent input current buffer (IADPT) and a battery current buffer (IBAT) with highly accurate current sense amplifiers. If the platform power exceeds the available power from adapter and battery, a PROCHOT signal is asserted to CPU so that the CPU optimizes its performance to the power available to the system. The SMBus controls input current, charge current and charge voltage registers with high resolution, high accuracy regulation limits. It also sets the PROCHOT timing and threshold profile to meet system requirements. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLUSD20 22 ## 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Power-Up from Battery Without DC Source If only battery is present and the voltage is above V<sub>VBAT UVLOZ</sub>, the BATFET turns on and connects battery to system. By default, the charger is in low power mode (REG0x12[15] = 1) with lowest quiescent current. The LDO stays off. When device moves to performance mode (REG0x12[15] = 0), The host can enable IBAT buffer through SMBus to monitor discharge current. The PSYS, PROCHOT or independent comparator also can be enabled by the host through the SMBus commands. In performance mode, the REGN LDO is always available to provide an accurate reference for the other features. #### 9.3.2 Vmin Active Protection (VAP) when Battery only Mode In VAP mode operation, the buck-boost charger delivers the energy from the battery to charge the voltage of the input decoupling capacitors (VBUS) as high as possible (like 20V). The system peak power pulse for a 2S1P or 1S2P system can be as high as 100W if the SoC and motherboard systems spikes coincide. These spikes are expected to be very rare, but possible. During these high power spikes, the charger is expected to supplement the battery (drawing the power from the charger's input decoupling capacitors) to prevent the system voltage from drooping. VAP allows the SoC to set much higher peak power levels to the SoC, thus provides for much better Turbo performance. Follows the steps below to enter VAP operation.: - 1. Set the voltage limit to charge VBUS in REG0x3B(). - 2. Set the current limit to charge VBUS in REG0x3C() and REG0x34[15:10]. - 3. Set the system voltage regulation point in REG0x3E[13:8], when the input cap supplements battery, the VSYS MIN regulation loop will maintain VSYS at this regulation point. - 4. Set the PROCHOT\_VSYS\_TH1 threshold to trigger the VAP discharging VBUS in REG0x33[7:4]. - 5. Set the PROCHOT\_VSYS\_TH2 threshold to assert /PROCHOT active low signal to throttle SoC in REG0x33[3:2]. - 6. Enable the VAP mode by setting REG0x32[5] = 0, REG0x32[12] = 0, and pulling the OTG/VAP pin to high. To exit VAP mode, the host should write either REG0x32[5] = 1 or pull low the OTG/VAP pin to low. Any regular fault conditions of the charger in VAP mode will reset REG0x32[5] = 1, and the charger will exit VAP mode automatically. #### 9.3.3 Power-Up From DC Source When an input source plugs in, the charger checks the input source voltage to turn on LDO and all the bias circuits. It sets the input current limit before the converter starts. The power-up sequence from DC source is as follows: - 1. 50 ms after VBUS above V<sub>VBUS CONVEN</sub>, enable 6 V LDO and CHRG\_OK goes HIGH - 2. VBUS qualification is executed $\bar{5}0$ ms after VBUS first rises above $V_{VBUS\ UVLOZ}$ . If V<sub>VBUS</sub> <sub>UVLOZ</sub> < VBUS < V<sub>VBUS</sub> <sub>CONVEN</sub> then charger fails VBUS qualification, and the charger will re-qualify VBUS every 2s. - 3. Input voltage and current limit setup - 4. Battery CELL configuration - 5. 150 ms after VBUS above V<sub>VBUS CONVEN</sub>, converter powers up. #### 9.3.3.1 CHRG\_OK Indicator CHRG OK is an active HIGH open drain indicator. It indicates the charger is in normal operation when the following conditions are valid: Product Folder Links: BQ25710 - VBUS is above V<sub>VBUS\_CONVEN</sub> - VBUS is below V<sub>ACOV</sub> - No MOSFET/inductor, or over-voltage, over-current, thermal shutdown fault Copyright © 2023 Texas Instruments Incorporated #### 9.3.3.2 Input Voltage and Current Limit Setup After CHRG\_OK goes HIGH, the charger sets default input current limit in REG0x3F() to 3.25 A. The actual input current limit being adopted by the device is the lower setting of REG0x3F() and pin. Charger initiates a VBUS voltage measurement without any load (VBUS at no load) right before the converter is enabled. The default VINDPM threshold is VBUS at no load – 1.28 V. After input current and voltage limits are set, the charger device is ready to power up. The host can always program the input current and voltage limit after the charger being powered up, based on the input source type. #### 9.3.3.3 Battery Cell Configuration CELL\_BATPRESZ pin is biased with a resistor divider from REGN to CELL\_BATPRESZ to GND. After VDDA LDO is activated, the device detects the battery configuration through CELL\_BATPRESZ pin bias voltage. Refer to 表 9-1 for cell setting thresholds. | | & 3-1. Dattery Cell Configuration | | | | | | | | | | | |------------|-----------------------------------|----------|--------|--|--|--|--|--|--|--|--| | CELL COUNT | PIN VOLTAGE w.r.t. VDDA | SYSOVP | | | | | | | | | | | 4S | 75% | 16.800 V | 19.5 V | | | | | | | | | | 3S | 55% | 12.592 V | 19.5 V | | | | | | | | | | 2S | 40% | 8.400 V | 12 V | | | | | | | | | | 1S | 25% | 4.192 V | 5 V | | | | | | | | | 表 9-1. Battery Cell Configuration #### 9.3.3.4 Device Hi-Z State The charger enters Hi-Z mode when ILIM\_HIZ pin voltage is below 0.4 V or REG0x32[15] is set to 1. During Hi-Z mode, the input source is present, and the charger is in the low quiescent current mode with REGN LDO enabled. #### 9.3.4 USB On-The-Go (OTG) The device supports USB OTG operation to deliver power from the battery to other portable devices through USB port. The OTG mode output voltage is set in REG0x3B(). The OTG mode output current is set in REG0x3C(). The OTG operation can be enabled if the conditions are valid: - Valid battery voltage is set REG0x15(), the battery voltage should not trip the BATOVP threshold, otherwise, the converter will stop switching. - OTG output voltage is set in REG0x3B() and REG0x32[2], if REG0x32[2] = 0, the VOTG digital DAC is offset by 1.28V to achieve higher range from 4.28V~20.8V, if REG0x32[2] = 1, the VOTG digital DAC is from 3V to 19.52V. - OTG output current is set in REG0x3C(). - EN OTG pin is HIGH, REG0x32[12] = 1 and REG0x32[5] = 1. - VBUS is below $V_{VBUS\ CONVENZ}$ . - 10 ms after the above conditions are valid, converter starts and VBUS ramps up to target voltage. CHRG\_OK pin goes HIGH if REG0x12[11] = 1. #### 9.3.5 Converter Operation The charger employs a synchronous buck-boost converter that allows charging from a standard 5-V or a high-voltage power source. The charger operates in buck, buck-boost and boost mode. The buck-boost can operate uninterruptedly and continuously across the three operation modes. 表 9-2. MOSFET Operation | MODE | виск | BUCK-BOOST | BOOST | |------|-----------|------------|-----------| | Q1 | Switching | Switching | ON | | Q2 | Switching | Switching | OFF | | Q3 | OFF | Switching | Switching | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 25 表 9-2. MOSFET Operation (continued) | MODE | BUCK | BUCK-BOOST | BOOST | |------|------|------------|-----------| | Q4 | ON | Switching | Switching | #### 9.3.5.1 Inductance Detection Through IADPT Pin The charger reads the inductance value through the resistance tied to IADPT pin before the converter starts up. The resistances recommended for 1uH, 2.2uH and 3.3uH inductance are $93k\Omega$ , $137k\Omega$ and $169k\Omega$ , respectively. A surface mount chip resistor with $\pm 3\%$ or better tolerance must to be used for an accurate inductance detection. 表 9-3. Inductor Detection Through IADPT Resistance | INDUCTOR IN USE | RESISTOR ON IADPT PIN | |-----------------|-----------------------| | 1 μΗ | 93 kΩ | | 2.2 µH | 137 kΩ | | 3.3 µH | 169 kΩ | #### 9.3.5.2 Continuous Conduction Mode (CCM) With sufficient charge or system current, the inductor current does not cross 0 A, which is defined as CCM. The controller starts a new cycle with ramp coming up from 200 mV. As long as the error amplifier output voltage is above the ramp voltage, the high-side MOSFET (HSFET) stays on. When the ramp voltage exceeds error amplifier output voltage, HSFET turns off and low-side MOSFET (LSFET) turns on. At the end of the cycle, ramp gets reset and LSFET turns off, ready for the next cycle. There is always break-before-make logic during transition to prevent cross-conduction and shoot-through. During the dead time when both MOSFETs are off, the body-diode of the low-side power MOSFET conducts the inductor current. During CCM, the inductor current always flows and creates a fixed two-pole system. Having the LSFET turn-on when the HSFET is off keeps the power dissipation low and allows safe charging at high currents. #### 9.3.5.3 Pulse Frequency Modulation (PFM) In order to improve converter light-load efficiency, BQ25710 switches to PFM operation at light load. The effective switching frequency will decrease accordingly when system load decreases. The minimum frequency can be limit to 25 kHz when the OOA feature is enabled (ChargeOption0() bit[10]=1). #### 9.3.6 Current and Power Monitor #### 9.3.6.1 High-Accuracy Current Sense Amplifier (IADPT and IBAT) As an industry standard, a high-accuracy current sense amplifier (CSA) is used to monitor the charger input current during forward charging mode, or output current during OTG mode (IADPT) and the battery charge/ discharge current (IBAT). IADPT voltage is 20× or 40× the differential voltage across ACP and ACN. IBAT voltage is 8x/16× (during charging), or 8×/16× (during discharging) of the differential across SRP and SRN. After input voltage or battery voltage is above UVLO, IADPT output becomes valid. To lower the voltage on current monitoring, a resistor divider from CSA output to GND can be used and accuracy over temperature can still be achieved. - V<sub>(IADPT)</sub> = 20 or 40 × (V<sub>(ACP)</sub> V<sub>(ACN)</sub>) during forward mode, or 20 or 40 × (V<sub>(ACN)</sub> V<sub>(ACP)</sub>) during reverse OTG mode. - V<sub>(IBAT)</sub> = 8 or 16 × (V<sub>(SRP)</sub> V<sub>(SRN)</sub>) for battery charging current. - $V_{(IBAT)} = 8$ or $16 \times (V_{(SRN)} V_{(SRP)})$ for battery discharging current. A maximum 100-pF capacitor is recommended to connect on the output for decoupling high-frequency noise. An additional RC filter is optional, if additional filtering is desired. Note that adding filtering also adds additional response delay. The CSA output voltage is clamped at 3.3 V. #### 9.3.6.2 High-Accuracy Power Sense Amplifier (PSYS) The charger monitors total system power. During forward mode, the input adapter powers system. During reverse OTG mode, the battery powers the system and VBUS output. The ratio of PSYS pin output current and Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLUSD20 total system power, $K_{PSYS}$ , can be programmed in REG0x30[9] with default 1 $\mu$ A/W. The input and charge sense resistors (RAC and RSR) are selected in REG0x30[11:10]. PSYS voltage can be calculated with $\pm$ 1, where $I_{IN}>0$ $I_{BAT}<0$ when the charger is in forward charging with an adapter connected, and $I_{BAT}>0$ when the battery is in discharging mode. $$V_{PSYS} = R_{PSYS} \times K_{PSYS} (V_{ACP} \times I_{IN} + V_{BAT} \times I_{BAT})$$ (1) For proper PSYS functionality, RAC and RSR values are limited to 10 m $\Omega$ and 20 m $\Omega$ . To minimize the quiescent current, the PSYS function is disabled by default. It can be enabled by setting REG0x30[12] = 1. #### 9.3.7 Input Source Dynamic Power Manage Refer to セクション 9.6.6. #### 9.3.8 Two-Level Adapter Current Limit (Peak Power Mode) Usually adapter can supply current higher than DC rating for a few milliseconds to tens of milliseconds. The charger employs two-level input current limit, or peak power mode, to fully utilize the overloading capability and minimize battery discharge during CPU turbo mode. Peak power mode is enabled in REG0x31[13:12]. The DC current limit, or $I_{LIM1}$ , is the same as adapter DC current, set in REG0x3F(). The overloading current, or $I_{LIM2}$ , is set in REG0x33[15:11], as a percentage of $I_{LIM1}$ . When the charger detects input current surge and battery discharge due to load transient (both the adapter and battery support the system together), or when the charger detects the system voltage starts to drop due to load transient (only the adapter supports the system), the charger will first apply $I_{LIM2}$ for $T_{OVLD}$ in REG0x31[15:14], and then $I_{LIM1}$ for up to $T_{MAX} - T_{OVLD}$ time. $T_{MAX}$ is programmed in REG0x31[9:8]. After $T_{MAX}$ , if the load is still high, another peak power cycle starts. Charging is disabled during $T_{MAX}$ , once $T_{MAX}$ , expires, charging continues. If $T_{OVLD}$ is programmed to be equal to $T_{MAX}$ , then peak power mode is always on. ☑ 9-1. Two-Level Adapter Current Limit Timing Diagram #### 9.3.9 Processor Hot Indication When CPU is running turbo mode, the system peak power may exceed available power from adapter and battery together. The adapter current and battery discharge peak current, or system voltage drop is an indication that system power is too high. The charger processor hot function monitors these events, and PROCHOT pulse is asserted if the system power is too high. Once CPU receives PROCHOT pulse from charger, it slows down to reduce system power. The events monitored by the processor hot function includes: - ICRIT: adapter peak current, as 110% of ILIM2 - INOM: adapter average current (110% of input current limit) - · IDCHG: battery discharge current - · VSYS: system voltage on VSYS - Adapter Removal: upon adapter removal (CHRG OK pin HIGH to LOW) - Battery Removal: upon battery removal (CELL\_BATPRESZ pin goes LOW) - CMPOUT: Independent comparator output (CMPOUT pin HIGH to LOW) - VDPM: VBUS lower than 80%/90%/100% of VINDPM threshold. - EXIT VAP: Every time when the charger exits VAP mode. The threshold of ICRIT, IDCHG, VSYS or VDPM, and the deglitch time of ICRIT, INOM, IDCHG or CMPOUT are programmable through SMBus. Except the PROCHOT\_EXIT\_VAP is always enabled, the other triggering events can be individually enabled in REG0x34[7:0]. When any enabled event in PROCHOT profile is triggered, PROCHOT is asserted low for a single pulse with minimal width programmable in REG0x21[13:12]. At the end of the single pulse, if the PROCHOT event is still active, the pulse gets extended until the event is removed. If the $\overline{PROCHOT}$ pulse extension mode is enabled by setting REG0x21[14] = 1, the $\overline{PROCHOT}$ pin will be kept as low until host writes REG0x21[11]21[11] = 0, even if the triggering event has been removed. If the PROCHOT\_VDPM or PROCHOT\_EXIT\_VAP is triggered, PROCHOT pin will always stay low until the host clears it, no matter the PROCHOT is in one pulse mod or in extended mode. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 図 9-2. PROCHOT Profile ### 9.3.9.1 PROCHOT During Low Power Mode During low power mode (REG0x12[15] = 1), the charger offers a low power $\overline{PROCHOT}$ function with very low quiescent current consumption (~150uA), which uses the independent comparator to monitor the system voltage, and assert $\overline{PROCHOT}$ to CPU if the system power is too high. Below lists the register setting to enable PROCHOT monitoring system voltage in low power mode. - REG0x12[15] = 1 to enable charger low power mode. - REG0x34[7:0] = 00h - REG0x30[6:4] = 100 - Independent comparator threshold is always 1.2 V - When REG0x30[13] = 1, charger monitors system voltage. Connect CMPIN to voltage proportional to system. PROCHOT triggers from HIGH to LOW when CMPIN voltage rises above 1.2 V. 図 9-3. PROCHOT Low Power Mode Implementation ### 9.3.9.2 PROCHOT Status REG0x21[8:0] reports which event in the profile triggers PROCHOT if the corresponding bit is set to 1. The status bit can be reset back to 0 after it is read by host, when the current PROCHOT event is not active any more. Assume there are two PROCHOT events, event A and event B. Event A triggers PROCHOT first, but event B is also active. Both status bits will be HIGH. At the end of the 10 ms PROCHOT pulse, if any of the PROCHOT event is still active (either A or B), the PROCHOT pulse is extended. #### 9.3.10 Device Protection #### 9.3.10.1 Watchdog Timer The charger includes watchdog timer to terminate charging if the charger does not receive a write MaxChargeVoltage() or write ChargeCurrent() command within 175 s (adjustable via REG0x12[14:13]). When watchdog timeout occurs, all register values are kept unchanged except ChargeCurrent() resets to zero. Battery charging is suspended. Write MaxChargeVoltage() or write ChargeCurrent() commands must be re-sent to reset watchdog timer and resume charging. Writing REG0x12[14:13] = 00 to disable watchdog timer also resumes charging. #### 9.3.10.2 Input Overvoltage Protection (ACOV) The charger has fixed ACOV voltage. When VBUS pin voltage is higher than ACOV, it is considered as adapter over voltage. CHRG\_OK will be pulled low, and converter will be disabled. As system falls below battery voltage, BATFET will be turned on. When VBUS pin voltage falls below ACOV, it is considered as adapter voltage returns back to normal voltage. CHRG\_OK is pulled high by external pull up resistor. The converter resumes if enable conditions are valid. #### 9.3.10.3 Input Overcurrent Protection (ACOC) If the input current exceeds the 1.33× or 2× (REG0x31[2]) of $I_{LIM2\_VTH}$ (REG0x33[15:11]) set point, converter stops switching. After 300 ms, converter starts switching again. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLUSD20 ### 9.3.10.4 System Overvoltage Protection (SYSOVP) When the converter starts up, BQ25710 reads CELL pin configuration and sets MaxChargeVoltage() and SYSOVP threshold (1s - 5 V, 2s - 12 V, 3s/4s - 19.5 V). Before REGx15() is written by the host, the battery configuration will change with CELL pin voltage. When SYSOVP happens, the device latches off the converter. REG0x20[4] is set to 1. The user can clear latch-off by either writing 0 to the SYSOVP bit or removing and plugging in the adapter again. After latch-off is cleared, the converter starts again. #### 9.3.10.5 Battery Overvoltage Protection (BATOVP) Battery over-voltage may happen when battery is removed during charging or the user plugs in a wrong battery. The BATOVP threshold is 104% (1 s) or 102% (2 s to 4 s) of regulation voltage set in REG0x15(). #### 9.3.10.6 Battery Short If BAT voltage falls below SYSMIN during charging, the maximum current is limited to 384 mA. #### 9.3.10.7 System Short Hiccup Mode VSYS pin is monitoring the system voltage, when Vsys is lower than 2.4V, after 2ms deglitch time, the charger will be shut down for 500ms. The charger will restart for 10ms and measure Vsys again, if it is still lower than 2.4V, the charger will be shut down again. This hiccup mode will be tried continuously, if the charger restart is failed for 7 times in 90 second, the charger will be latched off. REG0x20[3] will be set to 1 to report a system short fault. The charger only can be enabled again once the host writes REG0x20[3]= 0. The charger system short hiccup mode can be disabled by writing REG0x12[6]= 1. ### 9.3.10.8 Thermal Shutdown (TSHUT) The WQFN package has low thermal impedance, which provides good thermal conduction from the silicon to the ambient, to keep junction temperatures low. As added level of protection, the charger converter turns off for self-protection whenever the junction temperature exceeds the 155°C. The charger stays off until the junction temperature falls below 135°C. During thermal shut down, the LDO current limit is reduced to 16 mA and REGN LDO stays off. When the temperature falls below 135°C, charge can be resumed with soft start. #### 9.4 Device Functional Modes #### 9.4.1 Forward Mode When input source is connected to VBUS, BQ25710 is in forward mode to regulate system and charge battery. #### 9.4.1.1 System Voltage Regulation with Narrow VDC Architecture BQ25710 employs Narrow VDC architecture (NVDC) with BATFET separating system from battery. The minimum system voltage is set by MinSystemVoltage(). Even with a deeply depleted battery, the system is regulated above the minimum system voltage. When the battery is below minimum system voltage setting, the BATFET operates in linear mode (LDO mode). As the battery voltage rises above the minimum system voltage, BATFET is fully on when charging or in supplement mode and the voltage difference between the system and battery is the VDS of BATFET. System voltage is regulated 160 mV above battery voltage when BATFET is off (no charging or no supplement current). The BATDRV pin is only able to drive a battery MOSFET with Ciss lower than 5nF. The Ciss in the range of 1nF~3nF is recommended. See セクション 9.6.5.1 for details on system voltage regulation and register programming. #### 9.4.1.2 Battery Charging BQ25710 charges 1-4 cell battery in constant current (CC), and constant voltage (CV) mode. Based on CELL\_BATPREZ pin setting, the charger sets default battery voltage 4.2V/cell to ChargeVoltage(), or REG0x15(). According to battery capacity, the host programs appropriate charge current to ChargeCurrent(), or REG0x14(). When battery is full or battery is not in good condition to charge, host terminates charge by setting REG0x12[0] to 1, or setting ChargeCurrent() to zero. See セクション 9.3 for details on register programming. #### 9.4.2 USB On-The-Go BQ25710 supports USB OTG functionality to deliver power from the battery to other portable devices through USB port (reverse mode). The OTG output voltage is compliant with USB PD specification, including 5 V, 9 V, 15 V, and 20 V. The output current regulation is compliant with USB type C specification, including 500 mA, 1.5 A, 3 A and 5 A. Similar to forward operation, the device switches from PWM operation to PFM operation at light load to improve efficiency. #### 9.4.3 Pass Through Mode (PTM) When the system is in the sleep mode or light load condition, the charger can be operated in the pass through mode to improve the light load efficiency. In TI patented pass through mode (PTM), the Buck and Boost high side FETs are both turned on, while the Buck and Boost low side FETs are both turned off. The input power is directly passed through the charger to the system. The switching losses of MOSFETs and the inductor core loss are saved. Device will be transition from normal Buck-Boost operation to PTM operation by: - Set REG0x31[7] = 0, to disable the EN EXITILIM. - Set REG0x30[8] = 1. - Set REG0x30[2] = 1. - · Ground ILIM HIZ pin. Device will transition out of PTM mode with host control by: - Set REG0x30[2] = 0. - Pull ILIM HIZ pin to high. - Device exits PTM to buck-boost operation if tripping VINDPM. - Device exits PTM to buck-boost operation under fault conditions #### 9.5 Programming The charger supports battery-charger commands that use either Write-Word or Read-Word protocols, as summarized in セクション 9.5.1.1. The SMBus address is 12h. The ManufacturerID and DeviceID registers are assigned identify the charger device. The ManufacturerID register command always returns 40h. #### 9.5.1 SMBus Interface The BQ25710 device operates as a slave, receiving control inputs from the embedded controller host through the SMBus interface. The BQ25710 device uses a simplified subset of the commands documented in *System Management Bus Specification V1.1*, which can be downloaded from www.smbus.org. The BQ25710 device uses the SMBus read-word and write-word protocols (shown in $\frac{1}{5}$ 9-4 and $\frac{1}{5}$ 9-5) to communicate with the smart battery. The device performs only as a SMBus slave device with address 0b00010010 (0x12H) and does not initiate communication on the bus. In addition, the device has two identification registers, a 16-bit device ID register (0xFFH) and a 16-bit manufacturer ID register (0xFEH). SMBus communication starts when VCC is above $V_{(UVLO)}$ . The data (SDA) and clock (SCL) pins have Schmitt-trigger inputs that can accommodate slow edges. Choose pullup resistors (10 k $\Omega$ ) for SDA and SCL to achieve rise times according to the SMBus specifications. Communication starts when the master signals a start condition, which is a high-to-low transition on SDA, while SCL is high. When the master has finished communicating, the master issues a stop condition, which is a low-to-high transition on SDA, while SCL is high. The bus is then free for another transmission. $\boxtimes$ 9-4 and $\boxtimes$ 9-5 show the timing diagram for signals on the SMBus interface. The address byte, command byte, and data bytes are transmitted between the start and stop conditions. The SDA state changes only while SCL is low, except for the start and stop conditions. Data is transmitted in 8-bit bytes and is sampled on the rising edge of SCL. Nine clock cycles are required to transfer each byte in or out of the device because either the master or the slave Copyright © 2023 Texas Instruments Incorporated Product Folder Links: BQ25710 acknowledges the receipt of the correct byte during the ninth clock cycle. The BQ25710 supports the charger commands listed in $\frac{1}{8}$ 9-4. #### 9.5.1.1 SMBus Write-Word and Read-Word Protocols #### 表 9-4. Write-Word Format | <b>S</b> (1) (3) | SLAVE<br>ADDRESS <sup>(1)</sup> | <b>W</b> (1) (6) | ACK<br>(2) (5) | COMMAND<br>BYTE <sup>(1)</sup> | ACK<br>(2) (5) | LOW DATA<br>BYTE <sup>(1)</sup> | | | ACK<br>(2) (5) | <b>P</b> (1) (4) | |------------------|---------------------------------|------------------|----------------|--------------------------------|----------------|---------------------------------|----|---------|----------------|------------------| | | 7 bits | 1b | 1b | 8 bits | 1b | 8 bits | 1b | 8 bits | 1b | | | | MSB LSB | 0 | 0 | MSB LSB | 0 | MSB LSB | 0 | MSB LSB | 0 | | - (1) Master to slave - (2) Slave to master (shaded gray) - (3) S = Start condition or repeated start condition - (4) P = Stop condition - (5) ACK = Acknowledge (logic-low) - (6) W = Write bit (logic-low) #### 表 9-5. Read-Word Format | <b>S</b> (1) | | | | COMMAND<br>BYTE <sup>(1)</sup> | ACK<br>(2) (5) | _ | SLAVE<br>ADDRESS <sup>(1)</sup> | <b>R</b> <sup>(1)</sup> (8) | | LOW DATA<br>BYTE <sup>(2)</sup> | | HIGH DATA<br>BYTE <sup>(2)</sup> | NACK<br>(1) (6) | <b>P</b> (1) (4) | |--------------|---------|----|----|--------------------------------|----------------|---|---------------------------------|-----------------------------|----|---------------------------------|----|----------------------------------|-----------------|------------------| | | 7 bits | 1b | 1b | 8 bits | 1b | | 7 bits | 1b | 1b | 8 bits | 1b | 8 bits | 1b | | | | MSB LSB | 0 | 0 | MSB LSB | 0 | | MSB LSB | 1 | 0 | MSB LSB | 0 | MSB LSB | 1 | | - (1) Master to slave - (2) Slave to master (shaded gray) - (3) S = Start condition or repeated start condition - (4) P = Stop condition - (5) ACK = Acknowledge (logic-low) - (6) NACK = Not acknowledge (logic-high) - (7) W = Write bit (logic-low) - (8) R = Read bit (logic-high) # 9.5.1.2 Timing Diagrams A = Start condition B = MSB of address clocked into slave C = LSB of address clocked into slave D = R/W bit clocked into slave E = Slave pulls SMBDATA line low F = ACKNOWLEDGE bit clocked into master G = MSB of data clocked into slave H = LSB of data clocked into slave I = Slave pulls SMBDATA line low J = Acknowledge clocked into master K = Acknowledge clock pulse L = Stop condition, data executed by slave M = New start condition ### 図 9-4. SMBus Write Timing Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated A = START CONDITION E = SLAVE PULLS SMBDATA LINE LOW I = ACKNOWLEDGE CLOCK PULSE A = Start condition B = MSB of address clocked into slave C = LSB of address clocked into slave D = R/W bit clocked into slave E = Slave pulls SMBDATA line low F = ACKNOWLEDGE bit clocked into master G = MSB of data clocked into master H = LSB of data clocked into master I = Acknowledge clock pulse J = Stop condition K = New start condition # 図 9-5. SMBus Read Timing # 9.6 Register Map 表 9-6. Charger Command Summary | SMBus<br>ADDR | REGISTER NAME | TYPE | DESCRIPTION | LINKS | |---------------|--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 12h | ChargeOption0() | R/W | Charge Option 0 | Go | | 14h | ChargeCurrent() | R/W | 7-bit charge current setting<br>LSB 64 mA, Range 0 mA - 8128 mA | Go | | 15h | MaxChargeVoltage() | R/W | 12-bit charge voltage setting<br>LSB 16 mV, Default: 1S-4200mV, 2S-8400mV,<br>3S-12600mV, 4S-16800mV | Go | | 30h | ChargeOption1() | R/W | Charge Option 1 | Go | | 31h | ChargeOption2() | R/W | Charge Option 2 | Go | | 32h | ChargeOption3() | R/W | Charge Option 3 | Go | | 33h | ProchotOption0() | R/W | PROCHOT Option 0 | Go | | 34h | ProchotOption1() | R/W | PROCHOT Option 1 | Go | | 35h | ADCOption() | R/W | ADC Option | Go | | 20h | ChargerStatus() | R | Charger Status | Go | | 21h | ProchotStatus() | R | Prochot Status | Go | | 22h | IIN_DPM() | R | 7-bit input current limit in use<br>LSB: 50 mA, Range: 50 mA - 6400 mA | Go | | 23h | ADCVBUS/PSYS() | R | 8-bit digital output of input voltage,<br>8-bit digital output of system power<br>PSYS: Full range: 3.06 V, LSB: 12 mV<br>VBUS: Full range: 3.2 V - 19.52 V, LSB 64 mV | Go | | 24h | ADCIBAT() | R | 8-bit digital output of battery charge current,<br>8-bit digital output of battery discharge current<br>ICHG: Full range 8.128 A, LSB 64 mA<br>IDCHG: Full range: 32.512 A, LSB: 256 mA | Go | Product Folder Links: BQ25710 ### 表 9-6. Charger Command Summary (continued) | SMBus<br>ADDR | REGISTER NAME | TYPE | DESCRIPTION | LINKS | |---------------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 25h | ADCIINCMPIN() | R | 8-bit digital output of input current,<br>8-bit digital output of CMPIN voltage<br>POR State - IIN: Full range: 12.75 A, LSB 50 mA<br>CMPIN: Full range 3.06 V, LSB: 12 mV | Go | | 26h | ADCVSYSVBAT() | R | 8-bit digital output of system voltage,<br>8-bit digital output of battery voltage<br>VSYS: Full range: 2.88 V - 19.2 V, LSB: 64 mV<br>VBAT: Full range: 2.88 V - 19.2 V, LSB 64 mV | Go | | 3Bh | OTGVoltage() | R/W | 12-bit OTG voltage setting<br>LSB 8 mV, Range: 3000 mV – 20800 mV | Go | | 3Ch | OTGCurrent() | R/W | 7-bit OTG output current setting<br>LSB 50 mA, Range: 0 A – 6350 mA | Go | | 3Dh | InputVoltage() | R/W | 8-bit input voltage setting<br>LSB 64 mV, Range: 3200 mV – 19520 mV | Go | | 3Eh | MinSystemVoltage() | R/W | 6-Bit minimum system voltage setting<br>LSB: 256 mV, Range: 1024 mV - 16182 mV<br>Default: 1S-3.584V, 2S-6.144V, 3S-9.216V,<br>4S-12.288V | Go | | 3Fh | IIN_HOST() | R/W | 6-bit Input current limit set by host<br>LSB: 50 mA, Range: 50 mA - 6400 mA | Go | | FEh | ManufacturerID() | R | Manufacturer ID - 0x0040H | Go | | FFh | DeviceID() | R | Device ID | Go | Product Folder Links: BQ25710 # 9.6.1 Setting Charge and PROCHOT Options # 9.6.1.1 ChargeOption0 Register (SMBus address = 12h) [reset = E70Eh] # 図 9-6. ChargeOption0 Register (SMBus address = 12h) [reset = E70Eh] | | | <u> </u> | <u> </u> | | | | | |----------|----------------------|----------|-----------------------|-------------------|--------|----------|--------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EN_LWPWR | WDTMR_ADJ | | IDPM_AUTO_<br>DISABLE | OTG_ON_<br>CHRGOK | EN_OOA | PWM_FREQ | PTM_LL_EFF | | R/W | R/W | | R/W | R/W | R/W | R/W | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserved | SYS_SHORT<br>DISABLE | EN_LEARN | IADPT_GAIN | IBAT_GAIN | EN_LDO | EN_IDPM | CHRG_INHIBIT | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-7. ChargeOption0 Register (SMBus address = 12h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION DESCRIPTION | |--------------|-----------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | EN_LWPWR | R/W | 1b | Low Power Mode Enable 0b: Disable Low Power Mode. Device in performance mode with battery only. The PROCHOT, current/power monitor buffer and comparator follow register setting. 1b: Enable Low Power Mode. Device in low power mode with battery only for lowest quiescent current. The LDO is off. The PROCHOT, discharge current monitor buffer, power monitor buffer and independent comparator are disabled. ADC is not available in Low Power Mode. Independent comparator can be enabled by setting either REG0X30()[14] or [13] to 1. <default at="" por=""></default> | | 14-13 | WDTMR_ADJ | R/W | 11b | WATCHDOG Timer Adjust Set maximum delay between consecutive SMBus write of charge voltage or charge current command. If device does not receive a write on the REG0x15() or the REG0x14() within the watchdog time period, the charger will be suspended by setting the REG0x14() to 0 mA. After expiration, the timer will resume upon the write of REG0x14(), REG0x15() or REG0x12[14:13]. The charger will resume if the values are valid. Obb: Disable Watchdog Timer O1b: Enabled, 5 sec 10b: Enabled, 88 sec 11b: Enable Watchdog Timer, 175 sec < default at POR> | | 12 | IDPM_AUTO_<br>DISABLE | R/W | Ob | IDPM Auto Disable When CELL_BATPRESZ pin is LOW, the charger automatically disables the IDPM function by setting EN_IDPM (REG0x12[1]) to 0. The host can enable IDPM function later by writing EN_IDPM bit (REG0x12[1]) to 1. 0b: Disable this function. IDPM is not disabled when CELL_BATPRESZ goes LOW. <default at="" por=""> 1b: Enable this function. IDPM is disabled when CELL_BATPRESZ goes LOW.</default> | | 11 | OTG_ON_<br>CHRGOK | R/W | Ob | Add OTG to CHRG_OK Drive CHRG_OK to HIGH when the device is in OTG mode. 0b: Disable <default at="" por=""> 1b: Enable</default> | # 表 9-7. ChargeOption0 Register (SMBus address = 12h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | EN_OOA | R/W | 1b | Out-of-Audio Enable 0b: No limit of PFM burst frequency 1b: Set minimum PFM burst frequency to above 25 kHz to avoid audio noise <default at="" por=""></default> | | 9 | PWM_FREQ | R/W | 1b | Switching Frequency Two converter switching frequencies. One for small inductor and the other for big inductor. Recommend 800 kHz with 2.2 μH or 3.3 μH, and 1.2 MHz with 1 μH or 1.5 μH. 0b: 1200 kHz 1b: 800 kHz <default at="" por=""></default> | | 8 | LOW_PTM_<br>RIPPLE | R/W | 1b | PTM mode input voltage and current ripple reduction. 0b: Disable 1b: Enable <default at="" por=""></default> | # 表 9-8. ChargeOption0 Register (SMBus address = 12h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | R/W | 0b | Reserved | | 6 | SYS_SHORT_DISABLE | R/W | 0b | To disable the hiccup mode during the system short protection. 0b: When VSYS is short to lower than 2.4V, the charger enters hiccup mode <default at="" por=""> 1b: The charger hiccup mode is disabled during system short fault</default> | | 5 | EN_LEARN | R/W | ОЬ | LEARN function allows the battery to discharge while the adapter is present. It calibrates the battery gas gauge over a complete discharge/charge cycle. When the battery voltage is below battery depletion threshold, the system switches back to adapter input by the host. When CELL_BATPRESZ pin is LOW, the device exits LEARN mode and this bit is set back to 0. 0b: Disable LEARN Mode <default at="" por=""> 1b: Enable LEARN Mode</default> | | 4 | IADPT_GAIN | R/W | 0b | IADPT Amplifier Ratio The ratio of voltage on IADPT and voltage across ACP and ACN. 0b: 20× <default at="" por=""> 1b: 40×</default> | | 3 | IBAT_GAIN | R/W | 1b | IBAT Amplifier Ratio The ratio of voltage on IBAT and voltage across SRP and SRN 0b: 8× 1b: 16× <default at="" por=""></default> | | 2 | EN_LDO | R/W | 1b | LDO Mode Enable When battery voltage is below minimum system voltage (REG0x3E()), the charger is in precharge with LDO mode enabled. 0b: Disable LDO mode, BATFET fully ON. Precharge current is set by battery pack internal resistor. The system is regulated by the MaxChargeVoltage register. 1b: Enable LDO mode, Precharge current is set by the ChargeCurrent register and clamped below 384 mA (2 cell – 4 cell) or 2A (1 cell). The system is regulated by the MinSystemVoltage register. <default at="" por=""></default> | Product Folder Links: BQ25710 # 表 9-8. ChargeOption0 Register (SMBus address = 12h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN_IDPM | R/W | 1b | IDPM Enable Host writes this bit to enable IDPM regulation loop. When the IDPM is disabled by the charger (refer to IDPM_AUTO_DISABLE), this bit goes LOW. 0b: IDPM disabled 1b: IDPM enabled <default at="" por=""></default> | | 0 | CHRG_INHIBIT | R/W | 0b | Charge Inhibit When this bit is 0, battery charging will start with valid values in the MaxChargeVoltage register and the ChargeCurrent register. 0b: Enable Charge <default at="" por=""> 1b: Inhibit Charge</default> | # 9.6.1.2 ChargeOption1 Register (SMBus address = 30h) [reset = 0211h] 図 9-7. ChargeOption1 Register (SMBus address = 30h) [reset = 0211h] | | | . 3 - 1 - 1 | . 3 ( - | | , <b>.</b> | • | | |---------|----------|-------------|---------|--------------------|------------|------------------|--------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EN_IBAT | EN_PROCH | HOT_LPWR | EN_PSYS | RSNS_RAC | RSNS_RSR | PSYS_RATIO | PTM_PINSEL | | R/W | R | W | R/W | R/W | R/W | R/W | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CMP_REF | CMP_POL | CMP_ | _DEG | FORCE_<br>LATCHOFF | EN_PTM | EN_SHIP_<br>DCHG | AUTO_<br>WAKEUP_EN | | R/W | R/W | R/ | W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-9. ChargeOption1 Register (SMBus address = 30h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | |--------------|---------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 15 | EN_IBAT | R/W | Ob | IBAT Enable Enable the IBAT output buffer. In low power mode (REG0x12[15] = 1), IBAT buffer is always disabled regardless of this bit value. 0b Turn off IBAT buffer to minimize Iq <default at="" por=""> 1b: Turn on IBAT buffer</default> | | | | | | 14-13 | EN_PROCHOT<br>_LPWR | R/W | 00b | Enable PROCHOT during battery only low power mode With battery only, enable VSYS in PROCHOT with low power consumption. Do not enable this function with adapter present. Refer to セクション 9.3.9.1 for more details. 00b: Disable low power PROCHOT <default at="" por=""> 01b: Enable VSYS low power PROCHOT 10b: Reserved 11b: Reserved</default> | | | | | | 12 | EN_PSYS | R/W | Ob | PSYS Enable Enable PSYS sensing circuit and output buffer (whole PSYS circuit). In low power mode (REG0x12[15] = 1), PSYS sensing and buffer are always disable regardless of this bit value. 0b: Turn off PSYS buffer to minimize Iq <default at="" por=""> 1b: Turn on PSYS buffer</default> | | | | | | 11 | RSNS_RAC | R/W | 0b | Input sense resistor RAC 0b: 10 m $\Omega$ <default at="" por=""> 1b: 20 m<math>\Omega</math></default> | | | | | | 10 | RSNS_RSR | R/W | 0b | Charge sense resistor RSR 0b: 10 m $\Omega$ <default at="" por=""> 1b: 20 m<math>\Omega</math></default> | | | | | | 9 | PSYS_RATIO | R/W | 1b | PSYS Gain Ratio of PSYS output current vs total input and battery power with 10-m $\Omega$ sense resistor. 0b: 0.25 $\mu$ A/W 1b: 1 $\mu$ A/W <default at="" por=""></default> | | | | | | 8 | PTM_PINSEL | R/W | 0b | Select the ILIM_HIZ pin function 0b: charger enters HIZ mode when pull low the ILIM_HIZ pin. <default at="" por=""> 1b: charger enters PTM when pull low the ILIM_HIZ pin.</default> | | | | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 9-10. ChargeOption1 Register (SMBus address = 30h) Field Descriptions | | | J | | otor (ombas address ton) i loid bosonphisms | |--------------|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | 7 | CMP_REF | R/W | 0b | Independent Comparator internal Reference 0b: 2.3 V <default at="" por=""> 1b: 1.2 V</default> | | 6 | CMP_POL | R/W | Ob | Independent Comparator output Polarity 0b: When CMPIN is above internal threshold, CMPOUT is LOW (internal hysteresis) <default at="" por=""> 1b: When CMPIN is below internal threshold, CMPOUT is LOW (external hysteresis)</default> | | 5-4 | CMP_DEG | R/W | 01b | Independent comparator deglitch time, only applied to the falling edge of CMPOUT (HIGH → LOW). 00b: Independent comparator is disabled 01b: Independent comparator is enabled with output deglitch time 1 µs <default at="" por=""> 10b: Independent comparator is enabled with output deglitch time of 2 ms 11b: Independent comparator is enabled with output deglitch time of 5 sec</default> | | 3 | FORCE_LATCHOFF | R/W | ОЬ | Force Power Path Off When independent comparator triggers, charger turns off Q1 and Q4 (same as disable converter) so that the system is disconnected from the input source. At the same time, CHRG_OK signal goes to LOW to notify the system. 0b: Disable this function <default at="" por=""> 1b: Enable this function</default> | | 2 | EN_PTM | R/W | 0b | PTM enable register bit 0b: disable PTM. <default at="" por=""> 1b: enable PTM.</default> | | 1 | EN_SHIP_DCHG | R/W | Ob | Discharge SRN for Shipping Mode When this bit is 1, discharge SRN pin down below 3.8 V in 140 ms. When 140 ms is over, this bit is reset to 0. 0b: Disable shipping mode <default at="" por=""> 1b: Enable shipping mode</default> | | 0 | AUTO_WAKEUP_EN | R/W | 1b | Auto Wakeup Enable When this bit is HIGH, if the battery is below minimum system voltage (REG0x3E()), the device will automatically enable 128 mA charging current for 30 mins. When the battery is charged up above minimum system voltage, charge will terminate and the bit is reset to LOW. 0b: Disable 1b: Enable <default at="" por=""></default> | # 9.6.1.3 ChargeOption2 Register (SMBus address = 31h) [reset = 02B7h] # 図 9-8. ChargeOption2 Register (SMBus address = 31h) [reset = 02B7h] | 15 | 14 | 13 | 1.2 | 11 | 10 | 9 | 8 | | | | | |-----------------|-------------------|-------------------|-------------------|---------------------|----------------------|--------|-----------|--|--|--|--| | PKPWR_TOVLD_DEG | | EN_PKPWR_<br>IDPM | EN_PKPWR_<br>VSYS | PKPWR_<br>OVLD_STAT | PKPWR_<br>RELAX_STAT | PKPWR_ | TMAX[1:0] | | | | | | R/W | | R/W | R/W | R/W | R/W | R | W | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EN_EXTILIM | EN_ICHG<br>_IDCHG | Q2_OCP | ACX_OCP | EN_ACOC | ACOC_VTH | EN_ | _VTH | | | | | | R/W | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-11. ChargeOption2 Register (SMBus address = 31h) Field Descriptions | SMBus | 表 5-11. ChargeOption2 Register (SMBus address - 311) Field Descriptions | | | | | | | | |-------|-------------------------------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | | 15-14 | PKPWR_<br>TOVLD_DEG | R/W | 00b | Input Overload time in Peak Power Mode 00b: 1 ms <default at="" por=""> 01b: 2 ms 10b: 10 ms 11b: 20 ms</default> | | | | | | 13 | EN_PKPWR_IDPM | R/W | 0b | Enable Peak Power Mode triggered by input current overshoot If REG0x31[13:12] are 00b, peak power mode is disabled. Upon adapter removal, the bits are reset to 00b. Ob: Disable peak power mode triggered by input current overshoot <default at="" por=""> 1b: Enable peak power mode triggered by input current overshoot.</default> | | | | | | 12 | EN_PKPWR_VSYS | R/W | 0b | Enable Peak Power Mode triggered by system voltage under-shoot If REG0x31[13:12] are 00b, peak power mode is disabled. Upon adapter removal, the bits are reset to 00b. 0b: Disable peak power mode triggered by system voltage under-shoot <default at="" por=""> 1b: Enable peak power mode triggered by system voltage under-shoot.</default> | | | | | | 11 | PKPWR_<br>OVLD_STAT | R/W | 0b | Indicator that the device is in overloading cycle. Write 0 to get out of overloading cycle. Ob: Not in peak power mode. <default at="" por=""> 1b: In peak power mode.</default> | | | | | | 10 | PKPWR_<br>RELAX_STAT | R/W | 0b | Indicator that the device is in relaxation cycle. Write 0 to get out of relaxation cycle. Ob: Not in relaxation cycle. <default at="" por=""> 1b: In relaxation mode.</default> | | | | | | 9-8 | PKPWR_<br>TMAX[1:0] | R/W | 10b | Peak power mode overload and relax cycle time. When REG0x31[15:14] is programmed longer than REG0x31[9:8], there is no relax time. 00b: 5 ms 01b: 10 ms 10b: 20 ms <default at="" por=""> 11b: 40 ms</default> | | | | | Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated # 表 9-12. ChargeOption2 Register (SMBus address = 31h) Field Descriptions | | ax 3-12. Onarge-options (Simbus address - 311) Freid Descriptions | | | | | | | | | |--------------|-------------------------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | | | 7 | EN_EXTILIM | R/W | 1b | Enable ILIM_HIZ pin to set input current limit 0b: Input current limit is set by REG0x3F. 1b: Input current limit is set by the lower value of ILIM_HIZ pin and REG0x3F. <default at="" por=""></default> | | | | | | | 6 | EN_ICHG<br>_IDCHG | R/W | 0b | 0b: IBAT pin as discharge current. <default at="" por=""> 1b: IBAT pin as charge current.</default> | | | | | | | 5 | Q2_OCP | R/W | 1b | Q2 OCP threshold by sensing Q2 VDS 0b: 210 mV 1b: 150 mV <default at="" por=""></default> | | | | | | | 4 | ACX_OCP | R/W | 1b | Input current OCP threshold by sensing ACP-ACN. 0b: 280 mV 1b: 150 mV <default at="" por=""></default> | | | | | | | 3 | EN_ACOC | R/W | Ob | ACOC Enable Input overcurrent (ACOC) protection by sensing the voltage across ACP and ACN. Upon ACOC (after 100-µs blank-out time), converter is disabled. 0b: Disable ACOC <default at="" por=""> 1b: ACOC threshold 133% or 200% ILIM2</default> | | | | | | | 2 | ACOC_VTH | R/W | 1b | ACOC Limit Set MOSFET OCP threshold as percentage of IDPM with current sensed from R <sub>AC</sub> . 0b: 133% of ILIM2 1b: 200% of ILIM2 <default at="" por=""></default> | | | | | | | 1 | EN_BATOC | R/W | 1b | BATOC Enable Battery discharge overcurrent (BATOC) protection by sensing the voltage across SRN and SRP. Upon BATOC, converter is disabled. 0b: Disable BATOC 1b: BATOC threshold 133% or 200% PROCHOT IDCHG <default at="" por=""></default> | | | | | | | 0 | BATOC_VTH | R/W | 1b | Set battery discharge overcurrent threshold as percentage of PROCHOT battery discharge current limit. 0b: 133% of PROCHOT IDCHG 1b: 200% of PROCHOT IDCHG <default at="" por=""></default> | | | | | | # 9.6.1.4 ChargeOption3 Register (SMBus address = 32h) [reset = 0030h] # 図 9-9. ChargeOption3 Register (SMBus address = 32h) [reset = 0030h] | | | 9 - 1 - 1 - 1 - 1 | | | , [ | | | |----------|----------------|-------------------|--------|----------------|-------------------|-------------------|--------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | EN_HIZ | RESET_REG | RESET_<br>VINDPM | EN_OTG | EN_ICO<br>MODE | | Reserved | | | R/W | R/W | R/W | R/W | R/W | | R/W | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserved | EN_CONS<br>VAP | OTG_VAP<br>_MODE | IL_AVG | | OTG_RANGE<br>_LOW | BATFETOFF_<br>HIZ | PSYS_OTG_<br>IDCHG | | R/W | R/W | R/W | R | W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-13. ChargeOption3 Register (SMBus address = 32h) Field Descriptions | 33 3-13. Onarge Options Register (Smbus address - 3211) Freid Descriptions | | | | | | | | | |----------------------------------------------------------------------------|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | | 15 | EN_HIZ | R/W | Ob | Device Hi-Z Mode Enable When the charger is in Hi-Z mode, the device draws minimal quiescent current. With VBUS above UVLO. REGN LDO stays on, and system powers from battery. 0b: Device not in Hi-Z mode <default at="" por=""> 1b: Device in Hi-Z mode</default> | | | | | | 14 | RESET_REG | R/W | Ob | Reset Registers All the registers go back to the default setting except the VINDPM register. 0b: Idle <default at="" por=""> 1b: Reset all the registers to default values. After reset, this bit goes back to 0.</default> | | | | | | 13 | RESET_VINDPM | R/W | 0b | Reset VINDPM Threshold 0b: Idle 1b: Converter is disabled to measure VINDPM threshold. After VINDPM measurement is done, this bit goes back to 0 and converter starts. | | | | | | 12 | EN_OTG | R/W | Ob | OTG Mode Enable Enable device in OTG mode when EN_OTG pin is HIGH. 0b: Disable OTG <default at="" por=""> 1b: Enable OTG mode to supply VBUS from battery.</default> | | | | | | 11 | EN_ICO_MODE | R/W | 0b | Enable ICO Algorithm 0b: Disable ICO algorithm. <default at="" por=""> 1b: Enable ICO algorithm.</default> | | | | | | 10-8 | Reserved | R/W | 000b | Reserved | | | | | # 表 9-14. ChargeOption3 Register (SMBus address = 32h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|------------|------|-------|-----------------------------------------------------------------------------------------------| | 7 | Reserved | R/W | 0b | Reserved | | 6 | EN_CON_VAP | R/W | 0b | Enable the conservative VAP mode. 0b: Disabled <default at="" por=""> 1b: Enabled</default> | Product Folder Links: BQ25710 # 表 9-14. ChargeOption3 Register (SMBus address = 32h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | OTG_VAP_MODE | R/W | 1b | The selection of the external OTG/VAP pin control. 0b: the external OTG/VAP pin controls the EN/DIS VAP mode 1b: the external OTG/VAP pin controls the EN/DIS OTG mode <default at="" por=""></default> | | 4-3 | IL_AVG | R/W | 10b | 4 levels inductor average current clamp. 00b: 6A 01b: 10A 10b: 15A <default at="" por=""> 11b: Disabled</default> | | 2 | OTG_RANGE_LOW | R/W | 0b | Selection of the different OTG ouput voltage range. 0b: VOTG high range 4.28 V - 20.8 V <default at="" por=""> 1b: VOTG low range 3 V - 19.52 V</default> | | 1 | BATFETOFF_<br>HIZ | R/W | 0b | Control BATFET during HIZ mode. 0b: BATFET on during Hi-Z <default at="" por=""> 1b: BATFET off during Hi-Z</default> | | 0 | PSYS_OTG_<br>IDCHG | R/W | Ob | PSYS function during OTG mode. 0b: PSYS as battery discharge power minus OTG output power <default at="" por=""> 1b: PSYS as battery discharge power only</default> | # 9.6.1.5 ProchotOption0 Register (SMBus address = 33h) [reset = 4A65h] # 図 9-10. ProchotOption0 Register (SMBus address = 33h) [reset = 4A65h] | | <u> </u> | <u> </u> | | |-----------|-----------|------------------------|----------------------------| | 15-11 | 10-9 | 8 | | | ILIM2_VTH | ICRIT_DEG | PROCHOT_<br>VDPM_80_90 | | | R/W | R/W | R/W | | | 7-4 | 3-2 | 1 | 0 | | VSYS_TH1 | VSYS_TH2 | INOM_DEG | LOWER_<br>PROCHOT<br>_VDPM | | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-15. ProchotOption0 Register (SMBus address = 33h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|------------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-11 | ILIM2_VTH | R/W | 01001ь | I <sub>LIM2</sub> Threshold 5 bits, percentage of IDPM in 0x3FH. Measure current between ACP and ACN. Trigger when the current is above this threshold: 00001b - 11001b: 110% - 230%, step 5% 11010b - 11110b: 250% - 450%, step 50% 11111b: Out of Range (Ignored) Default 150%, or 01001 | | 10-9 | ICRIT_DEG | R/W | 01b | ICRIT Deglitch time ICRIT threshold is set to be 110% of <sub>ILIM2</sub> . Typical ICRIT deglitch time to trigger PROCHOT. 00b: 15 µs 01b: 120 µs <default at="" por=""> 10b: 500 µs 11b: 1 ms</default> | | 8 | PROCHOT_<br>VDPM_80_90 | R/W | 0b | Lower threshold of the PROCHOT_VDPM comparator When REG0x33[0]=1, the threshold of the PROCHOT_VDPM comparator is determined by this bit setting. 0b: 80% of VinDPM threshold <default at="" por="">. 1b: 90% of VinDPM threshold</default> | # 表 9-16. ProchotOption0 Register (SMBus address = 33h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | VSYS_TH1 | R/W | 0110b | VSYS Threshold to trigger discharging VBUS in VAP mode. Measure on VSYS with fixed 5-µs deglitch time. Trigger when SYS pin voltage is below the thresholds. 2S - 4S battery 0000b - 1111b: 5.9 V - 7.4V with 0.1 V step size. 1S battery 0000b - 0111b: 3.1 V - 3.8 V with 0.1 V step size. | | | | | | 1000b - 1111b: 3.1 V - 3.8 V with 0.1 V step size. | Product Folder Links: BQ25710 Submit Document Feedback # 表 9-16. ProchotOption0 Register (SMBus address = 33h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-2 | VSYS_TH2 | R/W | 01b | VSYS Threshold to assert /PROCHOT_VSYS. Measure on VSYS with fixed 5-µs deglitch time. Trigger when SYS pin voltage is below the thresholds. 2S - 4S battery 00b: 5.9V; 01b: 6.2V <default at="" por="">; 10b: 6.5V; 11b: 6.8V. 1S battery 00b: 3.1V; 01b: 3.3V <default at="" por="">; 10b: 3.5V; 11b: 3.7V.</default></default> | | 1 | INOM_DEG | R/W | 0b | INOM Deglitch Time INOM is always 10% above IDPM in 0x3FH. Measure current between ACP and ACN. Trigger when the current is above this threshold. 0b: 1 ms <default at="" por=""> 1b: 50 ms</default> | | 0 | LOWER_<br>PROCHOT<br>_VDPM | R/W | Ob | Enable the lower threshold of the PROCHOT_VDPM comparator 0b: the threshold of the PROCHOT_VDPM comparator follows the same VinDPM REG0x3D() setting. 1b: the threshold of the PROCHOT_VDPM comparator is lower and determined by REG0x33[8] setting. <default at="" por=""></default> | # 9.6.1.6 ProchotOption1 Register (SMBus address = 34h) [reset = 81A0h] # 図 9-11. ProchotOption1 Register (SMBus address = 34h) [reset = 81A0h] | — · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | |-----------------------------------------|------------------------|-----------|---------|----------|---------|------------|---------|--|--|--| | | | 9-8 | | | | | | | | | | | | IDCHG_DEG | | | | | | | | | | | | R/ | W | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PP_VDPM | PROCHOT_PR<br>OFILE_IC | PP_ICRIT | PP_INOM | PP_IDCHG | PP_VSYS | PP_BATPRES | PP_ACOK | | | | | R/W | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset When the REG0x34h[7:0] are set to be disabled, the PROCHOT event associated with that bit will not be reported in the PROCHOT status register REG0x21h[7:0] any more, and the PROCHOT pin will not be pulled low any more if the event happens. 表 9-17. ProchotOption1 Register (SMBus address = 34h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | IDCHG_VTH | R/W | 100000Ь | IDCHG Threshold 6 bit, range, range 0 A to 32256 mA, step 512 mA. There is a 128 mA offset Measure current between SRN and SRP. Trigger when the discharge current is above the threshold. If the value is programmed to 000000b PROCHOT is always triggered. Default: 16384 mA or 100000b | | 9-8 | IDCHG_DEG | R/W | 01b | Typical IDCHG Deglitch Time 00b: 2 ms 01b: 130 µs <default at="" por=""> 10b: 8 ms 11b: 16 ms</default> | ### 表 9-18. ProchotOption1 Register (SMBus address = 34h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|---------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PROCHOT<br>_PROFILE_VDPM | R/W | 1b | PROCHOT Profile When all the REG0x34[7:0] bits are 0, PROCHOT function is disabled. Bit7 PP_VDPM detects VBUS voltage 0b: disable 1b: enable <default at="" por=""></default> | | 6 | PROCHOT _PROFILE_COMP | R/W | 0b | 0b: disable <default at="" por=""> 1b: enable</default> | | 5 | PROCHOT<br>_PROFILE_ICRIT | R/W | 1b | 0b: disable 1b: enable <default at="" por=""></default> | | 4 | PROCHOT _PROFILE_INOM | R/W | 0b | 0b: disable <default at="" por=""> 1b: enable</default> | | 3 | PROCHOT<br>_PROFILE_IDCHG | R/W | 0b | 0b: disable <default at="" por=""> 1b: enable</default> | | 2 | PROCHOT<br>_PROFILE_VSYS | R/W | 0b | 0b: disable <default at="" por=""> 1b: enable</default> | Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated # 表 9-18. ProchotOption1 Register (SMBus address = 34h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-----------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PROCHOT<br>_PROFILE_BATPRES | R/W | Ob | 0b: disable <default at="" por=""> 1b: enable (one-shot falling edge triggered) If BATPRES is enabled in PROCHOT after the battery is removed, it will immediately send out one-shot PROCHOT pulse.</default> | | 0 | PROCHOT<br>_PROFILE_ACOK | R/W | Ob | 0b: disable <default at="" por=""> 1b: enable ChargeOption0[15] = 0 to assert PROCHOT pulse after adapter removal. If PROCHOT_PROFILE_ACOK is enabled in PROCHOT after the adapter is removed, it will be pulled low.</default> | # 9.6.1.7 ADCOption Register (SMBus address = 35h) [reset = 2000h] # 図 9-12. ADCOption Register (SMBus address = 35h) [reset = 2000h] | | | <b>—, • . – .</b> | / LD C C pulou . | July [1 2001 | | | | | |---|------------------|-------------------|-------------------|----------------|------------------|-----------------|-----------------|-----------------| | | 15 | 14 | 13 | | | 12-8 | | | | A | ADC_CONV | ADC_START | ADC_<br>FULLSCALE | | | Reserved | | | | | R/W | R/W | R/W | | | R/W | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EN_ADC_<br>CMPIN | EN_ADC_<br>VBUS | EN_ADC_<br>PSYS | EN_ADC_<br>IIN | EN_ADC_<br>IDCHG | EN_ADC_<br>ICHG | EN_ADC_<br>VSYS | EN_ADC_<br>VBAT | | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset The ADC registers are read in the following order: VBAT, VSYS, ICHG, IDCHG, IIN, PSYS, VBUS, CMPIN. ADC is disabled in low power mode. Before enabling ADC, low power mode should be disabled first. ### 表 9-19. ADCOption Register (SMBus address = 35h) Field Descriptions | | 20 101712 Option Regiote (Ombus address Con) Flora Descriptions | | | | | | | | | |--------------|-----------------------------------------------------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | | | 15 | ADC_CONV | R/W | 0b | Typical ADC conversion time is 10 ms. 0b: One-shot update. Do one set of conversion updates to registers REG0x23(), REG0x24(), REG0x25(), and REG0x26() after ADC_START = 1. 1b: Continuous update. Do a set of conversion updates to registers REG0x23(), REG0x24(), REG0x25(), and REG0x26() every 1 sec. | | | | | | | 14 | ADC_START | R/W | 0b | 0b: No ADC conversion 1b: Start ADC conversion. After the one-shot update is complete, this bit automatically resets to zero | | | | | | | 13 | ADC_<br>FULLSCALE | R/W | 1b | ADC input voltage range. When input voltage is below 5 V, or battery is 1S, full scale 2.04 V is recommended. 0b: 2.04 V 1b: 3.06 V <default at="" por=""></default> | | | | | | | 12-8 | Reserved | R/W | 00000b | Reserved | | | | | | # 表 9-20. ADCOption Register (SMBus address = 35h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------|------|-------|---------------------------------------------------------| | 7 | EN_ADC_CMPIN | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | | 6 | EN_ADC_VBUS | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | | 5 | EN_ADC_PSYS | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | | 4 | EN_ADC_IIN | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | | 3 | EN_ADC_IDCHG | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | | 2 | EN_ADC_ICHG | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | | 1 | EN_ADC_VSYS | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | # 表 9-20. ADCOption Register (SMBus address = 35h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-------------|------|-------|---------------------------------------------------------| | 0 | EN_ADC_VBAT | R/W | 0b | 0b: Disable <default at="" por=""> 1b: Enable</default> | # 9.6.2 Charge and PROCHOT Status # 9.6.2.1 ChargerStatus Register (SMBus address = 20h) [reset = 0000h] # 図 9-13. ChargerStatus Register (SMBus address = 20h) [reset = 0000h] | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------|-------------|------------|-----------------|---------------------|----------------|-------------------|-------------------| | AC_STAT | ICO_DONE | IN_VAP | IN_VINDPM | IN_IINDPM | IN_FCHRG | IN_PCHRG | IN_OTG | | R | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Fault ACOV | Fault BATOC | Fault ACOC | SYSOVP<br>_STAT | Fault SYS<br>_SHORT | Fault Latchoff | Fault_OTG<br>_OVP | Fault_OTG<br>_OCP | | R | R | R | R/W | R/W | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-21. ChargerStatus Register (SMBus address = 20h) Field Descriptions | | A 9-21. Charger Status Register (Swibus address – 2011) Freid Descriptions | | | | | | | | | | |--------------|----------------------------------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | | | | 15 | AC_STAT | R | 0b | Input source status, same as CHRG_OK bit 0b: Input not present 1b: Input is present | | | | | | | | 14 | ICO_DONE | R | Ob | After the ICO routine is successfully executed, the bit goes 1. 0b: ICO is not complete 1b: ICO is complete | | | | | | | | 13 | IN_VAP | R | 0b | 0b: Charger is not operated in VAP mode 1b: Charger is operated in VAP mode | | | | | | | | 12 | IN_VINDPM | R | 0b | 0b: Charger is not in VINDPM during forward mode, or voltage regulation during OTG mode 1b: Charger is in VINDPM during forward mode, or voltage regulation during OTG mode | | | | | | | | 11 | IN_IINDPM | R | 0b | 0b: Charger is not in IINDPM 1b: Charger is in IINDPM | | | | | | | | 10 | IN_FCHRG | R | 0b | 0b: Charger is not in fast charge 1b: Charger is in fast charger | | | | | | | | 9 | IN_PCHRG | R | 0b | 0b: Charger is not in precharge 1b: Charger is in precharge | | | | | | | | 8 | IN_OTG | R | 0b | 0b: Charger is not in OTG 1b: Charge is in OTG | | | | | | | # 表 9-22. ChargerStatus Register (SMBus address = 20h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-------------|------|-------|-------------------------------------------------------------------------| | 7 | Fault ACOV | R | 0b | The faults are latched until a read from host. 0b: No fault 1b: ACOV | | 6 | Fault BATOC | R | Ob | The faults are latched until a read from host. 0b: No fault 1b: BATOC | | 5 | Fault ACOC | R | Ob | The faults are latched until a read from host. 0b: No fault 1b: ACOC | # 表 9-22. ChargerStatus Register (SMBus address = 20h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | SYSOVP_STAT | R/W | Ob | SYSOVP Status and Clear When the SYSOVP occurs, this bit is HIGH. During the SYSOVP, the converter is disabled. After the SYSOVP is removed, the user must write a 0 to this bit or unplug the adapter to clear the SYSOVP condition to enable the converter again. 0b: Not in SYSOVP <default at="" por=""> 1b: In SYSOVP. When SYSOVP is removed, write 0 to clear the SYSOVP latch.</default> | | 3 | Fault SYS_SHORT | R/W | 0b | The fault is latched until a clear from host by writing this bit to 0. 0b: No fault <default at="" por=""> 1b: When SYS is lower than 2.4V, then 7 times restart tries are failed.</default> | | 2 | Fault Latchoff | R | 0b | The faults are latched until a read from host. 0b: No fault 1b: Latch off (REG0x30[3]) | | 1 | Fault_OTG_OVP | R | Ob | The faults are latched until a read from host. 0b: No fault 1b: OTG OVP | | 0 | Fault_OTG_UVP | R | 0b | The faults are latched until a read from host. 0b: No fault 1b: OTG UVP | # 9.6.2.2 ProchotStatus Register (SMBus address = 21h) [reset = A800h] # 図 9-14. ProchotStatus Register (SMBus address = 21h) [reset = A800h] | | | | • | | , <b>-</b> | • | | |-----------|---------------------|------------|-----------|-------------------|------------|----------------------|-----------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Reserved | EN_PROCHOT<br>_EXIT | PROCHO | T_WIDTH | PROCHOT<br>_CLEAR | Reserved | STAT_VAP<br>_FAIL | STAT_EXIT<br>_VAP | | R | R/W | R/ | W | R/W | R | R/W | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | STAT_VDPM | STAT_COMP | STAT_ICRIT | STAT_INOM | STAT_IDCHG | STAT_VSYS | STAT_BAT<br>_Removal | STAT_ADPT<br>_Removal | | R/W | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-23. ProchotStatus Register (SMBus address = 21h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE RESET DESCRIPTION | | | | | | |--------------|-----------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 15 | Reserved | R | 1b | Reserved | | | | | 14 | EN_PROCHOT_EXIT | R/W | Ob | PROCHOT Pulse Extension Enable. When pulse extension is enabled, keep the PROCHOT pin voltage LOW until host writes REG0x21[11] = 0. 0b: Disable pulse extension <default at="" por=""> 1b: Enable pulse extension</default> | | | | | 13-12 | PROCHOT_WIDTH | R/W | 10b | PROCHOT Pulse Width. Minimum PROCHOT pulse width when REG0x21[14] = 0 00b: 100 us 01b: 1 ms 10b: 10 ms <default at="" por=""> 11b: 5 ms</default> | | | | | 11 | PROCHOT_CLEAR | R/W | 1b | PROCHOT Pulse Clear. Clear PROCHOT pulse when 0x21[14] = 1. 0b: Clear PROCHOT pulse and drive PROCHOT pin HIGH 1b: Idle <default at="" por=""></default> | | | | | 10 | Reserved | R | 0b | Reserved | | | | | 9 | STAT_VAP_FAIL | R/W | ОЬ | This status bit reports a failure to load VBUS 7 consecutive times in VAP mode, which indicates the battery voltage might be not high enough to enter VAP mode, or the VAP loading current settings are too high. 0b: Not is VAP failure <default at="" por=""> 1b: In VAP failure, the charger exits VAP mode, and latches off until the host writes this bit to 0.</default> | | | | | 8 | STAT_EXIT_VAP | R/W | Ob | When the charger is operated in VAP mode, it can exit VAP by either being disabled through host, or there is any charger faults. 0b: PROCHOT_EXIT_VAP is not active <default at="" por=""> 1b: PROCHOT_EXIT_VAP is active, PROCHOT pin is low until host writes this status bit to 0.</default> | | | | #### 表 9-24. ProchotStatus Register (SMBus address = 21h) Field Descriptions | 2, 0 1 11 1 00 110 to tatata 1 10 glotto 1 (Cim 2 ao atata 1000 1 2 111) 1 10 ta 2 000 1 ption 10 | | | | | | | | | | |---------------------------------------------------------------------------------------------------|-----------|------|-------|---------------------------------|--|--|--|--|--| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | | | | 7 | STAT_VDPM | R/W | | 0b: Not triggered 1b: Triggered | | | | | | # 表 9-24. ProchotStatus Register (SMBus address = 21h) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------------------|------|-------|---------------------------------| | 6 | STAT_COMP | R | 0b | 0b: Not triggered 1b: Triggered | | 5 | STAT_ICRIT | R | 0b | 0b: Not triggered 1b: Triggered | | 4 | STAT_INOM | R | 0b | 0b: Not triggered 1b: Triggered | | 3 | STAT_IDCHG | R | 0b | 0b: Not triggered 1b: Triggered | | 2 | STAT_VSYS | R | 0b | 0b: Not triggered 1b: Triggered | | 1 | STAT_Battery_Removal | R | 0b | 0b: Not triggered 1b: Triggered | | 0 | STAT_Adapter_Removal | R | 0b | 0b: Not triggered 1b: Triggered | #### 9.6.3 ChargeCurrent Register (SMBus address = 14h) [reset = 0000h] To set the charge current, write a 16-bit ChargeCurrent() command (REG0x14h()) using the data format listed in 図 9-15, 表 9-25, and 表 9-26. With $10\text{-m}\Omega$ sense resistor, the charger provides charge current range of 64 mA to 8.128 A, with a 64-mA step resolution. Upon POR, ChargeCurrent() is 0 A. Any conditions for CHRG\_OK low except ACOV will reset ChargeCurrent() to zero. CELL\_BATPRESZ going LOW (battery removal) will reset the ChargeCurrent() register to 0 A. Charge current is not reset in ACOC, TSHUT, power path latch off (REG0x30[1]), and SYSOVP. A 0.1- $\mu$ F capacitor between SRP and SRN for differential mode filtering is recommended; an optional 0.1- $\mu$ F capacitor between SRN and ground, and an optional 0.1- $\mu$ F capacitor between SRP and ground for common mode filtering. Meanwhile, the capacitance on SRP should not be higher than 0.1 $\mu$ F in order to properly sense the voltage across SRP and SRN for cycle-by-cycle current detection. The SRP and SRN pins are used to sense voltage drop across RSR with default value of 10 m $\Omega$ . However, resistors of other values can also be used. For a larger sense resistor, a larger sense voltage is given, and a higher regulation accuracy; but, at the expense of higher conduction loss. A current sensing resistor value no more than 20 m $\Omega$ is suggested. 図 9-15. ChargeCurrent Register With 10-mΩ Sense Resistor (SMBus address = 14h) [reset = 0h] | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------------------------|--------------------------|----------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------| | | Reserved | | Charge Current,<br>bit 6 | Charge Current,<br>bit 5 | Charge Current,<br>bit 4 | Charge Current,<br>bit 3 | Charge Current,<br>bit 2 | | | R/W | | R/W | R/W | R/W | R/W | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Charge Current,<br>bit 1 | Charge Current,<br>bit 0 | Reserved | | | Reserved | | | | R/W | R/W | R/W | | | R/W | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset 表 9-25. Charge Current Register (14h) With 10-m $\Omega$ Sense Resistor (SMBus address = 14h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-----------------------|------|-------|---------------------------------------------------------------------------| | 15-13 | Reserved | R/W | 000b | Not used. 1 = invalid write. | | 12 | Charge Current, bit 6 | R/W | 0b | 0 = Adds 0 mA of charger current.<br>1 = Adds 4096 mA of charger current. | | 11 | Charge Current, bit 5 | R/W | 0b | 0 = Adds 0 mA of charger current.<br>1 = Adds 2048 mA of charger current. | | 10 | Charge Current, bit 4 | R/W | 0b | 0 = Adds 0 mA of charger current.<br>1 = Adds 1024 mA of charger current. | | 9 | Charge Current, bit 3 | R/W | 0b | 0 = Adds 0 mA of charger current.<br>1 = Adds 512 mA of charger current. | | 8 | Charge Current, bit 2 | R/W | 0b | 0 = Adds 0 mA of charger current.<br>1 = Adds 256 mA of charger current. | Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated # 表 9-26. Charge Current Register (14h) With 10-mΩ Sense Resistor (SMBus address = 14h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-----------------------|------|---------|--------------------------------------------------------------------------| | 7 | Charge Current, bit 1 | R/W | Ob | 0 = Adds 0 mA of charger current.<br>1 = Adds 128 mA of charger current. | | 6 | Charge Current, bit 0 | R/W | 0b | 0 = Adds 0 mA of charger current.<br>1 = Adds 64 mA of charger current. | | 5-0 | Reserved | R/W | 000000b | Not used. Value Ignored. | # 9.6.3.1 Battery Precharge Current Clamp During precharge, BATFET works in linear mode or LDO mode (default REG0x12[2] = 1). For 2-4 cell battery, the system is regulated at minimum system voltage in REG0x3E() and the precharge current is clamped at 384 mA. For 1 cell battery, the precharge to fast charge threshold is 3 V, and the precharge current is clamped at 384 mA. However, the BATFET stays in LDO mode operation until battery voltage is above minimum system voltage (~3.6 V). During battery voltage from 3 V to 3.6 V, the fast charge current is clamped at 2 A. # 9.6.4 MaxChargeVoltage Register (SMBus address = 15h) [reset value based on CELL\_BATPRESZ pin setting] To set the output charge voltage, write a 16-bit ChargeVoltage register command (REG0x15()) using the data format listed in 図 9-16, 表 9-27, and 表 9-28. The charger provides charge voltage range from 1.024 V to 19.200 V, with 8-mV step resolution. Any write below 1.024 V or above 19.200 V is ignored. Upon POR, REG0x15() is by default set as 4200 mV for 1 s, 8400 mV for 2 s, 12600 mV for 3 s or 16800 mV for 4 s. After CHRG\_OK goes high, the charge will start when the host writes the charging current to REG0x14(), the default charging voltage is used if REG0x15() is not programmed. If the battery is different from 4.2 V/cell, the host has to write to REG0x15() before REG0x14() for correct battery voltage setting. Writing REG0x15() to 0 will set REG0x15() to the default value based on CELL\_BATPRESZ pin, and force REG0x14() to zero to disable charge. The SRN pin senses the battery voltage for voltage regulation and should be connected as close to the battery as possible, and directly place a decoupling capacitor (0.1 µF recommended) as close to the device as possible to decouple high frequency noise. 図 9-16. MaxChargeVoltage Register (SMBus address = 15h) [reset value based on CELL\_BATPRESZ pin setting] | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------------------------------|-------------------------------|-------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------| | Reserved | Max Charge<br>Voltage, bit 11 | Max Charge<br>Voltage, bit 10 | Max Charge<br>Voltage, bit 9 | Max Charge<br>Voltage, bit 8 | Max Charge<br>Voltage, bit 7 | Max Charge<br>Voltage, bit 6 | Max Charge<br>Voltage, bit 5 | | R/W | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Max Charge<br>Voltage, bit 4 | Max Charge<br>Voltage, bit 3 | Max Charge<br>Voltage, bit 2 | Max Charge<br>Voltage, bit 1 | Max Charge<br>Voltage, bit 1 | Reserved | | | | R/W | R/W | R/W | R/W | R/W | | R/W | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-27. MaxChargeVoltage Register (SMBus address = 15h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------------------------|------|-------|----------------------------------------------------------------------------| | 15 | Reserved | R/W | 0b | Not used. 1 = invalid write. | | 14 | Max Charge Voltage, bit 11 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 16384 mV of charger voltage. | | 13 | Max Charge Voltage, bit 10 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 8192 mV of charger voltage | | 12 | Max Charge Voltage, bit 9 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 4096 mV of charger voltage. | | 11 | Max Charge Voltage, bit 8 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 2048 mV of charger voltage. | | 10 | Max Charge Voltage, bit 7 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 1024 mV of charger voltage. | | 9 | Max Charge Voltage, bit 6 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 512 mV of charger voltage. | | 8 | Max Charge Voltage, bit 5 | R/W | 0b | 0 = Adds 0 mV of charger voltage. 1 = Adds 256 mV of charger voltage. | Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated # 表 9-28. MaxChargeVoltage Register (SMBus address = 15h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|---------------------------|------|-------|--------------------------------------------------------------------------| | 7 | Max Charge Voltage, bit 4 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 128 mV of charger voltage. | | 6 | Max Charge Voltage, bit 3 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 64 mV of charger voltage. | | 5 | Max Charge Voltage, bit 2 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 32 mV of charger voltage. | | 4 | Max Charge Voltage, bit 1 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 16 mV of charger voltage. | | 3 | Max Charge Voltage, bit 0 | R/W | 0b | 0 = Adds 0 mV of charger voltage.<br>1 = Adds 8 mV of charger voltage. | | 2-0 | Reserved | R/W | 000b | Not used. Value Ignored. | # 9.6.5 MinSystemVoltage Register (SMBus address = 3Eh) [reset value based on CELL\_BATPRESZ pin setting] To set the minimum system voltage, write a 16-bit MinSystemVoltage register command (REG0x3E()) using the data format listed in 図 9-17, 表 9-29, and 表 9-30. The charger provides minimum system voltage range from 1.024 V to 16.128 V, with 256-mV step resolution. Any write below 1.024 V or above 16.128 V is ignored. Upon POR, the MinSystemVoltage register is 3.584 V for 1 S, 6.144 V for 2 S and 9.216 V for 3 S, and 12.288 V for 4 S. 図 9-17. MinSystemVoltage Register (SMBus address = 3Eh) [reset value based on CELL\_BATPRESZ pin setting] | | | | | 0.1 | | | | | | | |-----|----------|--|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|--|--|--| | 15 | 15 14 | | 12 | 11 | 10 | 9 | 8 | | | | | Res | Reserved | | Min System<br>Voltage, bit 4 | Min System<br>Voltage, bit 3 | Min System<br>Voltage, bit 2 | Min System<br>Voltage, bit 1 | Min System<br>Voltage, bit 0 | | | | | R | R/W | | R/W | R/W | R/W | R/W | R/W | | | | | 7 | 7 6 | | 4 | 3 | 2 | 1 | 0 | | | | | | Reserved | | | | | | | | | | | | R/W | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 9-29. MinSystemVoltage Register (SMBus address = 3Eh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|---------------------------|------|-------|-------------------------------------------------------------------------| | 15-14 | Reserved | R/W | 00b | Not used. 1 = invalid write. | | 13 | Min System Voltage, bit 5 | R/W | 0b | 0 = Adds 0 mV of system voltage.<br>1 = Adds 8192 mV of system voltage. | | 12 | Min System Voltage, bit 4 | R/W | 0b | 0 = Adds 0 mV of system voltage.<br>1 = Adds 4096mV of system voltage. | | 11 | Min System Voltage, bit 3 | R/W | 0b | 0 = Adds 0 mV of system voltage.<br>1 = Adds 2048 mV of system voltage. | | 10 | Min System Voltage, bit 2 | R/W | 0b | 0 = Adds 0 mV of system voltage.<br>1 = Adds 1024 mV of system voltage. | | 9 | Min System Voltage, bit 1 | R/W | 0b | 0 = Adds 0 mV of system voltage.<br>1 = Adds 512 mV of system voltage. | | 8 | Min System Voltage, bit 0 | R/W | 0b | 0 = Adds 0 mV of system voltage.<br>1 = Adds 256 mV of system voltage. | # 表 9-30. MinSystemVoltage Register (SMBus address = 3Eh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------|------|---------------|--------------------------| | 7-0 | Reserved | R/W | 00000000<br>b | Not used. Value Ignored. | ### 9.6.5.1 System Voltage Regulation The device employs Narrow VDC architecture (NVDC) with BATFET separating system from battery. The minimum system voltage is set by REG0x3E(). Even with a deeply depleted battery, the system is regulated above the minimum system voltage with BATFET. When the battery is below minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is regulated above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, BATFET is fully on when charging or in supplement mode and the voltage difference between the system and battery is the VDS of BATFET. System voltage is regulated 160 mV above battery voltage when BATFET is off (no charging or no supplement current). When BATFET is removed, the system node VSYS is shorted to SRP. Before the converter starts operation, LDO mode needs to be disabled. The following sequence is required to configure charger without BATFET. - 1. Before adapter plugs in, put the charger into HIZ mode. (either pull pin 6 ILIM\_HIZ to ground, or set REG0x32[15] to 1) - 2. Set 0x12[2] to 0 to disable LDO mode. - 3. Set 0x30[0] to 0 to disable auto-wakeup mode. - 4. Check if battery voltage is properly programmed (REG0x15) - 5. Set precharge/charge current (REG0x14) - 6. Put the device out of HIZ mode. (Release ILIM\_HIZ from ground and set REG0x32[15]=0). In order to prevent any accidental SW mistakes, the host sets low input current limit (a few hundred milliamps) when device is out of HIZ. #### 9.6.6 Input Current and Input Voltage Registers for Dynamic Power Management The charger supports Dynamic Power Management (DPM). Normally, the input power source provides power for the system load or to charge the battery. When the input current exceeds the input current setting, or the input voltage falls below the input voltage setting, the charger decreases the charge current to provide priority to the system load. As the system current rises, the available charge current drops accordingly towards zero. If the system load keeps increasing after the charge current drops down to zero, the system voltage starts to drop. As the system voltage drops below the battery voltage, the battery will discharge to supply the heavy system load. #### 9.6.6.1 Input Current Registers To set the maximum input current limit, write a 16-bit IIN\_HOST register command (REG0x3F()) using the data format listed in $\frac{1}{8}$ 9-31 and $\frac{1}{8}$ 9-32. When using a 10-m $\Omega$ sense resistor, the charger provides an input-current limit range of 50 mA to 6400 mA, with 50-mA resolution. The default current limit is 3.25 A. Due to the USB current setting requirement, the register setting specifies the maximum current instead of the typical current. Upon adapter removal, the input current limit is reset to the default value of 3.25 A. With code 0, the input current limit is 50 mA. The ACP and ACN pins are used to sense $R_{AC}$ with the default value of 10 m $\Omega$ . For a 20-m $\Omega$ sense resistor, a larger sense voltage is given and a higher regulation accuracy, but at the expense of higher conduction loss. Instead of using the internal DPM loop, the user can build up an external input current regulation loop and have the feedback signal on the ILIM HIZ pin. $$V_{\text{ILIM\_HIZ}} = 1V + 40 \times (V_{\text{ACP}} - V_{\text{ACN}}) = 1 + 40 \times I_{\text{DPM}} \times R_{\text{AC}}$$ (2) In order to disable ILIM\_HIZ pin, the host can write to 0x31[7] to disable ILIM\_HIZ pin, or pull ILIM\_HIZ pin above 4.0 V. ### 9.6.6.1.1 IIN\_HOST Register With 10-mΩ Sense Resistor (SMBus address = 3Fh) [reset = 4100h] With code 0, the input current limit readback is 50 mA. # 図 9-18. IIN\_HOST Register With 10-mΩ Sense Resistor (SMBus address = 3Fh) [reset = 4100h] | | _ | • | | • | | , <b>L</b> | • | | | | | |----------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|--|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | Reserved | Input Current<br>set by host, bit<br>6 | Input Current<br>set by host, bit<br>5 | Input Current<br>set by host, bit<br>4 | Input Current<br>set by host, bit<br>3 | Input Current<br>set by host, bit<br>2 | Input Current<br>set by host, bit<br>1 | Input Current<br>set by host, bit<br>0 | | | | | | R/W | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Reserved | | | | | | | | | | | | | R | | | | | | | | | | | | | | | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-31. IIN\_HOST Register With 10-m $\Omega$ Sense Resistor (SMBus address = 3Fh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------------------------------|------|-------|-----------------------------------------------------------------------| | 15 | Reserved | R/W | 0b | Not used. 1 = invalid write. | | 14 | Input Current set by host, bit 6 | R/W | 1b | 0 = Adds 0 mA of input current.<br>1 = Adds 3200 mA of input current. | | 13 | Input Current set by host, bit 5 | R/W | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 1600 mA of input current. | | 12 | Input Current set by host, bit 4 | R/W | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 800 mA of input current. | | 11 | Input Current set by host, bit 3 | R/W | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 400 mA of input current. | | 10 | Input Current set by host, bit 2 | R/W | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 200 mA of input current. | | 9 | Input Current set by host, bit 1 | R/W | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 100 mA of input current. | | 8 | Input Current set by host, bit 0 | R/W | 1b | 0 = Adds 0 mA of input current.<br>1 = Adds 50 mA of input current. | # 表 9-32. IIN\_HOST Register With 10-m $\Omega$ Sense Resistor (SMBus address = 3Fh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------|------|---------------|--------------------------| | 7-0 | Reserved | R | 00000000<br>b | Not used. Value Ignored. | #### 9.6.6.1.2 IIN\_DPM Register With 10-m $\Omega$ Sense Resistor (SMBus address = 022h) [reset = 4100h] IIN\_DPM register reflects the actual input current limit programmed in the register, either from host or from ICO. After ICO, the current limit used by DPM regulation may differ from the IIN\_HOST register settings. The actual DPM limit is reported in REG0x22(). With code 0, the input current limit read-back is 50 mA. 図 9-19. IIN\_DPM Register With 10-mΩ Sense Resistor (SMBus address = 022h) [reset = 4100h] | | | | | • | , <b>-</b> | • | | | | | |----------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | Reserved | Input Current in DPM, bit 6 | Input Current in DPM, bit 5 | Input Current in DPM, bit 4 | Input Current in DPM, bit 3 | Input Current in DPM, bit 2 | Input Current in DPM, bit 1 | Input Current in DPM, bit 0 | | | | | R | R | R | R | R | R | R | R | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Reserved | | | | | | | | | | | | | R | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-33. IIN\_DPM Register With 10-mΩ Sense Resistor (SMBus address = 022h) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|-----------------------------|------|-------|-----------------------------------------------------------------------| | 15 | Reserved | R | 0b | Not used. 1 = invalid write. | | 14 | Input Current in DPM, bit 6 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 3200 mA of input current. | | 13 | Input Current in DPM, bit 5 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 1600 mA of input current. | | 12 | Input Current in DPM, bit 4 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 800mA of input current | | 11 | Input Current in DPM, bit 3 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 400 mA of input current. | | 10 | Input Current in DPM, bit 2 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 200 mA of input current. | | 9 | Input Current in DPM, bit 1 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 100 mA of input current. | | 8 | Input Current in DPM, bit 0 | R | 0b | 0 = Adds 0 mA of input current.<br>1 = Adds 50 mA of input current. | ### 表 9-34. IIN DPM Register With 10-mΩ Sense Resistor (SMBus address = 022h) Field Descriptions | | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |---|--------------|----------|------|----------|--------------------------| | ŀ | 7-0 | Reserved | R | 0000000b | Not used. Value Ignored. | ### 9.6.6.1.3 InputVoltage Register (SMBus address = 3Dh) [reset = VBUS-1.28V] To set the input voltage limit, write a 16-bit InputVoltage register command (REG0x3D()) using the data format listed in 図 9-20, 表 9-35, and 表 9-36. If the input voltage drops more than the InputVoltage register allows, the device enters DPM and reduces the charge current. The default offset voltage is 1.28~V below the no-load VBUS voltage. The DC offset is 3.2~V (0000000). 図 9-20. InputVoltage Register (SMBus address = 3Dh) [reset = VBUS-1.28V] | | | | , ( | | - · · · · · · · · · · · · · · · · · · · | 1 | | |-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------|-------------------------|-------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Rese | erved | Input Voltage,<br>bit 7 | Input Voltage,<br>bit 6 | Input Voltage,<br>bit 5 | Input Voltage,<br>bit 4 | Input Voltage,<br>bit 3 | Input Voltage,<br>bit 2 | | R | /W | R/W | R/W | R/W | R/W | R/W | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Input Voltage,<br>bit 1 | Input Voltage,<br>bit 0 | Reserved | | | | | | | R/W | R/W R/W | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset 表 9-35. InputVoltage Register (SMBus address = 3Dh) Field Descriptions | 20 00. inputtolago register (omedo dadroco obri) i lota boccipació | | | | | | | |--------------------------------------------------------------------|----------------------|------|-------|-----------------------------------------------------------------------|--|--| | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | | | | 15-14 | Reserved | R/W | 00b | Not used. 1 = invalid write. | | | | 13 | Input Voltage, bit 7 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 8192 mV of input voltage. | | | | 12 | Input Voltage, bit 6 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 4096mV of input voltage. | | | | 11 | Input Voltage, bit 5 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 2048 mV of input voltage. | | | | 10 | Input Voltage, bit 4 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 1024 mV of input voltage. | | | | 9 | Input Voltage, bit 3 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 512 mV of input voltage. | | | | 8 | Input Voltage, bit 2 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 256 mV of input voltage. | | | # 表 9-36. InputVoltage Register (SMBus address = 3Dh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------------------|------|---------|----------------------------------------------------------------------| | 7 | Input Voltage, bit 1 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 128 mV of input voltage. | | 6 | Input Voltage, bit 0 | R/W | 0b | 0 = Adds 0 mV of input voltage.<br>1 = Adds 64 mV of input voltage | | 5-0 | Reserved | R/W | 000000b | Not used. Value Ignored. | Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated ### 9.6.7 OTGVoltage Register (SMBus address = 3Bh) [reset = 0000h] The DAC is clamped in digital core at minimal 3V and maximum 20.8V. Any register writing lower than the minimal or higher than the maximum will be ignored. When REG0x32[2] = 1, there is no DAC offset. When REG0x32[2] = 0 the DAC is offset by 1.28V 図 9-21. OTGVoltage Register (SMBus address = 3Bh) [reset = 0000h] | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------------------|-----------------------|------------------------|------------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Rese | erved | OTG Voltage,<br>bit 11 | OTG Voltage,<br>bit 10 | OTG Voltage,<br>bit 9 | OTG Voltage,<br>bit 8 | OTG Voltage,<br>bit 7 | OTG Voltage,<br>bit 6 | | R/ | W | R/W | R/W | R/W | R/W | R/W | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OTG Voltage,<br>bit 5 | OTG Voltage,<br>bit 4 | OTG Voltage,<br>bit 3 | OTG Voltage,<br>bit 2 | OTG Voltage,<br>bit 1 | OTG Voltage,<br>bit 0 | Rese | erved | | R/W | R/W | R/W | R/W | R/W | R/W | R | W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-37. OTGVoltage Register (SMBus address = 3Bh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|---------------------|------|-------|--------------------------------------------------------------------| | 15-14 | Reserved | R/W | 00b | Not used. 1 = invalid write. | | 13 | OTG Voltage, bit 11 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 16656 mV of OTG voltage. | | 12 | OTG Voltage, bit 10 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 8328 mV of OTG voltage. | | 11 | OTG Voltage, bit 9 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 4164 mV of OTG voltage. | | 10 | OTG Voltage, bit 8 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 2082 mV of OTG voltage. | | 9 | OTG Voltage, bit 7 | R/W | Ob | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 1041 mV of OTG voltage. | | 8 | OTG Voltage, bit 6 | R/W | Ob | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 521 mV of OTG voltage. | #### 表 9-38. OTGVoltage Register (SMBus address = 3Bh) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------------|------|-------|------------------------------------------------------------------| | 7 | OTG Voltage, bit 5 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 260 mV of OTG voltage. | | 6 | OTG Voltage, bit 4 | R/W | Ob | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 130 mV of OTG voltage. | | 5 | OTG Voltage, bit 3 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 65 mV of OTG voltage. | | 4 | OTG Voltage, bit 2 | R/W | 0b | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 33 mV of OTG voltage. | | 3 | OTG Voltage, bit 1 | R/W | Ob | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 16 mV of OTG voltage. | # 表 9-38. OTGVoltage Register (SMBus address = 3Bh) Field Descriptions (continued) | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------------|------|-------|------------------------------------------------------------------| | 2 | OTG Voltage, bit 0 | R/W | Ob | 0 = Adds 0 mV of OTG voltage.<br>1 = Adds 8.1 mV of OTG voltage. | | 1-0 | Reserved | R/W | 00b | Not used. Value Ignored. | # 9.6.8 OTGCurrent Register (SMBus address = 3Ch) [reset = 0000h] To set the OTG output current limit, write to REG0x3C() using the data format listed in $ext{ <math> ext{ } 9-39, }$ and $ext{ <math> ext{ } 9-40. }$ 図 9-22. OTGCurrent Register (SMBus address = 3Ch) [reset = 0000h] | | | | • | | , | • | | | |----------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | Reserved | OTG Current<br>set by host, bit<br>6 | OTG Current<br>set by host, bit<br>5 | OTG Current<br>set by host, bit<br>4 | OTG Current<br>set by host, bit<br>3 | OTG Current<br>set by host, bit<br>2 | OTG Current<br>set by host, bit<br>1 | OTG Current<br>set by host, bit<br>0 | | | R/W | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Reserved | | | | | | | | | | | R/W | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-39. OTGCurrent Register (SMBus address = 3Ch) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|--------------------------------|------|-------|-------------------------------------------------------------------| | 15 | Reserved | R/W | 0b | Not used. 1 = invalid write. | | 14 | OTG Current set by host, bit 6 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 3200 mA of OTG current. | | 13 | OTG Current set by host, bit 5 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 1600mA of OTG current. | | 12 | OTG Current set by host, bit 4 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 800 mA of OTG current. | | 11 | OTG Current set by host, bit 3 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 400 mA of OTG current. | | 10 | OTG Current set by host, bit 2 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 200 mA of OTG current. | | 9 | OTG Current set by host, bit 1 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 100 mA of OTG current. | | 8 | OTG Current set by host, bit 0 | R/W | 0b | 0 = Adds 0 mA of OTG current.<br>1 = Adds 50 mA of OTG current. | # 表 9-40. OTGCurrent Register (SMBus address = 3Ch) Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION | |--------------|----------|------|----------|--------------------------| | 7-0 | Reserved | R/W | 0000000b | Not used. Value Ignored. | # 9.6.9 ADCVBUS/PSYS Register (SMBus address = 23h) PSYS: Full range: 3.06 V, LSB: 12 mV VBUS: Full range: 3200 mV to 19520 mV, LSB: 64 mV # 図 9-23. ADCVBUS/PSYS Register (SMBus address = 23h) | | | - | | , | | , | | |----|----|----|----|----|----|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | R | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-41. ADCVBUS/PSYS Register Field Descriptions | BIT | FIELD | TYPE | RESET | DESCRIPTION | |------|-------|------|-------|---------------------------------------| | 15-8 | | R | | 8-bit Digital Output of Input Voltage | | 7-0 | | R | | 8-bit Digital Output of System Power | English Data Sheet: SLUSD20 Submit Document Feedback # 9.6.10 ADCIBAT Register (SMBus address = 24h) ICHG: Full range: 8.128 A, LSB: 64 mA IDCHG: Full range: 32.512 A, LSB: 256 mA # ☑ 9-24. ADCIBAT Register (SMBus address = 24h) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------|----|----|----|----|----|---|---| | Reserved | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserved | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-42. ADCIBAT Register Field Descriptions | BIT | FIELD | TYPE | RESET | DESCRIPTION | |------|----------|------|-------|---------------------------------------------------| | 15 | Reserved | R | | Not used. Value ignored. | | 14-8 | | R | | 7-bit Digital Output of Battery Charge Current | | 7 | Reserved | R | | Not used. Value ignored. | | 6-0 | | R | | 7-bit Digital Output of Battery Discharge Current | # 9.6.11 ADCIINCMPIN Register (SMBus address = 25h) - IIN: Full range: 12.75 A, LSB: 50 mA. For $10m\Omega$ sense resistor, IIN full range = 6.4A - CMPIN: Full range: 3.06 V, LSB: 12 mV # 図 9-25. ADCIINCMPIN Register (SMBus address = 25h) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----|----|----|----|----|---|---| | R | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-43. ADCIINCMPIN Register Field Descriptions | BIT | FIELD | TYPE | RESET | DESCRIPTION | |------|-------|------|-------|---------------------------------------| | 15-8 | | R | | 8-bit Digital Output of Input Current | | 7-0 | | R | | 8-bit Digital Output of CMPIN voltage | Product Folder Links: BQ25710 English Data Sheet: SLUSD20 Submit Document Feedback # 9.6.12 ADCVSYSVBAT Register (SMBus address = 26h) VSYS: Full range: 2.88 V to 19.2 V, LSB: 64 mV VBAT: Full range: 2.88 V to 19.2 V, LSB: 64 mV #### 図 9-26. ADCVSYSVBAT Register (SMBus address = 26h) | | _ | | | ( | | , | | |----|----|----|----|----|----|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | R | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 9-44. ADCVSYSVBAT Register Field Descriptions | BIT | FIELD | TYPE | RESET | DESCRIPTION | |------|-------|------|-------|-----------------------------------------| | 15-8 | | R | | 8-bit Digital Output of System Voltage | | 7-0 | | R | | 8-bit Digital Output of Battery Voltage | ### 9.6.13 ID Registers # 9.6.13.1 ManufactureID Register (SMBus address = FEh) [reset = 0040h] ### 図 9-27. ManufactureID Register (SMBus address = FEh) [reset = 0040h] | | _ · -· / [ · · · · · · · · · · · · · · · · · | | | | | | |----------------|----------------------------------------------|--|--|--|--|--| | 15-0 | | | | | | | | MANUFACTURE_ID | | | | | | | | | R | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-45. ManufactureID Register Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION (READ ONLY) | |--------------|----------------|------|-------|-------------------------| | 15-0 | MANUFACTURE_ID | R | | 40h | # 9.6.13.2 Device ID (DeviceAddress) Register (SMBus address = FFh) [reset = 0h] # 図 9-28. Device ID (DeviceAddress) Register (SMBus address = FFh) [reset = 0h] | 因 5-20. Device iD (DeviceAddress) Register (SMDus address - FFII) [reset - 011] | | | | | | |---------------------------------------------------------------------------------|--|--|--|--|--| | 15-8 | | | | | | | Reserved R | | | | | | | | | | | | | | DEVICE_ID | | | | | | | R | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 9-46. Device ID (DeviceAddress) Register Field Descriptions | SMBus<br>BIT | FIELD | TYPE | RESET | DESCRIPTION (READ ONLY) | |--------------|-----------|------|-------|-------------------------| | 15-8 | Reserved | R | 0b | Reserved | | 7-0 | DEVICE_ID | R | 0b | SMBus: 89h | Copyright © 2023 Texas Instruments Incorporated Product Folder Links: BQ25710 ## 10 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 10.1 Application Information The BQ2571xEVM-017 evaluation module (EVM) is a complete charger module for evaluating the BQ25710. The application curves were taken using the BQ2571xEVM-017. Refer to the EVM User's Guide for EVM information. ## 10.2 Typical Application 図 10-1. Application Diagram #### 10.2.1 Design Requirements | DESIGN PARAMETER | EXAMPLE VALUE | | | | |---------------------------------------|--------------------------------|--|--|--| | Input Voltage <sup>(2)</sup> | 3.5 V < Adapter Voltage < 24 V | | | | | Input Current Limit (2) | 3.2 A for 65 W adapter | | | | | Battery Charge Voltage <sup>(1)</sup> | 8400 mV for 2s battery | | | | | Battery Charge Current <sup>(1)</sup> | 3072 mA for 2s battery | | | | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback | DESIGN PARAMETER | EXAMPLE VALUE | | | | | |---------------------------------------|------------------------|--|--|--|--| | Minimum System Voltage <sup>(1)</sup> | 6144 mV for 2s battery | | | | | - (1) Refer to battery specification for settings. - (2) Refer to adapter specification for settings for Input Voltage and Input Current Limit. #### 10.2.2 Detailed Design Procedure The parameters are configurable using the evaluation software. The simplified application circuit (see 🗵 10-1, as the application diagram) shows the minimum component requirements. Inductor, capacitor, and MOSFET selection are explained in the rest of this section. Refer to the EVM User's Guide for the complete application schematic. #### 10.2.2.1 ACP-ACN Input Filter The BQ25710 has average current mode control. The input current sensing through ACP/ACN is critical to recover inductor current ripple. Parasitic inductance on board will generate high frequency ringing on ACP-ACN which overwhelms converter sensed inductor current information, so it is difficult to manage parasitic inductance created based on different PCB layout. Bigger parasitic inductance will generate bigger sense current ringing which will cause the average current control loop to go into oscillation. For real system board condition, we suggest to use below circuit design to get best result and filter noise induced from different PCB parasitic factor. With time constant of filter from 47 nsec to 200 nsec, the filtering on ringing is effective and in the meantime, the delay of on the sensed signal is small and therefore poses no concern for average current mode control. 図 10-2. ACN-ACP Input Filter #### 10.2.2.2 Inductor Selection The BQ25710 has two selectable fixed switching frequency. Higher switching frequency allows the use of smaller inductor and capacitor values. Inductor saturation current should be higher than the charging current (I<sub>CHG</sub>) plus half the ripple current (I<sub>RIPPLE</sub>): $$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE}$$ (3) The inductor ripple current in buck operation depends on input voltage ( $V_{IN}$ ), duty cycle ( $D_{BUCK} = V_{OUT}/V_{IN}$ ), switching frequency ( $f_S$ ) and inductance (L): $$I_{RIPPLE\_BUCK} = \frac{V_{IN} \times D \times (1 - D)}{f_{S} \times L}$$ (4) During boost operation, the duty cycle is: $$D_{BOOST} = 1 - (V_{IN}/V_{BAT})$$ 74 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated The maximum inductor ripple current happens with D = 0.5 or close to 0.5. For example, the battery charging voltage range is from 9 V to 12.6 V for 3-cell battery pack. For 20-V adapter voltage, 10-V battery voltage gives the maximum inductor ripple current. Another example is 4-cell battery, the battery voltage range is from 12 V to 16.8 V, and 12-V battery voltage gives the maximum inductor ripple current. Usually inductor ripple is designed in the range of (20 - 40%) maximum charging current as a trade-off between inductor size and efficiency for a practical design. #### 10.2.2.3 Input Capacitor Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current (plus system current there is any system load) when duty cycle is 0.5 in buck mode. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current occurs where the duty cycle is closest to 50% and can be estimated by 3.5: $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (5) Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed in front of $R_{AC}$ current sensing and as close as possible to the power stage half bridge MOSFETs. Capacitance after $R_{AC}$ before power stage half bridge should be limited to 10 nF + 1 nF referring to $\boxtimes$ 10-2. Because too large capacitance after $R_{AC}$ could filter out $R_{AC}$ current sensing ripple information. Voltage rating of the capacitor must be higher than normal input voltage level, 25-V rating or higher capacitor is preferred for 19-V to 20-V input voltage. The minimum input effective capacitance recommendation is shown in $\gtrsim$ 10-1. Ceramic capacitors (MLCC) show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the input capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high input voltages and small capacitor packages. See the manufacturer's datasheet about the derating performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required effective capacitance value at the operating point. Considering the 25 V 0603 package MLCC capacitance derating under 19-V to 20-V input voltage, the recommended practical capacitors configuration can also be found in 表 10-1. Tantalum capacitors (POSCAP) can avoid dc-bias effect and temperature variation effect which is recommended for 90 W to 130 W higher power application. | to 11 minimum input supusitation residentialist | | | | | | | | | | |--------------------------------------------------|--------------------------|--------------------------|---------------------------------------------------------------|--|--|--|--|--|--| | INPUT CAPACITORS VS TOTAL INPUT POWER | 65W | 90W | 130W | | | | | | | | Minimum effective input capacitance | 4 μF | 6 μF | 13 μF | | | | | | | | Minimum practical input capacitors configuration | 4*10 μF (0603 25 V MLCC) | 6*10 µF (0603 25 V MLCC) | 3*10 μF (0603 25 V MLCC)<br>1* 10 μF (25 V to 35 V<br>POSCAP) | | | | | | | 表 10-1. Minimum Input Capacitance Requirement #### 10.2.2.4 Output Capacitor Output capacitor also should have enough ripple current rating to absorb output switching ripple current. To get good loop stability, the resonant frequency of the output inductor and output capacitor should be designed between 10 kHz and 20 kHz. The preferred ceramic capacitor is 25-V X7R or X5R for output capacitor. Minimum 7 pcs of 10- $\mu$ F 0603 package capacitor is suggested to be placed as close as possible to Q3&Q4 half bridge (between Q4 drain and Q3 source terminal). Total minimum output effective capacitance along VSYS distribution line is 50 $\mu$ F refers to $\frac{1}{8}$ 10-2. Recommend to place minimum 20- $\mu$ F MLCC capacitors after the charge current sense resistor for best stability. Ceramic capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied across a ceramic capacitor, as on the output capacitor of a charger. The effect may lead to a significant capacitance drop, especially for high output voltages and small capacitor packages. See the manufacturer's data sheet about the derating performance with a dc bias voltage applied. It may be necessary to choose a higher voltage rating or nominal capacitance value in order to get the required capacitance value at the Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback operating point. Considering the 25-V 0603 package MLCC capacitance derating under 21-V to 23-V output voltage, the recommended practical capacitors configuration at VSYS output terminal can also be found in $\gtrsim$ 10-2. Tantalum capacitors (POSCAP) can avoid dc-bias effect and temperature variation effect which are recommended to be used along VSYS output distribution line to meet total minimum effective output capacitance requirement. 表 10-2. Minimum Output Capacitance Requirement | OUTPUT CAPACITORS VS TOTAL INPUT POWER | 65W | 90W | 130W | | | |-----------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|--|--| | Minimum Effective Output Capacitance | 50 μF | 50 μF | 50 μF | | | | Minimum output capacitors at charger VSYS output terminal | 7*10 µF (0603 25 V MLCC) | 9*10 μF (0603 25 V MLCC) | 9*10 μF (0603 25 V MLCC) | | | | Additional output capacitors along VSYS distribution line | 2*22 μF (25 V~35 V<br>POSCAP) | 2*22 μF (25 V~35 V<br>POSCAP) | 2*22 μF (25 V~35 V<br>POSCAP) | | | #### 10.2.2.5 Power MOSFETs Selection Four external N-channel MOSFETs are used for a synchronous switching battery charger. The gate drivers are internally integrated into the IC with 6 V of gate drive voltage. 30 V or higher voltage rating MOSFETs are preferred for 19 V - 20 V input voltage. Figure-of-merit (FOM) is usually used for selecting proper MOSFET based on a tradeoff between the conduction loss and switching loss. For the top side MOSFET, FOM is defined as the product of a MOSFET's on-resistance, $R_{DS(ON)}$ , and the gate-to-drain charge, $Q_{GD}$ . For the bottom side MOSFET, FOM is defined as the product of the MOSFET's on-resistance, $R_{DS(ON)}$ , and the total gate charge, $Q_{G}$ . $$FOM_{top} = R_{DS(on)} \times Q_{GD}; FOM_{bottom} = R_{DS(on)} \times Q_{G}$$ (6) The lower the FOM value, the lower the total power loss. Usually lower $R_{DS(ON)}$ has higher cost with the same package size. The top-side MOSFET loss includes conduction loss and switching loss. It is a function of duty cycle (D=V<sub>OUT</sub>/V<sub>IN</sub>), charging current (I<sub>CHG</sub>), MOSFET's on-resistance (R<sub>DS(ON)</sub>), input voltage (V<sub>IN</sub>), switching frequency (f<sub>S</sub>), turn on time (t<sub>on</sub>) and turn off time (t<sub>off</sub>): $$P_{top} = D \times I_{CHG}^{2} \times R_{DS(on)} + \frac{1}{2} \times V_{IN} \times I_{CHG} \times (t_{on} + t_{off}) \times f_{s}$$ (7) The first item represents the conduction loss. Usually MOSFET $R_{DS(ON)}$ increases by 50% with 100°C junction temperature rise. The second term represents the switching loss. The MOSFET turn-on and turn-off times are given by: $$t_{on} = \frac{Q_{SW}}{I_{on}}, \quad t_{off} = \frac{Q_{SW}}{I_{off}}$$ (8) where $Q_{sw}$ is the switching charge, $I_{on}$ is the turn-on gate driving current and $I_{off}$ is the turn-off gate driving current. If the switching charge is not given in MOSFET datasheet, it can be estimated by gate-to-drain charge $(Q_{GD})$ and gate-to-source charge $(Q_{GS})$ : $$Q_{SW} = Q_{GD} + \frac{1}{2} \times Q_{GS}$$ (9) Gate driving current can be estimated by REGN voltage ( $V_{REGN}$ ), MOSFET plateau voltage ( $V_{plt}$ ), total turn-on gate resistance ( $R_{on}$ ) and turn-off gate resistance ( $R_{off}$ ) of the gate driver: English Data Sheet: SLUSD20 $$I_{on} = \frac{V_{REGN} - V_{plt}}{R_{on}}, \quad I_{off} = \frac{V_{plt}}{R_{off}}$$ (10) The conduction loss of the bottom-side MOSFET is calculated with the following equation when it operates in synchronous continuous conduction mode: $$P_{bottom} = (1 - D) \times I_{CHG}^{2} \times R_{DS(on)}$$ $$(11)$$ When charger operates in non-synchronous mode, the bottom-side MOSFET is off. As a result all the freewheeling current goes through the body-diode of the bottom-side MOSFET. The body diode power loss depends on its forward voltage drop $(V_F)$ , non-synchronous mode charging current $(I_{NONSYNC})$ , and duty cycle (D). $$P_{D} = V_{F} \times I_{NONSYNC} \times (1 - D)$$ (12) The maximum charging current in non-synchronous mode can be up to 0.25 A for a $10\text{-m}\Omega$ charging current sensing resistor or 0.5 A if battery voltage is below 2.5 V. The minimum duty cycle happens at lowest battery voltage. Choose the bottom-side MOSFET with either an internal Schottky or body diode capable of carrying the maximum non-synchronous mode charging current. #### 10.2.3 Application Curves Product Folder Links: BQ25710 English Data Sheet: SLUSD20 Product Folder Links: BQ25710 ## 11 Power Supply Recommendations The valid adapter range is from 3.5 V ( $V_{VBUS\_CONVEN}$ ) to 24 V (ACOV) with at least 500-mA current rating. When CHRG\_OK goes HIGH, the system is powered from adapter through the charger. When adapter is removed, the system is connected to battery through BATFET. Typically the battery depletion threshold should be greater than the minimum system voltage so that the battery capacity can be fully utilized for maximum battery life. English Data Sheet: SLUSD20 ## 12 Layout # 12.1 Layout Guidelines Proper layout of the components to minimize high frequency current path loop (see セクション 12.2) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Here is a PCB layout priority list for proper layout. 表 12-1. PCB Layout Guidelines | RULES | COMPONENTS | FUNCTION | IMPACT | GUIDELINES | |-------|-----------------------------------|--------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | | PCB layer stack up | Thermal, efficiency, signal integrity | Multi- layer PCB is suggested. Allocate at least one ground layer. The BQ257XXEVM uses a 4-layer PCB (top layer, ground layer, signal layer and bottom layer). | | 2 | CBUS, RAC, Q1,<br>Q2 | Input loop | High frequency<br>noise, ripple | VBUS capacitors, RAC, Q1 and Q2 form a small loop 1. It is best to put them on the same side. Connect them with large copper to reduce the parasitic resistance. Move part of CBUS to the other side of PCB for high density design. After RAC before Q1 and Q2 power stage recommend to put 10 nF + 1 nF (0402 package) decoupling capacitors as close as possible to IC to decoupling switching loop high frequency noise. | | 3 | R <sub>AC</sub> , Q1, L1, Q4 | Current path | Efficiency | The current path from VBUS to VSYS, through R <sub>AC</sub> , Q1, L1, Q4, has low impedance. Pay attention to via resistance if they are not on the same side. The number of vias can be estimated as 1 to 2A/via for a 10-mil via with 1 oz. copper thickness. | | 4 | CSYS, Q3, Q4 | Output loop | High frequency<br>noise, ripple | VSYS capacitors, Q3 and Q4 form a small loop 2. It is best to put them on the same side. Connect them with large copper to reduce the parasitic resistance. Move part of CSYS to the other side of PCB for high density design. | | 5 | QBAT, R <sub>SR</sub> | Current path | Efficiency, battery voltage detection | Place QBAT and $R_{SR}$ near the battery terminal. The current path from VBAT to VSYS, through $R_{SR}$ and QBAT, has low impedance. Pay attention to via resistance if they are not on the same side. The device detects the battery voltage through SRN near battery terminal. | | 6 | Q1, Q2, L1, Q3,<br>Q4 | Power stage | Thermal, efficiency | Place Q1, Q2, L1, Q3 and Q4 next to each other. Allow enough copper area for thermal dissipation. The copper area is suggested to be 2x to 4x of the pad size. Multiple thermal vias can be used to connect more copper layers together and dissipate more heat. | | 7 | R <sub>AC</sub> , R <sub>SR</sub> | Current sense | Regulation accuracy | Use Kelvin-sensing technique for R <sub>AC</sub> and R <sub>SR</sub> current sense resistors. Connect the current sense traces to the center of the pads, and run current sense traces as differential pairs. | | 8 | Small capacitors | IC bypass caps | Noise, jittering, ripple | Place VBUS cap, VCC cap, REGN caps near IC. | | 9 | BST capacitors | HS gate drive | High frequency<br>noise, ripple | Place HS MOSFET boost strap circuit capacitor close to IC and on the same side of PCB board. Capacitors SW1/2 nodes are recommended to use wide copper polygon to connect to power stage and capacitors BST1/2 node are recommended to use at least 8mil trace to connected to IC BST1/2 pins. | | 10 | | Ground partition | Measurement<br>accuracy, regulation<br>accuracy, jitters,<br>ripple | Separate analog ground(AGND) and power grounds(PGND) is preferred. PGND should be used for all power stage related ground net. AGND should be used for all sensing, compensation and control network ground for example ACP/ACN/COMP1/COMP2/CMPIN/CMPOUT/IADPT/IBAT/PSYS. Connect all analog grounds to a dedicated low-impedance copper plane, which is tied to the power ground underneath the IC exposed pad. If possible, use dedicated COMP1, COMP2 AGND traces. Connect analog ground and power ground together using power pad as the single ground connection point. | Product Folder Links: BQ25710 Copyright © 2023 Texas Instruments Incorporated #### 12.2 Layout Example #### 12.2.1 Layout Example Reference Top View Based on the above layout guidelines, the buck-boost charger layout example top view is shown below including all the key power components. 図 12-1. Buck-Boost Charger Layout Reference Example Top View #### 12.2.2 Inner Layer Layout and Routing Example For both input sensing resistor and charging current sensing resistor, differential sensing and routing method are suggested and highlighted in below figure. Use wide trace for gate drive traces, minimum 15 mil trace width. Connect all analog grounds to a dedicated low-impedance copper plane, which is tied to the power ground underneath the IC exposed pad. Suggest using dedicated COMP1, COMP2 analog ground traces shown in below figure. 図 12-2. Buck-Boost Charger Gate Drive/Current Sensing/AGND Signal Layer Routing Example Product Folder Links: BQ25710 ## 13 Device and Documentation Support ## 13.1 Device Support ## 13.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 13.2 Documentation Support #### 13.2.1 Related Documentation For related documentation see the following: - Semiconductor and IC Package Thermal Metrics Application Report - BQ2571x Evaluation Module User's Guide - QFN/SON PCB Attachment Application Report ## 13.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 13.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 13.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 13.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 13.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLUSD20 # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: BQ25710 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | BQ25710RSNR | Active | Production | QFN (RSN) 32 | 3000 LARGE T&R | Yes | NIPDAU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | BQ25710 | | BQ25710RSNR.A | Active | Production | QFN (RSN) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BQ25710 | | BQ25710RSNR.B | Active | Production | QFN (RSN) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BQ25710 | | BQ25710RSNT | Active | Production | QFN (RSN) 32 | 250 SMALL T&R | Yes | NIPDAU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | BQ25710 | | BQ25710RSNT.A | Active | Production | QFN (RSN) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BQ25710 | | BQ25710RSNT.B | Active | Production | QFN (RSN) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BQ25710 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Jul-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ25710RSNR | QFN | RSN | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | BQ25710RSNT | QFN | RSN | 32 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Jul-2023 ## \*All dimensions are nominal | Ì | Device | Package Type Package Drawii | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------|-----------------------------|-----|------|------|-------------|------------|-------------| | ı | BQ25710RSNR | QFN | RSN | 32 | 3000 | 367.0 | 367.0 | 35.0 | | İ | BQ25710RSNT | QFN | RSN | 32 | 250 | 210.0 | 185.0 | 35.0 | 4 x 4, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated