**BQ25157** JAJSJR6A - DECEMBER 2020 - REVISED AUGUST 2023 # BQ25157 10nA の出荷モード、レギュレートされたシステム (PMID) 電圧を含 むパワー・パス、ADC、LDO、および 6.2V OVP 搭載、I<sup>2</sup>C 制御型 1 セル 500mA リニア・バッテリ充電器 ## 1 特長 - 1.25mA~500mA の高速充電電流範囲を備えたリニ ア・バッテリ充電器 - 精度 0.5% の I<sup>2</sup>C プログラム可能なバッテリ・レギュ レーション電圧 (3.6V~4.6V の範囲で 10mV 刻 み) - 終止電流を最小 0.5mA まで設定可能 - 入力は 20V 耐圧、入力動作電圧範囲は 3.4V~ 6.2V (代表值) - 熱充電プロファイルをプログラム可能、ホット、ウォ ーム、クール、コールドの各スレッショルドをすべて 設定可能 - システム電源およびバッテリ充電用のパワー・パス管理 - 動的なパワー・パス管理により、弱いアダプタからの 充電を最適化 - 高度な I<sup>2</sup>C 制御により、ホストは必要に応じてバッ テリまたはアダプタを切り離し可能 - I<sup>2</sup>C 設定可能なロード・スイッチ、または最大 150mA の LDO 出力 - 0.6V~3.7V の範囲を 100mV 刻みでプログラム可 - 非常に低い Iddq によりバッテリ駆動時間を延長 - 出荷モードのバッテリ lg:10nA - システム駆動時 (PMID および VDD がオン) の Ia:400nA - 押しボタン 1 つによる可変タイマ付きウェイクアップお よびリセット入力 - システム電源サイクルおよび HW リセットをサポート - 16 ビット ADC - 充電電流、バッテリ・サーミスタ、バッテリ電圧、入力 電圧、システム (PMID) 電圧の監視 - 汎用 ADC 入力 - 常時オンの 1.8V VDD LDO で最大 10mA の負荷を サポート - 20 ピンの 2mm × 1.6mm CSP パッケージ - ソリューション全体のサイズ:12mm<sup>2</sup> ## 2 アプリケーション - ヘッドセット、イヤホン、補聴器 - スマートウォッチ、スマート・トラッカー - ウェアラブル・フィットネスおよびアクティビティ・モニタ - 血糖値モニタ ## 3 概要 BQ25157 は、ウェアラブル、携帯型、および小型医療機 器向けの最も一般的な機能 (すなわち、充電器、システム 電源用のレギュレートされた出力電圧レール、バッテリおよ びシステム監視用の ADC、LDO、および押しボタン・コン トローラ) を統合した、高集積バッテリ充電管理 IC です。 BQ25157 の入力電源過電圧スレッショルド (Vove) は 6.2V に設定されています。 BQ25157 IC は、レギュレートされた電圧をシステムに供 給すると同時に小型バッテリを急速かつ正確に充電でき る、パワー・パス付きリニア充電器を内蔵しています。レギ ュレートされたシステム電圧 (PMID) 出力は、システムを 最適に動作させるために、ダウンストリーム IC の推奨動作 条件とシステム負荷に基づき、I<sup>2</sup>C を介して設定できま す。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |---------|------------|-----------------| | BQ25157 | DSBGA (20) | 2.00mm × 1.60mm | 利用可能なパッケージについては、データシートの末尾にある注 文情報を参照してください。 概略回路図 ## **Table of Contents** | 1 特長 | 1 | 9.4 Device Functional Modes | 35 | |--------------------------------------|---|-----------------------------------------|-----| | 2 アプリケーション | | 9.5 Register Map | | | 3 概要 | | 10 Application and Implementation | | | 4 Revision History | | 10.1 Application Information | 94 | | 5 概要 (続き) | | 10.2 Typical Application | | | 6 Device Key Default Settings | | 11 Power Supply Recommendations | 100 | | 7 Pin Configuration and Functions | | 12 Layout | 101 | | 8 Specifications | | 12.1 Layout Guidelines | | | 8.1 Absolute Maximum Ratings | | 12.2 Layout Example | | | 8.2 ESD Ratings | | 13 Device and Documentation Support | 102 | | 8.3 Recommended Operating Conditions | | 13.1 Device Support | 102 | | 8.4 Thermal Information | | 13.2 Documentation Support | 102 | | 8.5 Electrical Characteristics. | | 13.3ドキュメントの更新通知を受け取る方法 | 102 | | 8.6 Timing Requirements | | 13.4 サポート・リソース | 102 | | 8.7 Typical Characteristics | | 13.5 静電気放電に関する注意事項 | 102 | | 9 Detailed Description | | 13.6 Trademarks | | | 9.1 Overview | | 13.7 用語集 | 102 | | 9.2 Functional Block Diagram | | 14 Mechanical, Packaging, and Orderable | | | 9.3 Feature Description | | Information | 103 | | • | | | | ## 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Cł | nanges from Revision * (December 2020) to Revision A (August 2023) | Page | |----|-----------------------------------------------------------------------------------------------------------------------|------------------| | • | Changed t <sub>HW RESE T WD</sub> test conditions and MAX value from 15s to 14s in Timing Requirements | 11 | | • | Changed t <sub>RESET WARN</sub> and t <sub>HW RESET</sub> parameters | 1 <mark>1</mark> | | | Changed 🗵 9-3 | | | • | Changed t <sub>HW RESET WARN</sub> to t <sub>RESET WARN</sub> and VIN presence to valid VIN presence in セクション 9.3.7.2 | 25 | | • | Changed from as well while the VIN input is valid to while the VIN input is valid in セクション 9.4.1 | 3 <mark>5</mark> | | • | Changed description of IBAT_OCP_ILIM 2b10 setting to "Disable" to describe correct behavior | 39 | | • | Changed registers 0x42 to 0x4F from R/W-X to R-X in セクション 9.5.1 | <mark>3</mark> 9 | | • | Added link to BQ25157 Setup Guide Tool in セクション 10.2.2 | 95 | | • | Changed values in 表 10-2 | 95 | | | | | ## 5 概要 (続き) このデバイスは、最大 500mA の充電電流、および最大限の充電を可能にする最小 0.5mA の終止電流をサポートしています。本バッテリは、プリチャージ、定電流、定電圧レギュレーションの 3 段階を含む、標準のリチウムイオン充電プロファイルを使用して充電されます。 本デバイスには高度なパワー・パス管理および制御機能が内蔵されているため、不良アダプタを使用している場合でも、システムに電力を供給すると同時にバッテリを充電できます。また、ホストから I<sup>2</sup>C を介してパワー・パスを制御することもできます。これにより、入力アダプタやバッテリを物理的な取り外しを行わずにホストから切断できます。単一の押しボタン入力により、ボタン・コントローラ IC を個別に追加する必要がなくなり、ソリューション全体のフットプリントが小さくなります。この押しボタン入力は、ウェイク機能やシステムのリセットに使用できます。16 ビットの ADC により、正確なバッテリ電圧監視が可能であり、バッテリの健全性を監視するための低 Iq 測定に使用できます。また、TS ピンに接続されるサーミスタや、ADCIN ピン経由の外部システムの信号を使用して、バッテリ温度を測定することもできます。動作時およびシャットダウン時の静止電流が小さいため、最大のバッテリ駆動時間が得られます。入力電流制限、充電電流、LDO 出力電圧、その他のパラメータは、I<sup>2</sup>C インターフェイスによりプログラム可能なため、BQ25157 は非常に柔軟な充電ソリューションとなります。電圧ベースの JEITA 互換 (または標準の HOT/COLD) バッテリパック・サーミスタ監視入力 (TS) が含まれており、バッテリの温度を監視しながら、充電中のバッテリが安全な温度範囲を逸脱しないよう、充電パラメータを自動的に変更します。温度スレッショルドは I<sup>2</sup>C からもプログラム可能です。これにより、ホストから熱充電プロファイルをカスタマイズできます。本充電器は、5V USB 入力に対して最適化されています。入力過渡応答に耐える絶対最大定格は 20V です。また、デバイスにはリニア・レギュレータも内蔵されており、無線やプロセッサ用に低ノイズのレールを提供し、I<sup>2</sup>C 経由で独立にソースおよび制御が可能です。 ## **6 Device Key Default Settings** | PARAMETER | BQ25150 | BQ25155 | BQ25157 | |--------------------------------------------------|-----------------|--------------------------|-----------------| | Fast Charge Current (I <sub>CHARGE</sub> ) | 10 mA | 10 mA | 10 mA | | Pre-Charge Current (I <sub>PRECHARGE</sub> ) | 2.5 mA | 2.5 mA | 2.5 mA | | OVP | 5.5V | 5.5 V | 6.2V | | Default Input Current Ljmit (I <sub>ILIM</sub> ) | 100 mA | 500 mA | 100 mA | | VIN DPM | Enabled (4.5 V) | Disabled (4.6 V) | Enabled (4.2 V) | | PMID | Passthrough | Regulated (4.5V Default) | Passthrough | | IMAX | Enabled | Disabled | Disabled | | Ship Mode Wake Timer | 2 seconds | 0.125 seconds | 2 seconds | | DEVICE_ID | 0x20h | 0x35h | 0x3Ch | ## 7 Pin Configuration and Functions 図 7-1. YFP Package 20-Pin DSBGA Top View 表 7-1. Pin Functions | | PIN | I/O | DESCRIPTION | | |-------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | - 1/0 | DESCRIPTION | | | IN | A1 | I | DC Input Power Supply. IN is connected to the external DC supply. Bypass IN to GND with at least 1-µF of capacitance using a ceramic capacitor. | | | PMID | A2, B2 | I/O | Regulated System Output. Connect 10-µF capacitor from PMID to GND as close to the PMID and GND pins as possible. (at least 3-µF of ceramic capacitance with DC bias derating). Note: Shorting PMID to IN pin is not recommended as it may cause large discharge current from battery to IN if IN pin is not truly floating. | | | GND | A4 | PWR | round connection. Connect to the ground plane of the circuit. | | | VDD | D1 | 0 | igital supply LDO. Connect a 2.2-μF from this pin to ground. A 4.7-μF capacitor to ground commended if loaded externally. | | | CE | C2 | I | Charge Enable. Drive $\overline{\text{CE}}$ low or leave disconnected to enable charging when VIN is valid. Drive $\overline{\text{CE}}$ high to disable charge when VIN is present. $\overline{\text{CE}}$ is pulled low internally with 900-k $\Omega$ resistor. $\overline{\text{CE}}$ has no effect when VIN is not present. | | | SCL | E3 | I/O | l <sup>2</sup> C Interface Clock. Connect SCL to the logic rail through a 10-kΩ resistor. | | | SDA | E2 | I | l <sup>2</sup> C Interface Data. Connect SDA to the logic rail through a 10-kΩ resistor. | | | LP | D3 | I | Low Power Mode Enable. Drive this pin low to set the device in low power mode when powered by the battery. This pin must be driven high to allow $I^2C$ communication when VIN is not present. $\overline{LP}$ is pulled low internally with $900\text{-}k\Omega$ resistor. This pin has no effect when VIN is present. | | | ADCIN | C4 | I | nput Channel to the ADC. Maximum ADC range 1.2 V. If not used it may be left floating or connect to ground. | | | MR | C1 | I | Manual Reset Input. $\overline{MR}$ is a general purpose input that must be held low for greater than $t_{HWRESET}$ to go into HW Reset and power cycle the output rails. If $\overline{MR}$ is also used to wake up the device out of Ship Mode when pressed for at least $t_{WAKE1}$ . MR has in internal 125-k $\Omega$ pull-up resistor to BAT. | | ## 表 7-1. Pin Functions (continued) | ı | PIN | | PIN I/O | | DESCRIPTION | |--------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | NAME | NO. | 1/0 | DESCRIPTION | | | | LS/LDO | D4 | 0 | Load Switch or LDO output. Connect 2.2 µF of ceramic capacitance to this pin to assure stability. Be sure to account for capacitance bias voltage derating when selecting the capacitor. If LDO is not used, short to VINLS | | | | VINLS | E4 | I | Input to the Load Switch / LDO output. Connect at least 1 $\mu F$ of ceramic capacitance from this pin to ground. | | | | BAT | A3, B3 | I/O | ttery Connection. Connect to the positive terminal of the battery. Bypass BAT to GND with least 1 $\mu\text{F}$ of ceramic capacitance. | | | | TS | B4 | I | Battery Pack NTC Monitor. Connect TS to a 10-k $\Omega$ NTC thermistor in parallel to a 10-k $\Omega$ resistor. If TS function is not to be used connect a 5-k $\Omega$ resistor from TS to ground. | | | | PG | B1 | 0 | Open-drain Power Good status indication output. $\overline{PG}$ is pulled to GND when VIN is above $V_{BAT}+V_{SLP}$ and less than $V_{OVP}$ . $\overline{PG}$ is high-impedance when the input power is not within specified limits. Connect $\overline{PG}$ to the desired logic voltage rail using a $1$ - $k\Omega$ to $100$ - $k\Omega$ resistor, or use with an LED for visual indication. $\overline{PG}$ can also be configured through $I^2C$ as a push-button level shifted output ( $\overline{MR}$ ), where the output of the $\overline{PG}$ pin reflects the status of the $\overline{MR}$ input, but pulled up to the desired logic voltage rail using a $1$ - $k\Omega$ to $100$ - $k\Omega$ resistor. The $\overline{PG}$ pin can also be configured as a general purpose open drain output. | | | | VIO | E1 | I | System IO supply. Connect to system IO supply to allow level shifting of input signals (SDA, SCL, LP and CE) to the device internal digital domain. Connect to VDD when external IO supply is not available. | | | | NC | С3 | I | No Connect. Connect to ground if possible for better thermal dissipation or leave floating. Do not connect to a any voltage source or signal to avoid higher quiescent current. | | | ## 8 Specifications ## 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|--------------------------------------|------|------|------| | | IN | -0.3 | 20 | V | | Voltage | TS, ADCIN, VDD, NC | -0.3 | 1.95 | V | | Voltage | VINLS, PMID | -0.3 | 6.2 | V | | | All other pins | -0.3 | 5.5 | V | | | IN | 0 | 800 | mA | | Current | BAT, PMID | -0.5 | 1.5 | Α | | | INT, ADCIN, PG | 0 | 10 | mA | | Junction tempera | Junction temperature, T <sub>J</sub> | | 125 | °C | | Storage tempera | ture, T <sub>stg</sub> | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 8.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Clastrostatia diagharma | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | W | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |--------------------|--------------------------------------|------|---------------------|------| | V <sub>BAT</sub> | Battery voltage range | 2.4 | 4.6 | V | | V <sub>IN</sub> | Input voltage range | 3.15 | 6.05 | V | | V <sub>INLS</sub> | LDO input voltage range | 2.2 | 6.05 <sup>(1)</sup> | V | | V <sub>IO</sub> | IO supply voltage range | 1.2 | 3.6 | V | | V <sub>ADCIN</sub> | ADC input voltage range | 0 | 1.2 | V | | I <sub>LDO</sub> | LDO output current | 0 | 100 | mA | | I <sub>PMID</sub> | PMID output current | 0 | 1.5 | Α | | T <sub>A</sub> | Operating free-air temperature range | -40 | 85 | °C | <sup>(1)</sup> Based on minimum $V_{\mbox{\scriptsize OVP}}$ value. 6.2V under typical conditions #### 8.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | BQ25157<br>YFP (DSBGA)<br>20-PIN | UNIT | |-------------------------------|--------------------------------------------|----------------------------------|------| | R <sub>0JA</sub> | Junction-to-ambient thermal resistance (2) | 36.1 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 74.4 | °C/W | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 8.4 Thermal Information (continued) | | | BQ25157 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | YFP (DSBGA) | UNIT | | | | 20-PIN | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 0.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 17.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 17.7 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 8.5 Electrical Characteristics $V_{IN}$ = 5V, $V_{BAT}$ = 3.6V. -40°C < $T_J$ < 125°C unless otherwise noted. Typical data at $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|------| | INPUT C | URRENTS | | | | | | | | PMID_MODE = 01, V <sub>IN</sub> = 5V, V <sub>BAT</sub> = 3.6V | | 500 | μA | | I <sub>IN</sub> | Input supply current | 0°C <t<sub>J &lt; 85°C , V<sub>IN</sub> = 5V, V<sub>BAT</sub> = 3.6V<br/>Charge Disabled</t<sub> | | 2 | mA | | I <sub>BAT_SHIP</sub> | Battery Discharge Current in Ship Mode | 0°C <t<sub>J &lt; 60°C ,V<sub>IN</sub> = 0V , V<sub>BAT</sub> = 3.6V</t<sub> | 10 | 150 | nA | | I | Battery Quiescent Current in Low-power | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 60^{\circ}\text{C}$ , $\text{V}_{\text{IN}} = 0\text{V}$ , $\text{V}_{\text{BAT}} = 3.6\text{V}$ , LDO Disabled | 0.46 | 1.2 | μA | | I <sub>BAT_LP</sub> | Mode | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 60^{\circ}\text{C}$ , $\text{V}_{\text{IN}} = 0\text{V}$ , $\text{V}_{\text{BAT}} = 3.6\text{V}$ , LDO Enabled | 1.7 | 3.5 | μA | | I <sub>BAT_</sub> ACTI<br>VE | Pattery Ouisecont Current in Active Mede | 0°C <t<sub>J &lt; 85°C ,V<sub>IN</sub> = 0V , V<sub>BAT</sub> = 3.6V,<br/>LDO Disabled</t<sub> | 18 | 25 | μΑ | | | Battery Quiescent Current in Active Mode | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}$ , $\text{V}_{\text{IN}} = 0\text{V}$ , $\text{V}_{\text{BAT}} = 3.6\text{V}$ , LDO Enabled | 21 | 27 | μA | | POWER | PATH MANAGEMENT AND INPUT CURRE | NT LIMIT | | | | | R <sub>ON(IN-</sub><br>PMID) | Input FET ON resistance | I <sub>ILIM</sub> = 500mA (ILIM = 110), V <sub>IN</sub> = 5V, I <sub>IN</sub> = 150mA | 280 | 520 | mΩ | | V <sub>BSUP1</sub> | Enter supplements mode threshold | V <sub>BAT</sub> > V <sub>BATUVLO</sub> , DPPM enabled or<br>Charge disabled | V <sub>PMID</sub> <<br>V <sub>BAT</sub> –<br>40mV | | mV | | V <sub>BSUP2</sub> | Exit supplements mode threshold | V <sub>BAT</sub> > V <sub>BATUVLO</sub> , DPPM enabled or<br>Charge disabled | V <sub>PMID</sub> <<br>V <sub>BAT</sub> –<br>20mV | | mV | | | | Programmable Range | 50 | 600 | mA | | | | I <sub>ILIM</sub> = 50mA | 45 | 50 | mA | | I <sub>ILIM</sub> | Input Current Limit | I <sub>ILIM</sub> = 100mA | 90 | 100 | mA | | | | I <sub>ILIM</sub> = 150mA | 135 | 150 | mA | | | | I <sub>ILIM</sub> = 500mA | 450 | 500 | mA | | V <sub>IN DPM</sub> | Input DPM voltage threshold where current in reduced | Programmable Range | 4.2 | 4.9 | V | | _ | Accuracy | | -3 | 3 | % | | BATTER | CHARGER | | | | | | $V_{DPPM}$ | PMID voltage threshold when charge current is reduced | V <sub>PMID</sub> - V <sub>BAT</sub> | 200 | | mV | | R <sub>ON(BAT-</sub><br>PMID) | Battery Discharge FET On Resistance | V <sub>BAT</sub> = 4.35V, I <sub>BAT</sub> = 100mA | 100 | 135 | mΩ | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> Measured in BQ25157EVM board. ## 8.5 Electrical Characteristics (continued) $V_{IN}$ = 5V, $V_{BAT}$ = 3.6V. -40°C < $T_J$ < 125°C unless otherwise noted. Typical data at $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------|------|------| | V | Charge Voltage | Programmable charge voltage range | 3.6 | | 4.6 | V | | $V_{BATREG}$ | Voltage Regulation Accuracy | | 0.5 | | 0.5 | % | | I <sub>CHARGE</sub> | Fast Charge Programmable Current Range | V <sub>LOWV</sub> < V <sub>BAT</sub> < V <sub>BATREG</sub> | 1.25 | | 500 | mA | | | Fast Charge Current Accuracy | $T_J = 25$ °C, $I_{CHARGE} > 5$ mA | <b>-</b> 5 | | 5 | % | | I <sub>PRECHAR</sub> | Precharge current | Precharge current programmable range | 1.25 | | 77.5 | mA | | GE | Precharge Current Accuracy | -40°C < T <sub>J</sub> < 85°C | -10 | | 10 | % | | | Termination Charge Current | Termination Current Programmable Range | 1 | | 31 | % | | I <sub>TERM</sub> | Accuracy | T <sub>J</sub> = 25°C, I <sub>TERM</sub> = 10% I <sub>CHARGE</sub> , I <sub>CHARGE</sub> = 100mA | <b>-</b> 5 | | 5 | % | | | Accuracy | $-10$ °C < $T_J$ < $85$ °C, $I_{TERM}$ = $10\%$ $I_{CHARGE}$ , $I_{CHARGE}$ = $100$ mA | -10 | | 10 | % | | $V_{LOWV}$ | Programmable voltage threshold for pre-<br>charge to fast charge transitions | VBAT rising. Programmable Range | 2.8 | | 3 | V | | V <sub>SHORT</sub> | Battery voltage threshold for short detection | VBAT falling, VIN = 5V | 2.41 | 2.54 | 2.67 | V | | I <sub>SHORT</sub> | Charge Current in Battery Short Condition | | I <sub>1</sub> | PRECHAR<br>GE | | mA | | $V_{RCH}$ | Recharge Threshold voltage | $V_{BAT}$ falling, $V_{BATREG}$ = 4.2V, $V_{RCH}$ = 140mV setting | | 140 | | mV | | ▼ RCH | rectally meshou voltage | $V_{BAT}$ falling, $V_{BATREG}$ = 4.2V, $V_{RCH}$ = 200mV setting | | 200 | | mV | | R <sub>PMID_PD</sub> | PMID pull-down resistance | V <sub>PMID</sub> = 3.6V | | 25 | | Ω | | VDD | | | | | | | | $V_{DD}$ | VDD LDO output voltage | V <sub>BAT</sub> = 3.6V, V <sub>IN</sub> = 0V, 0 < I <sub>LOAD_VDD</sub> < 10mA | | 1.8 | | V | | I <sub>LOAD_VD</sub> | Maximum VDD External load capability | V <sub>PMID</sub> > 3V | | | 10 | mA | | LS/LDO | I | | | | 0.0 | | | | Input voltage range for Load switch Mode | | 0.8 | | 6.2 | V | | V <sub>INLS</sub> | Input voltage range for LDO Mode | | 2.2 or<br>V <sub>LDO</sub> +<br>500mV | | 6.2 | V | | | LDO programmable output voltage range | | 0.6 | | 3.7 | V | | $V_{LDO}$ | LDO sutsut secures: | T <sub>J</sub> = 25°C | -2 | | 2 | % | | | LDO output accuracy | V <sub>LDO</sub> = 1.8V, V <sub>INLS</sub> =3.6V. I <sub>LOAD</sub> = 1mA | -3 | | 3 | % | | ΔV <sub>OUT</sub> /<br>ΔΙ <sub>ΟUT</sub> | DC Load Regulation | 0°C < T <sub>J</sub> < 85°C, 1 mA < I <sub>OUT</sub> < 150mA,<br>V <sub>LDO</sub> = 1.8V | | 1.2 | | % | | ΔV <sub>OUT</sub> /<br>ΔV <sub>IN</sub> | DC Line Regulation | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}$ , Over $\text{V}_{\text{INLS}}$ range, $\text{I}_{\text{OUT}} = 100\text{mA}$ , $\text{V}_{\text{LDO}} = 1.8\text{V}$ | | 0.5 | | % | | R <sub>DOSN_LD</sub> | Switch On resistance | V <sub>INLS</sub> = 3.6V | | 250 | 450 | mΩ | | R <sub>DSCH_LS</sub> | Discharge FET On-resistance for LS | V <sub>INLS</sub> = 3.6V | | 40 | | Ω | | LDO | | | 200 | 200 | | mA | | I <sub>OCL_LDO</sub> | Output Current Limit | V <sub>LS/LDO</sub> = 0V | 200 | 300 | | шл | | | Output Current Limit LDO VINLS quiescent current in LDO mode | $V_{LS/LDO} = 0V$ $V_{BAT} = V_{INLS} = 3.6V$ | 200 | 0.9 | | μА | ## 8.5 Electrical Characteristics (continued) $V_{IN}$ = 5V, $V_{BAT}$ = 3.6V. -40°C < $T_J$ < 125°C unless otherwise noted. Typical data at $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|---------------------------|------| | ADC | | | | | | | | Resolutio<br>n | Bits reported by ADC | | | 16 | | Bits | | | | ADC_SPEED = 00 | | 24 | | ms | | t <sub>ADC CON</sub> | Conversion-time | ADC_SPEED = 01 | | 12 | | ms | | V<br>V | Conversion-time | ADC_SPEED = 10 | | 6 | | ms | | | | ADC_SPEED = 11 | | 3 | | ms | | Resolutio | Effective Resolution | ADC_SPEED = 00 | | 12 | | Bits | | n | Ellective Resolution | ADC_SPEED = 10 | | 10 | | Bits | | | ADC TS Accuracy | ADC_SPEED = 00, V <sub>TS</sub> = 0.4V, -10°C < T <sub>J</sub> < 85°C | -1 | | 1 | % | | Accuracy | ADC ADCIN Accuracy | ADC_SPEED = 00, V <sub>ADCIN</sub> = 0.4V, -10°C<br>< T <sub>J</sub> < 85°C | -1 | | 1 | % | | | ADC VBAT Accuracy | ADC_SPEED = 00, V <sub>BAT</sub> = 4.2V, -10°C < T <sub>J</sub> < 85°C | -0.4 | | 0.4 | % | | BATTERY | PACK NTC MONITOR | | | | | | | V <sub>HOT</sub> | High temperature threshold | V <sub>TS</sub> falling, -10°C < T <sub>J</sub> < 85°C | 0.182 | 0.185 | 0.189 | V | | $V_{WARM}$ | Warm temperature threshold | V <sub>TS</sub> falling, -10°C < T <sub>J</sub> < 85°C | 0.262 | 0.265 | 0.268 | V | | $V_{COOL}$ | Cool temperature threshold | V <sub>TS</sub> rising, -10°C < T <sub>J</sub> < 85°C | 0.510 | 0.514 | 0.518 | V | | V <sub>COLD</sub> | Cold temperature threshold | V <sub>TS</sub> rising, -10°C < T <sub>J</sub> < 85°C | 0.581 | 0.585 | 0.589 | ٧ | | V <sub>OPEN</sub> | TS Open threshold | V <sub>TS</sub> rising, -10°C < T <sub>J</sub> < 85°C | | 0.9 | | V | | V <sub>HYS</sub> | Threshold hysteresis | | | 4.7 | | mV | | I <sub>TS_BIAS</sub> | TS bias current | -10°C < T <sub>J</sub> < 85°C | 78.4 | 80 | 81.6 | μΑ | | PROTEC | TION | | | | | | | $V_{UVLO}$ | IN active threshold voltage | V <sub>IN</sub> rising | | 3.4 | | V | | VUVLO | in active tilleshold voltage | V <sub>IN</sub> falling | | 3.25 | | V | | | Battery undervoltage Lockout Threshold Voltage | Programmable range, 150 mV Hysteresis | 2.4 | | 3 | V | | $V_{BATUVLO}$ | Accuracy | | -3 | | 3 | % | | | Battery undervoltage Lockout Threshold Voltage at Power Up | V <sub>BAT</sub> rising, V <sub>IN</sub> = 0V, T <sub>J</sub> = 25°C | | 3.15 | | V | | V <sub>SLP_ENT</sub> | Sleep Entry Threshold (V <sub>IN</sub> - V <sub>BAT</sub> ) | 2.0V < V <sub>BAT</sub> < V <sub>BATREG</sub> , V <sub>IN</sub> falling | | 80 | | mV | | V <sub>SLP_EXIT</sub> | Sleep Exit Threshold (V <sub>IN</sub> - V <sub>BAT</sub> ) | 2.0V < V <sub>BAT</sub> < V <sub>BATREG</sub> | | 130 | | mV | | | | V <sub>IN</sub> rising | 6.05 | 6.2 | 6.5 | ٧ | | $V_{OVP}$ | Input Supply Over Voltage Threshold | V <sub>IN</sub> falling (125mV hysteresis) | | 6.1 | | V | | I <sub>BAT_OCP</sub> | Battery Over Current Threshold<br>Programmable range | I <sub>BAT_OCP</sub> increasing | 1200 | | 1600 | mA | | _ | Current Limit Accuracy | | -30 | | 30 | % | | T <sub>SHUTDO</sub><br>wn | Thermal shutdown trip point | | | 125 | | °C | | T <sub>HYS</sub> | Thermal shutdown trip point hysteresis | | | 15 | | °C | | I <sup>2</sup> C INTER | RFACE (SCL and SDA) | | | | | | | | I <sup>2</sup> C Frequency | | 100 | | 400 | kHz | | V <sub>IL</sub> | Input Low threshold level | V <sub>PULLUP</sub> = V <sub>IO</sub> = 1.8V | | | 0.25 *<br>V <sub>IO</sub> | V | ## 8.5 Electrical Characteristics (continued) $V_{IN}$ = 5V, $V_{BAT}$ = 3.6V. -40°C < $T_J$ < 125°C unless otherwise noted. Typical data at $T_J$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------|-----------------------------------------------------------------------|---------------------------|-----|---------------------------|------| | V <sub>IH</sub> | Input High Threshold level | V <sub>PULLUP</sub> = V <sub>IO</sub> = 1.8V | 0.75 *<br>V <sub>IO</sub> | | | V | | V <sub>OL</sub> | Output Low threshold level | V <sub>PULLUP</sub> = V <sub>IO</sub> = 1.8V, I <sub>LOAD</sub> = 5mA | | | 0.25 *<br>V <sub>IO</sub> | V | | I <sub>LKG</sub> | High-level leakage Current | V <sub>PULLUP</sub> = V <sub>IO</sub> = 1.8V | | | 1 | μA | | /MR INP | JT | | | | | | | R <sub>PU</sub> | Internal pull up resistance | | 90 | 125 | 170 | kΩ | | $V_{IL}$ | /MR Input Low threshold level | V <sub>BAT</sub> > V <sub>BUVLO</sub> | | | 0.3 | V | | /INT, /PG | OUTPUTS | | • | | | | | V <sub>OL</sub> | Output Low threshold level | V <sub>PULLUP</sub> = V <sub>IO</sub> = 1.8V, I <sub>LOAD</sub> = 5mA | | | 0.25 *<br>V <sub>IO</sub> | V | | I <sub>LKG</sub> | /INT Hi level leakage Current | High Impedance, V <sub>PULLUP</sub> = V <sub>IO</sub> = 1.8V | | | 1 | μA | | /CE, /LP | INPUTS | | • | | | | | R <sub>PDOWN</sub> | /CE pull down resistance | | | 900 | | kΩ | | V <sub>IL</sub> | Input Low threshold level | V <sub>IO</sub> = 1.8V | | | 0.45 | V | | V <sub>IH</sub> | /CE Input High Threshold level | V <sub>IO</sub> = 1.8V | 1.35 | | | V | ## 8.6 Timing Requirements | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|----------------------------------------------------------------------------|-------------------------------------|------|--------|---------------------|------| | BATTERY | CHARGE TIMERS | | | | | | | t <sub>MAXCHG</sub> | Charge safety timer | Programmable range | 180 | | 720 | min | | t <sub>PRECHG</sub> | Precharge safety timer | | | 0.25 * | t <sub>MAXCHG</sub> | | | WATCHD | OG TIMERS | | | | | | | t <sub>WATCHDO</sub><br>G_SW | SW Watchdog timer | | 25 | 50 | | s | | t <sub>HW_RESE</sub><br>T_WD | HW reset watchdog timer | HWRESET_14S_WD = 1 | | | 14 | s | | LDO | | | · | | | | | t <sub>ON_LDO</sub> | Turn ON time | 100mA load, to 90% V <sub>LDO</sub> | | 500 | | μs | | t <sub>OFF_LDO</sub> | Turn OFF time | 100mA load, to 10% V <sub>LDO</sub> | | 30 | | μs | | t <sub>PMID_LDO</sub><br>_DELAY | Delay between PMID and LDO enable during power up | Startup | | 20 | | ms | | PUSHBU | TTON TIMERS (/MR) | | | | | | | + | WAKE1 Timer. Time from /MR falling edge to INT being asserted. | MR_WAKE1_TIMER = 0 | 106 | 125 | 144 | ms | | t <sub>WAKE1</sub> | | MR_WAKE1_TIMER = 1 | 425 | 500 | 575 | ms | | t | WAKE2 Timer. Time from /MR falling | MR_WAKE2_TIMER = 0 | 0.85 | 1 | 1.15 | s | | t <sub>WAKE2</sub> | edge to INT being asserted. | MR_WAKE2_TIMER = 1 | 1.7 | 2 | 2.3 | s | | | | MR_RESET_WARN = 00 | 0.42 | 0.5 | 0.58 | s | | t <sub>RESET_W</sub> | RESET_WARN Timer. Time prior to HW RESET or entering shipmode with MR | MR_RESET_WARN = 01 | 0.85 | 1 | 1.15 | S | | ARN | press | MR_RESET_WARN = 10 | 1.27 | 1.5 | 1.73 | s | | | | MR_RESET_WARN = 11 | 1.7 | 2 | 2.3 | s | | | | MR_HW_RESET = 00 | 3.4 | 4 | 4.6 | s | | t <sub>HW_RESE</sub> | HW RESET Timer. Time from /MR falling edge to HW Reset or PMID falling for | MR_HW_RESET = 01 | 6.8 | 8 | 9.2 | S | | т | shipmode entry | MR_HW_RESET = 10 | 8.5 | 10 | 11.5 | s | | | - | MR_HW_RESET = 11 | 11.9 | 14 | 16.1 | S | | | | | - | | | | ## 8.6 Timing Requirements (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------------------------------|---------------------------------------------------|------|-----|------|------| | | | AUTOWAKE = 00 | 0.52 | 0.6 | 0.68 | s | | t <sub>RESTART(</sub> | | AUTOWAKE = 01 | 1.05 | 1.2 | 1.35 | s | | AUTOWAKE | Reset to PMID power up | AUTOWAKE = 10 | 2.11 | 2.4 | 2.69 | s | | ļ′ | | AUTOWAKE = 11 | 4.4 | 5 | 5.6 | s | | PROTECT | TION | | | | | | | t <sub>DGL_SLP</sub> | Deglitch time for supply rising above V <sub>SLP</sub> + V <sub>SLP_HYS</sub> | | | 120 | | μs | | t <sub>DGL_OVP</sub> | Deglitch time for V <sub>OVP</sub> Threshold | VIN falling below V <sub>OVP</sub> | | 32 | | ms | | t <sub>DGL_OCP</sub> | Battery OCP deglitch time | | | 30 | | μs | | t <sub>REC_SC</sub> | Recovery time, BAT Short Circuit during Discharge Mode | | | 250 | | ms | | t <sub>RETRY_SC</sub> | Retry window for PMID or BAT short circuit recovery | | | 2 | | s | | t <sub>DGL_SHT</sub> | Deglitch time, Thermal shutdown | T <sub>J</sub> rising above T <sub>SHUTDOWN</sub> | | 10 | | μs | | I2C INTER | RFACE | | | - | · | | | t <sub>WATCHDO</sub> | I <sup>2</sup> C interface reset timer for host | When enabled | | 50 | | s | | t <sub>I2CRESET</sub> | I <sup>2</sup> C interface inactive reset timer | | | 500 | | ms | | INPUT PII | NS (/CE and /LP) | | | | | | | t <sub>LP_EXIT_I</sub> | Time for device to exit Low-power mode and allow I <sup>2</sup> C communication | V <sub>IN</sub> = 0V. | | | 1 | ms | ## 8.7 Typical Characteristics $C_{IN}$ = 1 $\mu$ F, $C_{PMID}$ = 10 $\mu$ F, $C_{LSLDO}$ = 2.2 $\mu$ F, $C_{BAT}$ = 1 $\mu$ F (unless otherwise specified) ## 8.7 Typical Characteristics (continued) $C_{IN}$ = 1 $\mu$ F, $C_{PMID}$ = 10 $\mu$ F, $C_{LSLDO}$ = 2.2 $\mu$ F, $C_{BAT}$ = 1 $\mu$ F (unless otherwise specified) ## 9 Detailed Description #### 9.1 Overview The BQ25157 IC is a highly programmable battery management device that integrates a 500-mA linear charger for single cell Li-Ion batteries, a 16-bit ADC, a general purpose LDO that may be configured as a load switch, and a push-button controller. Through it's I<sup>2</sup>C interface the host may change charging parameters such as battery regulation voltage and charge current, and obtain detailed device status and fault information. The host may also read ADC measurements for battery and input voltage among other parameters, including the ADCIN pin voltage. The push-button controller allows the user to reset the system without any intervention from the host and wake up the device from Ship Mode. ## 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Linear Charger and Power Path The BQ25157 IC integrates a linear charger that allows the battery to be charged with a programmable charge current of up to 500 mA. In addition to the charge current, other charging parameters can be programmed through I<sup>2</sup>C such as the battery regulation voltage, pre-charge current, termination current, and input current limit current. The power path allows the system to be powered from PMID, even when the battery is dead or charging, by drawing power from IN pin. It also prioritizes the system load connected to PMID, reducing the charging current, if necessary, in order to support the load when input power is limited. If the input supply is removed and the battery voltage level is above V<sub>BATUVLO</sub>, PMID will automatically and seamlessly switch to battery power. There are several control loops that influence the charge current: constant current loop (CC), constant voltage loop (CV), input current limit, VDPPM, and VINDPM. During the charging process, all loops are enabled and the one that is dominant takes control regulating the charge current as needed. The charger input has back to back blocking FETs to prevent reverse current flow from PMID to IN. They also integrate control circuitry regulating the input current and prevents excessive currents from being drawn from the IN power supply for more reliable operation. The device supports multiple battery regulation voltage regulation settings ( $V_{BATREG}$ ) and charge current ( $I_{CHARGE}$ ) options to support multiple battery chemistries for single-cell applications. Product Folder Links: BQ25157 A more detailed description of the charger functionality is presented in the following sections of this document. #### 9.3.1.1 Battery Charging Process The following diagram summarizes the charging process of the BQ25157 charger. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 図 9-1. BQ25157 Charger Flow Diagram When a valid input source is connected ( $V_{IN} > V_{UVLO}$ and $V_{BAT} + V_{SLP} < V_{IN} < V_{OVP}$ ), the state of the $\overline{CE}$ pin determines whether a charge cycle is initiated. When the $\overline{CE}$ input is high and a valid input source is connected, the battery charge FET is turned off, preventing any kind of charging of the battery. A charge cycle is initiated when the CHARGE\_DISABLE bit is written to 0 and $\overline{CE}$ pin in low. $\overline{\&}$ 9-1 shows the $\overline{CE}$ pin and bit priority to enable/disable charging. 表 9-1. Charge Enable Function Through CE Pin and CE Bit | CE PIN | CHARGE _DISABLE BIT | CHARGING | |--------|---------------------|----------| | 0 | 0 | Enabled | | 0 | 1 | Disabled | | 1 | 0 | Disabled | | 1 | 1 | Disabled | 図 9-2. BQ25157 Typical Charge Cycle #### 9.3.1.1.1 Pre-Charge In order to prevent damage to the battery, the device will charge the battery at a much lower current level when the battery voltage ( $V_{BAT}$ ) is below the $V_{LOWV}$ level. The pre-charge current ( $I_{PRECHARGE}$ ) can be programmed through $I^2C$ . Once the battery voltage reaches $V_{LOWV}$ , the charger will then operate in Fast Charge Mode, charging the battery at $I_{CHARGE}$ . During pre-charge, the safety timer is set to 25% of the safety timer value during fast charge. #### 9.3.1.1.2 Fast Charge The charger has two main control loops that control charging when $V_{BAT} > V_{LOWV}$ : the Constant Current (CC) and Constant Voltage (CV) loops. When the CC loop is dominant, typically when $V_{BAT} < V_{BATREG} - 50$ mV, the battery is charged at the maximum charge current level $I_{CHARGE}$ , unless there is a TS fault condition (JEITA operation), thermal charge current foldback is active, VINDPM is active, or DPPM is active. (See respective sections for details on these modes of operation.) Once the battery voltage approaches the $V_{BATREG}$ level, the CV loop becomes more dominant and the charging current starts tapering off as shown in $\boxtimes$ 9-2. Once the charging current reaches the termination current ( $I_{TERM}$ ) charging is stopped. Note that to ensure that the battery is charged to $V_{BATREG}$ level, the regulated PMID voltage should be set to at least 200mV above $V_{BATREG}$ . #### 9.3.1.1.3 Pre-Charge to Fast Charge Transitions and Charge Current Ramping Whenever a change in the charge current setting is triggered, whether it occurs due to $I^2C$ programming by the host, Pre-Charge/Fast Charge transition or JEITA TS control, the device will temporarily disable charging (for $\sim 1$ ms) before updating the charge current value. #### 9.3.1.1.4 Termination The device will automatically terminate charging once the charge current reaches I<sub>TERM</sub>, which is programmable through I<sup>2</sup>C. After termination the charger will operate in high impedance mode, disabling the BATFET to disconnect the battery. Power is provided to the system (PMID) by IN supply as long and $V_{IN} > V_{UVLO}$ and $V_{BAT} + V_{SLP} < V_{IN} < V_{OVP}$ . Termination is only enabled when the charger CV loop is active in fast charge operation. No termination will occur if the charge current reaches I<sub>TERM</sub> while VINDPM or DPPM is active as well as the thermal regulation loop. Termination is also disabled when operating in the TS WARM region. The charger only goes to termination when the current drops to I<sub>TERM</sub> due to the battery reaching the target voltage and not due to the charge current limitation imposed by the previously mentioned control loops. #### 9.3.1.2 JEITA and Battery Temperature Dependent Charging The charger can be configured through I<sup>2</sup>C setting to provide JEITA support, automatically reducing the charging current and voltage depending on the battery temperature as monitored by an NTC thermistor connected to the BQ25157 TS pin. See セクション 9.3.11 for details. # 9.3.1.3 Input Voltage Based Dynamic Power Management (VINDPM) and Dynamic Power Path Management (DPPM) The VINDPM loop prevents the input voltage from collapsing to a point where charging would be interrupted by reducing the current drawn by charger in order to keep $V_{IN}$ from dropping below $V_{IN\_DPM}$ . Once the IN voltage drops to $V_{IN\_DPM}$ , the VINDPM loops will reduce the input current through the blocking FETs, to prevent the further drop of the supply voltage. The VINDPM function is disabled by default and may be enabled through I<sup>2</sup>C command. The $V_{IN\_DPM}$ threshold is programmable through the I<sup>2</sup>C register from 4.2 V to 4.9 V in 100-mV steps. On the other hand, the DPPM loop prevents the system output (PMID) from dropping below $V_{BAT}$ + 200mV when the sum of the charge current and system load exceeds the BQ21061 input current limit setting. If PMID drops below the DPPM voltage threshold, the charging current is reduced. If PMID continues to drop after BATFET charging current is reduced to zero, the part will enter supplement mode when PMID falls below the supplement mode threshold ( $V_{BAT}$ - $V_{BSUP1}$ ). NOte that DPPM function is disabled when PMID regulation is set to battery tracking. When the device enters these modes, the charge current may be lower than the set value and the corresponding status bits and flags are set. If the 2X timer is set, the safety timer is extended while the loops are active. Additionally, termination is disabled. ## 9.3.1.4 Battery Supplement Mode While in DPPM mode, if the charging current falls to zero and the system load current increases beyond the programmed input current limit, the voltage at PMID reduces further. When the PMID voltage drops below the battery voltage by $V_{BSUP1}$ , the battery supplements the system load. The battery stops supplementing the system load when the voltage on the PMID pin rises above the battery voltage by $V_{BSUP2}$ . During supplement mode, the battery supplement current is not regulated, however, the Battery Over-Current Protection mechanism is active. Battery charge termination is disabled while in supplement mode. #### 9.3.2 Protection Mechanisms #### 9.3.2.1 Input Over-Voltage Protection The input over-voltage protection protects the device and downstream components connected to PMID, and BAT against damage from over-voltage on the input supply. When $V_{IN} > V_{OVP}$ an OVP fault is determined to exist. During the OVP fault, the device turns the input FET off, sends a single 128- $\mu$ s pulse on $\overline{INT}$ , and the Product Folder Links: BQ25157 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback VIN\_OVP\_FAULT FLAG and STAT bits are updated over I2C. Once the OVP fault is removed, the STAT bit is cleared and the device returns to normal operation. The FLAG bit is not cleared until it is read through I<sup>2</sup>C after the OVP condition no longer exists. The OVP threshold for the device is 6.2 V (typ) on powerup either when VIN or VBAT is valid. ## 9.3.2.2 Safety Timer and I<sup>2</sup>C Watchdog Timer At the beginning of the charge cycle, the device starts the safety timer. If charging has not terminated before the programmed safety time, t<sub>MAXCHG</sub>, expires, charging is disabled. The pre-charge safety time, t<sub>PRECHG</sub>, is 25% of $t_{MAXCHG}$ . When a safety timer fault occurs, a single 128-µs pulse is sent on the $\overline{\text{INT}}$ pin and the SAFETY TMR FAULT FLAG bit in the FLAG3 register is updated over I<sup>2</sup>C. The $\overline{CE}$ pin or input power must be toggled in order to reset the safety timer and exit the fault condition. Note that the flag bit will be reset when the bit is read by the host even if the fault has not been cleared. The safety timer duration is programmable using the SAFETY TIMER bits. When the safety timer is active, changing the safety timer duration resets the safety timer. The device also contains a 2X TIMER bit that doubles the timer duration in order to prevent premature safety timer expiration when the charge current is reduced by a high load on PMID (DPPM operation), VIN DPM, thermal regulation, or a NTC (JEITA) condition. When 2X TIMER function is enabled, the timer is allowed to run at half speed when any loop is active other than CC or CV. In addition to the safety timer, the device contains a 50-second I<sup>2</sup>C watchdog timer that monitors the host through the I<sup>2</sup>C interface. The watchdog timer is enabled by default and may be disabled by the host through I<sup>2</sup>C. Once the watchdog timer is enabled, the watchdog timer is started. The watchdog timer is reset by any transaction by the host using the I<sup>2</sup>C interface. If the watchdog timer expires without a reset from the I<sup>2</sup>C interface, all charger parameters registers (ICHARGE, IPRECHARGE, ITERM, VLOWV, etc.) are reset to the default values. #### 9.3.2.3 Thermal Protection and Thermal Charge Current Foldback During operation, to protect the device from damage due to overheating, the junction temperature of the die, T<sub>J</sub>, is monitored. When T<sub>J</sub> reaches T<sub>SHUTDOWN</sub> the device stops operation and is turned off. The device resumes operation when T<sub>J</sub> falls below T<sub>SHUTDOWN</sub> by T<sub>HYS</sub>. During the charging process, to prevent overheating in the device, the device monitors the junction temperature of the die and reduces the charging current at a rate of (0.04 x I<sub>CHARGE</sub> )/°C once T<sub>J</sub> exceeds the thermal foldback threshold, T<sub>REG</sub>. If the charge current is reduced to 0, the battery supplies the current needed to supply the PMID output. The thermal regulation threshold may be set through I<sup>2</sup>C by setting the THERM REG bits to the desired value. To ensure that the system power dissipation is under the limits of the device. The power dissipated by the device can be calculated using 式 1: $$P_{DISS} = P_{PMID} + P_{LS/LDO} + P_{BAT} \tag{1}$$ Where: $$P_{PMID} = (V_{IN} - V_{PMID}) \times I_{IN} \tag{2}$$ $$P_{LS/LDO} = (V_{INLS} - V_{LS/LDO}) \times I_{LS/LDO}$$ (3) $$P_{BAT} = (V_{PMID} - V_{BAT}) \times I_{BAT} \tag{4}$$ Product Folder Links: BQ25157 The die junction temperature, T<sub>J</sub>, can be estimated based on the expected board performance using 式 5: $$T_{J} = T_{A} + \theta_{JA} \times P_{DISS} \tag{5}$$ The $\theta_{JA}$ is largely driven by the board layout. For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics Application Report*. Under typical conditions, the time spent in this state is very short. #### 9.3.2.4 Battery Short and Over Current Protection In order to protect the device from over current and prevent excessive battery discharge current, the BQ25157 detects if the current on the battery FET exceeds $I_{BAT\_OCP}$ . If the short circuit limit is reached for the deglitch time $(t_{DGL\_OCP})$ , the battery discharge FET is turned off and start operating in hiccup mode, re-enabling the BATFET $t_{REC\_SC}$ (250 ms) after being turned off by the over-current condition. If the over-current condition is triggered upon retry for 3 to 7 consecutive times, the BATFET will then remain off until the part is reset or until Vin is connected and valid. If the over-current condition and hiccup operation occurs while in supplement mode where VIN is already present, VIN must be toggled in order for BATFET to be enabled and start another detection cycle. This process protects the internal FET from over current. During this event PMID will likely droop and cause the system to shut down. It is recommended that the host read the Faults Register after waking up to determine the cause of the event. In the case where the battery is suddenly shorted while charging and VBAT drops below $V_{SHORT}$ , a fast comparator quickly reduces the charge current to $I_{PRECHARGE}$ preventing fast charge current to be momentarily injected to the battery while shorted. #### 9.3.2.5 PMID Short Circuit A short on the PMID pin is detected when the PMID voltage drops below 1.6 V (PMID short threshold). PMID short threshold has a 200-mV hysteresis. When this occurs, the input FET temporarily disconnects IN for up to 200 µs to prevent stress on the device if a sudden short condition happens, before allowing a softstart on the PMID output. #### 9.3.3 ADC The device uses a 16-bit ADC to report information on the input voltage, input current, PMID voltage, battery voltage, battery charge current, and TS pin voltage of the device. It can also make measurements from an external source through the ADCIN pin. The host may select the function desired, perform an ADC read, and then read the values in the ADC registers. The details for the register functions are in the セクション 9.5. #### 9.3.3.1 ADC Operation in Active Battery Mode and Low Power Mode When the device is powered by the battery it is imperative that power consumption is minimized in order to maximize battery life. In order to limit the number of ADC conversions, and hence power consumption, the ADC conversions when in Active Battery Mode may be limited to a period determined by the ADC\_READ\_RATE bits. On the case where the ADC\_READ\_RATE is set to Manual Mode, the host will have to set the ADC\_CONV\_START bit to initiate the ADC conversion. Once the ADC conversion is completed and the data is ready, the ADC\_READY flag will be set and an interrupt will be sent to the host. In Low Power Mode the ADC remains OFF for minimal IC power consumption. The host will need to switch to Active Battery Mode (set $\overline{\text{LP}}$ high) before performing an ADC measurement. ## 9.3.3.2 ADC Operation When VIN Present When VIN is present and VDD is powered from VIN, the ADC is constantly active, performing conversions continuously on each channel in round robin fashion. This means that each channel is measured once about every 250ms. The device will not send an interrupt after a conversion is complete since this would force the device to constantly send ADC\_READY interrupts that would overwhelm the host. The host will be able to read the ADC results registers at any time. This is true even when $V_{IN} > V_{OVP}$ . #### 9.3.3.3 ADC Measurements 表 9-2 below lists the ADC measurements done by the ADC. 表 9-2. ADC Measurement Channels | | | FULL LINEAR RANGE | | |-------------|-----------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MEASUREMENT | FULL SCALE RANGE<br>(ABSOLUTE MAX CODE) | (RECOMMENDED<br>OPERATING RANGE) | FORMULA | | VIN | 6 V | 2 V - 5 V | $V_{IN} = \frac{ADCDATA\_VIN^{16bit}}{2^{16}} \times 6V \tag{6}$ | | PMID | 6 V | 2 V - 5 V | $V_{PMID} = \frac{ADCDATA - PMID^{16bit}}{2^{16}} \times 6V \tag{7}$ | | IIN | 750 mA | 0 - 600 mA | For ILIM $\leq$ 150mA: $I_{IN} = \frac{ADCDATA\_IIN^{16bit}}{2^{16}} \times 375mA \tag{8}$ For ILIM >150mA: $I_{IN} = \frac{ADCDATA\_IIN^{16bit}}{2^{16}} \times 750mA \tag{9}$ Note: IIN reading only valid when $V_{IN} > V_{UVLO}$ and $V_{IN} < V_{OVP}$ | | VBAT | 6 V | 2 V - 5 V | $VBAT = \frac{ADCDATA\_VBAT^{16bit}}{2^{16}} \times 6V $ (10) | | TS | 1.2 V | 0 - 1 V | $V_{TS} = \frac{ADCDATA\_TS^{16bit}}{2^{16}} \times 1.2V $ (11) | | ADCIN | 1.2 V | 0 - 1 V | $V_{ADCIN} = \frac{ADCDATA\_ADCIN^{16bit}}{2^{16}} \times 1.2V $ (12) | | % ICHARGE | - | - | $\%I_{\textit{CHARGE}} = \frac{ADCDATA\_ICHG^{16bit}}{0.8 \times 2^{16}} \times 100$ (13) where I <sub>CHARGE</sub> is the charge current setting. Note that if the device is in pre-charge or in the TS COLD region, I <sub>CHARGE</sub> will be the current set by the IPRECHRG and TS_ICHRG bits respectively. | ## 9.3.3.4 ADC Programmable Comparators The BQ25157 has three programmable ADC comparators that may be used to monitor any of the ADC channels as configured through the ADCTRL0 and ADCCTRL1 registers. The comparators will send an interrupt whenever the ADC measurement the comparator is monitoring crosses the thresholds programmed in their respective ADC\_ALARM\_COMPx registers in the direction indicated by the x\_ADCALARM\_ABOVE bit. The comparators are only 12 bit compared to the 16 bits reported by the ADC, so only the first 12 bits of the ADC measurements are used to make the comparison. Note that the interrupts are masked by default and must be unmasked by the host to use this function. When configuring the ADC comparators, it is recommended to first disable the comparator through the ADCCTRLx registers and allow the ADC to complete a measurement on the desired channel before enabling or reconfiguring the comparator by setting the ADC\_COMPx\_2:0 bits to the desired channel. This would prevent the comparator from sending an interrupt based on an outdated ADC reading when the comparator is enabled or reconfigured, especially in battery only operation where the ADC is not continuously performing measurements in all the channels. #### 9.3.4 VDD LDO The device integrates a low current always-on LDO that serves as the digital I/O supply to the device. This LDO is supplied by VIN or by BAT. The end user may be able to draw up to 10 mA of current through the VDD pin to power a status LED or provide an IO supply. The VDD LDO will remain on through all power states with the exception of Ship Mode. #### 9.3.5 Load Switch/LDO Output and Control The device integrates a low Iq load switch which can also be used as a regulated output. The LDO/LS has a dedicated input pin VINLS and can support up to 150 mA of load current. The LS/LDO may be enabled/disabled through I<sup>2</sup>C. The output voltage is programmable using the LS\_LDO bits in the registers. To limit voltage drop or voltage transients, a small ceramic capacitor must be placed close to VINLS pin. The output voltage is programmable using the LS\_LDO bits in the registers. The LS/LDO voltage is calculated using the following equation: $V_{LSLDO} = 0.6 \text{ V} + LS_{LDOCODE} \times 100 \text{ mV}$ up to 3.7 V. All higher codes will set the output to 3.7 V. | per our new control | | | | | | | | | | |---------------------|-----------|---------------|--|--|--|--|--|--|--| | I2C EN_LS_LDO | LS_CONFIG | LS/LDO OUTPUT | | | | | | | | | 0 | 0 | Pulldown | | | | | | | | | 0 | 1 | Pulldown | | | | | | | | | 1 | 0 | LDO | | | | | | | | | 1 | 1 | Load Switch | | | | | | | | 表 9-3. LDO Mode Control The current capability of the LDO will depend on the VINLS input voltage and the programmed output voltage. When the LS/LDO output is disabled through the register, an internal pull-down will discharge the output. The LDO has output current limit protection, limiting the output current in the event of a short in the output. When the LDO output current limit trips and is active for at least 1 ms, the device will set a flag and send an interrupt to the host. The LDO may be set to operate as a load switch by setting the LS\_SWITCH\_CONFG bit. Note that in order to change the configuration the LDO must be disabled first, then the LS\_SWITCH\_CONFG bit is set for it to take effect. This is not the case when updating the LDO output voltage which can be done on the fly without the need of disabling the LDO first. #### 9.3.6 PMID Power Control The BQ25157 offers the option to control PMID through the I $^2$ C PMID\_MODE bits. These bits can force PMID to be supplied by BAT instead of IN, even if $V_{IN} > V_{BAT} + V_{SLP}$ . They can also disconnect PMID, pulling it down or leaving it floating. $\frac{1}{2}$ 9-4 shows the expected device behavior based on the PMID\_MODE setting as detailed in $\frac{1}{2}$ 9-4 below. 表 9-4. PMID\_MODE Control | PMID_MODE | DESCRIPTION | PMID SUPPLY | PMID PULL-DOWN | |------------------------|------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 Normal Operation | | IN or BAT | Off | | 01 | 01 Force BAT Power | | Off | | 10 PMID Off - Floating | | None | Off | | 11 | PMID Off - Pulled Down | None | On | | | 00<br>01 | PMID_MODE DESCRIPTION 00 Normal Operation 01 Force BAT Power 10 PMID Off - Floating | PMID_MODE DESCRIPTION PMID SUPPLY 00 Normal Operation IN or BAT 01 Force BAT Power BAT 10 PMID Off - Floating None | Product Folder Links: BQ25157 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 23 #### $PMID_MODE = 00$ This is the default state/normal operation of the device. PMID will be powered from IN if VIN is valid or it will be powered by BAT. PMID will only be disconnected from IN or BAT and pulled down when a HW Reset occurs or the device goes into Ship Mode. #### $PMID_MODE = 01$ When this configuration is set, PMID will be powered by BAT if V<sub>BAT</sub> >V<sub>BATUVLO</sub> regardless of VIN or CE state. This allows the host to minimize the current draw from the adapter while it is still connected to the system. If PMID\_MODE = 01 is set while $V_{BAT} < V_{BATUVLO}$ , the PMID\_MODE = 01 setting will be ignored and the device will go to PMID\_MODE = 00. If VBAT drops below VBATUVLO while PMID\_MODE = 01 the device will automatically switch to PMID MODE=00. This prevents the device from needing a POR in order to restore power to the system and allow battery charging. If PMID MODE = 01 is set during charging, charging will be stopped and the battery will start to provide power to PMID as needed. #### PMID MODE = 10 When this configuration is set, PMID will be disconnected from the supply (IN or BAT) and left floating. VDD and the digital remain on and active. The LDO will be disabled. When floating, PMID can only be forced to a voltage up to VBAT level. Note that this mode can only be exited through I<sup>2</sup>C or MR HW Reset. #### PMID MODE = 11 When this configuration is set, PMID will be disconnected from the supply (IN or BAT)and pulled down to ground. VDD and the digital remain on and active. The LDO will be disabled. Note that this mode can only be exited through I<sup>2</sup>C or MR HW Reset. #### 9.3.7 MR Wake and Reset Input The MR input has three main functions in the BQ25157. First, it serves as a means to wake the device from Ship Mode. Second, it serves as a short button press detector, sending an interrupt to the host when the button driving the MR pin has been pressed for a given period of time. This allows the implementation of different functions in the end application such as menu selection and control. And finally it serves as a means to get the BQ25157 to reset the system by performing a power cycle (shut down PMID and automatically powering it back on) or go to Ship Mode after detecting a long button press. The timing for the short and long button press duration is programmable through I<sup>2</sup>C for added flexibility and allow system designers to customize the end user experience of a specific application. Note that if a specific timer duration is changed through I<sup>2</sup>C while that timer is active and has not expired, the new programmed value will be ignored until the timer expires and/or is reset by $\overline{MR}$ . The $\overline{MR}$ input has an internal pull-up to BAT. #### 9.3.7.1 MR Wake or Short Button Press Functions There are two programmable wake or short button press timers, WAKE1 and WAKE2. When the MR pin is held low for t<sub>WAKE2</sub> the device sends an interrupt (128 µs active low pulse in the INT pin) and sets the MRWAKE1 TIMEOUT flag when it expires. If the MR pin continues to be driven low after WAKE1 and the WAKE2 timer expires, the BQ25157sends a second interrupt and sets the MRWAKE2 TIMOUT flag. WAKE1 is used as the timer to wake the device from ship mode. WAKE2's only function is to send the interrupt and has no effect on other BQ25157 functions. These flags are not cleared until they have been read by the host. Note that interrupts are only sent when the flags are set and the flags must be cleared in order for another interrupt to be sent upon MR press. The timer durations can be set through the MR WAKEX TIMER bits in the MRCTRL Register section. One of the main $\overline{MR}$ functions is to wake the device from Ship Mode when the $\overline{MR}$ is asserted. The device will exit the Ship Mode when the $\overline{MR}$ pin is held low for at least $t_{WAKE2}$ . Immediately after the $\overline{MR}$ is asserted, VDD will be enabled and the digital will start the WAKE counter. If the MR signal remains low until after the WAKE2 timer expires, the device will power up PMID and LDO (If enabled) completing the exit from the ship mode. If the MR signal goes high before the WAKE2 timer expires, the device will go back to the Ship Mode operation, never powering up PMID or the LDO. Note that if the MR pin remains low after exiting Ship Mode the wake interrupts will not be sent and the long button press functions like HW reset will not occur until the MR pin is toggled. In the Product Folder Links: BQ25157 Copyright © 2023 Texas Instruments Incorporated case where a valid $V_{IN}$ ( $V_{IN} > V_{UVLO}$ ) is connected prior to WAKE2 timer expiring, the device will exit the ship mode immediately regardless of the $\overline{MR}$ or wake timer state. $\boxtimes$ 9-3 and $\boxtimes$ 9-4 show these different scenarios. 図 9-3. MR Wake from Ship Mode (MR\_LPRESS\_ACTION = Ship Mode, VIN not valid) 図 9-4. MR Wake from Ship Mode - VIN Dependencies #### 9.3.7.2 MR Reset or Long Button Press Functions The BQ25157 device may be configured to perform a system hardware reset (Power Cycle/Autowake), go into Ship Mode, or simply do nothing after a long button press (for example, when the $\overline{\text{MR}}$ pin is driven low until the MR\_HW\_RESET timer expires). The action taken by the device when the timer expires is configured through the MR\_LPRESS\_ACTION bits in the ICCTRL1 Register section. Once the MR\_HW\_RESET timer expires the device immediately performs the operation set by the MR\_LPRESS\_ACTION bits. The BQ25157 sends an interrupt to the host when the device detects that $\overline{\text{MR}}$ has been pressed for a period that is within $t_{\text{RESET\_WARN}}$ from reaching $t_{\text{HW\_RESET}}$ . This may warn the host that the button has been pressed for a period close to $t_{\text{HW\_RESET}}$ which would trigger a HW Reset or used as another button press timer interrupt like the WAKE1 and WAKE2 timers. This interrupt is sent before the MR\_HW\_RESET timer expires and sets the MRRESET\_WARN flag. The $t_{RESET\_WARN}$ may be set through $I^2C$ by the MR\_RESET\_WARN bits in the MRCTRL register. The host may change the reset behavior at any time after $\overline{MR}$ going low and prior to the MR\_HW\_RESET timer expiring. It may not change it however from another behavior to a HW reset (Power Cycle/Autowake) since a HW reset can be gated by other condition requirements, such as a valid VIN presence (controlled by MR\_RESET\_VIN bit), throughout the whole duration of the button press. This flexibility allows the host to abort any reset or power shutdown to the system by overriding a long button press command. A HW reset may also be started by setting the HW\_RESET bit. Note that during a HW reset , VDD remains on. 図 9-5. MR Wake and Reset Timing with VIN Present or BAT Active Mode When MR\_LPRESS\_ACTION = 00 図 9-6. MR Wake and Reset Timing Active Mode When MR\_LPRESS\_ACTION = 1x (Ship Mode) and Only BAT is Present #### 9.3.8 14-Second Watchdog for HW Reset The BQ25157 integrates a 14-second watchdog timer that makes the BQ25157 perform a HW reset/power cycle if no $I^2C$ transaction is detected within 14 seconds of a valid adapter being connected. If the adapter is connected and the host responds with an $I^2C$ transaction before the 14-second watchdog window expires, the part continues in normal operation. The 14-second watchdog is disabled by default and may be enabled through $I^2C$ by setting the HWRESET\_14S\_WD bit. $\boxed{2}$ 9-7 shows the basic functionality of this feature. 図 9-7. 14-Second Watchdog for HW Reset Behavior ## 9.3.9 Faults Conditions and Interrupts (INT) The device contains an open-drain output that signals an interrupt and is valid only after the device has completed start-up into a valid state. If the part starts into a fault, interrupts will not be sent. The $\overline{\text{INT}}$ pin is normally in high impedance and is pulled low for 128 µs when an interrupt condition occurs. When a fault or status change occurs or any other condition that generates an interrupt such as CHARGE\_DONE, a 128-µs pulse (interrupt) is sent on $\overline{\text{INT}}$ to notify the host. All interrupts may be masked through $I^2\text{C}$ . If the interrupt condition occurs while the interrupt is masked an interrupt pulse will not be sent. If the interrupt is unmasked while the fault condition is still present, an interrupt pulse will not be sent until the $\overline{\text{INT}}$ trigger condition occurs while unmasked. ## 9.3.9.1 Flags and Fault Condition Response 表 9-5 below details the BQ25157 behavior when a fault condition occurs. ## 表 9-5. Interrupt Triggers and Fault Condition Response | | | INTERRUPT<br>TRIGGER | | CHARGER | - | | | |-------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------|------------------------------|--------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | FAULT / FLAG | DESCRIPTION | BASED ON<br>STATUS BIT<br>CHANGE | CHARGER<br>BEHAVIOR | CHARGER<br>SAFETY TIMER | LS/LDO<br>BEHAVIOR | PMID<br>BEHAVIOR | NOTES | | CHRG_CV_FLA<br>G | Set when<br>charger enters<br>Constant Voltage<br>operation | Rising Edge | Enabled | No effect | N/A | IN powered if V <sub>IN</sub> is valid | | | CHARGE_DONE<br>_FLAG | Set when charger reaches termination | Rising Edge | Paused-<br>Charging<br>resumes with<br>VIN or CE toggle<br>or when V <sub>RCH</sub> is<br>reached | Reset | N/A | IN powered if V <sub>IN</sub> is valid | | | IINLIM_ACTIVE_<br>FLAG | Set when Input<br>Current Limit<br>loop is active | Rising Edge | Enabled.<br>Reduced charge<br>current. | Doubled if option is enabled | N/A | IN powered VIN powered unless supplement mode condition is met. | | | VDPPM_ACTIVE<br>_FLAG | Set when DPPM loop is active | Rising Edge | Enabled.<br>Reduced charge<br>current. | Doubled if option is enabled | N/A | VIN powered<br>unless<br>supplement<br>mode condition<br>is met. | | | VINDPM_ACTIV<br>E_FLAG | Set when<br>VINDPM loop is<br>active | Rising Edge | Enabled.<br>Reduced charge<br>current. | Doubled if option is enabled | N/A | VIN powered<br>unless<br>supplement<br>mode condition<br>is met. | | | THERMREG_AC<br>TIVE | Set when<br>Thermal Charge<br>Current Foldback<br>(Thermal<br>Regulation) loop<br>is active | Rising Edge | Enabled.<br>Reduced charge<br>current. | Doubled if option is enabled | N/A | VIN powered<br>unless<br>supplement<br>mode condition<br>is met. | | | VIN_PGOOD_FL<br>AG | Set when VIN<br>changes PGOOD<br>status | Rising and Falling Edge | If VIN_PGOOD_S TAT is low, charging is disabled. | Reset | N/A | VIN powered (if<br>VIN_PGOOD_S<br>TAT=1) unless<br>PMID_MODE is<br>not 00. | Interrupt will not<br>be sent if device<br>powers up with<br>VIN_PGOOD<br>condition and<br>V <sub>BAT</sub> <<br>V <sub>BATUVLO</sub> | | VIN_OVP_FAUL<br>T_FLAG | Set when V <sub>IN</sub> > V <sub>OVP</sub> | Rising Edge | Charging is paused until condition disappears | Reset | N/A | BAT powered | | | BAT_OCP_FAUL<br>T_FLAG | Set when I <sub>BAT</sub> > I <sub>BATOCP</sub> | Rising Edge | Disabled (BAT only condition) | N/A | N/A | Disconnect BAT | | | BAT_UVLO_FAU<br>LT_FLAG | Set when V <sub>BAT</sub> < V <sub>BATUVLO</sub> | Rising Edge | Enabled | No effect | N/A | IN powered of V <sub>IN</sub> is valid | | | TS_COLD_FLAG | Set when V <sub>TS</sub> > V <sub>TS_COLD</sub> | Rising Edge | Charging paused until condition is cleared | Paused | N/A | IN powered of V <sub>IN</sub> is valid | | | TS_COOL_FLA<br>G | $\begin{array}{c} \text{Set when} \\ V_{\text{TS\_COLD}} > V_{\text{TS}} > \\ V_{\text{TS\_COOL}} \end{array}$ | Rising Edge | Enabled.<br>Reduced charge<br>current. | Doubled if option is enabled | N/A | IN powered of V <sub>IN</sub> is valid | | Product Folder Links: BQ25157 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 表 9-5. Interrupt Triggers and Fault Condition Response (continued) | ऋ 9-5. Interrupt Triggers and Fault Condition Response (continued) | | | | | | | | |--------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------|----------------------------------------|-------| | FAULT / FLAG | DESCRIPTION | INTERRUPT<br>TRIGGER<br>BASED ON<br>STATUS BIT<br>CHANGE | CHARGER<br>BEHAVIOR | CHARGER<br>SAFETY TIMER | LS/LDO<br>BEHAVIOR | PMID<br>BEHAVIOR | NOTES | | TS_WARM_FLA<br>G | Set when V <sub>TS_HOT</sub> < V <sub>TS</sub> < V <sub>TS_WARM</sub> | Rising Edge | Enabled. Reduce<br>battery<br>regulation<br>voltage. | No effect | N/A | IN powered of V <sub>IN</sub> is valid | | | TS_HOT_FLAG | Set when V <sub>TS</sub> < V <sub>HOT</sub> | Rising Edge | Charging paused until condition is cleared | Paused | N/A | IN powered of V <sub>IN</sub> is valid | | | ADC_READY_F<br>LAG | Set when ADC conversion is completed | Rising Edge | N/A | N/A | N/A | N/A | | | COMP1_ALARM<br>_FLAG | Set when ADC<br>measurement<br>meets<br>programmed<br>condition | Rising Edge | N/A | N/A | N/A | N/A | | | COMP2_ALARM<br>_FLAG | Set when ADC<br>measurement<br>meets<br>programmed<br>condition | Rising Edge | N/A | N/A | N/A | N/A | | | COMP3_ALARM<br>_FLAG | Set when ADC<br>measurement<br>meets<br>programmed<br>condition | Rising Edge | N/A | N/A | N/A | N/A | | | TS_OPEN_FLA<br>G | Set when V <sub>TS</sub> > V <sub>TS_OPEN</sub> | Rising Edge | Charging is paused until condition disappears | Paused | N/A | N/A | | | WD_FAULT_FLA<br>G | Set when I <sup>2</sup> C<br>watchdog timer<br>expires | Rising Edge | Enabled | N/A | N/A | N/A | | | SAFETY_TMR_F<br>AULT_FLAG | Set when safety Timer expires. Cleared after VIN or CE toggle | Rising Edge | Disabled until<br>VIN or CE toggle | Reset after flag is cleared | N/A | IN powered of V <sub>IN</sub> is valid | | | LS_LDO_OCP_F<br>AULT_FLAG | Set when LDO<br>output current<br>exceeds OCP<br>condition | Rising Edge | N/A | N/A | Enabled<br>(host must<br>take action<br>to disable<br>the LDO if<br>desired) | N/A | | | MRWAKE1_TIM<br>EOUT_FLAG | Set when MR is low for at least twake1 | Rising Edge | N/A | N/A | N/A | N/A | | | MRWAKE2_TIM<br>EOUT_FLAG | Set when MR is low for at least t <sub>WAKE2</sub> | Rising Edge | N/A | N/A | N/A | N/A | | | MRRESET_WAR<br>N_FLAG | Set when MR is low for at least tresetwarn | Rising Edge | N/A | N/A | N/A | N/A | | #### 表 9-5. Interrupt Triggers and Fault Condition Response (continued) | FAULT / FLAG | DESCRIPTION | INTERRUPT<br>TRIGGER<br>BASED ON<br>STATUS BIT<br>CHANGE | CHARGER<br>BEHAVIOR | CHARGER<br>SAFETY TIMER | LS/LDO<br>BEHAVIOR | PMID<br>BEHAVIOR | NOTES | |--------------|---------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------|-------------------------|--------------------|------------------|-------| | TSHUT | No flag. Die<br>temperature<br>exceeds thermal<br>shutdown<br>threshold is<br>reached | N/A | Disabled | Disabled | Disabled | Disabled | | #### 9.3.10 Power Good (PG) Pin The $\overline{PG}$ pin is an open-drain output that by default indicates when a valid IN supply is present. It may also be configured to be a general purpose output (GPO) controlled through I<sup>2</sup>C or to be a level shifted version of the $\overline{MR}$ input signal. Connect $\overline{PG}$ to the desired logic voltage rail using a 1-k $\Omega$ to 100-k $\Omega$ resistor, or use with an LED for visual indication. Below is the description for each configuration: - In its default state, PG pulls to GND when the following conditions are met: V<sub>IN</sub> > V<sub>UVLO</sub>, V<sub>IN</sub> > V<sub>BAT</sub>+V<sub>SLP</sub> and V<sub>IN</sub> < V<sub>IN</sub> OVP. PG is high impedance when the input power is not within specified limits. - MR shifted (MRS) output when the PG\_MODE bits are set to 01. PG is high impedance when the MR input is high, and PG pulls to GND when the MR input is low. - General purpose open drain output when setting the PG\_MODE bits to 1x. The state of the PG pin is then controlled through the GPO\_PG bit, where if GPO\_PG is 0, the PG pin is pulled to GND and if it is 1, the PG pin is in high impedance. ## 9.3.11 External NTC Monitoring (TS) The $I^2C$ interface allows the user to easily implement the JEITA standard for systems where the battery pack thermistor is monitored by the host. Additionally, the device provides a flexible voltage based TS input for monitoring the battery pack NTC thermistor. The NTC thermistor is biased by the device with $I_{TS\_BIAS}$ and the resulting voltage at TS is monitored to determine that the battery is at a safe temperature during charging. The TS pin is not biased continuously, instead it is biased only when the voltage at the pin is being sampled (for about 25ms in 225ms intervals when VIN is present. Note that the TS biasing cannot be disabled when VIN is present. The part can be configured to meet JEITA requirements or a simpler HOT/COLD function only. Additionally, the TS charger control function can be disabled. To satisfy the JEITA requirements, four temperature thresholds are monitored: the cold battery threshold, the cool battery threshold, the warm battery threshold, and the hot battery threshold. These temperatures correspond to the $V_{COLD}$ , $V_{COOL}$ , $V_{WARM}$ , and $V_{HOT}$ thresholds in the Electrical Characteristics table. Charging and safety timers are suspended when $V_{TS} < V_{HOT}$ or $V_{TS} > V_{COLD}$ . When $V_{COOL} < V_{TS} < V_{COLD}$ , the charging current is reduced to the value programmed in the TS\_FASTCHGCTRL register. Note that the current steps for fast charge in the COOL region, just as those in normal fast charge, are multiples of the fast charge LSB value (1.25 mA by default). So in the case where the calculated scaled down current for the COOL region falls in between charge current steps, the device will round down the charge current to the nearest step. For example, if the fast charge current is set for 15 mA (ICHG = 1100) and TS\_FASTCHARGE =111 (0.125\*ICHG), the charge current in the COOL region will be 1.25 mA instead of the calculated 1.85 mA. When $V_{HOT} < V_{TS} < V_{WARM}$ , the battery regulation voltage is reduced to the value programmed in the TS\_FASTCHGCTRL register. Regardless of whether the part is configured for JEITA, HOT/COLD, or disabled, when a TS fault occurs, a 128µs pulse is sent on the INT output, and the FAULT bits of the register are updated over I<sup>2</sup>C. The FAULT bits are not cleared until they are read over I<sup>2</sup>C. This allows the host processor to take action if a different behavior than the pre-set function is needed. Alternately, the TS pin voltage can be read by the host if VIN is present or when BAT is present, so the appropriate action can be taken by the host. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 9.3.11.1 TS Thresholds The BQ25157 monitors the TS voltage and sends an interrupt to the host whenever it crosses the $V_{HOT}$ , $V_{WARM}$ , $V_{COOL}$ and $V_{COLD}$ thresholds which correspond to different temperature thresholds based on the NTC resistance and biasing. These thresholds may be adjusted through I<sup>2</sup>C by the host. The device will also disable charging if TS pin exceeds the $V_{TS\ OPEN}$ threshold. The TS biasing circuit is shown in $\boxtimes$ 9-8. The ADC range is set to 1.2 V. Note that the respective V<sub>TS</sub> and hence ADC reading for T<sub>COLD</sub> (0°C), T<sub>COOL</sub> (10°C), T<sub>WARM</sub> (45°C) and T<sub>HOT</sub> (60°C) changes for every NTC, therefore the threshold values may need to be adjusted through I<sup>2</sup>C based on the supported NTC type. $R_{PARALLEL} = R_{NTC@25C}$ 図 9-8. TS Bias Functional Diagram The BQ25157 supports by default the following thresholds for a 10-K $\Omega$ NTC. **TEMPERATURE THRESHOLD** VTS (V) (°C) >0.9 Open Cold 0 0.585 Cool 10 0.514 Warm 45 0.265 Hot 60 0.185 表 9-6. TS Thresholds for 10-KΩ Thermistor For accurate temperature thresholds a 10-K $\Omega$ NTC with a 3380 B-constant should be used (Murata NCP03XH103F05RL for example) with a parallel 10-K $\Omega$ resistor. Each threshold can be programmed via I<sup>2</sup>C through the TS\_COLD, TS\_COOL, TS\_WARM and TS\_HOT registers. The value in the registers corresponds to the 8 MSBs in the TS ADC output code. #### 9.3.12 External NTC Monitoring (ADCIN) The ADCIN pin can be configured through I<sup>2</sup>C to support NTC measurements without the need of an external biasing circuit. In this mode, the ADCIN pin is biased and monitored in the same manner as the TS pin. Measurement data can be read by selecting one of the ADC data slots to read the ADCIN. #### 9.3.13 I<sup>2</sup>C Interface The BQ25157 device uses a fully compliant I<sup>2</sup>C interface to program and read control parameters, status bits, and so on. I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A master device, usually a micro-controller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device. The BQ25157 works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C Bus Specification: standard mode (100 kbps) and fast mode (400 kbps). The interface adds flexibility to the battery charge solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as VBAT or VIN voltages remains above their respective UVLO levels. The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as the F/S-mode in this document. The BQ25157 device 7-bit address is 0×6B (shifted 8-bit address is 0xD6). #### 9.3.13.1 F/S Mode Protocol The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in $\boxtimes$ 9-9. All I<sup>2</sup>C-compatible devices should recognize a start condition. 図 9-9. START and STOP Condition The master then generates the SCL pulses, and transmits the 8-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see 🗵 9-10). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see 🗵 9-11) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established. 図 9-10. Bit Transfer on the Serial Interface The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see $\boxtimes$ 9-9). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and wait for a start condition followed by a matching address. If a transaction is terminated prematurely, the master needs to send a STOP condition to prevent the slave I<sup>2</sup>C logic from remaining in an incorrect state. Attempting to read data from register addresses not listed in this section will result in FFh being read out. ☑ 9-11. Acknowledge on the I<sup>2</sup>C Bus 図 9-12. Bus Protocol English Data Sheet: SLUSEC5 #### 9.4 Device Functional Modes The BQ25157 has four main modes of operation: Active Battery Mode, Low Power Mode and Ship Mode which are battery only modes and Charge/Adapter Mode when a supply is connected to IN. 表 9-7 below summarizes the functions that are active for each operation mode. Each mode is discussed in further detail in the following sections in addition to the device's power-up/down sequences. 表 9-7. Function Availability Based on Primary Mode of Operation | FUNCTION | CHARGE/ ADAPTER<br>MODE | SHIP MODE | LOW POWER<br>MODE | ACTIVE BATTERY MODE | |------------------|-------------------------|-----------|-------------------|---------------------| | VOVP | Yes | No | Yes | Yes | | VUVLO | Yes | Yes | Yes | Yes | | BATOCP | Yes | No | No | Yes | | BATUVLO | Yes | No | Yes | Yes | | VINDPM | If enabled | No | No | No | | DPPM | If enabled | No | No | No | | VDD | Yes | No | Yes | Yes | | LS/LDO | Yes | No | If enabled | If enabled | | BATFET | Yes | No | Yes | Yes | | TS Measurement | Yes | No | No | If enabled | | Battery Changing | If enabled | No | No | No | | ILIM | Yes (Register Value) | No | No | No | | MR input | Yes | Yes | Yes | Yes | | TP input | No | No | Yes | Yes | | INT output | Yes | No | No | Yes | | I <sup>2</sup> C | Yes | No | No | Yes | | CE input | Yes | No | No | No | | ADC | Yes | No | No | Yes | #### 9.4.1 Ship Mode Ship Mode is the lowest quiescent current state for the device. Ship Mode latches off the device and BAT FET until $V_{IN} > V_{UVLO}$ or the $\overline{MR}$ button is depressed for $t_{WAKE1}$ and released. Ship mode can be entered regardless of the state of $\overline{CE}$ . The device will also enter Ship Mode upon battery insertion when no valid VIN is present. If the EN\_SHIPMODE is written to a 1 while a valid input supply is connected, the device will wait until the IN supply is removed to enter ship mode. If the $\overline{MR}$ pin is held low when the EN\_SHIPMODE bit is set, the device will wait until the $\overline{MR}$ pin goes high before entering Ship Mode. $\boxed{3}$ 9-13 shows this behavior. The battery voltage must be above the maximum programmable $V_{BATUVLO}$ threshold in order to exit Ship Mode with $\overline{MR}$ press. The EN\_SHIPMODE bit can be cleared using the I<sup>2</sup>C interface while the VIN input is valid. The EN\_SHIPMODE bit is not cleared upon the I<sup>2</sup>C watchdog expiring, this means that if watchdog timer fault occurs while the EN\_SHIPMODE bit is set and the device is waiting to go into Ship Mode because $V_{IN}$ is present or $\overline{MR}$ is low, the device will still proceed to go into Ship Mode once those conditions are cleared. The following list shows the functions that are active during Ship Mode: - VIN\_UVLO Comparator - MR Input 図 9-13. Ship Mode Entry Based On EN\_SHIPMODE bit #### 9.4.2 Low Power Low Power mode is a low quiescent current state while operating from the battery. The device will operate in low power mode when the $\overline{LP}$ pin is set low, $V_{IN} < V_{UVLO}$ , $\overline{MR}$ pin is high and all I²C transactions and interrupts that started while in the Active Battery or Charging Modes have been completed and sent. During LP mode the VDD output is powered by BAT, the $\overline{MR}$ inputs are active and the I²C and ADC are disabled. All other circuits, such as oscillators, are in a low power or off state. The LS/LDO outputs will remain in the state set by the EN\_LS\_LDO bit prior to entering Low Power Mode. The device exits LP Mode when the $\overline{LP}$ pin is set high or $V_{IN} > V_{UVLO}$ . In the case that a faulty adapter with $V_{IN} > V_{OVP}$ is connected to the device while $\overline{LP}$ pin is low, the device will be powered from the battery, but will operate in Active battery mode instead of Low Power mode regardless of the $\overline{LP}$ pin state. When $\overline{MR}$ is held low while $\overline{LP}$ is low, the device will enter Active Battery Mode, this allows for the internal clocks of the device to be running and allow the $\overline{MR}$ long button press HW reset. I<sup>2</sup>C operation is also possible during this condition. Note that as soon as the $\overline{MR}$ input is released and goes high, the device will go back to LP Mode tuning off all clocks. Note that if a HW reset has occurred while $\overline{LP}$ is low, $\overline{MR}$ must remain low until the power cycle has completed (PMID and LDO enable) to allow completion of the power up sequence. #### 9.4.3 Active Battery When the device is out of Ship Mode and battery is above $V_{BATUVLO}$ with no valid input source, the battery discharge FET is turned on connecting PMID to the battery. The current flowing from BAT to PMID is not regulated, but it is monitored by the battery over-current protection (OCP) circuitry. If the battery discharge current exceed the OCP threshold, the battery discharge FET will be turned off as detailed in the 2993.2.4. If only battery is connected and the battery voltage goes below $V_{BATUVLO}$ , the battery discharge FET is turned off. To provide designers the most flexibility in optimizing their system, an adjustable BATUVLO is provided. Deeper discharge of the battery enables longer times between charging, but may shorten the battery life. The BATUVLO is adjustable with a fixed 150-mV hysteresis. #### 9.4.4 Charger/Adapter Mode This mode is active when $V_{IN} > V_{UVLO}$ . In this mode the ADC is enabled and continuously running conversions on all channels. If the supply at IN is valid and above the $V_{IN\_DPM}$ level, PMID will be powered by the supply connected to IN. The device will charge the battery, if charging is enabled, until termination has occurred. #### 9.4.5 Power-Up/Down Sequencing The power-up and power-down sequences for the BQ25157 are shown below. Upon $V_{IN}$ insertion, VIN> $V_{UVLO}$ , the device wakes up, powering the VDD rail. If $V_{IN} > V_{BAT} + V_{SLP}$ and $V_{IN} < V_{OVP}$ , PMID will be powered by VIN and if $V_{IN} > V_{IN}$ ppm charging will start if enabled. In the case where $V_{IN} < V_{UVLO}$ and the battery is inserted ( $V_{BAT} > V_{BATUVLO}$ ), the device will immediately enter Ship Mode unless $\overline{MR}$ is held low. Upon battery insertion the VDD rail will come up to allow the device to check the $\overline{MR}$ state and if $\overline{MR}$ is high VDD will immediately be disabled and the device will enter Ship Mode. If $\overline{MR}$ is low, the device will start the WAKE timer and power up PMID and other rails if $\overline{MR}$ is held low for longer than $t_{WAKE1}$ . 図 9-14. BQ25157 Wake-Up Upon Supply Insertion 図 9-15. BQ25157 Wake-Up Upon Battery Insertion ### 9.5 Register Map The device 7-bit address $I^2C$ is 0x6B (shifted 8-bit address is 0xD6). For easy configuration use of the *BQ25157 Setup Guide Tool* is recommended. # 9.5.1 I<sup>2</sup>C Registers $\frac{1}{2}$ 9-8 lists the memory-mapped registers for the I<sup>2</sup>C registers. All register offset addresses not listed in $\frac{1}{2}$ 9-8 should be considered as reserved locations and the register contents should not be modified. 表 9-8. I<sup>2</sup>C Registers | Address | Acronym | Register Name | Section | |---------|------------------|----------------------------------------|---------| | 0x0 | STAT0 | Charger Status 0 | Go | | 0x1 | STAT1 | Charger Status 1 | Go | | 0x2 | STAT2 | ADC Status | Go | | 0x3 | FLAG0 | Charger Flags 0 | Go | | 0x4 | FLAG1 | Charger Flags 1 | Go | | 0x5 | FLAG2 | ADC Flags | Go | | 0x6 | FLAG3 | Timer Flags | Go | | 0x7 | MASK0 | Interrupt Masks 0 | Go | | 0x8 | MASK1 | Interrupt Masks 1 | Go | | 0x9 | MASK2 | Interrupt Masks 2 | Go | | 0xA | MASK3 | Interrupt Masks 3 | Go | | 0x12 | VBAT_CTRL | Battery Voltage Control | Go | | 0x13 | ICHG_CTRL | Fast Charge Current Control | Go | | 0x14 | PCHRGCTRL | Pre-Charge Current Control | Go | | 0x15 | TERMCTRL | Termination Current Control | Go | | 0x16 | BUVLO | Battery UVLO and Current Limit Control | Go | | 0x17 | CHARGERCTRL0 | Charger Control 0 | Go | | 0x18 | CHARGERCTRL1 | Charger Control 1 | Go | | 0x19 | ILIMCTRL | Input Corrent Limit Control | Go | | 0x1D | LDOCTRL | LDO Control | Go | | 0x30 | MRCTRL | MR Control | Go | | 0x35 | ICCTRL0 | IC Control 0 | Go | | 0x36 | ICCTRL1 | IC Control 1 | Go | | 0x37 | ICCTRL2 | IC Control 2 | Go | | 0x40 | ADCCTRL0 | ADC Control 0 | Go | | 0x41 | ADCCTRL1 | ADC Control 1 | Go | | 0x42 | ADC_DATA_VBAT_M | ADC VBAT Measurement MSB | Go | | 0x43 | ADC_DATA_VBAT_L | ADC VBAT Measurement LSB | Go | | 0x44 | ADC_DATA_TS_M | ADC TS Measurement MSB | Go | | 0x45 | ADC_DATA_TS_L | ADC TS Measurement LSB | Go | | 0x46 | ADC_DATA_ICHG_M | ADC ICHG Measurement MSB | Go | | 0x47 | ADC_DATA_ICHG_L | ADC ICHG Measurement LSB | Go | | 0x48 | ADC_DATA_ADCIN_M | ADC ADCIN Measurement MSB | Go | | 0x49 | ADC_DATA_ADCIN_L | ADC ADCIN Measurement LSB | Go | | 0x4A | ADC_DATA_VIN_M | ADC VIN Measurement MSB | Go | | 0x4B | ADC_DATA_VIN_L | ADC VIN Measurement LSB | Go | | 0x4C | ADC_DATA_PMID_M | ADC VPMID Measurement MSB | Go | | 0x4D | ADC_DATA_PMID_L | ADC VPMID Measurement LSB | Go | 表 9-8. I<sup>2</sup>C Registers (continued) | Address | Acronym | Register Name | Section | |---------|------------------|--------------------------------|---------| | 0x4E | ADC_DATA_IIN_M | ADC IIN Measurement MSB | Go | | 0x4F | ADC_DATA_IIN_L | ADC IIN Measurement LSB | Go | | 0x52 | ADCALARM_COMP1_M | ADC Comparator 1 Threshold MSB | Go | | 0x53 | ADCALARM_COMP1_L | ADC Comparator 1 Threshold LSB | Go | | 0x54 | ADCALARM_COMP2_M | ADC Comparator 2 Threshold MSB | Go | | 0x55 | ADCALARM_COMP2_L | ADC Comparator 2 Threshold LSB | Go | | 0x56 | ADCALARM_COMP3_M | ADC Comparator 3 Threshold MSB | Go | | 0x57 | ADCALARM_COMP3_L | ADC Comparator 3 Threshold LSB | Go | | 0x58 | ADC_READ_EN | ADC Channel Enable | Go | | 0x61 | TS_FASTCHGCTRL | TS Charge Control | Go | | 0x62 | TS_COLD | TS Cold Threshold | Go | | 0x63 | TS_COOL | TS Cool Threshold | Go | | 0x64 | TS_WARM | TS Warm Threshold | Go | | 0x65 | TS_HOT | TS Hot Threshold | Go | | 0x6F | DEVICE_ID | Device ID | Go | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 9-9 shows the codes that are used for access types in this section. 表 9-9. I<sup>2</sup>C Access Type Codes | 22 3-3.1 o Access Type codes | | | | | | | | | | |------------------------------|-----------|----------------------------------------|--|--|--|--|--|--|--| | Access Type | Code | Description | | | | | | | | | Read Type | Read Type | | | | | | | | | | R | R | Read | | | | | | | | | RC | C<br>R | to Clear<br>Read | | | | | | | | | Write Type | | | | | | | | | | | W | W | Write | | | | | | | | | Reset or Default | Value | | | | | | | | | | -n | | Value after reset or the default value | | | | | | | | # 9.5.1.1 STAT0 Register (Address = 0x0) [reset = X] STAT0 is shown in 図 9-16 and described in 表 9-10. Return to Summary Table. ### 図 9-16. STAT0 Register #### 表 9-10. STATO Register Field Descriptions | | A 3-10. STATU Register Fleid Descriptions | | | | | | | | | | |-----|-------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 7 | RESERVED | R | Х | Reserved | | | | | | | | 6 | CHRG_CV_STAT | R | Х | Constant Voltage Charging Mode (Taper Mode) Status 1b0 = Not Active 1b1 = Active | | | | | | | | 5 | CHARGE_DONE_STAT | R | Х | Charge Done Status 1b0 = Not Active 1b1 = Active | | | | | | | | 4 | IINLIM_ACTIVE_STAT | R | Х | Input Current Limit Status 1b0 = Not Active 1b1 = Active | | | | | | | | 3 | VDPPM_ACTIVE_STAT | R | Х | DPPM Status 1b0 = Not Active 1b1 = Active | | | | | | | | 2 | VINDPM_ACTIVE_STAT | R | Х | VINDPM Status 1b0 = Not Active 1b1 = Active | | | | | | | | 1 | THERMREG_ACTIVE_ST<br>AT | R | Х | Thermal Regulation Status 1b0 = Not Active 1b1 = Active | | | | | | | | 0 | VIN_PGOOD_STAT | R | Х | VIN Power Good Status 1b0 = Not Good 1b1 = V <sub>IN</sub> > V <sub>UVLO</sub> and V <sub>IN</sub> > V <sub>BAT</sub> + V <sub>SLP</sub> and V <sub>IN</sub> < V <sub>OVP</sub> | | | | | | | ### 9.5.1.2 STAT1 Register (Address = 0x1) [reset = X] STAT1 is shown in 図 9-17 and described in 表 9-11. Return to Summary Table. ### 図 9-17. STAT1 Register #### 表 9-11. STAT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VIN_OVP_FAULT_STAT | R | X | VIN Overvoltage Status 1b0 = Not Active 1b1 = Active | | 6 | RESERVED | R | Х | Reserved | | 5 | BAT_OCP_FAULT_STAT | R | Х | Battery Over-Current Protection Status 1b0 = Not Active 1b1 = Active | | 4 | BAT_UVLO_FAULT_STAT | R | Х | Battery voltage below BATUVLO Level Status 1b0 = V <sub>BAT</sub> > V <sub>BATUVLO</sub> 1b1 = V <sub>BAT</sub> < V <sub>BATUVLO</sub> | | 3 | TS_COLD_STAT | R | Х | TS Cold Status - V <sub>TS</sub> > V <sub>COLD</sub> (charging suspended) 1b0 = Not Active 1b1 = Active | | 2 | TS_COOL_STAT | R | Х | TS Cool Status - V <sub>COOL</sub> < V <sub>TS</sub> < V <sub>COLD</sub> (charging current reduced by value set by TS_Registers) 1b0 = Not Active 1b1 = Active | | 1 | TS_WARM_STAT | R | Х | TS Warm - V <sub>WARM</sub> > V <sub>TS</sub> >V <sub>HOT</sub> (charging voltage reduced by value set by TS_Registers) 1b0 = Not Active 1b1 = Active | | 0 | TS_HOT_STAT | R | Х | TS Hot Status - V <sub>TS</sub> < V <sub>HOT</sub> (charging suspended) 1b0 = Not Active 1b1 = Active | Copyright © 2023 Texas Instruments Incorporated # 9.5.1.3 STAT2 Register (Address = 0x2) [reset = X] STAT2 is shown in $\boxtimes$ 9-18 and described in $\textcircled{\pi}$ 9-12. Return to Summary Table. # 図 9-18. STAT2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------------------|----------------------|----------------------|---|----------|---|------------------| | RESERVED | COMP1_ALAR<br>M_STAT | COMP2_ALAR<br>M_STAT | COMP3_ALAR<br>M_STAT | | RESERVED | | TS_OPEN_STA<br>T | | R-X | R-X | R-X | R-X | | R-X | | R-X | ### 表 9-12. STAT2 Register Field Descriptions | State of the register rious becompared | | | | | | | | | | |----------------------------------------|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | 7 | RESERVED | R | X | Reserved | | | | | | | 6 | COMP1_ALARM_STAT | R | X | COMP1 Status 1b0 = Selected ADC measurement does not meet condition set by 1_ADCALARM_ABOVE bit 1b1 = Selected ADC measurement meets condition set by 1_ADCALARM_ABOVE bit | | | | | | | 5 | COMP2_ALARM_STAT | R | Х | COMP2 Status 1b0 = Selected ADC measurement does not meet condition set by 2_ADCALARM_ABOVE bit 1b1 = Selected ADC measurement meets condition set by 2_ADCALARM_ABOVE bit | | | | | | | 4 | COMP3_ALARM_STAT | R | X | COMP3 Status 1b0 = Selected ADC measurement does not meet condition set by 1_ADCALARM_ABOVE bit 1b1 = Selected ADC measurement meets condition set by 2_ADCALARM_ABOVE bit | | | | | | | 3-1 | RESERVED | R | Х | Reserved | | | | | | | 0 | TS_OPEN_STAT | R | X | TS Open Status 1b0 = V <sub>TS</sub> < V <sub>OPEN</sub> 1b1 = V <sub>TS</sub> > V <sub>OPEN</sub> | | | | | | # 9.5.1.4 FLAG0 Register (Address = 0x3) [reset = 0x0] FLAG0 is shown in $ext{ <math> ext{ } e$ Return to Summary Table. Clear on Read ### 図 9-19. FLAG0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|------------------|----------------------|------------------------|-----------------------|------------------------|--------------------------|--------------------| | RESERVED | CHRG_CV_FL<br>AG | CHARGE_DON<br>E_FLAG | IINLIM_ACTIVE<br>_FLAG | VDPPM_ACTIV<br>E_FLAG | VINDPM_ACTI<br>VE_FLAG | THERMREG_A<br>CTIVE_FLAG | VIN_PGOOD_F<br>LAG | | RC-1b0 # 表 9-13. FLAG0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | RC | 1b0 | Reserved | | 6 | CHRG_CV_FLAG | RC | 1b0 | Constant Voltage Charging Mode (Taper Mode) Flag 1b0 = CV Mode Entry not detected 1b1 = CV Mode Entry detected | | 5 | CHARGE_DONE_FLAG | RC | 1b0 | Charge Done Flag 1b0 = Charge Done (Termination) not detected 1b1 = Charge Done (Termination) detected | | 4 | IINLIM_ACTIVE_FLAG | RC | 1b0 | Input Current Limit Flag 1b0 = Input Current Limit not detected 1b1 = Input Current Limit detected | | 3 | VDPPM_ACTIVE_FLAG | RC | 1b0 | DPPM Flag 1b0 = DPPM operation not detected 1b1 = DPPM operation detected | | 2 | VINDPM_ACTIVE_FLAG | RC | 1b0 | VINDPM Flag 1b0 = VINDPM operation not detected 1b1 = VIINDPM operation detected | | 1 | THERMREG_ACTIVE_FL AG | RC | 1b0 | Thermal Regulation Flag 1b0 = Thermal Regulation not detected 1b1 = Thermal Regulation detected | | 0 | VIN_PGOOD_FLAG | RC | 1b0 | VIN Power Good Flag 1b0 = No change in VIN Power Good Status 1b1 = Change in VIN Power Good Status detected. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.5 FLAG1 Register (Address = 0x4) [reset = 0x0] FLAG1 is shown in 図 9-20 and described in 表 9-14. Return to Summary Table. Clear on Read ### 図 9-20. FLAG1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|----------|------------------------|-------------------------|------------------|------------------|------------------|-------------| | VIN_OVP_FAU<br>LT_FLAG | RESERVED | BAT_OCP_FAU<br>LT_FLAG | BAT_UVLO_FA<br>ULT_FLAG | TS_COLD_FLA<br>G | TS_COOL_FLA<br>G | TS_WARM_FL<br>AG | TS_HOT_FLAG | | RC-1b0 ### 表 9-14. FLAG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------| | 7 | VIN_OVP_FAULT_FLAG | RC | 1b0 | VIN Over Voltage Fault Flag 1b0 = No overvoltage condition detected 1b1 = VIN overvoltage condition detected | | 6 | RESERVED | RC | 1b0 | Reserved | | 5 | BAT_OCP_FAULT_FLAG | RC | 1b0 | Battery Over Current Protection Flag 1b0 = No Battery Over Current condition detected 1b1 = Battery Over Current condition detected | | 4 | BAT_UVLO_FAULT_FLAG | RC | 1b0 | Battery Under Voltage Flag 1b0 = Battery below BATUVLO condition detected 1b1 = No Battery below BATUVLO condition detected | | 3 | TS_COLD_FLAG | RC | 1b0 | TS Cold Region Entry Flag 1b0 = TS Cold Region Entry not detected 1b1 = TS Cold Region Entry detected | | 2 | TS_COOL_FLAG | RC | 1b0 | TS Cool Region Entry Flag 1b0 = TS Cool Region Entry not detected 1b1 = TS Co0l Region Entry detected | | 1 | TS_WARM_FLAG | RC | 1b0 | TS Warm Region Entry Flag 1b0 = TS Warm Region Entry not detected 1b1 = TS Warm Region Entry detected | | 0 | TS_HOT_FLAG | RC | 1b0 | TS Hot Region Entry Flag 1b0 = TS Hot Region Entry not detected 1b1 = TS Hot Region Entry detected | # 9.5.1.6 FLAG2 Register (Address = 0x5) [reset = 0x0] FLAG2 is shown in $ext{ <math> ext{ } e$ Return to Summary Table. Clear on Read ### 図 9-21. FLAG2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|----------------------|----------------------|----------------------|---|----------|---|------------------| | ADC_READY_<br>FLAG | COMP1_ALAR<br>M_FLAG | COMP2_ALAR<br>M_FLAG | COMP3_ALAR<br>M_FLAG | | RESERVED | | TS_OPEN_FLA<br>G | | RC-1b0 | RC-1b0 | RC-1b0 | RC-1b0 | | RC-3b000 | | RC-1b0 | ### 表 9-15. FLAG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADC_READY_FLAG | RC | 1b0 | ADC Ready Flag 1b0 = No ADC conversion completed since last flag read 1b1 = ADC Conversion Completed | | 6 | COMP1_ALARM_FLAG | RC | 160 | ADC COMP1 Threshold Flag 1b0 = No threshold crossing detected 1b1 = Selected ADC measurement crossed condition set by 1_ADCALARM_ABOVE bit | | 5 | COMP2_ALARM_FLAG | RC | 160 | ADC COMP2 Threshold Flag 1b0 = No threshold crossing detected 1b1 = Selected ADC measurement crossed condition set by 2_ADCALARM_ABOVE bit | | 4 | COMP3_ALARM_FLAG | RC | 160 | ADC COMP3 Threshold Flag 1b0 = No threshold crossing detected 1b1 = Selected ADC measurement crossed condition set by 3_ADCALARM_ABOVE bit | | 3-1 | RESERVED | RC | 3b000 | Reserved | | 0 | TS_OPEN_FLAG | RC | 1b0 | TS Open Flag 1b0 = No TS Open fault detected 1b1 = TS Open fault detected | Product Folder Links: BQ25157 # 9.5.1.7 FLAG3 Register (Address = 0x6) [reset = 0x0] FLAG3 is shown in 図 9-22 and described in 表 9-16. Return to Summary Table. Clear on Read ### 図 9-22. FLAG3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------------|---------------------------|------------------------|----------|--------------------------|--------|-----------------------| | RESERVED | WD_FAULT_FL<br>AG | SAFETY_TMR_<br>FAULT_FLAG | LDO_OCP_FA<br>ULT_FLAG | RESERVED | MRWAKE1_TI<br>MEOUT_FLAG | | MRRESET_WA<br>RN_FLAG | | RC-1b0 ### 表 9-16. FLAG3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|--------------------------------------------------------------------------------------------------| | 7 | RESERVED | RC | 1b0 | Reserved | | 6 | WD_FAULT_FLAG | RC | 1b0 | Watchdog Fault Flag 1b0 = Watchdog Timer not expired 1b1 = Watchdog Timer expired | | 5 | SAFETY_TMR_FAULT_F<br>LAG | RC | 1b0 | Safety Timer Fault Flag 1b0 = Safety Timer not expired 1b1 = Safety Timer Expired | | 4 | LDO_OCP_FAULT_FLAG | RC | 1b0 | LDO Over Current Fault 1b0 = LDO Normal 1b1 = LDO Over current fault detected | | 3 | Reserved | RC | | Reserved | | 2 | MRWAKE1_TIMEOUT_FL<br>AG | RC | 1b0 | MR Wake 1 Timer Flag 1b0 = MR Wake 1 timer not expired 1b1 = MR Wake 1 timer expired | | 1 | MRWAKE2_TIMEOUT_FL<br>AG | RC | 1b0 | MR Wake 2 Timer Flag 1b0 = MR Wake 2 timer not expired 1b1 = MR Wake 2 timer expired | | 0 | MRRESET_WARN_FLAG | RC | 1b0 | MR Reset Warn Timer Flag 1b0 = MR Reset Warn timer not expired 1b1 = MR Reset Warn timer expired | # 9.5.1.8 MASK0 Register (Address = 0x7) [reset = 0x0] MASK0 is shown in 🗵 9-23 and described in 表 9-17. Return to Summary Table. # 図 9-23. MASK0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|------------------|----------------------|------------------------|-----------------------|------------------------|--------------------------|--------------------| | RESERVED | CHRG_CV_MA<br>SK | CHARGE_DON<br>E_MASK | IINLIM_ACTIVE<br>_MASK | VDPPM_ACTIV<br>E_MASK | VINDPM_ACTI<br>VE_MASK | THERMREG_A<br>CTIVE_MASK | VIN_PGOOD_<br>MASK | | R/W-1b0 # 表 9-17. MASK0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------------|------|-------|--------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 1b0 | Reserved 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 6 | CHRG_CV_MASK | R/W | 1b0 | Mask for CHRG_CV interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 5 | CHARGE_DONE_MASK | R/W | 1b0 | Mask for CHARGE_DONE interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 4 | IINLIM_ACTIVE_MASK | R/W | 1b0 | Mask for IINLIM_ACTIVE interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 3 | VDPPM_ACTIVE_MASK | R/W | 1b0 | Mask for VDPPM_ACTIVE interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 2 | VINDPM_ACTIVE_MASK | R/W | 1b0 | Mask for VINDPM_ACTIVE interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 1 | THERMREG_ACTIVE_M<br>ASK | R/W | 1b0 | Mask for THERMREG_ACTIVE interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 0 | VIN_PGOOD_MASK | R/W | 1b0 | Mask for VIN_PGOOD interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | Copyright © 2023 Texas Instruments Incorporated # 9.5.1.9 MASK1 Register (Address = 0x8) [reset = 0x0] MASK1 is shown in 図 9-24 and described in 表 9-18. Return to Summary Table. # 図 9-24. MASK1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|----------|------------------------|-------------------------|------------------|------------------|------------------|-----------------| | VIN_OVP_FAU<br>LT_MASK | RESERVED | BAT_OCP_FAU<br>LT_MASK | BAT_UVLO_FA<br>ULT_MASK | TS_COLD_MA<br>SK | TS_COOL_MA<br>SK | TS_WARM_MA<br>SK | TS_HOT_MAS<br>K | | R/W-1b0 ### 表 9-18. MASK1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|--------------------------------------------------------------------------------------| | 7 | VIN_OVP_FAULT_MASK | R/W | 1b0 | Mask for VIN_OVP_FAULT interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 6 | RESERVED | R/W | 1b0 | Reserved | | 5 | BAT_OCP_FAULT_MASK | R/W | 1b0 | Mask for BAT_OCP_FAULT interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 4 | BAT_UVLO_FAULT_MAS | R/W | 1b0 | Mask for BAT_UVLO_FAULT interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 3 | TS_COLD_MASK | R/W | 1b0 | Mask for TS_COLD interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 2 | TS_COOL_MASK | R/W | 1b0 | Mask for TS_COOL interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 1 | TS_WARM_MASK | R/W | 1b0 | Mask for TS_WARM interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 0 | TS_HOT_MASK | R/W | 1b0 | Mask for TS_HOT interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | # 9.5.1.10 MASK2 Register (Address = 0x9) [reset = 0x71] MASK2 is shown in 図 9-25 and described in 表 9-19. Return to Summary Table. # 図 9-25. MASK2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|----------------------|----------------------|----------------------|---|-----------|---|------------------| | ADC_READY_<br>FLAG | COMP1_ALAR<br>M_FLAG | COMP2_ALAR<br>M_FLAG | COMP3_ALAR<br>M_FLAG | | RESERVED | | TS_OPEN_MA<br>SK | | R/W-1b0 | R/W-1b1 | R/W-1b1 | R/W-1b1 | | R/W-3b000 | | R/W-1b1 | # 表 9-19. MASK2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|------------------------------------------------------------------------------------| | 7 | ADC_READY_MASK | R/W | 1b0 | Mask for ADC_READY Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 6 | COMP1_ALARM_MASK | R/W | 1b1 | Mask for COMP1_ALARM Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 5 | COMP2_ALARM_MASK | R/W | 1b1 | Mask for COMP2_ALARM Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 4 | COMP3_ALARM_MASK | R/W | 1b1 | Mask for COMP3_ALARM Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 3-1 | RESERVED | R/W | 3b000 | Reserved | | 0 | TS_OPEN_MASK | R/W | 1b1 | Mask for TS_OPEN Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | Product Folder Links: BQ25157 # 9.5.1.11 MASK3 Register (Address = 0xA) [reset = 0x0] MASK3 is shown in 🗵 9-26 and described in 表 9-20. Return to Summary Table. # 図 9-26. MASK3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------------|---------------------------|------------------------|----------|--------------------------|--------------------------|-----------------------| | RESERVED | WD_FAULT_M<br>ASK | SAFETY_TMR_<br>FAULT_MASK | LDO_OCP_FA<br>ULT_MASK | RESERVED | MRWAKE1_TI<br>MEOUT_MASK | MRWAKE2_TI<br>MEOUT_MASK | MRRESET_WA<br>RN_MASK | | R/W-1b0 ### 表 9-20. MASK3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|-----------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 1b0 | Reserved | | 6 | WD_FAULT_MASK | R/W | 1b0 | Mask for WD_FAULT Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 5 | SAFETY_TMR_FAULT_M<br>ASK | R/W | 1b0 | Mask for SAFETY_TIMER_FAULT Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 4 | LDO_OCP_FAULT_MASK | R/W | 1b0 | Mask for LDO_OCP_FAULT Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 3 | RESERVED | R/W | 1b0 | Reserved | | 2 | MRWAKE1_TIMEOUT_M<br>ASK | R/W | 1b0 | Mask for MRWAKE1_TIMEOUT Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 1 | MRWAKE2_TIMEOUT_M<br>ASK | R/W | 1b0 | Mask for MRWAKE2_TIMEOUT Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | | 0 | MRRESET_WARN_MASK | R/W | 160 | Mask for MRRESET_WARN Interrupt 1b0 = Interrupt Not Masked 1b1 = Interrupt Masked | # 9.5.1.12 VBAT\_CTRL Register (Address = 0x12) [reset = 0x3C] VBAT\_CTRL is shown in 図 9-27 and described in 表 9-21. Return to Summary Table. # 図 9-27. VBAT\_CTRL Register # 表 9-21. VBAT\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 1b0 | Reserved | | 6-0 | VBAT_REG_6:0 | R/W | | Battery Regulation Voltage (4.2 V default) VBATREG = 3.6 V + VBAT_REG code x 10 mV If a value greater than 4.6 V is written, the setting will go to 4.6 V | Product Folder Links: BQ25157 Submit Document Feedback # 9.5.1.13 ICHG\_CTRL Register (Address = 0x13) [reset = 0x8] ICHG\_CTRL is shown in 図 9-28 and described in 表 9-22. Return to Summary Table. # 図 9-28. ICHG\_CTRL Register # 表 9-22. ICHG\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | ICHG_7:0 | R/W | | Fast Charge Current (10 mA default) Fast Charge Current = 1.25 mA x ICHG code (ICHARGE_RANGE = 0) Fast Charge Current = 2.5 mA x ICHG code (ICHARGE_RANGE = 1) | ### 9.5.1.14 PCHRGCTRL Register (Address = 0x14) [reset = 0x2] PCHRGCTRL is shown in 図 9-29 and described in 表 9-23. Return to Summary Table. ### 図 9-29. PCHRGCTRL Register # 表 9-23. PCHRGCTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ICHARGE_RANGE | R/W | 1b0 | Charge Current Step 1b0 = 1.25 mA step (318.75 mA max charge current) 1b1 = 2.5 mA step (500 mA max charge current) | | 6-5 | RESERVED | R/W | 2b00 | Reserved | | 4-0 | IPRECHG_4:0 | R/W | 5b00010 | Pre-Charge Current (2.5 mA default) Pre-Charge Current = 1.25 mA x IPRECHG code (ICHARGE_RANGE = 0) Pre-Charge Current = 2.5 mA x IPRECHG code (ICHARGE_RANGE = 1) | Product Folder Links: BQ25157 Submit Document Feedback # 9.5.1.15 TERMCTRL Register (Address = 0x15) [reset = 0x14] TERMCTRL is shown in 図 9-30 and described in 表 9-24. Return to Summary Table. ### 図 9-30. TERMCTRL Register ### 表 9-24. TERMCTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R/W | 2b00 | Reserved | | 5-1 | ITERM_4:0 | R/W | 5b01010 | Termination Current (10% of ICHRG default) Programmable Range = 1% to 31% of ICHRG 5b00000 = Do not Use 5b00001 = 1% of ICHRG 5b00010 = 2% of ICHRG 5b00100 = 4% of ICHRG 5b01000 = 8% of ICHRG 5b10000 = 16% of ICHRG | | 0 | TERM_DISABLE | R/W | 1b0 | Termination Disable 1b0 = Termination Enabled 1b1 = Termination Disabled | ### 9.5.1.16 BUVLO Register (Address = 0x16) [reset = 0x0] BUVLO is shown in 図 9-31 and described in 表 9-25. Return to Summary Table. ### 図 9-31. BUVLO Register ### 表 9-25. BUVLO Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R/W | 2b00 | Reserved | | 5 | VLOWV_SEL | R/W | 1b0 | Pre-charge to Fast Charge Threshold<br>1b0 = 3.0 V<br>1b1 = 2.8 V | | 4-3 | IBAT_OCP_ILIM_1:0 | R/W | 2b00 | Battery Over-Current Protection Threshold 2b00 = 1200 mA 2b01 = 1500 mA 2b10 = Disabled 2b11 = Disabled | | 2-0 | BUVLO_2:0 | R/W | 3b000 | Battery UVLO Voltage<br>3b000 = 3.0 V<br>3b001 = 3.0 V<br>3b010 = 3.0 V<br>3b011 = 2.8 V<br>3b100 = 2.6 V<br>3b101 = 2.4 V<br>3b110 = 2.2 V<br>3b111 = Disabled | Copyright © 2023 Texas Instruments Incorporated ### 9.5.1.17 CHARGERCTRL0 Register (Address = 0x17) [reset = 0x82] CHARGERCTRL0 is shown in 図 9-32 and described in 表 9-26. Return to Summary Table. ### 図 9-32. CHARGERCTRL0 Register #### 表 9-26. CHARGERCTRL0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TS_EN | R/W | 1b1 | TS Function Enable 1b0 = TS function disabled (Only charge control is disabled. TS_OPEN detection and TS ADC monitoring remain enabled) 1b1 = TS function enabled | | 6 | TS_CONTROL_MODE | R/W | 1b0 | TS Function Control Mode 1b0 = Custom (JEITA) 1b1 = Disable charging on HOT/COLD Only | | 5 | VRH_THRESH | R/W | 1b0 | Recharge Voltage Threshold<br>1b0 = 140 mV<br>1b1 = 200 mV | | 4 | WATCHDOG_DISABLE | R/W | 1b0 | Watchdog Timer Disable 1b0 = Watchdog timer enabled 1b1 = Watchdog timer disabled | | 3 | 2XTMR_EN | R/W | 1b0 | Enable 2X Safety Timer 1b0 = The timer is not slowed at any time 1b1 = The timer is slowed by 2x when in any control other than CC or CV | | 2-1 | SAFETY_TIMER_LIMIT_1:0 | R/W | 2b01 | Charger Safety Timer 2b00 = 3 Hr Fast Charge 2b01 = 6 Hr Fast Charge 2b10 = 12 Hr Fast Charge 2b11 = Disabled | | 0 | RESERVED | R/W | 1b0 | Reserved | ### 9.5.1.18 CHARGERCTRL1 Register (Address = 0x18) [reset = 0x02] CHARGERCTRL1 is shown in 図 9-33 and described in 表 9-27. Return to Summary Table. ### 図 9-33. CHARGERCTRL1 Register ### 表 9-27. CHARGERCTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VINDPM_DIS | R/W | 1b0 | Disable VINDPM Function 1b0 = VINDPM Enabled 1b1 = VINDPM Disabled | | 6-4 | VINPDM_2:0 | R/W | 3ь000 | VINDPM Level Selection 3b000 = 4.2 V 3b001 = 4.3 V 3b010 = 4.4 V 3b011 = 4.5 V 3b100 = 4.6 V 3b101 = 4.7 V 3b110 = 4.8 V 3b111 = 4.9 V | | 3 | DPPM_DIS | R/W | 1b0 | DPPM Disable 1b0 = DPPM function enabled 1b1 = DPPM function disabled | | 2-0 | THERM_REG_2:0 | R/W | 3ь010 | Thermal Charge Current Foldback Threshold 3b000 = 80°C 3b001 = 85°C 3b010 = 90°C 3b011 = 95°C 3b100 = 100°C 3b101 = 105°C 3b111 = Disabled | Product Folder Links: BQ25157 # 9.5.1.19 ILIMCTRL Register (Address = 0x19) [reset = 0x6] ILIMCTRL is shown in 図 9-34 and described in 表 9-28. Return to Summary Table. # 図 9-34. ILIMCTRL Register ### 表 9-28. ILIMCTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | RESERVED | R/W | 5b00000 | Reserved | | 2-0 | ILIM_2:0 | R/W | 3b001 | Input Current Limit Level Selection<br>3b000 = 50 mA<br>3b001 = 100 mA<br>3b010 = 150 mA<br>3b011 = 200 mA<br>3b100 = 300 mA<br>3b101 = 400 mA<br>3b110 = 500 mA<br>3b111 = 600 mA | # 9.5.1.20 LDOCTRL Register (Address = 0x1D) [reset = 0xB0] LDOCTRL is shown in 図 9-35 and described in 表 9-29. Return to Summary Table. ### 図 9-35. LDOCTRL Register # 表 9-29. LDOCTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|---------|--------------------------------------------------------------------------------------| | 7 | EN_LS_LDO | R/W | 1b1 | LS/LDO Enable | | | | | | 1b0 = Disable LS/LDO | | | | | | 1b1 = Enable LS/LDO | | 6-2 | VLDO_4:0 | R/W | 5b01100 | LDO output voltage setting (1.8 V default) LDO Voltage = 600 mV + VLDO Code x 100 mV | | 1 | LDO_SWITCH_CONFG | R/W | 1b0 | LDO / Load Switch Configuration Select | | | | | | 1b0 = LDO | | | | | | 1b1 = Load Switch | | 0 | RESERVED | R/W | 1b0 | Reserved | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Product Folder Links: BQ25157 60 # 9.5.1.21 MRCTRL Register (Address = 0x30) [reset = 0x2A] MRCTRL is shown in 図 9-36 and described in 表 9-30. Return to Summary Table. # 図 9-36. MRCTRL Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|--------------------|--------------------|----------|-----------|---------|-----------|----------| | MR_RESET_VI<br>N | MR_WAKE1_TI<br>MER | MR_WAKE2_TI<br>MER | MR_RESET | _WARN_1:0 | MR_HW_R | RESET_1:0 | RESERVED | | R/W-1b0 | R/W-1b0 | R/W-1b1 | R/W- | 2b01 | R/W- | 2b01 | R/W-1b0 | #### 表 9-30. MRCTRL Register Field Descriptions | | Die State Control of the | | | | | | | | | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 7 | MR_RESET_VIN | R/W | 1b0 | VIN Power Good gated MR Reset Enable 1b0 = Reset sent when /MR reset time is met regardless of VIN state 1b1 = Reset sent when MR reset is met and Vin is valid | | | | | | | | 6 | MR_WAKE1_TIMER | R/W | 1b0 | Wake 1 Timer setting<br>1b0 = 125 ms<br>1b1 = 500 ms | | | | | | | | 5 | MR_WAKE2_TIMER | R/W | 1b1 | Wake 2 Timer setting 1b0 = 1 s 1b1 = 2 s | | | | | | | | 4-3 | MR_RESET_WARN_1:0 | R/W | 2b01 | MR Reset Warn Timer setting 2b00 = MR_HW_RESET - 0.5 s 2b01 = MR_HW_RESET - 1.0 s 2b10 = MR_HW_RESET - 1.5 s 2b11 = MR_HW_RESET - 2.0 s | | | | | | | | 2-1 | MR_HW_RESET_1:0 | R/W | 2b01 | MR HW Reset Timer setting 2b00 = 4 s 2b01 = 8 s 2b10 = 10 s 2b11 = 14 s | | | | | | | | 0 | RESERVED | R/W | 1b0 | Reserved | | | | | | | ### 9.5.1.22 ICCTRL0 Register (Address = 0x35) [reset = 0x10] ICCTRL0 is shown in 図 9-37 and described in 表 9-31. Return to Summary Table. # 図 9-37. ICCTRL0 Register ### 表 9-31. ICCTRL0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN_SHIP_MODE | R/W | 160 | Ship Mode Enable 1b0 = Normal operation 1b1 = Enter Ship Mode when VIN is not valid and /MR is high | | 6 | RESERVED | R/W | 1b0 | Reserved | | 5-4 | AUTOWAKE_1:0 | R/W | 2b01 | Auto-wakeup Timer (TRESTART) for /MR HW Reset<br>2b00 = 0.6 s<br>2b01 = 1.2 s<br>2b10 = 2.4 s<br>2b11 = 5 s | | 3 | RESERVED | R/W | 1b0 | Reserved | | 2 | GLOBAL_INT_MASK | R/W | 1b0 | Global Interrupt Mask 1b0 = Normal Operation 1b1 = Mask all interrupts | | 1 | HW_RESET | R/W | 1b0 | HW Reset 1b0 = Normal operation 1b1 = HW Reset. Temporarily power down all power rails, except VDD. I <sup>2</sup> C Register go to default settings. | | 0 | SW_RESET | R/W | 1b0 | SW_Reset 1b0 = Normal operation 1b1 = SW Reset. I <sup>2</sup> C Registers go to default settings. | Copyright © 2023 Texas Instruments Incorporated # 9.5.1.23 ICCTRL1 Register (Address = 0x36) [reset = 0x0] ICCTRL1 is shown in 図 9-38 and described in 表 9-32. Return to Summary Table. # 図 9-38. ICCTRL1 Register | 7 6 5 4 3 2 1 | | |----------------------------------------------------------------|------| | | 0 | | MR_LPRESS_ACTION_1:0 ADCIN_MODE RESERVED PG_MODE_1:0 PMID_MODE | _1:0 | | R/W-2b00 R/W-1b0 R/W-1b0 R/W-2b00 R/W-2b00 | ) | ### 表 9-32. ICCTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | MR_LPRESS_ACTION_1: | R/W | 2b00 | MR Long Press Action 2b00 = HW Reset (Power Cycle) 2b01 = Do nothing 2b10 = Enter Ship Mode 2b11 = Enter Ship Mode | | 5 | ADCIN_MODE | R/W | 1b0 | ADCIN Pin Mode of Operation 1b0 = General Purpose ADC input (no Internal biasing) 1b1 = 10K NTC ADC input (80 µA biasing) | | 4 | RESERVED | R/W | 1b0 | Reserved | | 3-2 | PG_MODE_1:0 | R/W | 2b00 | PG Pin Mode of Operation 2b00 = VIN Power Good 2b01 = Deglitched Level Shifted /MR 2b10 = General Purpose Open Drain Output 2b11 = General Purpose Open Drain Output | | 1-0 | PMID_MODE_1:0 | R/W | 2b00 | PMID Control Sets how PMID is powered in any state, except Ship Mode. 2b00 = PMID powered from BAT or VIN if present 2b01 = PMID powered from BAT only, even if VIN is present 2b10 = PMID disconnected and left floating 2b11 = PMID disconnected and pulled down. | ### 9.5.1.24 ICCTRL2 Register (Address = 0x37) [reset = 0x40] ICCTRL2 is shown in 図 9-39 and described in 表 9-33. Return to Summary Table. ### 図 9-39. ICCTRL2 Register # 表 9-33. ICCTRL2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R/W | 3b010 | Reserved | | 4 | GPO_PG | R/W | 1b0 | /PG General Purpose Output State Control 1b0 = Pulled Down 1b1 = High Z | | 3-2 | RESERVED | R/W | 2b00 | Reserved | | 1 | HWRESET_14S_WD | R/W | 1b0 | Enable for 14-second I <sup>2</sup> C watchdog timer for HW Reset after VIN connection 1b0 = Timer disabled 1b1 = Device will perform HW reset if no I <sup>2</sup> C transaction is done within 14 s after VIN is present | | 0 | CHARGER_DISABLE | R/W | 1b0 | Charge Disable 1b0 = Charge enabled if /CE pin is low 1b1 = Charge disabled | Submit Document Feedback Copyright © English Data Sheet: SLUSEC5 # 9.5.1.25 ADCCTRL0 Register (Address = 0x40) [reset = 0x2] ADCCTRL0 is shown in 図 9-40 and described in 表 9-34. Return to Summary Table. ### 図 9-40. ADCCTRL0 Register # 表 9-34. ADCCTRL0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | ADC_READ_RATE_1:0 | R/W | 2b00 | Read rate for ADC measurements in BAT Only operation 2b00 = Manual Read (Measurement done when ADC_CONV_START is set) 2b01 = Continuous 2b10 = Every 1 second 2b11 = Every 1 minute | | 5 | ADC_CONV_START | R/W | 160 | ADC Conversion Start Trigger Bit goes back to 0 when conversion is complete 1b0 = No ADC conversion 1b1 = Initiates ADC measurement in Manual Read operation | | 4-3 | ADC_CONV_SPEED_1:0 | R/W | 2b00 | ADC Conversion Speed 2b00 = 24 ms (highest accuracy) 2b01 = 12 ms 2b10 = 6 ms 2b11 = 3 ms | | 2-0 | ADC_COMP1_2:0 | R/W | 3b010 | ADC Channel for Comparator 1 3b000 = Disabled 3b001 = ADCIN 3b010 = TS 3b011 = VBAT 3b100 = ICHARGE 3b101 = VIN 3b110 = PMID 3b111 = IIN | # 9.5.1.26 ADCCTRL1 Register (Address = 0x41) [reset = 0x40] ADCCTRL1 is shown in 図 9-41 and described in 表 9-35. Return to Summary Table. # 図 9-41. ADCCTRL1 Register ### 表 9-35. ADCCTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | ADC_COMP2_2:0 | R/W | 3b010 | ADC Channel for Comparator 2 3b000 = Disabled 3b001 = ADCIN 3b010 = TS | | | | | | 3b011 = VBAT<br>3b100 = ICHARGE<br>3b101 = VIN<br>3b110 = PMID<br>3b111 = IIN | | 4-2 | ADC_COMP3_2:0 | R/W | 36000 | ADC Channel for Comparator 3 3b000 = Disabled 3b001 = ADCIN 3b010 = TS 3b011 = VBAT 3b100 = ICHARGE 3b101 = VIN 3b110 = PMID 3b111 = IIN | | 1-0 | RESERVED | R/W | 2b00 | Reserved | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 9.5.1.27 ADC\_DATA\_VBAT\_M Register (Address = 0x42) [reset = X] ADC\_DATA\_VBAT\_M is shown in 図 9-42 and described in 表 9-36. Return to Summary Table. # 図 9-42. ADC\_DATA\_VBAT\_M Register ### 表 9-36. ADC\_DATA\_VBAT\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------| | 7-0 | VBAT_ADC_15:8 | R | X | ADC VBAT Measurement MSB | # 9.5.1.28 ADC\_DATA\_VBAT\_L Register (Address = 0x43) [reset = X] ADC\_DATA\_VBAT\_L is shown in 図 9-43 and described in 表 9-37. Return to Summary Table. # 図 9-43. ADC\_DATA\_VBAT\_L Register # 表 9-37. ADC\_DATA\_VBAT\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------| | 7-0 | VBAT_ADC_7:0 | R | X | ADC VBAT Measurement LSB | Submit Document Feedback # 9.5.1.29 ADC\_DATA\_TS\_M Register (Address = 0x44) [reset = X] ADC\_DATA\_TS\_M is shown in 図 9-44 and described in 表 9-38. Return to Summary Table. ### 図 9-44. ADC\_DATA\_TS\_M Register # 表 9-38. ADC\_DATA\_TS\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------| | 7-0 | TS_ADC_15:8 | R | X | ADC TS Measurement MSB | # 9.5.1.30 ADC\_DATA\_TS\_L Register (Address = 0x45) [reset = X] ADC\_DATA\_TS\_L is shown in 図 9-45 and described in 表 9-39. Return to Summary Table. ### 図 9-45. ADC\_DATA\_TS\_L Register # 表 9-39. ADC\_DATA\_TS\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|------------------------| | 7-0 | TS_ADC_7:0 | R | X | ADC TS Measurement LSB | Product Folder Links: BQ25157 Submit Document Feedback # 9.5.1.31 ADC\_DATA\_ICHG\_M Register (Address = 0x46) [reset = X] ADC\_DATA\_ICHG\_M is shown in 図 9-46 and described in 表 9-40. Return to Summary Table. ### 図 9-46. ADC\_DATA\_ICHG\_M Register # 表 9-40. ADC\_DATA\_ICHG\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------| | 7-0 | ICHG_ADC_15:8 | R | X | ADC ICHG Measurement MSB | # 9.5.1.32 ADC\_DATA\_ICHG\_L Register (Address = 0x47) [reset = X] ADC\_DATA\_ICHG\_L is shown in 図 9-47 and described in 表 9-41. Return to Summary Table. ### 図 9-47. ADC\_DATA\_ICHG\_L Register # 表 9-41. ADC\_DATA\_ICHG\_L Register Field Descriptions | I | Bit | Field | Туре | Reset | Description | |---|-----|--------------|------|-------|--------------------------| | | 7-0 | ICHG_ADC_7:0 | R | X | ADC ICHG Measurement LSB | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.33 ADC\_DATA\_ADCIN\_M Register (Address = 0x48) [reset = X] ADC\_DATA\_ADCIN\_M is shown in 図 9-48 and described in 表 9-42. Return to Summary Table. # 図 9-48. ADC\_DATA\_ADCIN\_M Register ### 表 9-42. ADC\_DATA\_ADCIN\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|---------------------------| | 7-0 | ADCIN_ADC_15:8 | R | X | ADC ADCIN Measurement MSB | ## 9.5.1.34 ADC\_DATA\_ADCIN\_L Register (Address = 0x49) [reset = X] ADC\_DATA\_ADCIN\_L is shown in 図 9-49 and described in 表 9-43. Return to Summary Table. ### 図 9-49. ADC\_DATA\_ADCIN\_L Register ### 表 9-43. ADC\_DATA\_ADCIN\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|---------------------------| | 7-0 | ADCIN_ADC_7:0 | R | X | ADC ADCIN Measurement LSB | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.35 ADC\_DATA\_VIN\_M Register (Address = 0x4A) [reset = X] ADC\_DATA\_VIN\_M is shown in 図 9-50 and described in 表 9-44. Return to Summary Table. ### 図 9-50. ADC\_DATA\_VIN\_M Register ## 表 9-44. ADC\_DATA\_VIN\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------| | 7-0 | VIN_ADC_15:8 | R | X | ADC VIN Measurement MSB | ## 9.5.1.36 ADC\_DATA\_VIN\_L Register (Address = 0x4B) [reset = X] ADC\_DATA\_VIN\_L is shown in 図 9-51 and described in 表 9-45. Return to Summary Table. ### 図 9-51. ADC\_DATA\_VIN\_L Register ## 表 9-45. ADC\_DATA\_VIN\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-------------------------| | 7-0 | VIN_ADC_7:0 | R | X | ADC VIN Measurement LSB | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.37 ADC\_DATA\_PMID\_M Register (Address = 0x4C) [reset = X] ADC\_DATA\_PMID\_M is shown in 図 9-52 and described in 表 9-46. Return to Summary Table. ### 図 9-52. ADC\_DATA\_PMID\_M Register ## 表 9-46. ADC\_DATA\_PMID\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------| | 7-0 | PMID_ADC_15:8 | R | X | ADC PMID Measurement MSB | ## 9.5.1.38 ADC\_DATA\_PMID\_L Register (Address = 0x4D) [reset = X] ADC\_DATA\_PMID\_L is shown in 図 9-53 and described in 表 9-47. Return to Summary Table. ### 図 9-53. ADC\_DATA\_PMID\_L Register ## 表 9-47. ADC\_DATA\_PMID\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------| | 7-0 | PMID_ADC_7:0 | R | X | ADC PMID Measurement LSB | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.39 ADC\_DATA\_IIN\_M Register (Address = 0x4E) [reset = X] ADC\_DATA\_IIN\_M is shown in 図 9-54 and described in 表 9-48. Return to Summary Table. ### 図 9-54. ADC\_DATA\_IIN\_M Register ## 表 9-48. ADC\_DATA\_IIN\_M Register Field Descriptions | Bit | Fi | ield | Туре | Reset | Description | |-----|-----|------------|------|-------|-------------------------| | 7-0 | IIN | N_ADC_15:8 | R | Χ | ADC IIN Measurement MSB | English Data Sheet: SLUSEC5 ## 9.5.1.40 ADC\_DATA\_IIN\_L Register (Address = 0x4F) [reset = X] ADC\_DATA\_IIN\_L is shown in 図 9-55 and described in 表 9-49. Return to Summary Table. ### 図 9-55. ADC\_DATA\_IIN\_L Register ## 表 9-49. ADC\_DATA\_IIN\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-------------------------| | 7-0 | IIN_ADC_7:0 | R | X | ADC IIN Measurement LSB | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.41 ADCALARM\_COMP1\_M Register (Address = 0x52) [reset = 0x23] ADCALARM\_COMP1\_M is shown in 図 9-56 and described in 表 9-50. Return to Summary Table. ### 図 9-56. ADCALARM\_COMP1\_M Register ### 表 9-50. ADCALARM\_COMP1\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|------------|--------------------------------| | 7-0 | 1_ADCALARM_15:8 | R/W | 8b00100011 | ADC Comparator 1 Threshold MSB | ## 9.5.1.42 ADCALARM\_COMP1\_L Register (Address = 0x53) [reset = 0x20] ADCALARM\_COMP1\_L is shown in 図 9-57 and described in 表 9-51. Return to Summary Table. ### 図 9-57. ADCALARM\_COMP1\_L Register ## 表 9-51. ADCALARM\_COMP1\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | 1_ADCALARM_7:4 | R/W | 4b0010 | ADC Comparator 1 Threshold LSB | | 3 | 1_ADCALARM_ABOVE | R/W | 1b0 | ADC Comparator1 Polarity 1b0 = Set Flag and send interrupt if ADC measurement becomes lower than comparator threshold 1b1 = Set Flag and send interrupt if ADC measurement is becomes higher than comparator threshold | | 2-0 | RESERVED | R/W | 3b000 | Reserved | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.43 ADCALARM\_COMP2\_M Register (Address = 0x54) [reset = 0x38] ADCALARM\_COMP2\_M is shown in 図 9-58 and described in 表 9-52. Return to Summary Table. ### 図 9-58. ADCALARM\_COMP2\_M Register ### 表 9-52. ADCALARM\_COMP2\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|------------|--------------------------------| | 7-0 | 2_ADCALARM_15:8 | R/W | 8b00111000 | ADC Comparator 2 Threshold MSB | ## 9.5.1.44 ADCALARM\_COMP2\_L Register (Address = 0x55) [reset = 0x90] ADCALARM\_COMP2\_L is shown in 図 9-59 and described in 表 9-53. Return to Summary Table. ### 図 9-59. ADCALARM\_COMP2\_L Register ## 表 9-53. ADCALARM\_COMP2\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | 2_ADCALARM_7:4 | R/W | 4b1001 | ADC Comparator 2 Threshold LSB | | 3 | 2_ADCALARM_ABOVE | R/W | 1b0 | ADC Comparator 2 Polarity 1b0 = Set Flag and send interrupt if ADC measurement becomes lower than comparator threshold 1b1 = Set Flag and send interrupt if ADC measurement is becomes higher than comparator threshold | | 2-0 | RESERVED | R/W | 3b000 | Reserved | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.45 ADCALARM\_COMP3\_M Register (Address = 0x56) [reset = 0x0] ADCALARM\_COMP3\_M is shown in 図 9-60 and described in 表 9-54. Return to Summary Table. ### 図 9-60. ADCALARM\_COMP3\_M Register ### 表 9-54. ADCALARM\_COMP3\_M Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|------------|--------------------------------| | 7-0 | 3_ADCALARM_15:8 | R/W | 8b00000000 | ADC Comparator 3 Threshold MSB | Product Folder Links: BQ25157 ## 9.5.1.46 ADCALARM\_COMP3\_L Register (Address = 0x57) [reset = 0x0] ADCALARM\_COMP3\_L is shown in 図 9-61 and described in 表 9-55. Return to Summary Table. ### 図 9-61. ADCALARM\_COMP3\_L Register ### 表 9-55. ADCALARM\_COMP3\_L Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | 3_ADCALARM_7:4 | R/W | 4b0000 | ADC Comparator 3 Threshold LSB | | 3 | 3_ADCALARM_ABOVE | R/W | | ADC Comparator 3 Polarity 1b0 = Set Flag and send interrupt if ADC measurement becomes lower than comparator threshold 1b1 = Set Flag and send interrupt if ADC measurement is becomes higher than comparator threshold | | 2-0 | RESERVED | R/W | 3b000 | Reserved | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.47 ADC\_READ\_EN Register (Address = 0x58) [reset = 0x0] ADC\_READ\_EN is shown in 図 9-62 and described in 表 9-56. Return to Summary Table. ## 図 9-62. ADC\_READ\_EN Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------------------|------------------|-------------|------------------|------------|-------------------|----------| | EN_IIN_READ | EN_PMID_REA<br>D | EN_ICHG_REA<br>D | EN_VIN_READ | EN_VBAT_REA<br>D | EN_TS_READ | EN_ADCIN_RE<br>AD | RESERVED | | R/W-1b0 ## 表 9-56. ADC\_READ\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------| | 7 | EN_IIN_READ | R/W | 1b0 | Enable measurement for Input Current (IIN) Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 6 | EN_PMID_READ | R/W | 1b0 | Enable measurement for PMID Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 5 | EN_ICHG_READ | R/W | 1b0 | Enable measurement for Charge Current Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 4 | EN_VIN_READ | R/W | 1b0 | Enable measurement for Input Voltage (VIN) Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 3 | EN_VBAT_READ | R/W | 1b0 | Enable measurement for Battery Voltage (VBAT) Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 2 | EN_TS_READ | R/W | 1b0 | Enable measurement for TS Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 1 | EN_ADCIN_READ | R/W | 1b0 | Enable measurement for ADCIN Channel 1b0 = ADC measurement disabled 1b1 = ADC measurement enabled | | 0 | RESERVED | R/W | 1b0 | Reserved | ## 9.5.1.48 TS\_FASTCHGCTRL Register (Address = 0x61) [reset = 0x34] TS\_FASTCHGCTRL is shown in 図 9-63 and described in 表 9-57. Return to Summary Table. ## 図 9-63. TS\_FASTCHGCTRL Register ### 表 9-57. TS\_FASTCHGCTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 1b0 | Reserved | | 6-4 | TS_VBAT_REG2:0 | R/W | 3b011 | Reduced target battery voltage during Warm 3b000 = No reduction 3b001 = VBAT_REG - 50 mV 3b010 = VBAT_REG - 100 mV 3b011 = VBAT_REG - 150 mV 3b100 = VBAT_REG - 200 mV 3b101 = VBAT_REG - 250 mV 3b101 = VBAT_REG - 300 mV 3b111 = VBAT_REG - 350 mV | | 3 | RESERVED | R/W | 1b0 | Reserved | | 2-0 | TS_ICHRG_2:0 | R/W | 3b100 | Fast charge current when decreased by TS function 3b000 = No reduction 3b001 = 0.875 x ICHG 3b010 = 0.750 x ICHG 3b011 = 0.625 x ICHG 3b100 = 0.500 x ICHG 3b101 = 0.375 x ICHG 3b101 = 0.250 x ICHG 3b111 = 0.125 x ICHG | Product Folder Links: BQ25157 ## $9.5.1.49 \text{ TS\_COLD Register} (Address = 0x62) [reset = 0x7C]$ Return to Summary Table. ## 図 9-64. TS\_COLD Register ### 表 9-58. TS\_COLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | TS_COLD_7:0 | R/W | 8b01111100 | TS Cold Threshold<br>1b = 4.688 mV<br>10b = 9.375 mV<br>100b = 18.75 mV<br>1000b = 37.5 mV<br>10000b = 75 mV<br>100000b = 150 mV<br>1000000b = 300 mV | | | | | | 10000000b = 600 mV | ## 9.5.1.50 TS\_COOL Register (Address = 0x63) [reset = 0x6D] TS\_COOL is shown in $ext{ <math> ext{ } }$ Return to Summary Table. ## 図 9-65. TS\_COOL Register ### 表 9-59. TS\_COOL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|------------|-------------------| | 7-0 | TS_COOL_7:0 | | 8b01101101 | • | | | | | | 1000000b = 500 mV | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.51 TS\_WARM Register (Address = 0x64) [reset = 0x38] Return to Summary Table. ### 図 9-66. TS\_WARM Register ## 表 9-60. TS\_WARM Register Field Descriptions | Bit | Bit Field Type Reset Description | | | | | | | |-----|----------------------------------|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7-0 | TS_WARM_7:0 | R/W | 8600111000 | TS Warm Threshold 1b = 4.688 mV 10b = 9.375 mV 100b = 18.75 mV 1000b = 37.5 mV 10000b = 75 mV 100000b = 150 mV 1000000b = 300 mV 10000000b = 600 mV | | | | ## 9.5.1.52 TS\_HOT Register (Address = 0x65) [reset = 0x27] TS\_HOT is shown in 図 9-67 and described in 表 9-61. Return to Summary Table. ## 図 9-67. TS\_HOT Register ### 表 9-61. TS\_HOT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | TS_HOT_7:0 | | 8b00100111 | TS Hot Threshold<br>1b = 4.688 mV<br>10b = 9.375 mV<br>100b = 18.75 mV<br>1000b = 37.5 mV<br>10000b = 75 mV<br>100000b = 150 mV<br>1000000b = 300 mV | | | | | | 10000000b = 600 mV | Product Folder Links: BQ25157 Submit Document Feedback ## 9.5.1.53 DEVICE\_ID Register (Address = 0x6F) [reset = 0x3C] DEVICE\_ID is shown in 図 9-68 and described in 表 9-62. Return to Summary Table. ## 図 9-68. DEVICE\_ID Register ### 表 9-62. DEVICE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|------------|--------------------------------| | 7-0 | DEVICE_ID_7:0 | R | 8b00111100 | Device ID<br>111100b = BQ25157 | ## 10 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 10.1 Application Information A typical application of the BQ25157 consists of the device configured as an I<sup>2</sup>C controlled single cell Li-ion battery charger and power path manager or small battery applications such as smart-watches and wireless headsets. A battery thermistor may be connected to the TS pin to allow the device to monitor the battery temperature and control charging as desired. The system designer may connect the $\overline{\text{MR}}$ input to a push-button to send interrupts to the host as the button is pressed or to allow the application's end user to reset the system. If not used this pin must be left floating or tied to BAT. The ADCIN pin may be tied to ground or be connected to a signal which the system designer desires to measure using the integrated ADC. The signal must be scaled down to no exceed the 0 - 1.2 V range of the ADCIN input range. #### 10.2 Typical Application 図 10-1. Typical Application Diagram Product Folder Links: BQ25157 Submit Document Feedback #### 10.2.1 Design Requirements The design parameters for the following design example are shown in 表 10-1 below. 表 10-1. Design Parameters | PARAMETER | VALUE | |----------------------------|-------------| | IN Supply Voltage | 5 V | | Battery Regulation Voltage | 4.2 V | | LDO Output Voltage | LDO (1.8 V) | #### 10.2.2 Detailed Design Procedure For easy configuration use of the BQ25157 Setup Guide Tool is recommended. #### 10.2.2.1 Input (IN/PMID) Capacitors Low ESR ceramic capacitors such as X7R or X5R is preferred for input decoupling capacitors and should be places as close as possible to the supply and ground pins fo the IC. Due to the voltage derating of the capacitors it is recommended at 25-V rated capacitors are used for IN and PMID pins which can normally operate at 5 V. After derating the minimum capacitance must be higher than 1 $\mu$ F. #### 10.2.2.2 VDD, LDO Input and Output Capacitors A Low ESR ceramic capacitor such as X7R or X5R is recommended for the LDO decoupling capacitor. A $4.7-\mu F$ capacitor is recommended for VDD output. For the LDO output a $2.2-\mu F$ capacitor is recommended. The minimum supported capacitance after derating must be higher than $1~\mu F$ to ensure stability. The VINLS input bypass capacitor value should match or exceed the LDO output capacitor value. #### 10.2.2.3 TS A 10-K $\Omega$ NTC should be connected in parallel to a 10-k $\Omega$ biasing resistor connected to ground. The ground connection of both the NTC and biasing resistor must be done as close as possible to the GND pin of the device or kelvin connected to it to minimize any error in TS measurement due IR drops on the board ground lines. If the system designer does not wish to use the TS function for charging control, a 5-k $\Omega$ resistor from TS to ground must be connected. #### 10.2.2.4 Recommended Passive Components 表 10-2. Recommended Passive Components | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------|------------------|-----|-----|------| | C <sub>PMID</sub> | Capacitance in PMID pin | 1 <sup>(1)</sup> | 10 | 47 | μF | | C <sub>LDO</sub> | LDO output capacitance | 1 | 2.2 | 4.7 | μF | | C <sub>VDD</sub> | VDD output capacitance | 1 | 2.2 | 4.7 | μF | | C <sub>BAT</sub> | BAT pin capacitance | 1 | | - | μF | | C <sub>IN</sub> | IN input bypass capacitance | 1 | 4.7 | 10 | μF | | C <sub>INLS</sub> | VINLS input bypass capacitance | 1 | | - | μF | | C <sub>TS</sub> | Capacitance from TS pin to ground | 0 | 0 | 1 | nF | <sup>(1)</sup> For PMID regulation loop stability, for better transient performance a minimum capacitance (after derating) of 10 $\mu$ F is recommended. Product Folder Links: BQ25157 #### 10.2.3 Application Curves English Data Sheet: SLUSEC5 図 10-21. TS Biasing and Voltage Behavior when VIN is Present # 11 Power Supply Recommendations The BQ25157 requires the adapter or IN supply to be between 3.4 V and 6.2 V with at least 600-mA rating. The battery voltage must be higher than 2.4 V or $V_{\text{BATUVLO}}$ to ensure proper operation. Product Folder Links: BQ25157 ## 12 Layout ## 12.1 Layout Guidelines - · Have solid ground plane that is tied to the GND bump - Place LDO and VDD output capacitors as close as possible to the respective bumps and GND or ground plane with short copper trace connection - Place PMID capacitor as close to the PMID bump as possible and GND or ground plane. - A bypass capacitor from VINLS to GND is recommended to be placed as close as possible to the VINLS bump. ### 12.2 Layout Example 図 12-1. Layout Example ## 13 Device and Documentation Support #### 13.1 Device Support ### 13.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 13.2 Documentation Support #### 13.2.1 Related Documentation For related documentation see the following: BQ2515xEVM User's Guide, BQ2515x Setup Guide and BQ2515x Setup Guide Tool ### 13.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 13.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 13.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 13.6 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 13.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Product Folder Links: BQ25157 # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: BQ25157 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | BQ25157YFPR | Active | Production | DSBGA (YFP) 20 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | BQ25157 | | BQ25157YFPR.A | Active | Production | DSBGA (YFP) 20 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | BQ25157 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Feb-2025 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ25157YFPR | DSBGA | YFP | 20 | 3000 | 180.0 | 8.4 | 1.77 | 2.17 | 0.62 | 4.0 | 8.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Feb-2025 #### \*All dimensions are nominal | Г | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------------|-------|-----------------|------|------|-------------|------------|-------------|--| | | BQ25157YFPR | DSBGA | YFP | 20 | 3000 | 182.0 | 182.0 | 20.0 | | DIE SIZE BALL GRID ARRAY #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated