# ADS8661W バイポーラ入力範囲をプログラム可能な 12 ビット、高速、単一電 源 SAR (逐次比較型) ADC データ アクイジション システム ## 1 特長 - アナログ フロントエンド内蔵の 12 ビット ADC - 高速度:1.25MSPS - 入力範囲をソフトウェアでプログラム可能 - バイポーラ差動範囲:±12.288V、±10.24V、 ±6.144V, ±5.12V, ±2.56V - ユニポーラ差動範囲:0V~12.288V、0V~ 10.24V、0V~6.144V、および 0V~5.12V - アナログ電源 (5V):1.65V~5V の I/O 電源 - 1MΩ 以上の一定の抵抗性入力インピーダンス - 入力帯域幅:450 kHz - 入力過電圧保護:最大 ±20V - オンチップの低ドリフト 4.096V 基準電圧 - 優れた性能 - DNL:±0.1LSB, INL:±0.15LSB - 信号対雑音比:74dBFS、THD:-102dB - 高 / 低スレッショルドのアラーム機能 - デイジー チェーン対応の multiSPI™ インターフェイス - 拡張産業用温度範囲に対応: - -40°C $\sim$ +125°C ## 2 アプリケーション - アナログ入力モジュール - 半導体テスト - サーボドライブ制御モジュール ### 3 概要 ADS8661W、、逐次比較型 (SAR) A/D コンバータ (ADC) トポロジを使った統合型データ アクイジション シス テム の製品です。これらのには、高速、高精度の SAR ADC と、統合型の差動アナログ フロントエンド (AFE) 入 カドライバ回路が搭載されています。ADS8661W には、 最大 ±20V の過電圧保護回路と、温度ドリフトが非常に小 さい 4.096V のオンチップ 基準電圧が内蔵されています。 これらのは 5V の単一アナログ電源で動作しますが、真の バイポーラ入力範囲とユニポーラ入力範囲をサポートしま す。バイポーラ入力範囲は ±12.288V、±6.144V、 ±10.24V、±5.12V、±2.56Vです。また、ユニポーラ入力 範囲は 0V~12.288V、10.24V、6.144V、5.12V です。こ れらのデバイスは、選択した入力範囲にかかわらず、高い 抵抗性入力インピーダンス (1MΩ 以上) を実現していま す。 内蔵の multiSPI デジタル インターフェイスは、従来の SPI プロトコルと下位互換性があります。さらに、設定可能 な機能により、広範なホストコントローラとの接続が簡素化 されます。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |----------|----------------------|--------------------------| | ADS8661W | RUM (WQFN, 16) | 4mm × 4mm | - 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 ブロック図 ## **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----| | 2 アプリケーション | 1 | | 3 概要 | | | 4 Pin Configuration and Functions | | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | 5 | | 5.5 Electrical Characteristics | 6 | | 5.6 Timing Requirements | g | | 5.7 Switching Characteristics | 10 | | 5.8 Timing Diagrams | | | 5.9 Typical Characteristics | 14 | | 6 Detailed Description | 19 | | 6.1 Overview | 19 | | 6.2 Functional Block Diagram | 19 | | 6.3 Feature Description | 20 | | 6.4 Device Functional Modes | 32 | | 6.5 Programming | 37 | |--------------------------------------------|----| | 7 Register Maps | | | 7.1 Device Configuration and Register Maps | | | · · · · · · · · · · · · · · · · · · · | | | 8 Application and Implementation | | | 8.1 Application Information | | | 8.2 Typical Application | 54 | | 8.3 Power Supply Recommendations | 57 | | 8.4 Layout | | | 9 Device and Documentation Support | 60 | | 9.1 Documentation Support | | | 9.2ドキュメントの更新通知を受け取る方法 | 60 | | 9.3 サポート・リソース | 60 | | 9.4 Trademarks | 60 | | 9.5 静電気放電に関する注意事項 | 60 | | 9.6 用語集 | 60 | | 10 Revision History | 60 | | 11 Mechanical, Packaging, and Orderable | | | Information | 60 | # 4 Pin Configuration and Functions 図 4-1. RUM Package, 16-Pin WQFN (Top View) 表 4-1. Pin Functions | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | |-----------------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | AGND | 1 | Р | Analog ground pin. Decouple with the AVDD pin. | | | AIN_M | 6 | Al | Analog input: negative. Decouple with the AIN_P pin. | | | AIN_P | 5 | Al | Analog input: positive. Decouple with the AIN_M pin. | | | ALARM/SDO-1/GPO | 12 | DO | Multifunction output pin. Active high alarm. Data output 1 for serial communication. General-purpose output pin. | | | AVDD | 16 | Р | Analog supply pin. Decouple with the AGND pin. | | | CONVST/CS | 9 | DI | Dual-functionality pin. Active high logic: Conversion start input pin. A CONVST rising edge brings the device from acquisition phase to conversion phase. Active low logic: Chip-select input pin. The device takes control of the data bus when $\overline{CS}$ is low. The SDO-x pins go to tri-state when $\overline{CS}$ is high. | | | DGND | 15 | Р | Digital ground pin. Decouple with the DVDD pin. | | | DVDD | 14 | Р | Digital supply pin. Decouple with the DGND pin. | | | REFCAP | 4 | AO | ADC reference buffer decoupling capacitor pin. Decouple with the REFGND pin. | | | REFGND | 3 | Р | Reference ground pin. Short this pin to the analog ground plane. Decouple with the REFIO and REFCAP pins. | | | REFIO | 2 | AIO | Internal reference output and external reference input pin. Decouple with REFGND. | | | RST | 7 | DI | Active-low logic input to reset the device. | | | RVS | 13 | DO | Multifunction output pin for serial interface, see the <i>RESET State</i> section. With CS held high, RVS reflects the status of the internal ADCST signal. With CS low, the status of RVS depends on the output protocol selection. | | | SCLK | 10 | DI | Serial communication: Clock input pin for the serial interface. All system-synchronous data transfer protocols are timed with respect to the SCLK signal. | | | SDI | 8 | DI | Dual function: Data input pin for serial communication. Chain data input during serial communication in daisy-chain mode. | | | SDO-0 | 11 | DO | Serial communication: Data output 0. | | <sup>(1)</sup> Al = analog input, AlO = analog input/output, Dl = digital input, DO = digital output, and P = power supply. English Data Sheet: SBASB35 ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------------|------------------|------|------------|------| | AIN_P, AIN_M to GND | AVDD = 5V | -20 | 20 | V | | AIN_F, AIN_W to GND | AVDD = Unpowered | -15 | 15 | V | | AVDD to GND or DVDD to GND | | -0.3 | 7 | V | | REFCAP to REFGND or REFIO to REFGND | | -0.3 | 5.7 | V | | GND to REFGND | | -0.3 | 0.3 | V | | Digital input pins to GND | | -0.3 | DVDD + 0.3 | V | | Digital output pins to GND | | -0.3 | DVDD + 0.3 | V | | Input current to any pin except supply pins | | -10 | 10 | mA | | Junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -60 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, analog input pins (AIN_P, AIN_M) <sup>(1)</sup> | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all other pins <sup>(1)</sup> | ±2000 | V | | | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SBASB35 ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------|-----------------------------------------|---------|-------|--------|------| | POWER SU | PPLY | | | | | | | AVDD | Analog power supply | AVDD to GND | 4.75 | 5 | 5.25 | V | | DVDD | Digital interface power supply | DVDD to GND | 1.65 | 3.3 | AVDD | V | | REFERENC | VOLTAGE | | | | | | | V <sub>REFIO_EXT</sub> | External reference voltage on REFIO | REFIO pin configured as an input | 4.046 | 4.096 | 4.146 | V | | ANALOG IN | PUTS | | | | | | | | | Input range = ±3 x V <sub>REF</sub> | -12.288 | | 12.288 | | | | | Input range = ±2.5 x V <sub>REF</sub> | -10.24 | | 10.24 | | | | | Input range = ±1.5 x V <sub>REF</sub> | -6.144 | | 6.144 | | | | | Input range = ±1.25 x V <sub>REF</sub> | -5.12 | | 5.12 | | | AIN_x | Full-scale input span (AIN_P to AIN_M) | Input range = ±0.625 x V <sub>REF</sub> | -2.56 | | 2.56 | V | | | | Input range = 3 x V <sub>REF</sub> | 0 | | 12.288 | | | | | Input range = 2.5 x V <sub>REF</sub> | 0 | | 10.24 | | | | | Input range = 1.5 x V <sub>REF</sub> | 0 | | 6.144 | | | | | Input range = 1.25 x V <sub>REF</sub> | 0 | | 5.12 | | | TEMPERAT | URE RANGE | | | | | | | T <sub>A</sub> | Ambient temperature | | -40 | 25 | 125 | °C | ### **5.4 Thermal Information** | | | ADS8661W | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | RUM (WQFN) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 31.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 27.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 7.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 7.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 5.5 Electrical Characteristics all minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; AVDD = 5V, DVDD = 3.3V, VREF = 4.096V (internal), and maximum throughput (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------|------------------------------------------------------------------|---------|---------------------------------------------|--------|------| | ANALO | G INPUTS | | | | | | | | | Input range = ±3 x V <sub>REF</sub> | -12.288 | | 12.288 | V | | | | Input range = ±2.5 x V <sub>REF</sub> | -10.24 | | 10.24 | V | | $V_{\text{IN}}$ | | Input range = ±1.5 x V <sub>REF</sub> | -6.144 | - | 6.144 | V | | | | Input range = ±1.25 x V <sub>REF</sub> | -5.12 | | 5.12 | V | | | Full-scale input span (AIN_P to AIN M) | Input range = ±0.625 x V <sub>REF</sub> | -2.56 | | 2.56 | V | | | / <u>/</u> | Input range = 3 x V <sub>REF</sub> | 0 | | 12.288 | V | | | | Input range = 2.5 x V <sub>REF</sub> | 0 | | 10.24 | V | | | | Input range = 1.5 x V <sub>REF</sub> | 0 | | 6.144 | V | | | | Input range = 1.25 x V <sub>REF</sub> | 0 | | 5.12 | V | | | | Input range = ±3 x V <sub>REF</sub> | -12.288 | | 12.288 | V | | | | Input range = ±2.5 x V <sub>REF</sub> | -10.24 | | 10.24 | V | | | | Input range = ±1.5 x V <sub>REF</sub> | -6.144 | | 6.144 | V | | | Full-scale input span (AIN_P to AIN_M) | Input range = ±1.25 x V <sub>REF</sub> | -5.12 | | 5.12 | V | | AIN_x | | Input range = ±0.625 x V <sub>REF</sub> | -2.56 | | 2.56 | V | | | | Input range = 3 x V <sub>REF</sub> | 0 | | 12.288 | V | | | | Input range = 2.5 x V <sub>REF</sub> | 0 | | 10.24 | V | | | | Input range = 1.5 x V <sub>REF</sub> | 0 | | 6.144 | V | | | | Input range = 1.25 x V <sub>REF</sub> | 0 | | 5.12 | V | | | | Input range = ±3 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 1.02 | 1.2 | 1.38 | V | | | | Input range = ±2.5 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 0.85 | 1 | 1.15 | V | | | | Input range = ±1.5 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 1.02 | 1.2 | 1.38 | V | | | | Input range = ±1.25 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 0.85 | 1 | 1.15 | V | | $R_{IN}$ | Input impedance | Input range = ±0.625 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 0.85 | 1 | 1.15 | V | | | | Input range = 3 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 1.02 | 1.2 | 1.38 | V | | | | Input range = 2.5 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 0.85 | 1 | 1.15 | V | | | | Input range = 1.5 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 1.02 | 1.2 | 1.38 | V | | | | Input range = 1.25 x V <sub>REF</sub> at T <sub>A</sub> = 25°C | 0.85 | 1 | 1.15 | V | | I <sub>IN</sub> | Input current | All input ranges | 2 | (V <sub>IN</sub> –<br>.5) / R <sub>IN</sub> | | μΑ | | NPUT ( | OVERVOLTAGE PROTECTION CIP | RCUIT | | | | | | V <sub>OVP</sub> | All input ranges | AVDD = 5V, all input ranges | -20 | | 20 | V | | <b>▼</b> 00P | 7 iii iiiput taiiges | AVDD = floating, all input ranges | -15 | | 15 | V | | NPUT E | BANDWIDTH | | | | | | | f_3 dB | Small-signal Input bandwidth | -3dB all input ranges | | 500 | | kHz | | f_0.1 dB | Small-signal Input bandwidth | -0.1dB all input ranges | | 75 | | kHz | Copyright © 2025 Texas Instruments Incorporated ## 5.5 Electrical Characteristics (続き) all minimum and maximum specifications are at $T_A = -40^{\circ}$ C to +125°C; typical specifications are at $T_A = 25^{\circ}$ C; AVDD = 5V, DVDD = 3.3V VRFF = 4.096V (internal), and maximum throughput (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------|---------------------------------------------------------------|--------|-------|--------|--------| | DC PERF | ORMANCE | | | | | | | | Resolution | | 12 | | | Bits | | NMC | No missing codes | | 12 | | | Bits | | DNL | Differential nonlinearity | All input ranges | -0.5 | ±0.1 | 0.5 | LSB | | INL | Integral nonlinearity | All input ranges | -0.5 | ±0.15 | 0.5 | LSB | | _ | | All bipolar ranges at T <sub>A</sub> = 25°C | -1 | ±0.2 | 1 | | | Eo | Offset error | All unipolar ranges at T <sub>A</sub> = 25°C | -2 | ±0.2 | 2 | mV | | | Offset error drift with temperature | All input ranges | -3 | ±0.75 | 3 | ppm/°C | | E <sub>G</sub> | Gain error | All input ranges at T <sub>A</sub> = 25°C | -0.038 | ±0.01 | 0.038 | %FSR | | | Gain error drift with temperature | All input ranges | -5 | ±1 | 5 | ppm/°C | | AC PERF | ORMANCE | , , | | | | | | SNR | Signal-to-noise ratio | All input ranges | 71.5 | 72.4 | | dBFS | | THD | Total harmonic distortion | All input ranges | | -102 | | dB | | SINAD | Signal-to-noise + distortion | All input ranges | 71.4 | 72.3 | | dB | | SFDR | Spurious-free dynamic range | All input ranges | | 103 | | dB | | | L REFERENCE OUTPUT | 1 3 | | | | | | V <sub>REFIO</sub> | On the REFIO pin (configured as | WQFN (RUM) at T <sub>A</sub> = 25°C | 4.094 | 4.096 | 4.098 | V | | dV <sub>REFIO</sub> / | an output) Internal reference temperature | WQFN (RUM) at T <sub>A</sub> = 25°C | | 5 | | ppm/°C | | dT <sub>A</sub> | drift | War W (Now) at T <sub>A</sub> 200 | | | | ррии С | | COUT_R<br>EFIO | Decoupling capacitor on REFIO pin | | 4.7 | | | μF | | VREFCA<br>P | Reference voltage to the ADC (on the REFCAP pin) | | 4.0945 | 4.096 | 4.0975 | V | | Г | REFCAP temperature drift | | | 0.5 | 2 | ppm/°C | | COUT_R | Decoupling capacitor on REFCAP pin | | 10 | | | μF | | EFCAP | Turn-on time | C <sub>OUT_REFCAP</sub> = 10μF, C <sub>OUT_REFIO</sub> = 10μF | , | 20 | | ms | | EXTERNA | AL REFERENCE INPUT | | | | | | | V <sub>REFIO_E</sub> | External reference voltage on REFIO | REFIO pin configured as an input | 4.046 | 4.096 | 4.146 | | | AVDD CO | MPARATOR | | | | | | | V <sub>TH_HIGH</sub> | High threshold voltage | | | 5.3 | | V | | $V_{TH\_LOW}$ | Low threshold voltage | | | 4.7 | | V | | | SUPPLY REQUIREMENTS | | | | | | | AVDD | Analog power-supply voltage | Operating range | 4.75 | 5 | 5.25 | V | | D) /D = | B: ". I | Operating range | 1.65 | 3.3 | AVDD | V | | DVDD | Digital power-supply voltage | Supply range for specified performance | 2.7 | 3.3 | AVDD | V | | l | Analog supply current, device | Internal reference | | 7 | 9 | | | I <sub>AVDD_DY</sub><br>N | converting at maximum throughput | External reference | | 5.8 | 7.25 | mA | | ı | Analog supply current, device not | Internal reference | | 4.7 | 6.25 | μ- Λ | | I <sub>AVDD_STC</sub> | converting | External reference | | 2.9 | 4 | mA | | I <sub>AVDD</sub> STD | Analog supply current, device in | Internal reference | | 2.8 | | | | BY | STANDBY mode | External reference | | 1.6 | | mA | ## 5.5 Electrical Characteristics (続き) all minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; AVDD = 5V, DVDD = 3.3V, VREF = 4.096V (internal), and maximum throughput (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|------------------------------------------------|-------------------------------|---------------|-----|---------------|------| | | Analog supply current, device in | Internal reference | | 10 | | | | I <sub>AVDD_PD</sub> | PD mode | Enternal reference | | 10 | | μA | | I <sub>DVDD_DY</sub><br>N | Digital supply current, maximum throughput | | | 0.2 | 0.25 | mA | | DVDD_ST | Digital supply current, device in STANDBY mode | | | 1 | | μΑ | | I <sub>DVDD_PD</sub> | Digital supply current, device in PD mode | | | 1 | | μA | | DIGITAL | INPUTS (CMOS) | | <u> </u> | | ' | | | V <sub>IH</sub> | Digital high input voltage logic level | DVDD > 2.35V | 0.7 ×<br>DVDD | | DVDD +<br>0.3 | ٧ | | | | DVDD ≤ 2.35V | 0.8 ×<br>DVDD | | DVDD +<br>0.3 | V | | V <sub>IL</sub> | | DVDD > 2.35V | -0.3 | | 0.3 x<br>DVDD | V | | | | DVDD ≤ 2.35V | -0.3 | | 0.2 x<br>DVDD | V | | | Input leakage current | | | 100 | | nA | | | Input pin capacitance | | | 5 | | pF | | DIGITAL | OUTPUTS (CMOS) | | | | | | | V <sub>OH</sub> | Digital high output voltage logic level | I <sub>O</sub> = 500μA source | 0.8 ×<br>DVDD | | DVDD | V | | V <sub>OL</sub> | Digital low output voltage logic level | I <sub>O</sub> = 500μA sink | 0 | | 0.2 ×<br>DVDD | V | | | Floating state leakage current | Only for digital output pins | | 1 | | μΑ | | | Internal pin capacitance | | | 5 | | pF | | | | | | | | | English Data Sheet: SBASB35 ## 5.6 Timing Requirements all minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; AVDD = 5V, DVDD = 3.3V, VREF = 4.096V (internal), and maximum throughput (unless otherwise noted) | | | MIN | TYP MAX | UNIT | |----------------------|--------------------------------------------------------------|------------------------|---------|------------------| | CONVERSI | ON CYCLE | | | | | f <sub>cycle</sub> | Sampling frequency | | 1250 | kSPS | | t <sub>cycle</sub> | ADC cycle time period | 1 / f <sub>cycle</sub> | | s | | t <sub>acq</sub> | Acquisition time | 250 | | ns | | ASYNCHRO | DNOUS RESET | | | | | t <sub>wl_RST</sub> | Pulse duration: RST low | 100 | | ns | | | TIBLE SERIAL INTERFACE | | | | | f <sub>CLK</sub> | Serial clock frequency | | 66.67 | MHz | | t <sub>CLK</sub> | Serial clock time period | 1/f <sub>CLK</sub> | | | | t <sub>PH_CK</sub> | SCLK high time | 0.45 | 0.55 | t <sub>CLK</sub> | | t <sub>PL_CK</sub> | SCLK low time | 0.45 | 0.55 | t <sub>CLK</sub> | | t <sub>SU_CSCK</sub> | Setup time: CONVST/CS falling to first SCLK capture edge | 7.5 | | ns | | t <sub>SU_CKDI</sub> | Setup time: SDI data valid to SCLK capture edge | 7.5 | | ns | | t <sub>HT_CKDI</sub> | Hold time: SCLK capture edge to (previous) data valid on SDI | 7.5 | | ns | | SOURCE-S | YNCHRONOUS SERIAL INTERFACE (EXTERNAL CLOCK) | | | | | f <sub>CLK</sub> | Serial clock frequency | | 66.67 | MHz | | t <sub>CLK</sub> | Serial clock time period | 1/f <sub>CLK</sub> | | | | t <sub>PH_CK</sub> | SCLK high time | 0.45 | 0.55 | t <sub>CLK</sub> | | t <sub>PL_CK</sub> | SCLK low time | 0.45 | 0.55 | t <sub>CLK</sub> | ## **5.7 Switching Characteristics** all minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; AVDD = 5V, DVDD = 3.3V, VREF = 4.096V (internal), and maximum throughput (unless otherwise noted) | | v, vker – 4.090v (internal), and maximum unoughput (ur | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------------------------|-----|-----|-----|---------------------| | ASYNCHRO | NOUS RESET | | | 1 | | | t <sub>conv</sub> | Conversion time | | | 550 | ns | | t <sub>D_RST_POR</sub> | Delay time for POR reset: RST rising to RVS rising | | 20 | | ms | | t <sub>D_RST_APP</sub> | Delay time for application reset: RST rising to CONVST/CS rising | | | 1 | μs | | t <sub>NAP_WKUP</sub> | Wake-up time: NAP mode | | | 20 | μs | | t <sub>PWRUP</sub> | Power-up time: PD mode | | 20 | | ms | | SPI-COMPAT | TIBLE SERIAL INTERFACE | | | ' | | | t <sub>HT_CKCS</sub> | Delay time: last SCLK capture edge to CONVST/CS rising | 7.5 | | | ns | | t <sub>DEN_CSDO</sub> | Delay time: CONVST/CS falling edge to data enable | | | 9.5 | ns | | t <sub>DZ_CSDO</sub> | Delay time: CONVST/CS rising to SDO-x going to 3-state | | | 10 | ns | | t <sub>D_CKDO</sub> | Delay time: SCLK launch edge to (next) data valid on SDO-x | | | 12 | ns | | t <sub>D_CSRVS</sub> | Delay time: CONVST/CS rising edge to RVS falling | | | 14 | ns | | SOURCE-SY | NCHRONOUS SERIAL INTERFACE (EXTERNAL CLOCK) | | | ' | | | | Delay time: CONVST/CS falling edge to data enable | | | 9.5 | ns | | | Delay time: CONVST/CS rising to SDO-x going to tri-state | | | 10 | ns | | | Delay time: SCLK rising edge to RVS rising | | | 14 | ns | | | Delay time: SCLK falling edge to RVS falling | | | 14 | ns | | | Delay time: RVS rising to (next) data valid on SDO-x | | | 2.5 | ns | | | Delay time: CONVST/CS rising edge to RVS displaying internal device state | | | 15 | ns | | SOURCE-SY | NCHRONOUS SERIAL INTERFACE (INTERNAL CLOCK) | | | 1 | | | t <sub>DEN_CSDO</sub> | Delay time: CONVST/CS falling edge to data enable | | | 9.5 | ns | | t <sub>DZ_CSDO</sub> | Delay time: CONVST/CS rising to SDO-x going to tri-state | | | 10 | ns | | t <sub>DEN_CSRVS</sub> | Delay time: CONVST/CS falling edge to first rising edge on RVS | | | 50 | ns | | t <sub>D_RVSDO</sub> | Delay time: RVS rising to (next) data valid on SDO-x | | | 2.5 | ns | | t <sub>INTCLK</sub> | Time period: internal clock | 15 | | | ns | | t <sub>CYC_RVS</sub> | Time period: RVS signal | 15 | | | ns | | t <sub>WH_RVS</sub> | RVS high time | 0.4 | | 0.6 | t <sub>INTCLK</sub> | | t <sub>WL_RVS</sub> | RVS low time | 0.4 | | 0.6 | t <sub>INTCLK</sub> | | t <sub>D_CSRVS</sub> | Delay time: CONVST/CS rising edge to RVS displaying internal device state | | | 15 | ns | ## **5.8 Timing Diagrams** 図 5-1. Conversion Cycle Timing Diagram 図 5-2. Asynchronous Reset Timing Diagram ☑ 5-3. Standard SPI Interface Timing Diagram for CPHA = 0 11 Product Folder Links: ADS8661W ☑ 5-4. Standard SPI Interface Timing Diagram for CPHA = 1 $\boxtimes$ 5-5. multiSPI Interface Timing Diagram for Dual SDO-x and CPHA = 0 図 5-6. multiSPI Interface Timing Diagram for Dual SDO-x and CPHA = 1 図 5-7. multiSPI Source-Synchronous External Clock Serial Interface Timing Diagram 図 5-8. multiSPI Source-Synchronous Internal Clock Serial Interface Timing Diagram 13 ### 5.9 Typical Characteristics ## 6 Detailed Description #### 6.1 Overview The ADS8661W is a high-speed, high-performance, easy-to-use integrated data acquisition system device. Theis single-channel device supports true bipolar differential and single-ended input voltage swings up to ±12.288V and operates on a single 5V analog supply. The ADS8661W features an enhanced SPI interface (multiSPI) that allows the sampling rate to be maximized even with lower speed host controllers. The ADS8661W consists of a high-precision successive approximation register (SAR) analog-to-digital converter (ADC) and a power-optimized analog front-end (AFE) circuit for signal conditioning. The ADS8661W includes: - A high-resistive input impedance (≥ 1MΩ) that is independent of the sampling rate - A programmable gain amplifier (PGA) with a differential and single-ended input configuration supporting nine software-programmable unipolar and bipolar input ranges - · A second-order, low-pass antialiasing filter - An ADC driver amplifier that provides quick settling of the SAR ADC input for high accuracy - An input overvoltage protection circuit up to ±20V The device features a low temperature drift, 4.096V internal reference with a fast-settling buffer and a multiSPI serial interface with daisy-chain (DAISY) and ALARM features. The integrated precision AFE circuit includes high input impedance and a precision ADC operating from a single 5V supply. This AFE circuit offers a simplified end solution without requiring external high-voltage bipolar supplies and complicated driver circuits. ### 6.2 Functional Block Diagram English Data Sheet: SBASB35 ### 6.3 Feature Description #### 6.3.1 Analog Input Structure The device features a differential input structure. $\boxtimes$ 6-1 shows the simplified circuit schematic for the AFE circuit, including the input overvoltage protection circuit, PGA, low-pass filter (LPF), and high-speed ADC driver. 図 6-1. Simplified Analog Front-End Circuit Schematic The ADS8661W supports multiple unipolar or bipolar, single-ended and differential input voltage ranges based on the program register configurations. As explained in the RANGE\_SEL\_REG register, configure the input voltage range to be bipolar or unipolar. The bipolar ranges are $\pm 3V \times V_{REF}$ , $\pm 2.5V \times V_{REF}$ , $\pm 1.5V \times V_{REF}$ , $\pm 1.25V \times V_{REF}$ , and $\pm 0.625V \times V_{REF}$ . The unipolar ranges are 0V to 3V $\times V_{REF}$ , 0V to 2.5V $\times V_{REF}$ , 0V to 1.5 $\times V_{REF}$ , and 0V to 1.25 $\times V_{REF}$ . With the internal or external reference voltage set to 4.096V, configure the device input ranges to bipolar or unipolar ranges. The configured bipolar ranges are $\pm 12.288V$ , $\pm 10.24V$ , $\pm 6.144V$ , $\pm 5.12V$ , and $\pm 2.56V$ . The configured unipolar ranges are 0V to 12.288V, 0V to 10.24V, 0V to 6.144V, and 0V to 5.12V. The device samples the voltage difference between the AIN\_P and the AIN\_M pins. For optimum performance, make sure the input currents and impedances along each input path are matched. Route the two single-ended signals to AIN\_P and AIN\_M as symmetrically as possible from the signal source to the ADC input pins. If the analog input pins (AIN\_P) or (AIN\_M) to the device are left floating, the output of the ADC corresponds to an internal biasing voltage. The output from the ADC is considered invalid if the device operates with floating input pins. This condition does not cause any damage to the device, which becomes fully functional when a valid input voltage is applied to the pins. #### 6.3.2 Analog Input Impedance The device presents a resistive input impedance $\geq 1 \text{M}\Omega$ on each of the analog inputs. The input impedance is independent of the ADC sampling frequency or the input signal frequency. The primary advantage of such high-impedance inputs is the ease of driving the ADC inputs without requiring driving amplifiers with low output impedance. Bipolar, high-voltage power supplies are not required in the system because this ADC does not require any high-voltage, front-end drivers. In most applications, the signal sources or sensor outputs are directly connected to the ADC input, thus significantly simplifying the design of the signal chain. To maintain the dc accuracy of the system, match the external source impedance on the AIN\_P input pin with an equivalent resistance on the AIN\_M pin. This matching helps cancel any additional offset error contributed by the external resistance. #### 6.3.3 Input Protection Circuit The device features an internal overvoltage protection (OVP) circuit on each of the analog inputs. Use the external protection devices in the end application to protect against surges, electrostatic discharge (ESD), and electrical fast transient (EFT) conditions. $\boxtimes$ 6-2 illustrates a conceptual block diagram of the internal OVP circuit. Copyright © 2025 Texas Instruments Incorporated 図 6-2. Input Overvoltage Protection Circuit Schematic As shown in $\boxtimes$ 6-2, the combination of input resistors and PGA gain-setting resistors R<sub>FB</sub> and R<sub>DC</sub> limit the current flowing into the input pin. Use 1M $\Omega$ (or 1.2M $\Omega$ for appropriate input ranges) input resistors. A combination of antiparallel diodes, D1 and D2, are added to protect the internal circuitry and set the overvoltage protection limits. $\overline{\mathcal{R}}$ 6-1 explains the various operating conditions for the device when powered on. Make sure the device is properly powered up (AVDD = 5V) or offers a low impedance of < 30kΩ. When properly set, the internal overvoltage protection circuit withstands up to ±20V on the analog input pins. | INPUT ( | TEST | ADC<br>OUTPUT | COMMENTS | | | |---------------------------------------------------------------|-----------------------------------------------------|------------------|-----------|----------------------------------------------------------------------------------------------------------|--| | CONDITION | RANGE | CONDITION | OUTFUT | | | | V <sub>IN</sub> < V <sub>RANGE</sub> | Within operating range | All input ranges | Valid | The device functions as per data sheet specifications. | | | V <sub>RANGE</sub> < V <sub>IN</sub> < V <sub>OVP</sub> | Beyond operating range but within overvoltage range | All input ranges | Saturated | The ADC output is saturated, but the device is internally protected (not recommended for extended time). | | | V <sub>IN</sub> > V <sub>OVP</sub> | Beyond overvoltage range | All input ranges | Saturated | This usage condition potentially causes irreversible damage to the device. | | 表 6-1. Input Overvoltage Protection Limits When AVDD = 5V (1) GND = 0V, AIN\_M = 0V, |V<sub>RANGE</sub>| is the maximum input voltage for any selected input range, and |V<sub>OVP</sub>| is the breakdown voltage for the internal OVP circuit. Assume that R<sub>S</sub> is approximately 0Ω. The results indicated in $\frac{1}{8}$ 6-1 assume that the analog input pin is driven by a very low impedance source (R<sub>S</sub> is approximately 0 $\Omega$ ). However, if the source driving the input has higher impedance, the current flowing through the protection diodes reduces further, thereby increasing the OVP voltage range. Higher source impedances result in gain errors and contribute to overall system noise performance. $\boxtimes$ 6-3 illustrates the voltage versus current response of the internal overvoltage protection circuit when the device is powered on. According to this current-to-voltage (I-V) response, the current flowing into the device input pin is limited by the input impedance. The input impedance is 1MΩ (or 1.2MΩ for appropriate input ranges). However, for voltages beyond ±20V, the internal node voltages surpass the breakdown voltage for internal transistors. Thus, the limit for overvoltage protection is set on the input pin. 図 6-3. I-V Curve for the Input OVP Circuit (AVDD = 5V) The same overvoltage protection circuit also provides protection to the device when the device is not powered on and AVDD is floating. This condition arises when the input signals are applied before the ADC is fully powered on. 表 6-2 shows the overvoltage protection limits for this condition. 表 6-2. Input Overvoltage Protection Limits When AVDD = Floating | | • | | | | | | |----------------------------------------------------------|--------------------------|------------------|------------|------------------------------------------------------------------------------|--|--| | INPUT CONDITION <sup>(1)</sup> (V <sub>OVP</sub> = ±15V) | | TEST CONDITION | ADC OUTPUT | COMMENTS | | | | CONDITION | RANGE | | | | | | | V <sub>IN</sub> < V <sub>OVP</sub> | Within overvoltage range | All input ranges | Invalid | The device is not functional but is protected internally by the OVP circuit. | | | | V <sub>IN</sub> > V <sub>OVP</sub> | Beyond overvoltage range | All input ranges | Invalid | This usage condition potentially causes irreversible damage to the device. | | | (1) AVDD = floating, GND = 0V, AIN\_M = 0V, |V<sub>RANGE</sub>| is the maximum input voltage for any selected input range, and |V<sub>OVP</sub>| is the breakdown voltage for the internal OVP circuit. Assume that R<sub>S</sub> is approximately 0Ω. $\boxtimes$ 6-4 shows the I-V response of the internal overvoltage protection circuit when the device is not powered on. According to this I-V response, the current flowing into the device input pin is limited by the $1M\Omega$ input impedance. However, for voltages beyond ±15V, the internal node voltage surpasses the breakdown voltage for internal transistors. Thus, the limit for overvoltage protection is set on the input pin. 図 6-4. I-V Curve for the Input OVP Circuit (AVDD = Floating) #### 6.3.4 Programmable Gain Amplifier (PGA) The device features a programmable gain amplifier (PGA) as part of the analog signal-conditioning circuit. This circuit converts the original single-ended or differential input signal into a signal that drives the internal SAR ADC. The PGA also adjusts the common-mode level of the input signal before the signal is fed into the SAR ADC. This process provides maximum usage of the ADC input dynamic range. Depending on the range of the input signal, adjust the PGA gain by setting the RANGE\_SEL[3:0] bits in the configuration register. See the RANGE\_SEL\_REG register. The default or power-on state for the RANGE\_SEL[3:0] bits is 0000, corresponding to an input signal range of $\pm 3V \times V_{REF}$ . $\frac{1}{2}$ 6-3 lists the various configurations of the RANGE\_SEL[3:0] bits for the different analog input voltage ranges. The PGA uses a precisely-matched network of resistors for multiple gain configurations. Matching between these resistors is accurately trimmed to keep the overall gain error low across all input ranges. | ANALOG INPUT RANGE | RANGE_SEL[3:0] | | | | |-----------------------------|----------------|-------|-------|-------| | (AIN_P – AIN_M) | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | ±3V × V <sub>REF</sub> | 0 | 0 | 0 | 0 | | ±2.5V × V <sub>REF</sub> | 0 | 0 | 0 | 1 | | ±1.5V × V <sub>REF</sub> | 0 | 0 | 1 | 0 | | ±1.25V × V <sub>REF</sub> | 0 | 0 | 1 | 1 | | ±0.625V × V <sub>REF</sub> | 0 | 1 | 0 | 0 | | 0V-3V × V <sub>REF</sub> | 1 | 0 | 0 | 0 | | 0V–2.5V × V <sub>REF</sub> | 1 | 0 | 0 | 1 | | 0V–1.5V × V <sub>REF</sub> | 1 | 0 | 1 | 0 | | 0V–1.25V × V <sub>REF</sub> | 1 | 0 | 1 | 1 | 表 6-3. Input Range Selection Bits Configuration #### 6.3.5 Second-Order, Low-Pass Filter (LPF) To mitigate the noise of the front-end amplifier and PGA gain resistors, the device AFE circuit features a second-order, antialiasing LPF at the PGA output. ☑ 6-5 and ☑ 6-6 show the magnitude and phase response of the analog antialiasing filter, respectively. For maximum performance, the −3dB cutoff frequency for the antialiasing filter is typically set to 500kHz. The performance of the filter is consistent across all input ranges supported by the ADC. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 23 #### 6.3.6 ADC Driver To meet device performance at the maximum sampling rate, make sure the sample-and-hold capacitors at the ADC input successfully charge and discharge during the acquisition time window. This drive requirement at the input of the ADC necessitates the use of a high-bandwidth, low-noise, and stable amplifier buffer. Such an input driver is integrated in the front-end signal path of the device analog input channel. #### 6.3.7 Reference The device operates with either an internal or external voltage reference using the internal buffer. The internal or external reference selection is determined by programming the INTREF\_DIS bit of the RANGE\_SEL\_REG register. The internal reference source is enabled (INTREF\_DIS = 0) by default after reset or when the device powers up. Program the INTREF\_DIS bit to logic 1 to disable the internal reference source whenever an external reference source is used. #### 6.3.7.1 Internal Reference The device features an internal reference source with a nominal output value of 4.096V. To select the internal reference, program the INTREF\_DIS bit of the RANGE\_SEL\_REG register to logic 0. When the internal reference is used, the REFIO pin becomes an output with the internal reference value. As shown in $\boxtimes$ 6-7, place a 4.7μF (minimum) decoupling capacitor between the REFIO and REFGND pins. The output impedance of the internal band-gap circuit creates a low-pass filter with this capacitor to band-limit the noise of the reference. Using a smaller capacitor value allows higher reference noise in the system that potentially degrades SNR and SINAD performance. Do not use the REFIO pin to drive external ac or dc loads because of limited current output capability. Use the REFIO pin as a source if followed by an acceptable op amp buffer (such as the OPA320). 図 6-7. Device Connections for Using an Internal 4.096V Reference The device internal reference is factory-trimmed to provide the initial accuracy specification. The histogram in 🗵 6-8 shows the distribution of the internal voltage reference output taken from more than 3420 production devices. 図 6-8. Internal Reference Accuracy Histogram at Room Temperature The initial accuracy specification for the internal reference is degraded if the die is exposed to any mechanical or thermal stress. Heating the device while soldering to a printed circuit board (PCB) and any subsequent solder reflow is a primary cause for shifts in the $V_{REF}$ value. The main cause of thermal hysteresis is a change in die stress and is a function of the package, die-attach material, molding compound, and device layout. To illustrate this effect, 30 devices were soldered using lead-free solder paste with the manufacturer suggested reflow profile. This process is explained in the *AN-2029 Handling and Process Recommendations* application note. As shown in $\boxtimes$ 6-9, the internal voltage reference output is measured before and after the reflow process and the typical shift in value. Although all tested units exhibit a positive shift in the output voltages, negative shifts are also possible. The histogram in $\boxtimes$ 6-9 shows the typical shift for exposure to a single reflow profile. Exposure to multiple reflows, which is common on PCBs with surface-mount components on both sides, causes additional shifts in the output voltage. If the PCB is to be exposed to multiple reflows, solder the ADS8661W in the second pass to minimize device exposure to thermal stress. 図 6-9. Solder Heat Shift Distribution Histogram 25 Product Folder Links: ADS8661W The internal reference is also temperature compensated to provide excellent temperature drift over an extended industrial temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. $\boxtimes$ 6-10 shows the variation of the internal reference voltage across temperature for different values of the AVDD supply voltage. $\boxtimes$ 6-11 shows histogram distribution of the reference voltage drift for the WQFN (RUM) package. 図 6-10. REFIO Voltage Variation Across AVDD and Temperature AVDD = 5V, number of devices = 30, $\Delta T$ = -40°C to +125°C 図 6-11. Internal Reference Temperature Drift Histogram #### 6.3.7.2 External Reference The device provides a provision for applications that require a better reference voltage or a common reference voltage for multiple devices. This provision allows an external reference source to be used with an internal buffer to drive the ADC reference pin. To select the external reference mode, program the INTREF\_DIS bit of the RANGE\_SEL\_REG register to logic 1. In this mode, apply an external 4.096V reference at the REFIO pin, which functions as an input. The internal buffer is optimally designed to handle the dynamic loading on the REFCAP pin that is internally connected to the ADC reference input. Thus, any low-power, low-drift, or small-size external reference is applicable in this mode. Appropriately filter the output of the external reference to minimize the resulting effect of the reference noise on system performance. $\boxtimes$ 6-12 shows a typical connection diagram for this mode. 図 6-12. Device Connections for Using an External 4.096V Reference The output of the internal reference buffer appears at the REFCAP pin. Place a $10\mu$ F minimum capacitance between the REFCAP and REFGND pins. Place another $1\mu$ F capacitor as close to the REFCAP pin as possible for decoupling high-frequency signals. Do not use the internal buffer to drive external ac or dc loads because of the limited current output capability of this buffer. The performance of the internal buffer output is very stable across the entire operating temperature range of -40°C to +125°C. ☒ 6-13 shows the variation in the REFCAP output across temperature for different values of the AVDD supply voltage. As shown in 🗵 6-14, the typical specified value of the reference buffer drift over temperature is 0.5ppm/°C. The maximum specified temperature drift is equal to 2ppm/°C. 図 6-13. Reference Buffer Output (REFCAP) Variation vs Supply and Temperature #### 6.3.8 ADC Transfer Function The device supports single-ended and differential inputs supporting both bipolar and unipolar input ranges. The output of the device is in straight-binary format for both bipolar and unipolar input ranges. 図 6-15 shows the ideal transfer characteristic for all input ranges. The full-scale range (FSR) for each input signal is equal to the difference between the positive full-scale (PFS) and the negative full-scale (NFS) input voltage. The LSB size is equal to FSR / $2^{12}$ . For a reference voltage of $V_{REF} = 4.096V$ , 表 6-4 lists the LSB values corresponding to the different input ranges. 図 6-15. Device Transfer Function (Straight-Binary Format) 表 6-4. ADC LSB Values for Different Input Ranges (V<sub>REF</sub> = 4.096V) | | <u> </u> | | | | |--------------------------------|-------------------------|----------------------------|-------------------------|--------| | INPUT RANGE | POSITIVE FULL-SCALE (V) | NEGATIVE FULL-SCALE<br>(V) | FULL-SCALE RANGE<br>(V) | LSB | | ±3V × V <sub>REF</sub> | 12.288 | -12.288 | 24.576 | 6mV | | ±2.5V × V <sub>REF</sub> | 10.24 | -10.24 | 20.48 | 5mV | | ±1.5V × V <sub>REF</sub> | 6.144 | -6.144 | 12.288 | 3mV | | ±1.25V × V <sub>REF</sub> | 5.12 | -5.12 | 10.24 | 2.5mV | | ±0.625V × V <sub>REF</sub> | 2.56 | -2.56 | 5.12 | 1.25mV | | 0V to 3V × V <sub>REF</sub> | 12.288 | 0 | 12.288 | 3mV | | 0V to 2.5V × V <sub>REF</sub> | 10.24 | 0 | 10.24 | 2.5mV | | 0V to 1.5V × V <sub>REF</sub> | 6.144 | 0 | 6.144 | 1.5mV | | 0V to 1.25V × V <sub>REF</sub> | 5.12 | 0 | 5.12 | 1.25mV | #### 6.3.9 Alarm Features The device features an active-high alarm output on the ALARM/SDO-1/GPO pin, provided that the pin is configured for alarm functionality. To enable the ALARM output on the multifunction pin, set the SDO1 CONFIG[1:0] bits of the SDO CTL REG register to 01b. The device features two types of alarm functions: an input alarm and an AVDD alarm. - For the input alarm, the voltage at the ADC input is monitored and compared against user-programmable high and low threshold values. The device sets an active high alarm output when the corresponding digital value of the input signal goes beyond the high or low threshold set by the user. See the *Input Alarm* section for a detailed explanation of the input alarm feature functionality. - For the AVDD alarm, the ADC analog supply voltage (AVDD) is monitored and compared against the specified typical threshold values of the AVDD supply. The low threshold value is 4.7V and the high threshold value is 5.3V. The device sets an active high alarm output if the AVDD value crosses the specified low (4.7V) or high threshold (5.3V) values in either direction. When the alarm functionality is turned on, both the input and AVDD alarm functions are enabled by default. These alarm functions are selectively disabled by programming the IN\_AL\_DIS and VDD\_AL\_DIS bits (respectively) of the RST\_PWRCTL\_REG\_register. Each alarm (input or AVDD) has two associated types of alarm flags: the *active* alarm flag and the *tripped* alarm flag. All alarm flags are read in the ALARM\_REG register. Both flags are set when the associated alarm is triggered. The active alarm is cleared at the end of the current ADC conversion (and set again if the alarm condition persists). However, the tripped flag is cleared only after ALARM REG is read. The ALARM output flags are updated internally at the end of every conversion. These output flags are read during any data frame that the user initiates by bringing the CONVST/CS signal to a low level. Read the ALARM output flags in three different ways. Read these flags with the ALARM output pin, by reading the internal ALARM registers, or by appending the ALARM flags to the data output. - A high level on the ALARM pin indicates an over- or undervoltage condition on AVDD or on the analog input channel of the device. This pin is able to be wired to interrupt the host input. - The internal ALARM flag bits in the ALARM\_REG register are updated at the end of conversion. After receiving an ALARM interrupt on the output pin, read the internal alarm flag registers for more details on the conditions that generated the alarm. - The alarm output flags are selectively appended to the data output bit stream (see the DATAOUT\_CTL\_REG register for configuration details). ⊠ 6-16 depicts a functional block diagram for the device alarm functionality. English Data Sheet: SBASB35 図 6-16. Alarm Functionality Schematic #### 6.3.9.1 Input Alarm The device features a high and a low alarm on the analog input. The alarms corresponding to the input signal have independently programmable thresholds and a common hysteresis setting controlled through the ALARM H\_TH\_REG and ALARM L\_TH\_REG registers. The device sets the input high alarm when the digital output exceeds the high alarm upper limit [high alarm threshold (T)]. The alarm resets when the digital output is less than or equal to the high alarm lower limit [high alarm (T) - H - 1]. $\boxtimes$ 6-17 shows this function. Similarly, the input low alarm is triggered when the digital output falls below the low alarm lower limit [low alarm threshold (T)]. The alarm resets when the digital output is greater than or equal to the low alarm higher limit [low alarm (T) + H + 1]. $\boxtimes$ 6-18 shows this function. #### 6.3.9.2 AVDD Alarm The device features a high and a low alarm on the analog voltage supply, AVDD. Unlike the input signal alarm, the AVDD alarm has fixed trip points that are set by design. The device features an internal analog comparator that constantly monitors the analog supply against the high and low threshold voltages. The high alarm is set if AVDD exceeds a typical value of 5.3V and the low alarm is asserted if AVDD drops below 4.7V. This feature is specially useful for debugging unusual device behavior caused by a glitch or brownout condition on the analog AVDD supply. #### **6.4 Device Functional Modes** The device features the multiSPI digital interface for communication and data transfer between the device and host controller. The multiSPI interface supports many data transfer protocols that the host uses to exchange data and commands with the device. The host transfers data into the device using one of the standard SPI modes. However, the device has various configurations available to output data to meet the specific application demands of throughput and latency. The data output in these modes is controlled either by the host or the device, and the timing is either system synchronous or source synchronous. For detailed explanation of the supported data transfer protocols, see the *Data Transfer Protocols* section. This section describes the main components of the digital interface module and the supported configurations and protocols. As shown in 🗵 6-19, the interface module is comprised of shift registers (both input and output), configuration registers, and a protocol unit. During any particular data frame, data are transferred both into and out of the device. As a result, the host always perceives the device as a 32-bit, input-output shift register. 図 6-19. Device Interface Module The *Pin Configuration and Functions* section provides descriptions of the interface pins. The *Data Transfer Frame* section details the functions of shift registers, the SCLK counter, and the command processor. The *Data Transfer Frame* section details supported protocols, and the *Register Maps* section explains the configuration registers and bit settings. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 6.4.1 Host-to-Device Connection Topologies The multiSPI interface and device configuration registers offer great flexibility in the ways a host controller exchanges data or commands with the device. This section describes how to select the hardware connection topology to meet different system requirements. #### 6.4.1.1 Single Device: All multiSPI Options ⊠ 6-20 shows the pin connection between a host controller and a stand-alone device to exercise all options provided by the multiSPI interface. 図 6-20. All multiSPI Protocols Pin Configuration #### 6.4.1.2 Single Device: Standard SPI Interface ☑ 6-21 shows the minimum pin interface for applications using a standard SPI protocol. 図 6-21. Standard SPI Protocol Pin Configuration The CONVST/CS, SCLK, SDI, and SDO-0 pins constitute a standard SPI port of the host controller. Tie the RST pin to DVDD. Monitor the RVS pin for timing benefits. Do not place any external connection on the ALARM/ SDO-1/GPO pin. English Data Sheet: SBASB35 #### 6.4.1.3 Multiple Devices: Daisy-Chain Topology ☑ 6-22 shows a typical connection diagram with multiple devices in a daisy-chain topology. 図 6-22. Daisy-Chain Connection Schematic The CONVST/CS and SCLK inputs of all devices are connected together and controlled by a single CONVST/CS and SCLK pin of the host controller, respectively. The SDI input pin of the first device in the chain (device 1) is connected to the SDO-x pin of the host controller. The SDO-0 output pin of device 1 is connected to the SDI input pin of device 2, and so forth. The SDO-0 output pin of the last device in the chain (device N) is connected to the SDI pin of the host controller. To operate multiple devices in a daisy-chain topology, the host controller programs the configuration registers in each device with identical values. The devices operate with a single SDO-0 output, using the external clock with any legacy, SPI-compatible protocols for data read and data write operations. In the SDO\_CTL\_REG register, program bits 7-0 to 00h. All devices in the daisy-chain topology sample the analog input signals on the rising edge of the CONVST/CS signal. The data transfer frame starts with a falling edge of the same signal. At the launch edge of the SCLK signal, every device in the chain shifts out the MSB to the SDO-0 pin. On every SCLK capture edge, each daisy-chained device -shifts in data received on the SDI pin as the LSB bit of the unified shift register. 6-19 provides a diagram of this process. Therefore, in a daisy-chain configuration, the host controller receives the data of device N, followed by the data of device N-1, and so forth. This process continues in MSB-first fashion. On the rising edge of the CONVST/CS signal, each device decodes the contents in the unified shift register and takes appropriate action. For N devices connected in a daisy-chain topology, an optimal data transfer frame contains $32 \times N$ SCLK capture edges (see $\boxtimes$ 6-23). Avoid shorter data transfer frames, which result in an erroneous device configuration. For data transfer frames with > $32 \times N$ SCLK capture edges, the host controller appropriately aligns the configuration data for each device. The host then brings CONVST/ $\overline{\text{CS}}$ high. The overall throughput of the system is proportionally reduced with the number of devices connected in a daisy-chain topology. Product Folder Links: ADS8661W \*(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ☑ 6-23 shows a typical timing diagram for three devices connected in a daisy-chain topology and using the SPI-00-S protocol. 図 6-23. Three Devices in Daisy-Chain Mode Timing Diagram ### 6.4.2 Device Operational Modes As shown in $\boxtimes$ 6-24, the device supports three functional states: RESET, ACQ, and CONV. The device state is determined by the status of the CONVST/ $\overline{\text{CS}}$ and $\overline{\text{RST}}$ control signals provided by the host controller. 図 6-24. Device Functional States 35 #### 6.4.2.1 RESET State The device features an active-low $\overline{RST}$ pin that is an asynchronous digital input. To enter a RESET state, pull and keep the $\overline{RST}$ pin low for the $t_{wl}$ RST duration (as specified in the *Switching Characteristics* table). The device features two different types of reset functions: an application reset or a power-on reset (POR). The functionality of the RST pin is determined by the state of the RSTn APP bit in the RST PWRCTL REG register. - To configure the RST pin to issue an application reset, configure the RSTn\_APP bit in the RST\_PWRCTL\_REG register to 1b. In this RESET state, all configuration registers (see the *Register Maps*) are reset to default values, RVS pins remain low, and SDO-x pins are tri-stated. - The default configuration for the RST pin issues a power-on reset when pulled to a low level. The RSTn\_APP bit is set to 0b in this state. When a POR is issued, all internal device circuitry (including the PGA, ADC driver, and voltage reference) are reset. When the device comes out of the POR state, allow for the t<sub>D\_RST\_POR</sub> time duration so the internal circuitry accurately settles. See the *Switching Characteristics* table for the t<sub>D\_RST\_POR</sub> time duration. To exit any of the RESET states, pull the $\overline{RST}$ pin high with CONVST/ $\overline{CS}$ and SCLK held low. After a delay of $t_{D\_RST\_POR}$ or $t_{D\_RST\_APP}$ (see the *Switching Characteristics* table), the device enters ACQ state and the RVS pin goes high. To operate the device in any of the other two states (ACQ or CONV), hold the $\overline{RST}$ pin high. With the $\overline{RST}$ pin held high, transitions on the CONVST/ $\overline{CS}$ pin determine the functional state of the device. A typical conversion cycle is illustrated in $\boxtimes$ 5-1. #### 6.4.2.2 ACQ State In ACQ state, the device acquires the analog input signal. The device enters ACQ state on power-up, after any asynchronous reset, or after the end of every conversion. The RST falling edge takes the device from an ACQ state to a RESET state. A rising edge of the CONVST/CS signal takes the device from ACQ state to a CONV state. The device offers a low-power NAP mode to reduce power consumption in the ACQ state. See the *NAP Mode* section for more details on NAP mode. #### 6.4.2.3 CONV State The device moves from ACQ state to CONV state on the rising edge of the CONVST/ $\overline{CS}$ signal. The conversion process uses an internal clock and the device ignores any further transitions on the CONVST/ $\overline{CS}$ signal until the ongoing conversion is complete. That is, the device ignores any further transitions during the time interval of $t_{conv}$ . At the end of conversion, the device enters ACQ state. The cycle time for the device is given by 式 1: $$t_{\text{cycle-min}} = t_{\text{conv}} + t_{\text{acq-min}}$$ (1) 注 The conversion time, $t_{conv}$ , varies within the specified limits of $t_{conv\_min}$ and $t_{conv\_max}$ (as specified in the *Switching Characteristics* table). After initiating a conversion, the host controller monitors for a low-to-high transition on the RVS pin or waits for the $t_{conv\_max}$ duration to elapse. The host then initiates a new operation (data transfer or conversion). If RVS is not monitored, substitute $t_{conv}$ in $\pm$ 1 with $t_{conv\_max}$ . #### 6.5 Programming The device features nine configuration registers (as described in the *Register Maps* section) and supports two types of data transfer operations. These operations are data write (the host configures the device), and data read (the host reads data from the device). #### 6.5.1 Data Transfer Frame A data transfer frame between the device and the host controller begins at the falling edge of the CONVST/CS pin. This frame ends when the device starts conversions at the subsequent rising edge. The host controller initiates a data transfer frame by bringing the CONVST/CS signal low (図 6-25) after the end of the CONV phase. This process is described in the CONV State section. 図 6-25. Data Transfer Frame 37 Product Folder Links: ADS8661W For a typical data transfer frame F: - 1. The host controller pulls CONVST/CS low to initiate a data transfer frame. On the falling edge of the CONVST/CS signal: - · RVS goes low, indicating the beginning of the data transfer frame. - The internal SCLK counter is reset to 0. - The device takes control of the data bus. As illustrated in ⊠ 6-25, the contents of the output data word are loaded into the 32-bit output shift register (OSR). - The internal configuration register is reset to 0000h, corresponding to a NOP command. - 2. During the frame, the host controller provides clocks on the SCLK pin: - On each SCLK capture edge, the SCLK counter is incremented. The data bit received on the SDI pin is then shifted into the LSB of the input shift register. - On each launch edge of the output clock, the MSB of the output shift register data is shifted out on the selected SDO-x pins. In this case the SCLK is the output clock. - The status of the RVS pin depends on the output protocol selection (see the *Protocols for Reading From the Device* section). - 3. The host controller pulls the CONVST/CS pin high to end the data transfer frame. On the rising edge of CONVST/CS: - The SDO-x pins go to tri-state. - As illustrated in ⊠ 6-25, the contents of the input shift register are transferred to the command processor for decoding and further action. - RVS output goes low, indicating the beginning of conversion. After pulling CONVST/ $\overline{\text{CS}}$ high, the host controller monitors for a low-to-high transition on the RVS pin. Alternatively, the host controller waits for the $t_{\text{conv}\_\text{max}}$ time (see the *Switching Characteristics* table) to elapse before initiating a new data transfer frame. At the end of the data transfer frame F: - If the SCLK counter is 32, then the device treats the frame F as an *optimal* data transfer frame for any read or write operation. At the end of an optimal data transfer frame, the command processor treats the 32-bit input shift register contents as a valid command word. - If the SCLK counter is less than 32, then the device treats the frame F as a *short* data transfer frame. - The data write operation to the device in invalid and the device treats this frame as an NOP command. - The output data bits transferred during a short frame on the SDO-x pins are still valid data. The host controller uses the short data transfer frame to read only the required number of MSB bits from the 32-bit output shift register. - If the SCLK counter is greater than 32, then the device treats the frame F as a *long* data transfer frame. At the end of a long data transfer frame, the command processor treats the 32-bit input shift register contents as a valid command word. There is no restriction on the maximum number of clocks provided within any data transfer frame F. When the host provides a long data transfer frame, the last 32 bits shifted into the device before the CONVST/CS rising edge constitute the desired command. # 6.5.2 Input Command Word and Register Write Operation Any data write operation to the device is always synchronous to the external clock provided on the SCLK pin. The device allows either one byte or two bytes (equivalent to half a word) to be read or written during any device programming operation. 表 6-5 lists the input commands supported by the device. The input commands associated with reading or writing two bytes in a single operation are suffixed as *HWORD*. For any HWORD command, the LSB of the 9-bit address is always ignored and considered as 0b. For example, regardless whether address 04h or 05h is entered for any particular HWORD command, the device always exercises the command on address 04h. 表 6-5. List of Input Commands | OPCODE | COMMAND | COMMAND DESCRIPTION | | | | |-----------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | B[31:0] | ACRONYM | Community Second Field | | | | | 00000000_000000000 | NOP | No operation | | | | | 11000_xx_<9-bit address>_<br><16-bit data> <sup>(1)</sup> | CLEAR_HWORD | <ul> <li>Command used to clear any (or a group of) bits of a register.</li> <li>Any bit marked 1 in the data field results in that particular bit of the specified register being reset to 0. The other bits remain unchanged.</li> <li>Half-word command (that is, the command functions on 16 bits at a time).</li> <li>LSB of the 9-bit address is always ignored and considered as 0b.<sup>(2)</sup></li> </ul> | | | | | 11001_xx_<9-bit address>_<br>00000000_00000000 | READ_HWORD | <ul> <li>Command used to perform a 16-bit read operation.</li> <li>Half-word command (that is, the device outputs 16 bits of register data at a time).</li> <li>LSB of the 9-bit address is always ignored and considered as 0b.</li> <li>Upon receiving this command, the device sends out 16 bits of the register in the next frame.</li> </ul> | | | | | 01001_xx_<9-bit address>_<br>00000000_00000000 | READ | Same as the READ_HWORD except that only eight bits of the register (byte read) are returned in the next frame. | | | | | 11010_00_<9-bit address>_<br><16-bit data> | | <ul> <li>Half-word write command (two bytes of input data are written into the specified address).</li> <li>LSB of the 9-bit address is always ignored and considered as 0b.</li> </ul> | | | | | 11010_01_<9-bit address>_<br><16-bit data> | WRITE | <ul> <li>Half-word write command.</li> <li>LSB of the 9-bit address is always ignored and considered as 0b.</li> <li>With this command, only the MS byte of the 16-bit data word is written at the specified register address. The LSB is ignored.</li> </ul> | | | | | 11010_10_<9-bit address>_<br><16-bit data> | | <ul> <li>Half-word write command.</li> <li>LSB of the 9-bit address is always ignored and considered as 0b.</li> <li>With this command, only the LSB of the 16-bit data word is written at the specified register address. The MSB is ignored.</li> </ul> | | | | | 11011_xx_<9-bit address>_<br><16-bit data> | SET_HWORD | <ul> <li>Command used to set any (or a group of) bits of a register.</li> <li>Any bit marked 1 in the data field results in that particular bit of the specified register being so to 1. The other bits remain unchanged.</li> <li>Half-word command (that is, the command functions on 16 bits at a time).</li> <li>LSB of the 9-bit address is always ignored and considered as 0b.</li> </ul> | | | | | All other input command combinations | NOP | No operation | | | | <sup>(1) &</sup>lt;9-bit address> is realized by adding a 0 at the MSB location followed by an 8-bit register address as defined in 表 7-1. The <9-bit address> for register 0x04h is 0x0-0000-0100b. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 39 <sup>(2)</sup> An HWORD command operates on a set of 16 bits in the register map that is usually identified as two registers of eight bits each. For example, the command 11000\_xx\_<0\_0000\_0101><16-bit data> is treated the same as the command 11000\_xx\_<0\_0000\_0100><16-bit data> for bits 15:0 of the RST\_PWRCTL\_REG register. Verify all input commands (including the CLEAR\_HWORD, WRITE, and SET\_HWORD commands listed in 表 6-5) used to configure the internal registers are 32 bits long. If any of these commands are provided in a particular data frame F, that command gets executed at the rising edge of the CONVST/CS signal. #### 6.5.3 Output Data Word Data read from the device is synchronized to the external clock on the SCLK pin or to an internal device clock by programming the configuration registers. See the *Data Transfer Protocols* section for details. In any data transfer frame, the contents of the internal output shift register are shifted out on the SDO-x pins. The output data for any frame (F+1) is determined by the command issued in frame F and the status of the DATA\_VAL[2:0] bits: - If the DATA\_VAL[2:0] bits in the DATAOUT\_CTL\_REG register are set to 1xxb, the output data word for frame (F+1) contains fixed data pattern. - If a valid READ command is issued in frame F, the output data word for frame (F+1) contains 8-bit register data, followed by 0's. - If a valid READ\_HWORD command is issued in frame F, the output data word for frame (F+1) contains 16-bit register data, followed by 0's. - For all other combinations, the output data word for frame (F+1) contains the latest 16-bit conversion result. Program the DATAOUT\_CTL\_REG register to append various data flags to the conversion result. The data flags are appended as per the following sequence: - 1. DEVICE\_ADDR[3:0] bits are appended if the DEVICE\_ADDR\_INCL bit is set to 1. - 2. ADC INPUT RANGE FLAGS are appended if the RANGE INCL bit is set to 1. - 3. AVDD ALARM FLAGS are appended if the VDD ACTIVE ALARM INCL bit is set to 1. - 4. INPUT ALARM FLAGS are appended if the IN\_ACTIVE\_ALARM\_INCL bit is set to 1. - 5. PARITY bits are appended if the PAR EN bit is set to 1. - 6. All the remaining bits in the 32-bit output data word are set to 0. - 表 6-6 shows the output data word with all data flags enabled. #### 表 6-6. Output Data Word With All Data Flags Enabled | DEVICE_ | DEVICE_ADDR_INCL = 1b, VDD_ACTIVE_ALARM_INCL = 1b, IN_ACTIVE_ALARM_INCL = 1b, RANGE_INCL = 1b, and PAR_EN = 1b | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--| | D[31:16] | D[31:16] D[15:12] D[11:8] D[7:6] D[5:4] D[3:2] D[1:0] | | | | | | | | | | | | | Conversion result Device address ADC input range AVDD alarm flags Input alarm flags Parity bits 00b | | | | | | | | | | | | | 表 6-7 shows output data word with only some of the data flags enabled. #### 表 6-7. Output Data Word With Only Some Data Flags Enabled | | - | | | | |-------------------|------------------------|------------------------|-----------------------|--------------------------------------| | DEVICE_ADDR | _INCL = 0b, VDD_ACTIVE | _ALARM_INCL = 1b, IN_A | ACTIVE_ALARM_INCL = ( | 0b, RANGE_INCL = 1b, and PAR_EN = 1b | | D[31:16] | D[15:12] | D[11:10] | D[9:8] | D[7:0] | | Conversion result | ADC input range | AVDD alarm flags | Parity bits | 0000000b | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated #### 6.5.4 Data Transfer Protocols The device features a multiSPI interface. This interface allows the host controller to operate at slower SCLK speeds and still achieve the required cycle time with a faster response time. - For any data write operation, the host controller uses any of the four legacy, SPI-compatible protocols to configure the device. These protocols are described in the *Protocols for Configuring the Device* section. - For any data read operation from the device, the multiSPI interface module offers the following options: - Legacy, SPI-compatible protocol with dual SDO-x (see the Legacy, SPI-Compatible (SYS-xy-S) Protocols With Dual SDO-x section) - ADC controller clock or source-synchronous (SRC) protocol for data transfer (see the Source-Synchronous (SRC) Protocols section) #### 6.5.4.1 Protocols for Configuring the Device As described in $\frac{1}{2}$ 6-8, the host controller uses any of the four legacy, SPI-compatible protocols to write data into the device. These protocols are SPI-00-S, SPI-01-S, SPI-10-S, or SPI-11-S. | | <b>200</b> . | | e o i i i g u i i i g u i o i | | | |----------|------------------------------------|------------------------------|-------------------------------|-------------|---------| | PROTOCOL | SCLK POLARITY (At CS Falling Edge) | SCLK PHASE<br>(Capture Edge) | SDI_CTL_REG | SDO_CTL_REG | DIAGRAM | | SPI-00-S | Low | Rising | 00h | 00h | 図 6-26 | | SPI-01-S | Low | Falling | 01h | 00h | 図 6-26 | | SPI-10-S | High | Falling | 02h | 00h | 図 6-27 | | SPI-11-S | High | Risina | 03h | 00h | ☑ 6-27 | 表 6-8. SPI Protocols for Configuring the Device On power-up or after coming out of any asynchronous reset, the device supports the SPI-00-S protocol for data read and data write operations. To select a different SPI-compatible protocol, program the SDI\_MODE[1:0] bits in the SDI\_CNTL\_REG register. This first write operation adheres to the SPI-00-S protocol. Any subsequent data transfer frames adhere to the newly-selected protocol. The SPI protocol selected by the configuration of the SDI\_MODE[1:0] is applicable to both read and write operations. ⊠ 6-26 and ⊠ 6-27 detail the four protocols using an optimal data frame; see the *Switching Characteristics* table for associated timing parameters. 注 A valid write operation to the device requires a minimum of 32 SCLKs to be provided within a data transfer frame. See the *Data Transfer Frame* section for details. Product Folder Links: ADS8661W Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 41 #### 6.5.4.2 Protocols for Reading From the Device The protocols for the data read operation are broadly classified into three categories: - 1. Legacy, SPI-compatible protocols with a single SDO-x - 2. Legacy, SPI-compatible protocols with dual SDO-x - 3. ADC controller clock or source-synchronous (SRC) protocol for data transfer ## 6.5.4.2.1 Legacy, SPI-Compatible (SYS-xy-S) Protocols With a Single SDO-x As shown in $\pm$ 6-9, the host controller uses any of the four legacy, SPI-compatible protocols to read data from the device. These protocols are SPI-00-S, SPI-01-S, SPI-10-S, or SPI-11-S. | PROTOCOL | SCLK POLARITY<br>(At CS Falling<br>Edge) | SCLK PHASE<br>(Capture Edge) | MSB BIT<br>LAUNCH EDGE | SDI_CTL_REG | SDO_CTL_REG | DIAGRAM | |----------|------------------------------------------|------------------------------|------------------------|-------------|-------------|---------| | SPI-00-S | Low | Rising | CS falling | 00h | 00h | 図 6-28 | | SPI-01-S | Low | Falling | 1st SCLK rising | 01h | 00h | 図 6-28 | | SPI-10-S | High | Falling | CS falling | 02h | 00h | ⊠ 6-29 | | SPI-11-S | High | Rising | 1st SCLK falling | 03h | 00h | 図 6-29 | 表 6-9. SPI Protocols for Reading From the Device On power-up or after coming out of any asynchronous reset, the device supports the SPI-00-S protocol for data read and data write operations. To select a different SPI-compatible protocol for both the data transfer operations: - 1. Program the SDI\_MODE[1:0] bits in the SDI\_CTL\_REG register. This first write operation adheres to the SPI-00-S protocol. Any subsequent data transfer frames adhere to the newly-selected protocol. - 2. Set the SDO MODE[1:0] bits = 00b in the SDO CTL REG register. 注 The SPI transfer protocol selected by configuring the SDI\_MODE[1:0] bits in the SDI\_CTL\_REG register determines the data transfer protocol for both write and read operations. Either data are read from the device or one of the SRC protocols is selected for data read, as explained in the *Source-Synchronous (SRC) Protocols* section. When data are read from the device, use the selected SPI protocol by configuring the SDO\_MODE[1:0] bits = 00b in the SDO\_CTL\_REG register. When using any of the SPI-compatible protocols, the RVS output remains low throughout the data transfer frame. See the *Switching Characteristics* table for associated timing parameters. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated ⊠ 6-28 and ⊠ 6-29 explain the details of the four protocols. The host controller uses a short data transfer frame to read only the required number of MSB bits from the 32-bit output data word. See the *Data Transfer Frame* section for details If the host controller uses a long data transfer frame with SDO\_CNTL\_REG[7:0] = 00h, then the device exhibits daisy-chain operation. See the *Multiple Devices: Daisy-Chain Topology* section. #### 6.5.4.2.2 Legacy, SPI-Compatible (SYS-xy-S) Protocols With Dual SDO-x Optionally, the device increases the SDO-x bus width from one bit to two bits (dual SDO-x) when operating with any data transfer protocol. The default bus width is one bit (single SDO-x). To operate the device in dual SDO mode, set the SDO1\_CONFIG[1:0] bits in the SDO\_CTL\_REG register to 11b. In this mode, the ALARM/ SDO-1/GPO pin functions as SDO-1. In dual SDO mode, two bits of data are launched on the two SDO-x pins (SDO-0 and SDO-1) on every SCLK launch edge. $\boxtimes$ 6-30 and $\boxtimes$ 6-31 show timing diagrams for dual SDO mode. 注 For any particular SPI protocol, the device follows the same timing specifications for single and dual SDO modes. The only difference is that the device requires half as many SCLK cycles to output the same number of bits when in single SDO mode. Thus, the minimum required SCLK frequency is reduced for a certain sampling rate of the ADC. #### 6.5.4.2.3 Source-Synchronous (SRC) Protocols The multiSPI interface supports an ADC controller clock or source-synchronous mode of data transfer between the device and host controller. In this mode, the device provides an output clock that is synchronous with the output data. Furthermore, the host controller also selects the output clock source and data bus width options in this mode of operation. In all SRC modes of operation, the RVS pin provides the output clock, synchronous to the device data output. The SRC protocol allows the clock source (internal or external) and the output bus width to be configured, similar to the SPI protocols. #### 6.5.4.2.3.1 Output Clock Source Options The device allows the output clock on the RVS pin to be synchronous to either the external clock or the device internal clock. In this case, the external clock is provided on the SCLK pin. This selection is done by configuring the SSYNC\_CLK bit, as explained in the SDO\_CTL\_REG register. The timing diagram and specifications for operating the device with an SRC protocol in external CLK mode are provided in $\boxtimes$ 5-7 and the *Switching Characteristics* table. The timing diagram and specifications for operating the device with an SRC protocol in internal CLK mode are provided in $\boxtimes$ 5-8 and the *Switching Characteristics* table. #### 6.5.4.2.3.2 Output Bus Width Options Optionally, the device increases the SDO-x bus width from one bit to two bits (dual SDO-x) when operating with any of the SRC protocols. The default bus width is one bit (single SDO-x). To operate the device in dual SDO mode, set the SDO1\_CONFIG[1:0] bits in the SDO\_CTL\_REG register to 11b. In this mode, the ALARM/ SDO-1/GPO pin functions as SDO-1. 注 For any particular SRC protocol, the device follows the same timing specifications for single and dual SDO modes. The only difference is that the device requires half as many clock cycles to output the same number of bits when in single SDO mode. Thus, the minimum required clock frequency is reduced for a certain sampling rate of the ADC. 45 English Data Sheet: SBASB35 Product Folder Links: ADS8661W # 7 Register Maps # 7.1 Device Configuration and Register Maps The device features nine configuration registers, mapped as described in 表 7-1. Each configuration registers is comprised of four registers, each containing a data byte. 表 7-1. Configuration Registers Mapping | ADDRESS | REGISTER NAME | REGISTER FUNCTION | |---------|-----------------|----------------------------------------------| | 00h | DEVICE_ID_REG | Device ID register | | 04h | RST_PWRCTL_REG | Reset and power control register | | 08h | SDI_CTL_REG | SDI data input control register | | 0Ch | SDO_CTL_REG | SDO-x data input control register | | 10h | DATAOUT_CTL_REG | Output data control register | | 14h | RANGE_SEL_REG | Input range selection control register | | 20h | ALARM_REG | ALARM output register | | 24h | ALARM_H_TH_REG | ALARM high threshold and hysteresis register | | 28h | ALARM_L_TH_REG | ALARM low threshold register | ### 表 7-2 lists the access codes for the configuration registers. ## 表 7-2. Register Section Access Type Codes | Access Type | Code | Description | |-------------|------|----------------------------------------| | R | R | Read | | W | W | Write | | R/W | R/W | Read or write | | -n | | Value after reset or the default value | #### 7.1.1 DEVICE ID REG Register (address = 00h) This register contains the unique identification numbers associated to a device that is used in a daisy-chain configuration involving multiple devices. The address for bits 7-0, 15-8, 23-16, and 31-24 is 00h, 01h, 02h, and 03h, respectively. ## 図 7-1. DEVICE\_ID\_REG Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------|----------|----|----|----|----|----|----|----------|----|----|----|------------------|----|----|----| | Reserved | | | | | | | | Reserved | | | | DEVICE_ADDR[3:0] | | | | | R-00h | | | | | | | | R-0000b | | | | R/W-0000b | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Reserved | | | | | | | | | | | | | | | | R-0000h | | | | | | | | | | | | | | | | ### 表 7-3. DEVICE\_ID\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------------------------|------|-------|-------------------------------------------------------------| | 31-24 | Reserved | R | 00h | Reserved. Reads return 00h. | | 23-20 | Reserved | R | 0000b | Reserved. Reads return 0000b. | | 19-16 | DEVICE_ADDR[3:0] <sup>(1)</sup> | R/W | 0000b | These bits identify up to 16 different devices in a system. | | 15-0 | Reserved | R | 0000h | Reserved. Reads return 0000h. | <sup>(1)</sup> These bits are useful in daisy-chain mode. <u>資料に関するフィードバック (ご意見やお問い合わせ) を送信</u> Copyright © 2025 Texas Instruments Incorporated # 7.1.2 RST\_PWRCTL\_REG Register (address = 04h) This register controls the reset and power-down features offered by the converter. Write operations to the RST\_PWRCTL\_REG register are preceded by a write operation with the register address set to 05h and the register data set to 69h. The address for bits 7-0, 15-8, 23-16, and 31-24 is 04h, 05h, 06h, and 07h, respectively. ## 図 7-2. RST\_PWRCTL\_REG Register ## 表 7-4. RST\_PWRCTL\_REG Register Field Descriptions | Bit | Field | | Reset | Description | |-------|-------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIL | rieiu | Туре | Reset | Description | | 31-16 | Reserved | R | 0000h | Reserved. Reads return 0000h. | | 15-8 | WKEY[7:0] | R/W | 00h | This value functions as a protection key to enable writes to bits 5-0. Bits are written only if WKEY is set to 69h first. | | 7-6 | Reserved | R | 00b | Reserved. Reads return 00b | | 5 | VDD_AL_DIS | R/W | 0b | 0b = VDD alarm is enabled<br>1b = VDD alarm is disabled | | 4 | IN_AL_DIS | R/W | 0b | 0b = Input alarm is enabled<br>1b = Input alarm is disabled | | 3 | Reserved | R | 0b | Reserved. Reads return 0h. | | 2 | RSTn_APP <sup>(1)</sup> | R/W | 0b | 0b = RST pin functions as a POR class reset (causes full device initialization) 1b = RST pin functions as an application reset (only user-programmed modes are cleared) | | 1 | NAP_EN <sup>(2)</sup> | R/W | 0b | 0b = Disables the NAP mode of the converter<br>1b = Enables the converter to enter NAP mode if CONVST/CS is held high<br>after the current conversion completes | | 0 | PWRDN <sup>(2)</sup> | R/W | 0b | 0b = Puts the converter into active mode<br>1b = Puts the converter into power-down mode | <sup>(1)</sup> Setting this bit forces the RST pin to function as an application reset until the next power cycle. <sup>(2)</sup> See the table for details on the latency encountered when entering and exiting the associated low-power mode. ## 7.1.3 SDI\_CTL\_REG Register (address = 08h) This register configures the protocol used for writing data to the device. The address for bits 7-0, 15-8, 23-16, and 31-24 is 08h, 09h, 0Ah, and 0Bh, respectively. # 図 7-3. SDI\_CTL\_REG Register ## 表 7-5. SDI\_CTL\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-16 | Reserved | R | 0000h | Reserved. Reads return 0000h. | | 15-8 | Reserved | R | 00h | Reserved. Reads return 00h. | | 7-2 | Reserved | R | 000000b | Reserved. Reads return 000000b. | | 1-0 | SDI_MODE[1:0] | R/W | 00b | These bits select the protocol for reading from or writing to the device. 00b = Standard SPI with CPOL = 0 and CPHASE = 0 01b = Standard SPI with CPOL = 0 and CPHASE = 1 10b = Standard SPI with CPOL = 1 and CPHASE = 0 11b = Standard SPI with CPOL = 1 and CPHASE = 1 | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 # 7.1.4 SDO\_CTL\_REG Register (address = 0Ch) This register controls the data protocol used to transmit data out from the SDO-x pins of the device. The address for bits 7-0, 15-8, 23-16, and 31-24 is 0Ch, 0Dh, 0Eh, and 0Fh, respectively. # 図 7-4. SDO\_CTL\_REG Register | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 Reserved R-0000h 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Reserved GPO_VAL Reserved GPO_VAL Reserved SDO1_ CONFIG [1:0] R-000b R/W-0b R-00b R/W-0b R-0b R/W-0>b R-0h R-0h R/W-<0>b | | | | | | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------|----|---------|------|-------|-----|------|----------|-----------|------|------|-------|----------|----|----| | Reserved GPO_VAL Reserved SDO1_ CONFIG [1:0] Reserved SSYNC_CLK Reserved SDO_MODE[1:0] | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Reserved GPO_VAL Reserved SDO1_CONFIG [1:0] Reserved SSYNC_CLK Reserved SDO_MODE[1:0] | | | | | | | | F | Reserved | | | | | | | | | Reserved GPO_VAL Reserved SDO1_ CONFIG [1:0] Reserved SSYNC_CLK Reserved MODE[1:0] | | R-0000h | | | | | | | | | | | | | | | | Reserved GPO_VAL Reserved CONFIG Reserved SSYNC_CLK Reserved MODE[1:0] | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R-000b R/W-0b R-00b R/W-00b R-0b R/W-<0>b R-0h R/W-<0>b | Re | served | d | GPO_VAL | Rese | erved | CON | NFIG | Reserved | SSYNC_CLK | | Rese | erved | | I | _ | | | R- | -000b | | R/W-0b | R-0 | 00b | R/W | -00b | R-0b | R/W-<0>b | R-0h | | | R/W-<0>b | | | # 表 7-6. SDO\_CTL\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-16 | Reserved | R | 0000h | Reserved. Reads return 0h. | | 15-13 | Reserved | R | 000b | Reserved. Reads return 000b. | | 12 | GPO_VAL | R/W | 0b | 1-bit value for the output on the GPO pin. | | 11-10 | Reserved | R | 00b | Reserved. Reads return 00b. | | 9-8 | SDO1_CONFIG[1:0] | R/W | 00b | Two bits configure ALARM/SDO-1/GPO: 00b = SDO-1 is always tri-stated; 1-bit SDO mode 01b = SDO-1 functions as ALARM; 1-bit SDO mode 10b = SDO-1 functions as GPO; 1-bit SDO mode 11b = SDO-1 combined with SDO-0 offers a 2-bit SDO mode | | 7 | Reserved | R | 0b | Reserved. Reads return 0b. | | 6 | SSYNC_CLK <sup>(1)</sup> | R/W | 0b | This bit controls the source of the clock selected for source-synchronous transmission. 0b = External SCLK (no division) 1b = Internal clock (no division) | | 5-2 | Reserved | R | 0000b | Reserved. Reads return 0000b. | | 1-0 | SDO_MODE[1:0] | R/W | 00b | These bits control the data output modes of the device. 0xb = SDO mode follows the same SPI protocol as that used for SDI; see the SDI_CTL_REG register 10b = Invalid configuration 11b = SDO mode follows the ADC controller clock or source-synchronous protocol | <sup>(1)</sup> This bit takes effect **only** in the ADC controller clock or source-synchronous mode of operation. # 7.1.5 DATAOUT\_CTL\_REG Register (address = 10h) This register controls the data output by the device. The address for bits 7-0, 15-8, 23-16, and 31-24 is 10h, 11h, 12h, and 13h, respectively. # 図 7-5. DATAOUT\_CTL\_REG Register | | | | | - | | | _ | | | | | | | | | |----------|--------------------------|--------|-----|-----------------|------|----------|----------------|----|------|-------|----|--------------|----|---------------|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | R | eserved | | | | | | | | | | | | | | | | F | R-0000h | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Reserved | DEVICE_<br>ADDR_<br>INCL | VDD_AC | _ | IN_AC<br>ALARM_ | _ | Reserved | RANGE_<br>INCL | | Rese | erved | | PAR_EN | DA | TA_V<br>[2:0] | AL | | R-0b | R/W-0b | R/W | -0b | R/W | /-0b | R-0b | R/W-0b | | R-00 | 000b | | R/W-<br><0>b | R/ | W-00 | θb | ## 表 7-7. DATAOUT\_CTL\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-16 | Reserved | R | 0000h | Reserved. Reads return 0000h. | | 15 | Reserved | R | 0b | Reserved. Reads return 0b. | | 14 | DEVICE_ADDR_INCL | R/W | 0b | Control to include the 4-bit DEVICE_ADDR register value in the SDO-x output bit stream. 0b = Do not include the register value 1b = Include the register value | | 13-12 | VDD_ACTIVE_ALARM_INCL[1:0] | R/W | 00b | Control to include the active VDD ALARM flags in the SDO-x output bit stream. 00b = Do not include 01b = Include ACTIVE_VDD_H_FLAG 10b = Include ACTIVE_VDD_L_FLAG 11b = Include both flags | | 11-10 | IN_ACTIVE_ALARM_INCL[1:0] | R/W | 00b | Control to include the active input ALARM flags in the SDO-x output bit stream. 00b = Do not include 01b = Include ACTIVE_IN_H_FLAG 10b = Include ACTIVE_IN_L_FLAG 11b = Include both flags | | 9 | Reserved | R | 0b | Reserved. Reads return 0h. | | 8 | RANGE_INCL | R/W | 0b | Control to include the 4-bit input range setting in the SDO-x output bit stream. 0b = Do not include the range configuration register value 1b = Include the range configuration register value | | 7-4 | Reserved | R | 0000b | Reserved. Reads return 0000b. | | 3 | PAR_EN <sup>(1)</sup> | R/W | 0b | 0b = Output data does not contain parity information 1b = Two parity bits (ADC output and output data frame) are appended to the LSBs of the output data The ADC output parity bit reflects an even parity for the ADC output bits only. The output data frame parity bit reflects an even parity signature for the entire output data frame. This signature includes the ADC output bits and any internal flags or register settings. The ADC output parity bit is not included in the frame parity bit computation. | | 2-0 | DATA_VAL[2:0] | R/W | 000b | These bits control the data value output by the converter. 0xxb = Value output is the conversion data 100b = Value output is all 0's 101b = Value output is all 1's 110b = Value output is alternating 0's and 1's 111b = Value output is alternating 00's and 11's | (1) Setting this bit increases the length of the output data by two bits. Copyright © 2025 Texas Instruments Incorporated ## 7.1.6 RANGE\_SEL\_REG Register (address = 14h) This register controls the configuration of the internal reference and input voltage ranges for the converter. The address for bits 7-0, 15-8, 23-16, and 31-24 is 14h, 15h, 16h, and 17h, respectively. # 図 7-6. RANGE\_SEL\_REG Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|------|-------|----|----|----|--------------|-------------|------|-------|----|--------|-----------|----| | | | | | | | | | Reserve | d | | | | | | | | | | | | | | | | R-0000h | 1 | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Rese | erved | | | | Reser<br>ved | INTREF_ DIS | Rese | erved | | RANGE_ | _SEL[3:0] | | | | | | R-0 | )0h | | | | R-0b | R/W-0b | R-0 | 00b | | R/W-< | 0000>b | | ## 表 7-8. RANGE\_SEL\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-16 | Reserved | R | 0000h | Reserved. Reads return 0000h. | | 15-8 | Reserved | R | 00h | Reserved. Reads return 00h. | | 7 | Reserved | R | 0b | Reserved. Reads return 0b. | | 6 | INTREF_DIS | R/W | 0b | Control to disable the ADC internal reference. 0b = Internal reference is enabled 1b = Internal reference is disabled | | 5-4 | Reserved | R | 00b | Reserved. Reads return 00b. | | 3-0 | RANGE_SEL[3:0] | R/W | 0000Ь | These bits comprise the 4-bit register that selects the nine input ranges of the ADC. $0000b = \pm 3V \times V_{REF}$ $0001b = \pm 2.5V \times V_{REF}$ $0010b = \pm 1.5V \times V_{REF}$ $0011b = \pm 1.25V \times V_{REF}$ $0100b = \pm 0.625V \times V_{REF}$ $1000b = 3V \times V_{REF}$ $1001b = 2.5V \times V_{REF}$ $1010b = 1.5V \times V_{REF}$ $1011b = 1.25V \times V_{REF}$ | 51 Product Folder Links: ADS8661W # 7.1.7 ALARM\_REG Register (address = 20h) This register contains the output alarm flags (active and tripped) for the input and AVDD alarm. The address for bits 7-0, 15-8, 23-16, and 31-24 is 20h, 21h, 22h, and 23h, respectively. # 図 7-7. ALARM\_REG Register | | | | | | | | | | _ | | | | | | | |---------------------------|---------------------------|------|-------|--------------------------|--------------------------|------|-------|------------------------|------------------------|-------------------|-------------------|----|--------|----|---------------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | R | eserved | | | | | | | | | | | | | | | | R | -0000h | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ACTIVE_<br>VDD_L_F<br>LAG | ACTIVE_<br>VDD_H_<br>FLAG | Rese | erved | ACTIVE_<br>IN_L_<br>FLAG | ACTIVE_<br>IN_H_<br>FLAG | Rese | erved | TRP_<br>VDD_L_<br>FLAG | TRP_<br>VDD_H_<br>FLAG | TRP_IN_<br>L_FLAG | TRP_IN_<br>H_FLAG | Re | eserve | ed | OVW_<br>ALARM | | R-0b | R-0b | R-C | 00b | R-0b | R-0b | R-0 | 00b | R-0b | R-0b | R-0b | R-0b | F | R-000l | ) | R-0b | ## 表 7-9. ALARM\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description Descriptions | |-------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------| | 31-16 | Reserved | R | 0000h | Reserved. Reads return 0000h. | | 15 | ACTIVE_VDD_L_FLAG | R | 0b | Active ALARM output flag for low AVDD voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 14 | ACTIVE_VDD_H_FLAG | R | 0b | Active ALARM output flag for high AVDD voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 13-12 | Reserved | R | 00b | Reserved. Reads return 00b. | | 11 | ACTIVE_IN_L_FLAG | R | Ob | Active ALARM output flag for low input voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 10 | ACTIVE_IN_H_FLAG | R | 0b | Active ALARM output flag for high input voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 9-8 | Reserved | R | 00b | Reserved. Reads return 00b. | | 7 | TRP_VDD_L_FLAG | R | 0b | Tripped ALARM output flag for low AVDD voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 6 | TRP_VDD_H_FLAG | R | 0b | Tripped ALARM output flag for high AVDD voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 5 | TRP_IN_L_FLAG | R | 0b | Tripped ALARM output flag for low input voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 4 | TRP_IN_H_FLAG | R | 0b | Tripped ALARM output flag for high input voltage. 0b = No ALARM condition 1b = ALARM condition exists | | 3-1 | Reserved | R | 000b | Reserved. Reads return 000b. | | 0 | OVW_ALARM | R | 0b | Logical OR outputs all tripped ALARM flags. 0b = No ALARM condition 1b = ALARM condition exists | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Instruments www.ti.com/ja-jp ## 7.1.8 ALARM\_H\_TH\_REG Register (address = 24h) This register controls the hysteresis and high threshold for the input alarm. The address for bits 7-0, 15-8, 23-16, and 31-24 is 24h, 25h, 26h, and 27h, respectively. #### 図 7-8. ALARM\_H\_TH\_REG Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|---------------|----|----|-----|--------|--------|---------|----|---------|----|----|----|------|-------|----| | INP_AL | | | | | | | | R | eserved | | | | | | | | R/W | /-0h | | | | | | | F | R-000h | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | INP | _ALRM_ | HIGH_1 | H[11:0] | | | | | | Rese | erved | | | | R/W-FFFh R-0h | | | | | | | | | | | | | | | ## 表 7-10. ALARM\_H\_TH\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------------|------|-------|---------------------------------------------| | 31-30 | INP_ALRM_HYST[1:0] | R/W | 0h | 2-bit hysteresis value for the input ALARM. | | 29-16 | Reserved | R | 000h | Reserved. Do not modify from reset value. | | 15-4 | INP_ALRM_HIGH_TH[11:0] | R/W | FFFh | 12-bit threshold for comparison. | | 3-0 | Reserved | R | 0h | Reserved. Do not modify from reset value. | #### 7.1.9 ALARM\_L\_TH\_REG Register (address = 28h) This register controls the low threshold for the input alarm. The address for bits 7-0, 15-8, 23-16, and 31-24 is 28h, 29h, 2Ah, and 2Bh, respectively. #### 図 7-9. ALARM\_L\_TH\_REG Register # 表 7-11. ALARM\_L\_TH\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------------------|------|-------|----------------------------------------------| | 32:16 | Reserved | R | 0000h | Reserved. Do not modify from reset value. | | 15-4 | INP_ALRM_LOW_TH[11:0] | R/W | 000h | These bits are the threshold for comparison. | | 3:0 | Reserved | R | 0000h | Reserved. Do not modify from reset value. | 53 Product Folder Links: ADS8661W # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information The ADS8661W is a fully integrated, fully differential input, data acquisition (DAQ) device based on a 16-bit successive approximation (SAR) analog-to-digital converter (ADC). The device includes an integrated analog front-end (AFE) circuit to drive the inputs of the ADC and an integrated precision reference with a buffer. As such, these devices do not require any additional external circuits for driving the reference or analog input pins of the ADC. ### 8.2 Typical Application 図 8-1. 16-Bit, 8-Channel, Analog Input Module for Programmable Logic Controllers (PLCs) #### 8.2.1 Design Requirements This section describes using the ADS8661W in an industrial analog input module. This design is an example of a process control end equipment that digitizes standard bipolar or unipolar industrial inputs with input ranges up to ±10V. Programmable logic controllers (PLCs), distributed control systems (DCS), or data acquisition systems (DAS) modules are end equipment examples. The analog voltage and current ranges typically include ±2.5V, ±5V, ±10V, 0V to 5V, 0V to 10V, 4mA to 20mA, and 0mA to 20mA. These ranges are for an industrial environment. This reference design measures all standard industrial voltage and current inputs. Eight channels are provided on the module, and each channel is configured as a current or voltage input with software configuration. #### 表 8-1 lists the parameters for this design. 表 8-1. Design Parameters | PARAMETER | VALUE | |---------------------------------------------------------------------|----------------------| | Fast settling time for quick channel switching | 5μs at 1% accuracy | | Fully differential amplifier channels with user programmable inputs | Up to eight channels | | Voltage inputs (typical $Z_{IN} = 1M\Omega$ ) | ±12V | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 表 8-1. Design Parameters (続き) | PARAMETER | VALUE | |----------------|---------------------------| | 16-bit SAR ADC | 3.3V digital output lines | 55 Product Folder Links: ADS8661W ## 8.2.2 Detailed Design Procedure This design combines the single-channel, 16-bit ADS8661W SAR ADC with the eight-channel MUX36D08 differential multiplexer. The ADS8661W provides the fast-settling, high-bandwidth performance necessary to support an external discrete multiplexer for responsive channel-to-channel operation. The ADS8661W is settles to 1% accuracy at under 5µs (☒ 8-2) because of the device high-bandwidth input of up to 400kHz at −3dB. The ADS8661W also includes an internal programmable gain amplifier, ADC driver, and reference. Thus, making the device incredibly simple to connect a signal with an amplitude of up to ±12.288V on a single analog supply. This device also includes a variety of safety features, such as overvoltage protection, an input alarm, and AVDD alarm. 図 8-2. Step Settling Response Time The MUX36D08 is a differential multiplexer. This multiplexer enables using up to eight differential inputs to perform fast and accurate voltage, current, or temperature sensing across a wide input voltage range. This device accepts three digital control lines to select the analog inputs. The ADS8661W interfaces with a controller through an enhanced SPI communication protocol, simplifying the controller speed requirements. Overall, this system simplifies connecting a wide range of single-ended or differential signals, and includes features to safely monitor these signals in an industrial environment. ### 8.2.3 Application Curve 図 8-3. Common-Mode Rejection Ratio vs Frequency 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 8.3 Power Supply Recommendations The device uses two separate power supplies: AVDD and DVDD. The internal circuits of the device operate on AVDD and DVDD is used for the digital interface. Independently set AVDD and DVDD to any value within the permissible range. ### 8.3.1 Power Supply Decoupling Decouple the AVDD supply pins with AGND by using a minimum $10\mu F$ and $1\mu F$ capacitor on each supply. Place the $1\mu F$ capacitor as close to the supply pins as possible. Place a minimum $10\mu F$ decoupling capacitor very close to the DVDD supply to provide the high-frequency digital switching current. The effect of using the decoupling capacitor is illustrated in the difference between the power-supply rejection ratio (PSRR) performance of the device. $\boxtimes$ 8-4 shows the PSRR of the device without using a decoupling capacitor. As shown in $\boxtimes$ 8-5, the PSRR improves when the decoupling capacitors are used. #### 8.3.2 Power Saving In normal mode of operation, the device does not power down between conversions, and therefore achieves high throughput. However, the device offers two programmable low-power modes: NAP and power-down (PD) to reduce power consumption when the device operates at lower throughput rates. #### 8.3.2.1 NAP Mode In NAP mode, the device internal blocks are placed into a low-power mode to reduce the overall device power consumption in ACQ state. To enable NAP mode: - Write 69h to register address 05h to unlock the RST PWRCTL REG register. - Set the NAP\_EN bit in the RST\_PWRCTL\_REG register to 1b. Keep the CONVST/CS pin high at the end of the conversion process. The device then enters NAP mode at the end of conversion and remains in NAP mode as long as the CONVST/CS pin is held high. A falling edge on the CONVST/ $\overline{\text{CS}}$ brings the device out of NAP mode. However, the host controller initiates a new conversion (CONVST/ $\overline{\text{CS}}$ rising edge) only after the $t_{\text{NAP\_WKUP}}$ time has elapsed (see the *Switching Characteristics* table). #### 8.3.2.2 Power-Down (PD) Mode The device also features a deep power-down mode (PD) to reduce the power consumption at very low throughput rates. Complete the following steps to enter PD mode: - 1. Write 69h to register address 05h to unlock the RST\_PWRCTL\_REG register. - 2. Set the PWRDN bit in the RST\_PWRCTL\_REG register to 1b. The device enters PD mode on the rising edge of the CONVST/CS signal. In PD mode, all analog blocks within the device are powered down. However, the interface remains active and the register contents are also retained. The RVS pin is high, indicating that the device is ready to receive the next command. To exit PD mode: - 1. Clear the PWRDN bit in the RST\_PWRCTL\_REG register to 0b. - 2. The RVS pin goes high, indicating that the device has started coming out of PD mode. However, the host controller waits for the t<sub>PWRUP</sub> time (see the *Switching Characteristics* table) to elapse before initiating a new conversion. #### 8.4 Layout #### 8.4.1 Layout Guidelines ☑ 8-6 illustrates a PCB layout example for the ADS8661W with a single-ended input configuration and AINM connected to GND. - Partition the PCB into analog and digital sections. Make sure the analog signals are kept away from the digital lines. This layout helps keep the analog input and reference input signals away from the digital noise. In this layout example, the analog input and reference signals are routed on the lower side of the board. Additionally, the digital connections are routed on the top side of the board. - · Use a single dedicated ground plane. - Make sure power sources to the ADS8661W are clean and well-bypassed. Use a 1μF, X7R-grade, 0603-size ceramic capacitor with at least a 10V rating in close proximity to the analog (AVDD) supply pins. For decoupling the digital supply pin (DVDD), use a 1μF, X7R-grade, 0603-size ceramic capacitor with at least a 10V rating. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane with short, low-impedance paths. - There are two decoupling capacitors used for the REFCAP pin. The first is a small, 1μF, 0603-size ceramic capacitor placed close to the device pins for decoupling the high-frequency signals. The second is a 10μF, 0805-size ceramic capacitor to provide the charge required by the reference circuit of the device. Use a capacitor with an ESR less than 0.2Ω for the 10μF capacitor. Directly connect both capacitors to the device pins without any vias between the pins and capacitors. - Decouple the REFIO pin with a minimum of 4.7µF ceramic capacitor if the internal reference of the device is used. Place the capacitor close to the device pins. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated # 8.4.2 Layout Example 図 8-6. Board Layout for the ADS8661W 59 # 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation see the following: - Texas Instruments, OPA320 Precision, 20MHz, 0.9pA, Low-Noise, RRIO, CMOS Operational Amplifier with Shutdown data sheet - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet - Texas Instruments, TPS7A49 36-V, 150-mA, Ultralow-Noise, Positive Linear Regulator data sheet - Texas Instruments, ISO764xFM Low-Power Quad-Channel Digital Isolators data sheet - Texas Instruments, AN-2029 Handling and Process Recommendations application note # 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks multiSPI<sup>™</sup> and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | | | | |--------------|----------|-----------------|--|--|--| | January 2025 | * | Initial Release | | | | #### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated 23-May-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | ADS8661WRUMR | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AD8661W | | ADS8661WRUMR.B | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AD8661W | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. 4 x 4, 0.65 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # RUM (S-PQFP-N16) # PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. E. Package complies to JEDEC MO-220 variation WGGC-3. 4209093-2/F 09/15 # RUM (S-PWQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTES: All linear dimensions are in millimeters ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated