













**ADS7924** 

JAJS454C - JANUARY 2010 - REVISED SEPTEMBER 2017

# ADS7924 2.2V、12ビット、4チャネル、

# $I^2C$ インターフェイス搭載のMicroPOWERアナログIデジタル・コンバータ

### 1 特長

### • インテリジェントな監視

- 4チャネル・マルチプレクサの自動シーケンシング
- チャネルごとに独立のアラーム・スレッショルド
- スキャン・レートをプログラム可能

### MicroPOWER™監視:

- 4チャネルのスキャン:
  - 1msごと → 25μW
  - 10msごと → 5μW
  - パワーダウン時電流: 1µA未満
- プログラム可能な割り込みピンによりマイクロコントローラのシャットダウン/ウェークアップを制御
- 自動パワーダウン制御
- PWRCONピンにより、外部のオペアンプをシャット ダウン可能

### 広い電源電圧範囲:

アナログ電源: 2.2V~5.5V

デジタル電源: 1.65V~5.5V

• 小さな占有面積: 3mm×3mm WQFN

### 2 アプリケーション

- 携帯用およびバッテリ駆動のシステム:
  - 医療、通信、リモート・センサ信号監視、電源監視
- 環境発電

### 3 概要

ADS7924は4チャネル、12ビットのアナログ/デジタル・コンバータで、I<sup>2</sup>CTM インターフェイスが搭載されています。 低消費電力のADCコア、低電源電圧での動作のサポート、および柔軟な測定シーケンサにより変換の間の消費電力が本質的に発生しないことから、ADS7924はバッテリ駆動の機器や、環境発電システムなど、消費電力が重要なアプリケーション向けの完全な監視システムを形成できます。

ADS7924には専用のデータ・レジスタがあり、入力ごとにオンボードのプログラム可能なデジタル・スレッショルド・コンパレータが搭載されています。アラーム条件をプログラムし、割り込みを生成できます。データのバッファリング、プログラム可能なスレッショルド比較、アラーム割り込みの組み合わせにより、ADS7924の監視に必要なホスト・マイクロコントローラの時間を最小限に抑えられます。

4チャネルの入力マルチプレクサ(MUX)は、外部ピンを経由してルーティングされているため、MUXとADCとの間で共通の信号コンディショニング回路を使用でき、全体の部品数を減らすことができます。低消費電力ADCは基準電圧としてアナログ電源を使用し、信号をわずか10μsで取得し、変換できます。オンボードの発振器があるため、マスタ・クロックを供給する必要はありません。

ADS7924は小型の3mmx3mmのWQFNで供給され、産業用温度範囲の-40 $^{\circ}$  $^{\circ}$  $^{\circ}$ Cにおいて完全に動作が規定されています。

### 製品情報<sup>(1)</sup>

| 型番      | パッケージ     | 本体サイズ(公称)     |
|---------|-----------|---------------|
| ADS7924 | WQFN (16) | 3.00mm×3.00mm |

(1) 提供されているすべてのパッケージについては、データシートの末 尾にある注文情報を参照してください。

#### 概略回路図





| ٠,     |
|--------|
|        |
| $\sim$ |

| 1 | 特長1                                      |    | 7.4 Device Functional Modes            | 13 |
|---|------------------------------------------|----|----------------------------------------|----|
| 2 | アプリケーション1                                |    | 7.5 Programming                        | 20 |
| 3 | 概要1                                      |    | 7.6 Register Map                       | 26 |
| 4 | 改訂履歴                                     | 8  | Application and Implementation         | 33 |
| 5 | Pin Configuration and Functions          |    | 8.1 Application Information            | 33 |
| 6 | Specifications                           |    | 8.2 Typical Application                |    |
| 0 | 6.1 Absolute Maximum Ratings             | 9  | Power Supply Recommendations           |    |
|   | S .                                      | 10 | Layout                                 |    |
|   | 6.2 ESD Ratings                          |    | 10.1 Layout Guidelines                 |    |
|   | 6.4 Thermal Information                  |    | 10.2 Layout Example                    |    |
|   | 6.5 Electrical Characteristics 5         | 11 | デバイスおよびドキュメントのサポート                     |    |
|   | 6.6 I <sup>2</sup> C Timing Requirements |    | 11.1 ドキュメントの更新通知を受け取る方法                |    |
|   | 6.7 Typical Characteristics              |    | 11.2 コミュニティ・リソース                       |    |
| - |                                          |    | 11.3 商標                                |    |
| 7 | Detailed Description                     |    | 11.4 静電気放電に関する注意事項                     |    |
|   | 7.1 Overview                             |    | 11.5 Glossary                          |    |
|   | 7.2 Functional Block Diagram             | 12 | メカニカル、パッケージ、および注文情報                    |    |
|   | 7.3 Feature Description 10               | 12 | ///一//// / / / / / / / / / / / / / / / | 42 |

## 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Revision B (September 2015) から Revision C に変更                                        |               |  |
|--------------------------------------------------------------------------------------|---------------|--|
| ドキュメント全体を通してQFNをWQFNに変更                                                              |               |  |
| <ul><li>「概略回路図」のRESET矢印の方向変更</li></ul>                                               |               |  |
| Changed maximum operating temperature range in <i>Absolute Maximum Ratings</i> table |               |  |
| Changed direction of RESET arrow in Functional Block Diagram figure                  |               |  |
| Changed description of bits 7:5 in INTCONFIG: Interrupt Configuration Register       | 30            |  |
| Revision A (May 2010) から Revision B に変更                                              | Page          |  |
| <ul><li>「FSD定格」表「機能説明」セクション「デバイスの機能エード」セクション「アプリケーションと宝</li></ul>                    | 生」セクション 「雲源に関 |  |



# 5 Pin Configuration and Functions



### (1) Connect to AGND.

### **Pin Functions**

|     | PIN      | I/O                  |                                                                                        |  |
|-----|----------|----------------------|----------------------------------------------------------------------------------------|--|
| NO. | NO. NAME |                      | DESCRIPTION                                                                            |  |
| 1   | RESET    | Digital input        | External reset, active low                                                             |  |
| 2   | ĪNT      | Digital output       | Interrupt pin, active low; generated when input voltage is beyond programmed threshold |  |
| 3   | SCLK     | Digital input        | Serial clock input                                                                     |  |
| 4   | SDA      | Digital input/output | Serial data                                                                            |  |
| 5   | A0       | Digital input        | I <sup>2</sup> C address selection                                                     |  |
| 6   | DGND     | Digital              | Digital ground                                                                         |  |
| 7   | PWRCON   | Digital output       | Power control pin to control shutdown/power-up of external operational amplifier       |  |
| 8   | AGND     | Analog               | Analog ground                                                                          |  |
| 9   | CH3      | Analog input         | Input channel 3                                                                        |  |
| 10  | CH2      | Analog input         | Input channel 2                                                                        |  |
| 11  | CH1      | Analog input         | Input channel 1                                                                        |  |
| 12  | CH0      | Analog input         | Input channel 0                                                                        |  |
| 13  | MUXOUT   | Analog output        | Multiplexer output                                                                     |  |
| 14  | ADCIN    | Analog input         | ADC input                                                                              |  |
| 15  | AVDD     | Analog               | Analog supply                                                                          |  |
| 16  | DVDD     | Digital              | Digital supply                                                                         |  |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted. (1)

|                                                          | MIN         | MAX        | UNIT |
|----------------------------------------------------------|-------------|------------|------|
| Supply voltage, AVDD to AGND                             | -0.3        | 6          | V    |
| Supply voltage, DVDD to DGND                             | -0.3        | 6          | V    |
| Supply voltage, DVDD to AVDD                             | AVDD ≥ DVDD |            | V    |
| AGND to DGND                                             | -0.3        | 0.3        | V    |
| Analog input voltage                                     | AGND – 0.3  | 0.3        | V    |
| Digital input voltage with respect to DGND (SCL and SDA) | DGND - 0.3  | 6          | V    |
| Digital input voltage with respect to DGND (A0, RESET)   | DGND - 0.3  | DVDD + 0.3 | V    |
| Input current to all pins except supply pins             | -10         | 10         | mA   |
| Maximum operating temperature                            | -40         | 85         | °C   |
| Storage temperature                                      | -60         | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|      |                        | MIN  | NOM MAX | TINU |
|------|------------------------|------|---------|------|
| AVDD | Analog Supply Voltage  | 2.2  | 5.5     | ٧    |
| DVDD | Digital Supply Voltage | 1.65 | AVDD    | V    |

### 6.4 Thermal Information

|                      |                                              | ADS7924    |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | UNIT |
|                      |                                              | 16 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 48.1       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case(top) thermal resistance     | 47.3       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 60.8       | °C/W |
| ΨЈΤ                  | Junction-to-top characterization parameter   | 0.3        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 14.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case(bottom) thermal resistance  | 0.4        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.5 Electrical Characteristics

Minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ , 1.65 V < DVDD < 5.5 V, and 2.2 V < AVDD < 5.5 V. Typical specifications are at  $T_A = 25^{\circ}\text{C}$ , AVDD = 5 V, and DVDD = 5 V, unless otherwise noted.

| PARAMETER                                | = 25°C, AVDD = 5 V, and DVDD = 5 V, the state of the s | MIN        | TYP           | MAX        | UNIT   |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|------------|--------|
| ANALOG INPUT                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               | L.         |        |
| Full-scale input span                    | (CHX – AGND)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0          |               | AVDD       | V      |
| Input capacitance <sup>(1)</sup>         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 4             | 10         | pF     |
| ADC sampling capacitance                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 15            |            | pF     |
| MUX resistance                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 60            |            | Ω      |
| Input channel crosstalk                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 85            |            | dB     |
| SYSTEM PERFORMANCE                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               | ļ!         |        |
| Resolution                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 12            |            | Bits   |
| No missing codes                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12         |               |            | Bits   |
| Integral linearity                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -1.5       | ±0.5          | 1.5        | LSBs   |
| Differential linearity                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -1         | ±0.6          | 1.5        | LSBs   |
| Offset error                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -5         |               | 5          | LSBs   |
| Offset error drift                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 0.01          |            | LSB/°C |
| Gain error                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -0.2%      | -0.01%        | 0.2%       |        |
| Gain error drift                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 0.6           |            | ppm/°C |
| Noise (rms)                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 0.125         |            | LSB    |
| SAMPLING DYNAMICS                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               |            |        |
| Monitoring time/channel (2)              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 10            |            | μs     |
| CLOCK                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               |            |        |
| Internal clock frequency variation       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | ±20%          |            |        |
| DIGITAL INPUT/OUTPUT                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               |            |        |
| Logic family                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | CMOS          |            |        |
| Logic level:                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               |            |        |
| V <sub>IH</sub> (SDA, SCL, A0, RESET)    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.8 DVDD   |               | DVDD + 0.3 | V      |
| V <sub>IL</sub> (SDA, SCL, A0, RESET)    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DGND - 0.3 |               | 0.4        | V      |
| Input current I <sub>I</sub>             | V <sub>I</sub> = DVDD or DGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -10        |               | 10         | μА     |
| V (DWDCON INT)                           | $I_{OH} = 100 \mu A, \overline{INT} pin$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.8 DVDD   |               | DVDD       | V      |
| $V_{OH}$ (PWRCON, $\overline{INT}$ )     | I <sub>OH</sub> = 100 μA, PWRCON pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0.8 AVDD   |               | AVDD       | V      |
| V <sub>OL</sub> (PWRCON, ĪNT, SDA)       | I <sub>OL</sub> = 100 μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DGND       |               | 0.4        | V      |
| Low-level output current I <sub>OL</sub> | SDA pin, V <sub>OL</sub> = 0.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |               | 3          | mA     |
| Load capacitance C <sub>B</sub>          | SDA pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |               | 400        | pF     |
| Data format                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | St         | raight binary |            |        |
| POWER-SUPPLY REQUIREMENTS                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               |            |        |
| Power-supply voltage:                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               |            |        |
| DVDD <sup>(3)</sup>                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.65       |               | 5.5        | V      |
| AVDD                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.2        |               | 5.5        | V      |
| I <sub>AVDD</sub> <sup>(4)</sup>         | t <sub>CYCLE</sub> = 2.5 ms, AVDD = 2.2 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            | 5             | 8          | μА     |
| I <sub>PWRD</sub> , power-down current   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | <1            |            | μΑ     |
| TEMPERATURE RANGE                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |               | <u> </u>   |        |
| Specified performance                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -40        |               | 85         | °C     |

<sup>(1)</sup> CH0 to CH3 input pin capacitance.

<sup>(2)</sup> Rate at which channels can be scanned. This is the minimum acquisition time (6 µs) and conversion time (4 µs).

<sup>(3)</sup> DVDD cannot exceed AVDD.

<sup>(4)</sup> See Figure 3 and Figure 4 for more information.



## 6.6 I<sup>2</sup>C Timing Requirements

|                    |                                                                                            | MIN  | MAX | UNIT |
|--------------------|--------------------------------------------------------------------------------------------|------|-----|------|
| f <sub>SCL</sub>   | SCL operating frequency                                                                    | 0    | 0.4 | MHz  |
| t <sub>BUF</sub>   | Bus free time between START and STOP condition                                             | 1.3  |     | μS   |
| t <sub>HDSTA</sub> | Hold time after repeated START condition. After this period, the first clock is generated. | 600  |     | ns   |
| t <sub>SUSTA</sub> | Repeated START condition setup time                                                        | 600  |     | ns   |
| t <sub>SUSTO</sub> | Stop condition setup time                                                                  | 600  |     | ns   |
| t <sub>HDDAT</sub> | Data hold time                                                                             | 0    |     | ns   |
| t <sub>SUDAT</sub> | Data setup time                                                                            | 100  |     | ns   |
| $t_{LOW}$          | SCL clock low period                                                                       | 1300 |     | ns   |
| t <sub>HIGH</sub>  | SCL clock high period                                                                      | 600  |     | ns   |
| t <sub>F</sub>     | Clock/data fall time                                                                       |      | 300 | ns   |
| t <sub>R</sub>     | Clock/data rise time                                                                       |      | 300 | ns   |
| t <sub>VDDAT</sub> | Data valid time                                                                            |      | 0.9 | μS   |
| t <sub>VDACK</sub> | Data valid acknowledge time                                                                |      | 0.9 | μS   |
| t <sub>SP</sub>    | Pulse width of spike that must be suppressed by the input filter                           | 0    | 50  | ns   |



NOTE: S = Start, Sr = Repeated Start, and P = Stop.

Figure 1. I<sup>2</sup>C Timing Diagram



### 6.7 Typical Characteristics

At  $T_A = 25$ °C, unless otherwise noted.





### **Typical Characteristics (continued)**

At  $T_A = 25$ °C, unless otherwise noted.





### **Typical Characteristics (continued)**

At  $T_A = 25$ °C, unless otherwise noted.



(1) At code center.



### 7 Detailed Description

#### 7.1 Overview

The ADS7924 is a miniature, four-channel, multiplexed, 12-bit, analog-to-digital converter (ADC) with an I<sup>2</sup>C serial interface. Functional Block Diagram shows a block diagram. The four-channel input multiplexer is routed through external pins to allow a common signal conditioning block to be used for all four channels. The PWRCON digital output can be used to shut down active circuitry used in the signal conditioning; see the Application and Implementation section for additional details.

The successive-approximation-register (SAR) ADC performs a no-latency conversion on the selected input channel and stores the data in a dedicated register. A digital threshold comparator with programmable upper and lower limits can be enabled and used to create an alarm monitor. A dedicated interrupt output pin (INT) indicates when an alarm occurs. Two I<sup>2</sup>C addresses are available and are selected with the dedicated digital input pin A0. Both standard and fast mode formats for I<sup>2</sup>C are supported.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Multiplexer

The ADS7924 has a four-channel, single-ended input multiplexer. As Figure 19 illustrates, ESD diodes protect the inputs. Make sure these diodes do not turn on by staying within the absolute input voltage range specification. The MUXOUT pin can be connected to AGND within the multiplexer (for example, to provide a test signal of 0 V or as part of a calibration procedure). See the *PWRCONFIG: Power-Up Configuration Register* register in the *Register Map* section for more details



### **Feature Description (continued)**



(1) See the PWRCONFIG: Power-Up Configuration Register register in the Register Map section.

Figure 19. ADS7924 Multiplexer

### 7.3.2 ADC Input

The ADC Input (ADCIN) pin provides a single-ended input to the 12-bit successive approximation register (SAR) ADC. This pin is protected with ESD diodes in the same way as the multiplexer inputs. While acquiring the signal during the  $t_{ACQ}$  interval, the ADC sampling capacitor is connected to the ADCIN pin. While converting during the  $t_{CONV}$  interval, the sampling capacitor is disconnected from the ADCIN pin, and the conversion process determines the voltage that was sampled.

#### 7.3.3 Reference

The analog supply voltage (AVDD) is used as the reference. Power to the ADS7924 should be clean and well bypassed. A 0.1- $\mu$ F ceramic capacitor must be placed as close as possible to the ADS7924 package. In addition, a 1- $\mu$ F to 10- $\mu$ F capacitor and a 5- $\Omega$  to 10- $\Omega$  series resistor may be used to low-pass filter a noisy supply.

#### 7.3.4 Clock

The ADS7924 uses an internal clock. The clock speed determines the various timing settings such as conversion time, acquisition time, and so forth.

#### 7.3.5 Data Format

The ADS7924 provides 12 bits of data in unipolar format. The positive full-scale input produces an output code of FFFh and a zero input produces an output code of 0h. The output clips at these codes for signals that either exceed full-scale or go below '0'. Figure 20 illustrates code transitions versus input voltage.

# TEXAS INSTRUMENTS

### **Feature Description (continued)**



(1) Excludes the effects of noise, INL, offset, and gain errors.

Figure 20. ADS7924 Code Transition Diagram<sup>(1)</sup>

### 7.3.6 ADC Conversion Timing

The ADS7924 provides a flexible timing arrangement to support a wide variety of measurement needs. Three user-controlled timings include power up  $(t_{PU})$ , acquisition  $(t_{ACQ})$ , and sleep  $(t_{SLEEP})$  plus a fixed conversion time  $(t_{CONV})$ .

#### 7.3.6.1 Power-Up Time

The power-up time is allowed to elapse whenever the device has been shutdown in idle mode. Power-up time can allow external circuits, such as an operational amplifier, between the MUXOUT and ADCIN pins to turn on. The nominal time programmed by the PUTIME[4:0] register bits is given by Equation 1:

$$t_{\text{PI}} = \text{PWRUPTIME}[4:0] \times 2 \,\mu\text{s}$$
 (1)

For example, if PWRUPTIME is set to 25 ('011001') then 50  $\mu$ s is allowed to elapse before beginning the acquisition time. If a power-up time is not required, set the bits to '0' to effectively bypass.

#### 7.3.6.2 Acquisition Time

The acquisition time is allowed to elapse before beginning a conversion. During this time, the ADC acquires the signal. The minimum acquisition time is 6 µs. The nominal time programmed by the ACQTIME[4:0] register bits is given by Equation 2:

$$t_{ACO} = (ACQTIME[4:0] \times 2 \mu s) + 6 \mu s \tag{2}$$

For example, if ACQTIME is set to 30 ('011110') then  $66~\mu s$  is allowed to acquire the input signal. If an acquisition time greater than  $6~\mu s$  is not required, set the bits to '0'.

#### 7.3.6.3 Conversion Time

The conversion time is always 4 µs and cannot be programmed by the user.

#### 7.3.6.4 Sleep Time

The sleep time is allowed to elapse after conversions in the Auto-Single with Sleep, Auto-Scan with Sleep, and Auto-Burst Scan with Sleep modes. The nominal time programmed by the SLPTIME registers can be increased by a factor of eight using the SLPMULT8 bit or decreased by a factor of four using the SLPDIV4 bit.

#### 7.3.7 Interrupt Output (INT)

The ADS7924 offers a dedicated output pin ( $\overline{\text{INT}}$ ) for signaling an interrupt condition. The  $\overline{\text{INT}}$  pin can be configured to activate when the ADC is busy with a conversion, when data are ready for retrieval, or when an alarm condition occurs; see the INTCONFIG: Interrupt Configuration Register register in the Register Map section.



### **Feature Description (continued)**

To clear an interrupt from an alarm condition, read the INTCONFIG register (12h). To clear an interrupt from data ready, read the data registers. The interrupt clears when the lower four bits are retrieved.

The INT pin can be configured to generate a static output (useful for a host controller monitoring for a level) or a pulse output (useful for a host controller monitoring for a edge transition). When a pulse output is selected, the nominal pulse width is 250 ns. The Interrupt Control Register should be read to clear the interrupt.

#### **7.3.8 PWRCON**

The PWRCON pin allows the user to synchronize the shutdown/wakeup of an external operational amplifier with the ADC conversion cycle. This feature provides further power reduction and can be useful in applications where the time difference between consecutive signal captures is large. The PWRCON pin can drive up to 3 mA of current and its output voltage is the same as AVDD. This pin is controlled by the PWRCONFIG register.

#### 7.3.9 Alarm

The ADS7924 offers an independent alarm function for each input channel. An 8-bit window comparator can be enabled to test the ADC conversion result against an upper limit set by the ULR register and against a lower limit set by the LLR register. If the conversion result is less than or equal to the LLR threshold value or greater than or equal to the ULR threshold value, the comparator is tripped. There are separate upper and lower registers for each input channel.

A programmable counter determines how many comparator trips it takes to generate an alarm. A separate counter is used for each channel and is incremented whenever the comparator trips, either for the upper or lower thresholds. That is, an ADC conversion result on channel 1 that exceeds the ULR threshold or falls below the LLR threshold increments the counter for that channel. Figure 21 illustrates a conceptual diagram of the window comparator and alarm circuitry.

When an alarm occurs, the  $\overline{\text{INT}}$  pin can be configured to generate an interrupt. The channel that generated the alarm can be read from the registers. A read of the Interrupt Control register clears the alarm register and also resets the alarm counter.

#### 7.4 Device Functional Modes

#### 7.4.1 ADC Operating Modes

The ADS7924 offers multiple operating modes to support a variety of monitoring needs. Conversions can either be started manually or set to automatically continue. The mode is set by writing to the MODE register, and changes take effect as soon as the write completes. Table 1 gives a brief description of each mode.

#### 7.4.1.1 Idle Mode

Use this mode to save power when not converting. All circuits are shut down.

#### 7.4.1.2 Awake Mode

All circuits are operating in this mode and the ADC is ready to convert. When switching between modes, be sure to first select the Awake mode and then switch to the desired mode. This procedure ensures the internal control logic is properly synchronized.



### **Device Functional Modes (continued)**



- (1) The same ALMCNT value is used for all four window comparators.
- (2) X = 0 to 3.

Figure 21. Window Comparator and Alarm Conceptual Block Diagram

**Table 1. Mode Descriptions** 

| MODE                                                    | DESCRIPTION                                                                                                         |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| Idle                                                    | All circuits shutdown; lowest power setting                                                                         |  |
| Awake                                                   | All circuits awake and ready to convert                                                                             |  |
| Manual-Single                                           | Select input channel is converted once                                                                              |  |
| Manual-Scan                                             | All input channels are converted once                                                                               |  |
| Auto-Single                                             | Auto-Single One input channel is continuously converted                                                             |  |
| Auto-Scan All input channels are continuously converted |                                                                                                                     |  |
| Auto-Single with Sleep                                  | One input channel is continuously converted with programmable sleep time between conversions                        |  |
| Auto-Scan with Sleep                                    | Auto-Scan with Sleep All input channels are continuously converted with programmable sleep time between conversions |  |
| Auto-Burst Scan with Sleep                              | All input channels are converted with minimal delay followed by a programmable sleep time                           |  |

#### 7.4.1.3 Manual-Single Mode

This mode converts the selected channel once; see Figure 22. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  and acquisition time  $(t_{ACQ})$  are allowed to elapse.  $t_{PU}$  can be set to '0' to effectively bypass if not needed.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time  $(t_{SLEEP})$  is not used in this mode.

After the conversion completes, the device waits for a new mode to be set. This mode can be set to Idle to save power. When  $t_{PU}$  and  $t_{ACQ}$  are very short, the very short conversion time needed allows a read register operation to be issued on the  $I^2C$  bus immediately after the write operation that initiates this mode.



If multiple conversions are needed, the manual-single mode can be reissued without requiring the awake mode to be issued in between. Consecutive manual-single commands have no t<sub>PU</sub> period.





- (1) Busy and data ready are internal signals shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 22. Manual-Single Operation Example

### 7.4.1.4 Manual-Scan Mode

This mode converts all of the channels once, starting with the selected channel, as illustrated in Figure 23. After the ADC Mode Control register is written, the power-up time ( $t_{PU}$ ) is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before each conversion, an acquisition time ( $t_{ACQ}$ ) is allowed to elapse.  $t_{ACK}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time ( $t_{SLEEP}$ ) is not used in this mode. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, and CH1. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always goes in register DATA2\_H and DATA2\_L regardless of conversion order. After all four conversions complete, the device waits for a new mode to be set. This mode can be set to Idle afterwards to save power. The  $\overline{\text{INT}}$  pin can be configured to indicate the completion of each individual conversion or it can wait until all four finish. In either case, the appropriate data register is updated after each conversion. These registers can be read at any time afterwards. If multiple scan are needed, the manual-scan mode can be reissued without requiring the Awake mode to be issued in between.





- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) Data ready is an internal signal shown as active high and is enabled when all conversions are complete. It can be routed to the  $\overline{\text{INT}}$  pin for external monitoring.
- (3) PWRCON is shown enabled and active high.
- (4) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 23. Manual-Scan Operation Example

### 7.4.1.5 Auto-Single Mode

This mode automatically converts the selected channel continuously; see Figure 24. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the conversion, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time  $(t_{SLEEP})$  is not used in this mode. After the conversion completes the cycle is repeated.

This mode can be used with the onboard digital comparator to monitor the status of an input signal with little support needed from a host microcontroller. The conversion time is less than the I<sup>2</sup>C data retrieval time. TI suggests stopping this mode by setting the mode to Idle or stopping the conversion by configuring the alarm to do so, before retrieving data. The alarm can also be configured to continue the conversion even after an interrupt is generated.





- (1) Same channel is continuously converted.
- (2) Busy is an internal signal shown as active high that can be routed to the  $\overline{\text{INT}}$  pin for external monitoring.
- (3) PWRCON is shown enabled and active high.
- (4) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 24. Example of Auto-Single Operation

#### 7.4.1.6 Auto-Scan Mode

This mode automatically converts all the channels continuously, starting with the selected channel, as shown in Figure 25. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the conversion, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time  $(t_{SLEEP})$  is not used in this mode. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, CH1, CH2, CH3, and so forth. until the mode is stopped. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always go in register DATA2\_H and DATA2\_L regardless of conversion order.

This mode can be used with the onboard digital comparator to monitor the status of the input signals with little support needed from a host microcontroller. TI suggests interrupting this mode and stopping the automatic conversions, either by setting the mode to Idle or configuring the alarm to do so, before retrieving data.



- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 25. Auto-Scan Operation Example

17



### 7.4.1.7 Auto-Single With Sleep Mode

This mode automatically converts the selected channel repeatedly with a sleep interval between conversions, as shown in Figure 26. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the conversion, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. After the conversion, sleep time  $(t_{SLEEP})$  is allowed to elapse and then the cycle repeats. The length of the sleep time is controlled by register bits. During the sleep mode, power dissipation is minimal and the PWRCON output is always disabled.

This mode can be used with the onboard digital comparator to periodically monitor the status of an input signal while saving power between conversions. Little support is needed from a host microcontroller. It is suggested to stop this mode by setting the mode to Idle or stopping the conversion by configuring the alarm to do so, before retrieving data. The length in time of the cycle (t<sub>CYCLE</sub>) sets the average power dissipation; see Figure 3 or Figure 4.



- (1) Same channel is continuously converted.
- (2) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (3) PWRCON is shown enabled and active high.
- (4) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 26. Auto-Single With Sleep Operation Example

### 7.4.1.8 Auto-Scan With Sleep Mode

This mode automatically converts all the channels repeatedly with a sleep interval between conversions, as illustrated in Figure 27. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the first conversion of the selected input, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. After the conversion, a sleep time  $(t_{SLEEP})$  is allowed to elapse and then the cycle repeats. The length of the sleep time is controlled by register bits. During the sleep mode, power dissipation is minimal and the PWRCON output is always disabled. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, CH1, CH2, CH3, and so forth until the mode is stopped. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always goes in register DATA2\_H and DATA2\_L regardless of conversion order.

This mode can be used with the onboard digital comparator to periodically monitor the status of the input signals while saving power between conversions. Little support is needed from a host microcontroller. TI suggests stopping this mode by setting it to Idle or stopping the conversion by configuring the alarm to do so, before retrieving data. The length in time of the cycle  $(t_{CYCLE})$  sets the average power dissipation; see Figure 3 or Figure 4.





- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 27. Auto-Scan With Sleep Operation Example

#### 7.4.1.9 Auto-Burst Scan With Sleep Mode

This mode automatically converts all the channels without delay followed by a sleep interval before the cycle repeats, as illustrated in Figure 28. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the first conversion of the selected input, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Afterwards, all four inputs are measured without delay. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, and CH1. After the four conversions, a sleep time  $(t_{SLEEP})$  is allowed to elapse and then the cycle repeats. The length of the sleep time is controlled by register bits. During the sleep mode, power dissipation is minimal and the PWRCON output is always disabled. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always goes in register DATA2\_H and DATA2\_L regardless of conversion order.

This mode can be used with the onboard digital comparator to periodically monitor the status of the input signals while saving power between conversions. Little support is needed from a host microcontroller. TI suggests interrupting this mode and stop the automatic conversions, either by setting the mode to Idle or configuring the alarm to do so, before retrieving data. The length in time of the cycle (t<sub>CYCLE</sub>) sets the average power; see Figure 3 or Figure 4.





- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 28. Auto-Burst Scan With Sleep Operation Example

### 7.5 Programming

### 7.5.1 I<sup>2</sup>C Interface

The ADS7924 communicates through an I<sup>2</sup>C interface. I<sup>2</sup>C is a two-wire, open-drain interface that supports multiple devices and masters on a single bus. Devices on the I<sup>2</sup>C bus only drive the bus lines low by connecting them to ground; they never drive the bus lines high. Instead, the bus wires are pulled high by pullup resistors, so the bus wires are high when no device is driving them low. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.

Communication on the I<sup>2</sup>C bus always takes place between two devices, one acting as the master and the other as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction of the master. Some I<sup>2</sup>C devices can act as masters or slaves, but the ADS7924 can only act as a slave device.

An I<sup>2</sup>C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data are transmitted across the I<sup>2</sup>C bus in groups of eight bits. To send a bit on the I<sup>2</sup>C bus, the SDA line is driven to the appropriate level while SCL is low (a low on SDA indicates the bit is zero; a high indicates the bit is one). Once the SDA line settles, the SCL line is brought high, then low. This pulse on SCL clocks the SDA bit into the receiver shift register. If the I<sup>2</sup>C bus is held idle for more than 25 ms, the bus times out.

The I<sup>2</sup>C bus is bidirectional: the SDA line is used for both transmitting and receiving data. When the master reads from a slave, the slave drives the data line; when the master sends to a slave, the master drives the data line. The master always drives the clock line. The ADS7924 never drives SCL, because it cannot act as a master. On the ADS7924, SCL is an input only.

Most of the time the bus is idle; no communication occurs, and both lines are high. When communication is taking place, the bus is active. Only master devices can start a communication and initiate a START condition on the bus. Normally, the data line is only allowed to change state while the clock line is low. If the data line changes state while the clock line is high, it is either a START condition or a STOP condition. A START condition occurs when the clock line is high and the data line goes from high to low. A STOP condition occurs when the clock line is high and the data line goes from low to high.

After the master issues a START condition, it sends a byte that indicates which slave device it wants to communicate with. This byte is called the *address byte*. Each device on an I<sup>2</sup>C bus has a unique 7-bit address to which it responds. The master sends an address in the address byte, together with a bit that indicates whether it wishes to read from or write to the slave device.



### **Programming (continued)**

Every byte transmitted on the I<sup>2</sup>C bus, whether it is address or data, is acknowledged with an *acknowledge* bit. When the master has finished sending a byte (eight data bits) to a slave, it stops driving SDA and waits for the slave to acknowledge the byte. The slave acknowledges the byte by pulling SDA low. The master then sends a clock pulse to clock the acknowledge bit. Similarly, when the master has finished reading a byte, it pulls SDA low to acknowledge this to the slave. It then sends a clock pulse to clock the bit. (The master always drives the clock line.)

A *not-acknowledge* is performed by simply leaving SDA high during an acknowledge cycle. If a device is not present on the bus, and the master attempts to address it, it receives a not-acknowledge because no device is present at that address to pull the line low.

When the master has finished communicating with a slave, it may issue a STOP condition. When a STOP condition is issued, the bus becomes idle again. The master may also issue another START condition. When a START condition is issued while the bus is active, it is called a repeated START condition.

See Figure 1 for a timing diagram illustrating the ADS7924 I<sup>2</sup>C transaction.

#### 7.5.2 I<sup>2</sup>C Address Selection

The ADS7924 has one address pin, A0, that sets the  $I^2C$  address. This pin can be connected to ground or VDD, allowing two addresses to be selected with one pin as shown in Table 2. The state of the address pin A0 is sampled continuously.

Table 2. A0 Pin Connection and Corresponding Slave
Address

| A0 PIN | SLAVE ADDRESS |
|--------|---------------|
| Ground | 1001000       |
| DVDD   | 1001001       |

#### 7.5.3 I<sup>2</sup>C Speed Modes

The ADS7924 supports the I<sup>2</sup>C standard and fast modes. Standard mode allows a clock frequency of up to 100 kHz and fast mode permits a clock frequency of up to 400 kHz.

#### 7.5.4 Slave Mode Operations

The ADS7924 can act as either slave receivers or slave transmitters. As a slave device, the ADS7924 cannot drive the SCL line.

#### 7.5.4.1 Receive Mode

In slave receive mode, the first byte transmitted from the master to the slave is the address with the R/W bit low. This byte allows the slave to be written to. The next byte transmitted by the master is the register pointer byte. The ADS7924 then acknowledges receipt of the register pointer byte. The next two bytes are written to the address given by the register pointer. The ADS7924 acknowledges each byte sent. Register bytes are sent with the most significant byte first, followed by the least significant byte.

#### 7.5.4.2 Transmit Mode:

In slave transmit mode, the first byte transmitted by the master is the 7-bit slave address followed by the high R/W bit. This byte places the slave into transmit mode and indicates that the ADS7924 is being read from. The next byte transmitted by the slave is the most significant byte of the register that is indicated by the register pointer. This byte is followed by an acknowledgment from the master. The remaining least significant byte is then sent by the slave and is followed by an acknowledgment from the master. The master may terminate transmission after any byte by not acknowledging or issuing a START or STOP condition.



### 7.5.5 Writing the Registers

To access a write register from the ADS7924, the master must first write the appropriate value to the Pointer address. The Pointer address is written directly after the slave address byte, low R/W bit, and a successful slave acknowledgment. After the Pointer address is written, the slave acknowledges and the master issues a STOP or a repeated START condition. The MSB of the pointer address is the increment (INC) bit. When set to '1', the register address is automatically incremented after every register write which allows convenient writing of multiple registers. Set INC to '0' when writing a single register. Figure 29 and Figure 30 illustrate timing examples.



- (1) The value of A0 is determined by the A0 pin.
- (2) When INC is set to '0', the address pointer remains unchanged after a read.
- (3) Bits P[4:0] point to the register to be written.

Figure 29. Writing a Single Register Timing Diagram





- (1) The value of A0 is determined by the A0 pin.
- (2) When INC is set to '1', the address pointer automatically increments for multiple register writes.
- (3) Bits P[4:0] point to the storing register to be written.

Figure 30. Writing Multiple Registers Timing Diagram

### 7.5.6 Reading the Registers

To read a specific register from the ADS7924, the master must first write the appropriate value to the pointer address. The pointer address is written directly after the slave address byte, low R/W bit, and a successful slave acknowledgment. The MSB of the pointer address is the INC bit. When set to '1', the register address is automatically incremented after every register read which allows convenient reading of multiple registers. Set INC to '0' when reading a single register.

The master may issue a START condition and send the slave address byte with the  $R/\overline{W}$  bit high to begin the read. If the previously selected register is to be read again, then updating the pointer address is unnecessary. Figure 31 to Figure 33 provide examples of register reads.

23





- (1) The value of A0 is determined by the A0 pin.
- (2) When INC is set to '0', the address pointer remains unchanged after a read.
- (3) Bits P[4:0] point to the register to be read.

Figure 31. Reading a Single Register Timing Diagram



(1) The value of A0 is determined by the A0 pin.

Figure 32. Reading a Previously Addressed Register Timing Diagram





- (1) The value of A0 is determined by the A0 pin.
- (2) When INC is set to '1', the address pointer automatically increments for multiple register reads.
- (3) Bits P[4:0] point to the register to be read.

Figure 33. Reading Multiple Registers Timing Diagram



### 7.6 Register Map

The ADS7924 operation is controlled through a set of registers. Collectively, the registers contain all the information needed to configure the part. Table 3 shows the register map.

Table 3. Register Map

| ADDRESS | REGISTER  | RESET<br>VALUE                     | BIT 7     | BIT 6     | BIT 5    | BIT 4      | BIT 3      | BIT 2      | BIT 1      | BIT 0      |
|---------|-----------|------------------------------------|-----------|-----------|----------|------------|------------|------------|------------|------------|
| 00h     | MODECNTRL | 00h                                | MODE5     | MODE4     | MODE3    | MODE2      | MODE1      | MODE0      | SEL/ID1    | SEL/ID0    |
| 01h     | INTCNTRL  | X0h                                | ALRM_ST3  | ALRM_ST2  | ALRM_ST1 | ALRM_ST0   | AEN/ST3    | AEN/ST2    | AEN/ST1    | AEN/ST0    |
| 02h     | DATA0_U   | XXh                                | DATA0[11] | DATA0[10] | DATA0[9] | DATA0[8]   | DATA0[7]   | DATA0[6]   | DATA0[5]   | DATA0[4]   |
| 03h     | DATA0_L   | XXh                                | DATA0[3]  | DATA0[2]  | DATA0[1] | DATA0[0]   | 0          | 0          | 0          | 0          |
| 04h     | DATA1_U   | XXh                                | DATA1[11] | DATA1[10] | DATA1[9] | DATA1[8]   | DATA1[7]   | DATA1[6]   | DATA1[5]   | DATA1[4]   |
| 05h     | DATA1_L   | XXh                                | DATA1[3]  | DATA1[2]  | DATA1[1] | DATA1[0]   | 0          | 0          | 0          | 0          |
| 06h     | DATA2_U   | XXh                                | DATA2[11] | DATA2[10] | DATA2[9] | DATA2[8]   | DATA2[7]   | DATA2[6]   | DATA2[5]   | DATA2[4]   |
| 07h     | DATA2_L   | XXh                                | DATA2[3]  | DATA2[2]  | DATA2[1] | DATA2[0]   | 0          | 0          | 0          | 0          |
| 08h     | DATA3_U   | XXh                                | DATA3[11] | DATA3[10] | DATA3[9] | DATA3[8]   | DATA3[7]   | DATA3[6]   | DATA3[5]   | DATA3[4]   |
| 09h     | DATA3_L   | XXh                                | DATA3[3]  | DATA3[2]  | DATA3[1] | DATA3[0]   | 0          | 0          | 0          | 0          |
| 0Ah     | ULR0      | XXh                                | ULR0[7]   | ULR0[6]   | ULR0[5]  | ULR0[4]    | ULR0[3]    | ULR0[2]    | ULR0[1]    | ULR0[0]    |
| 0Bh     | LLR0      | XXh                                | LLR0[7]   | LLR0[6]   | LLR0[5]  | LLR0[4]    | LLR0[3]    | LLR0[2]    | LLR0[1]    | LLR0[0]    |
| 0Ch     | ULR1      | XXh                                | ULR1[7]   | ULR1[6]   | ULR1[5]  | ULR1[4]    | ULR1[3]    | ULR1[2]    | ULR1[1]    | ULR1[0]    |
| 0Dh     | LLR1      | XXh                                | LLR1[7]   | LLR1[6]   | LLR1[5]  | LLR1[4]    | LLR1[3]    | LLR1[2]    | LLR1[1]    | LLR1[0]    |
| 0Eh     | ULR2      | XXh                                | ULR2[7]   | ULR2[6]   | ULR2[5]  | ULR2[4]    | ULR2[3]    | ULR2[2]    | ULR2[1]    | ULR2[0]    |
| 0Fh     | LLR2      | XXh                                | LLR2[7]   | LLR2[6]   | LLR2[5]  | LLR2[4]    | LLR2[3]    | LLR2[2]    | LLR2[1]    | LLR2[0]    |
| 10h     | ULR3      | XXh                                | ULR3[7]   | ULR3[6]   | ULR3[5]  | ULR3[4]    | ULR3[3]    | ULR3[2]    | ULR3[1]    | ULR3[0]    |
| 11h     | LLR3      | XXh                                | LLR3[7]   | LLR3[6]   | LLR3[5]  | LLR3[4]    | LLR3[3]    | LLR3[2]    | LLR3[1]    | LLR3[0]    |
| 12h     | INTCONFIG | E0h                                | AIMCNT2   | AIMCNT1   | AIMCNT0  | INTCNFG1   | INTCNFG0   | BUSY/INT   | INTPOL     | INTTRIG    |
| 13h     | SLPCONFIG | 00h                                | 0         | CONVCTRL  | SLPDIV4  | SLPMULT8   | 0          | SLPTIME2   | SLPTIME1   | SLPTIME0   |
| 14h     | ACQCONFIG | 00h                                | 0         | 0         | 0        | ACQTIME4   | ACQTIME3   | ACQTIME2   | ACQTIME1   | ACQTIME0   |
| 15h     | PWRCONFIG | 00h                                | CALCNTL   | PWRCONPOL | PWRCONEN | PWRUPTIME4 | PWRUPTIME3 | PWRUPTIME2 | PWRUPTIME1 | PWRUPTIME0 |
| 16h     | RESET     | 18h<br>(A0 = 0)<br>19h<br>(A0 = 1) | RST/ID7   | RST/ID6   | RST/ID5  | RST/ID4    | RST/ID3    | RST/ID2    | RST/ID1    | RST/ID0    |



### Figure 34. MODECNTRL: ADC Mode Control Register (Address = 00h)

| 7     | 6     | 5     | 4     | 3     | 2     | 1       | 0       |
|-------|-------|-------|-------|-------|-------|---------|---------|
| MODE5 | MODE4 | MODE3 | MODE2 | MODE1 | MODE0 | SEL/ID1 | SEL/ID0 |

#### Bits[7:2] MODE[5:0]: Mode control

000000 = Idle mode (default) 100000 = Awake mode 110000 = Manual-Single mode 110010 = Manual-Scan mode 110001 = Auto-Single mode 110011 = Auto-Scan mode

111001 = Auto-Single with Sleep mode 111011 = Auto-Scan with Sleep mode 111111 = Auto-Burst Scan with Sleep mode

#### Bits[1:0] SEL/ID[1:0]: Channel selection

When read, these bits indicate the last channel converted.

When writing to these bits, select which input appears on MUXOUT:

00 = Channel 0 is selected 01 = Channel 1 is selected

10 = Channel 2 is selected

11 = Channel 3 is selected (unless the CALCNTRL bit is set to '1')

#### Figure 35. INTCNTRL: Interrupt Control Register (Address = 01h)

| 7        | 6        | 5        | 4        | 3       | 2       | 1       | 0       |
|----------|----------|----------|----------|---------|---------|---------|---------|
| ALRM_ST3 | ALRM_ST2 | ALRM_ST1 | ALRM_ST0 | AEN/ST3 | AEN/ST2 | AEN/ST1 | AEN/ST0 |

#### Bits[7:4] ALRM\_ST[3:0]: Alarm status (read-only)

Reading these bits indicates the alarm status for the channels. These bits are never masked—they always report the alarm status even when the alarm is not enabled by the corresponding AEN/ST bits.

Bit 7 = Channel 3 alarm status, '1' indicates an alarm condition

Bit 6 = Channel 2 alarm status. '1' indicates an alarm condition

Bit 5 = Channel 1 alarm status, '1' indicates an alarm condition Bit 4 = Channel 0 alarm status, '1' indicates an alarm condition

#### Bits[3:0] AEN/ST[3:0]: Alarm enable

Writing to these bits enables the alarm for the corresponding channel.

Reading these bits returns the status of the alarm for the corresponding channel when enabled. Reading returns a '0' when the alarm in not enabled.

Bit 3 = Channel 3 alarm enable, 1 = enabled (default = 0)

Bit 2 = Channel 2 alarm enable, 1 = enabled (default = 0)

Bit 1 = Channel 1 alarm enable, 1 = enabled (default = 0)

Bit 0 = Channel 0 alarm enable, 1 = enabled (default = 0)



Each input channel has individual registers to buffer the conversion data. The 12 bits are stored in two registers: the upper register stores the eight most significant bits; the lower register stores the lower four least significant bits. The data registers are always updated with the corresponding input channel regardless of the order of conversion. For example, DATAO\_U and DATAO\_L always contain the results of the latest conversion of CHO.

Figure 36. DATA0\_U: Conversion Data for Channel 0, Upper Bits Register (Address = 02h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA0[11]<br>(MSB) | DATA0[10] | DATA0[9] | DATA0[8] | DATA0[7] | DATA0[6] | DATA0[5] | DATA0[4] |

### Figure 37. DATA0\_L: Conversion Data for Channel 0, Lower Bits Register (Address = 03h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA0[3] | DATA0[2] | DATA0[1] | DATA0[0]<br>(LSB) | 0 | 0 | 0 | 0 |

#### Figure 38. DATA1\_U: Conversion Data for Channel 1, Upper Bits Register (Address = 04h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA1[11]<br>(MSB) | DATA1[10] | DATA1[9] | DATA1[8] | DATA1[7] | DATA1[6] | DATA1[5] | DATA1[4] |

#### Figure 39. DATA1\_L: Conversion Data for Channel 1, Lower Bits Register (Address = 05h)

| 7        | 6        | 5        | 4        | 3 | 2 | 1 | 0 |
|----------|----------|----------|----------|---|---|---|---|
| DATA1[3] | DATA1[2] | DATA1[1] | DATA1[0] | 0 | 0 | 0 | 0 |
|          |          |          | (LSB)    |   |   |   |   |

#### Figure 40. DATA2\_U: Conversion Data for Channel 2, Upper Bits Register (Address = 06h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA2[11]<br>(MSB) | DATA2[10] | DATA2[9] | DATA2[8] | DATA2[7] | DATA2[6] | DATA2[5] | DATA2[4] |

### Figure 41. DATA2\_L: Conversion Data for Channel 2, Lower Bits Register (Address = 07h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA2[3] | DATA2[2] | DATA2[1] | DATA2[0]<br>(LSB) | 0 | 0 | 0 | 0 |

### Figure 42. DATA3\_U: Conversion Data for Channel 3, Upper Bits Register (Address = 08h)

| 7                | 6            | 5        | 4        | 3        | 2        | 1        | 0        |
|------------------|--------------|----------|----------|----------|----------|----------|----------|
| DATA3[1<br>(MSB) | 1] DATA3[10] | DATA3[9] | DATA3[8] | DATA3[7] | DATA3[6] | DATA3[5] | DATA3[4] |

Figure 43. DATA3\_L: Conversion Data for Channel 3, Lower Bits Register (Address = 09h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA3[3] | DATA3[2] | DATA3[1] | DATA3[0]<br>(LSB) | 0 | 0 | 0 | 0 |



Input channel has individual upper and lower threshold registers. Each register is eight bits with the least significant bit weight equal to AVDD/256. The comparator is tripped when the input signal exceeds the value of the upper limit register or falls below the lower limit register.

Figure 44. ULR0: Upper Limit Threshold for Channel 0 Comparator Register (Address = 0Ah)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR0[7] (MSB) | ULR0[6] | ULR0[5] | ULR0[4] | ULR0[3] | ULR0[2] | ULR0[1] | ULR0[0] (LSB) |

### Figure 45. LLR0: Lower Limit Threshold for Channel 0 Comparator Register (Address = 0Bh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR0[7] (MSB) | LLR0[6] | LLR0[5] | LLR0[4] | LLR0[3] | LLR0[2] | LLR0[1] | LLR0[0] (LSB) |

### Figure 46. ULR1: Upper Limit Threshold for Channel 1 Comparator Register (Address = 0Ch)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR1[7] (MSB) | ULR1[6] | ULR1[5] | ULR1[4] | ULR1[3] | ULR1[2] | ULR1[1] | ULR1[0] (LSB) |

### Figure 47. LLR1: Lower Limit Threshold for Channel 1 Comparator Register (Address = 0Dh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR1[7] (MSB) | LLR1[6] | LLR1[5] | LLR1[4] | LLR1[3] | LLR1[2] | LLR1[1] | LLR0[0] (LSB) |

### Figure 48. ULR2: Upper Limit Threshold for Channel 2 Comparator Register (Address = 0Eh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR2[7] (MSB) | ULR2[6] | ULR2[5] | ULR2[4] | ULR2[3] | ULR2[2] | ULR2[1] | ULR2[0] (LSB) |

### Figure 49. LLR2: Lower Limit Threshold for Channel 2 Comparator Register (Address = 0Fh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR2[7] (MSB) | LLR2[6] | LLR2[5] | LLR2[4] | LLR2[3] | LLR2[2] | LLR2[1] | LLR2[0] (LSB) |

### Figure 50. ULR3: Upper Limit Threshold for Channel 3 Comparator Register (Address = 10h)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR3[7] (MSB) | ULR3[6] | ULR3[5] | ULR3[4] | ULR3[3] | ULR3[2] | ULR3[1] | ULR3[0] (LSB) |

#### Figure 51. LLR3: Lower Limit Threshold for Channel 3 Comparator Register (Address = 11h)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR3[7] (MSB) | LLR3[6] | LLR3[5] | LLR3[4] | LLR3[3] | LLR3[2] | LLR3[1] | LLR3[0] (LSB) |



### Figure 52. INTCONFIG: Interrupt Configuration Register (Address = 12h)

| 7       | 6       | 5       | 4        | 3        | 2        | 1      | 0       |
|---------|---------|---------|----------|----------|----------|--------|---------|
| ALMCNT2 | ALMCNT1 | ALMCNT0 | INTCNFG2 | INTCNFG1 | INTCNFG0 | INTPOL | INTTRIG |

#### Bits[7:5] ALMCNT[2:0]: Alarm count

These bits set the number of times the comparator threshold limit (either upper or lower) must be exceeded to generate an alarm.

000 = Every conversion generates an alarm

001 = Exceeding the threshold limit 1 time generates an alarm condition

010 = Exceeding the threshold limit 2 times generates an alarm condition

011 = Exceeding the threshold limit 3 times generates an alarm condition

100 = Exceeding the threshold limit 4 times generates an alarm condition

101 = Exceeding the threshold limit 5 times generates an alarm condition

110 = Exceeding the threshold limit 6 times generates an alarm condition

111 = Exceeding the threshold limit 7 times generates an alarm condition

#### Bits[4:2] INTCNFG[2:0]: INT output pin configuration

These bits determine which signal is output on  $\overline{\text{INT}}$ . They also select the conversion control event; see the CONVCTRL bit in the SLPCONFIG register. The configuration of these bits is shown in Table 4.

### Table 4. INT Pin Configuration

| BIT SETTING | INT PIN CONFIGURATION                     | CONVERSION CONTROL EVENT              |  |  |  |  |
|-------------|-------------------------------------------|---------------------------------------|--|--|--|--|
| 000         | Alarm                                     | Alarm                                 |  |  |  |  |
| 001         | Busy                                      | Alarm                                 |  |  |  |  |
| 010         | Data ready: one conversion completed      | Data ready: one conversion complete   |  |  |  |  |
| 011         | Busy                                      | Data ready: one conversion complete   |  |  |  |  |
| 100         | Do not use                                | _                                     |  |  |  |  |
| 101         | Do not use                                | _                                     |  |  |  |  |
| 110         | Data ready: all four conversions complete | Data ready: four conversions complete |  |  |  |  |
| 111         | Busy                                      | Data ready: four conversions complete |  |  |  |  |

#### Bit 1 INTPOL: INT pin polarity

0 = Active low (default)

1 = Active high

### Bit 0 INTTRIG: INT output pin signaling

0 = Static signal for use with level triggering (default)

1 = Pulse signal for use with edge triggering



### Figure 53. SLPCONFIG: Sleep Configuration Register (Address = 13h)

| 7 | 6        | 5       | 4        | 3 | 2        | 1        | 0        |
|---|----------|---------|----------|---|----------|----------|----------|
| 0 | CONVCTRL | SLPDIV4 | SLPMULT8 | 0 | SLPTIME2 | SLPTIME1 | SLPTIME0 |

Bit 7 Always write '0'

Bit 6 **CONVCTRL: Conversion control** 

> This bit determines the conversion status after a conversion control event; see the INTCNFG bits in the INTCONFIG register.

0 = Conversions continue, independent of the control event status (default)

1 = Conversions are stopped as soon as a control event occurs; the event must be cleared to resume conversions

Bit 5 SLPDIV4: Sleep time 4x divider

This bit sets the speed of the sleep clock.

0 = Sleep time divider is '1' (default)

1 = Sleep time divider is '4'

Bit 4 SLPMULT8: Sleep time 8x multiplier

0 = Sleep time multiplier is '1' (default)

1 = Sleep time multiplier is '8'

Always write '0' Bit 3

Bits[2:0] SLPTIME[2:0]: Sleep time setting

000 = 2.5 ms (default)

001 = 5 ms

010 = 10 ms

011 = 20 ms

100 = 40 ms

101 = 80 ms

110 = 160 ms

111 = 320 ms



### Figure 54. ACQCONFIG: Acquire Configuration Register (Address = 14h)

| 7 | 6 | 5 | 4        | 3        | 2        | 1        | 0        |
|---|---|---|----------|----------|----------|----------|----------|
| 0 | 0 | 0 | ACQTIME4 | ACQTIME3 | ACQTIME2 | ACQTIME1 | ACQTIME0 |

Bits[7:5] Always write '0'

Bits[4:0] ACQTIME[4:0]: Signal acquire time

These bits set the time to acquire the signal before a conversion (default = 0).  $t_{ACQ}$  = ACQTIME[4:0] × 2  $\mu s$  + 6  $\mu s$ 

Figure 55. PWRCONFIG: Power-Up Configuration Register (Address = 15h)

| 7       | 6         | 5        | 4          | 3          | 2          | 1          | 0          |
|---------|-----------|----------|------------|------------|------------|------------|------------|
| CALCNTL | PWRCONPOL | PWRCONEN | PWRUPTIME4 | PWRUPTIME3 | PWRUPTIME2 | PWRUPTIME1 | PWRUPTIME0 |

Bit 7 CALCNTL: Calibration control

0 = Setting CH3 in the Mode Control register selects the CH3 input to be routed to the MUXOUT pin. (default)

1 = Setting CH3 in the Mode Control register connects the MUXOUT pin to AGND.

Bit 6 PWRCONPOL: PWRCON pin polarity

0 = Active low (default)

1 = Active high

Bit 5 PWRCONEN: PWRCON enable

0 = The PWRCON pin is disabled (default) 1 = The PWRCON pin is always enabled

Bits[4:0] PWRUPTIME[4:0]: Power-up time setting

These bits set the power-up time (default = 0).

 $t_{PWR} = PWRUPTIME[4:0] \times 2 \mu s.$ 

#### Figure 56. Reset: Software Reset and Device ID Register (Address = 16h)

| 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RST/ID7 | RST/ID6 | RST/ID5 | RST/ID4 | RST/ID3 | RST/ID2 | RST/ID1 | RST/ID0 |

A read of this register returns the device ID when A0 determines the last bit of the device ID (0001100A0). A write to this register of 10101010 generates a software reset of the ADS7924.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The ADS7924 device provides a break-out point in the signal path between the multiplexer output and the ADC input for external signal conditioning, if desired. Typical uses include adding an operational amplifier, such as the TLV2780, along with an RC filter circuit. Different application circuits are described in following sections.

#### 8.1.1 Using an Operational Amplifier Between Multiplexer Output and ADC Input

Adding an operational amplifier provides a high input impedance to the sensor source and buffers the capacitive ADC input from high-impedance sensor circuits, as shown in Figure 57. High-impedance input signals can be momentarily disrupted when coupled directly to a capacitive input like that of a sampling ADC. This disruption can create errors when sampling. The use of an operational amplifier is recommended in these cases.



Figure 57. Sensor Data Acquisition With TLV2780 Buffer Amplifier

### 8.1.2 Using an Operational Amplifier and RC Filter Between Multiplexer Output and ADC Input

Placing an RC low-pass filter in the signal path allows for filtering out noise. The RC component values should allow for sufficient settling time when changing from channel to channel. The time required for a full-scale input signal to settle to within 1LSB of a 12-bit ADC is given by Equation 3:

Settling Time = 
$$R \times C \times In(2^{12})$$
 (3)

 $R_X$  and C form a low-pass filter for removing sensor and noise from other sources at the operational amplifier input pin. The low-pass bandwidth is given by Equation 4:

$$f_{-3dB} = 1/(2\pi RC) \tag{4}$$



### **Application Information (continued)**

The  $f_{-3dB}$  should be chosen so that the signals of interest are within half of the programmable sampling frequency. The noise bandwidth is given by Equation 5:

$$f_{NB} = 1/(4RC) \tag{5}$$

This term should be set to reduce noise bandwidth but still allow for enough settling time. The ADS7924 has internal registers ACQCONFIG (address = 14h), PWRCONF (address = 15h), and SLPCONFIG (address = 13h) that can be programmed to slow down the channel-to-channel power up, acquisition, and sleep periods if needed to allow for a longer settling time requirement.

In Figure 58, R is the sum of the sensor output impedance  $R_{SENSOR}$ , the internal MUX resistance  $R_{MUX}$  (approximately 60  $\Omega$ ), and external resistor  $R_X$ . The primary benefit of having the filter at the input of the operational amplifier is that the amplifier does not have to drive the filter, which can cause instability with large capacitor values that may be needed to filter noise to low levels.

The TLV2780 typically powers up from a shutdown state in 800 ns. This period is well within the ADS7924 minimum acquisition time of  $6\mu s$ . Setting the PWRCONFIG register (address = 15h) allows for more time if another operational amplifier with a shutdown feature is used.



NOTE:  $f_{-3dB}$  BW = 159 kHz, R = 1 k $\Omega$ , and C = 1 nF where R =  $R_{MUX}$  +  $R_{SENSOR}$  +  $R_X$ .

Figure 58. Sensor Data Acquisition With Filter and TLV2780 Buffer Amplifier



### **Application Information (continued)**

### 8.1.3 Using an RC Filter Between Multiplexer Output and ADC Input

For applications where low-output impedance signals are provided for the ADS7924 inputs, a simple RC filter may suffice, as shown in Figure 59.



NOTE:  $f_{-3dB}$  BW = 159 kHz, R = 1 k $\Omega$ , and C = 1 nF where R = R<sub>MUX</sub> + R<sub>SENSOR</sub> + R<sub>X</sub>, C = C<sub>X</sub> + C<sub>ADCIN</sub>, R<sub>MUX</sub> is approximately 60  $\Omega$ , and C<sub>ADCIN</sub> is approximately 15 pF.

Figure 59. Sensor Data Acquisition With Filter Only

 $C_X$  should be greater than 200 pF, if possible. When coupled directly to the ADC input, using a capacitor with this value allows for faster settling when scanning between channels.

35



### **Application Information (continued)**

### 8.1.4 Operational Amplifier With Filter and Gain Option Between Multiplexer Output and ADC Input

Both filtering and gain are added in Figure 60. Gain is given by Equation 6:

Gain = 
$$1 + R_1/R_2$$

#### where

R is the sum of the sensor output impedance R<sub>SENSOR</sub>, the internal MUX resistance R<sub>MUX</sub> (approximately 60 Ω), and the external resistor R<sub>χ</sub>.



NOTE:  $f_{-3dB}$  BW = 159 kHz, R = 1 k $\Omega$ , and C = 1 nF where R = R<sub>MUX</sub> + R<sub>SENSOR</sub> + R<sub>X</sub>, and R<sub>MUX</sub> is approximately 60  $\Omega$ . Gain = 1 + R<sub>1</sub> / R<sub>2</sub>.

Figure 60. Sensor Data Acquisition With Gain Set Resistors, Filter, and TLV2780 Buffer Amplifier



## **Application Information (continued)**

#### 8.1.5 Driving an RC Filter With an Operational Amplifier Between Multiplexer Output and ADC Input

A filter can be placed at the output of the operational amplifier, as shown in Figure 61. Ensure that the operational amplifier is capable of driving the RC filter circuit without the operational amplifier becoming unstable. One of the benefits of this circuit is that the operational amplifier noise is filtered along with sensor and other system noise right at the ADC input pin.



NOTE: C = 200 pF,  $R = 1 \text{ k}\Omega$ , and the capacitance at the ADCIN pin is approximately 15 pF.

Figure 61. Sensor Data Acquisition With an Operational Amplifier Driving an RC Filter

#### 8.1.6 Average Power Consumption

With its fast conversion time and programmable sleep time with near-zero power, the ADS7924 allows periodic monitoring of the inputs with a very low average power dissipation, especially as the monitoring interval increases. The average current required can be calculated as the weighed average of the currents consumed during the power up, acquisition, converting, and sleep periods using Equation 7.

g the power up, acquisition, converting, and sleep periods using Equation 7.
$$I_{\text{AVERAGE}} = \frac{I_{\text{PU}}t_{\text{PU}} + I_{\text{ACQ}}t_{\text{ACQ}} + I_{\text{CONV}}t_{\text{CONV}} + I_{\text{SLEEP}}t_{\text{SLEEP}}}{t_{\text{CYCLE}}}$$
(7)

As an example, calculate the average current in the following configuration:

- Mode programmed to Auto-Scan with Sleep
- Power-up time (t<sub>PU</sub>) programmed to '0'
- Acquisition time (t<sub>ACQ</sub>) programmed to 6 μs
- Sleep time (t<sub>SLEEP</sub>) programmed to 2.5 ms
- AVDD = 2.2 V

Looking at Figure 27, the cycle time is seen to equal  $t_{CYCLE} = 4t_{PU} + 4t_{ACQ} + 4t_{CONV} + 4t_{SLEEP} = 4(0) + 4(6 \mu s) + 4(4 \mu s) + 4(2.5 ms) = 10.04 ms$ .

Table 5 lists the supply current for different supply voltages and operating conditions. Using the data for 2.2 V with the calculated cycle time in Equation 7 gives the following average current:

$$I_{\text{AVERAGE}} = \frac{0 + (270\mu\text{A})(4)(6\mu\text{S}) + (400\mu\text{A})(4)(4\mu\text{S}) + (1.25\mu\text{A})(4)(2.5\text{ms})}{10.04\text{ms}} = 2.5\mu\text{A}$$
(8)



## **Application Information (continued)**

## **Table 5. Supply Current for Various Operating Conditions**

| STATUS     | AVDD   |        |        |         |  |  |  |  |  |
|------------|--------|--------|--------|---------|--|--|--|--|--|
|            | 5 V    | 3.3 V  | 2.7 V  | 2.2 V   |  |  |  |  |  |
| Idle       | 1 μΑ   | 1 μΑ   | 1 μΑ   | 1 μΑ    |  |  |  |  |  |
| Awake      | 45 µA  | 25 μΑ  | 20 μΑ  | 15 µA   |  |  |  |  |  |
| Acquiring  | 315 µA | 285 μΑ | 275 μΑ | 270 μΑ  |  |  |  |  |  |
| Converting | 730 µA | 520 μA | 450 µA | 400 µA  |  |  |  |  |  |
| Sleeping   | 3 μΑ   | 2 μΑ   | 1.5 µA | 1.25 µA |  |  |  |  |  |

The acquisition, conversion, and sleep times are multiplied by 4 because these are repeated four times in one cycle when in auto-scan with sleep mode.

Average power dissipation for the previous configuration where all four inputs are monitored every 10 ms is  $(2.2 \text{ V})(2.5 \text{ }\mu\text{A}) = 5.5 \text{ }\mu\text{W}$ .

Figure 3 and Figure 4 plot Equation 7 to help illustrate the relationship between cycle time and average power dissipation.



## 8.2 Typical Application

Figure 62 shows a 0-V to 10-V Input DAQ Circuit with a DC accuracy of 0.1%.



Figure 62. 0-V to 10-V Input DAQ Circuit

## 8.2.1 Design Requirements

Table 6 shows the design parameters for this typical application.

**Table 6. Design Parameters** 

| DESIGN PARAMETER         | DESIGN GOAL |  |  |  |  |
|--------------------------|-------------|--|--|--|--|
| Throughput               | 100 SPS     |  |  |  |  |
| DC Accuracy              | 0.1%        |  |  |  |  |
| Full Scale Step Settling | 20 μs       |  |  |  |  |
| DC Noise at input of ADC | 200 μV RMS  |  |  |  |  |
| Input Impedance          | 40 kΩ       |  |  |  |  |

## 8.2.2 Detailed Design Procedure

### 8.2.2.1 Setting the Throughput

The throughput was set by selecting a sleep time of 40 ms, sleep divider of 4 and acquisition time of 6 µs.

(9)



#### 8.2.2.2 Selecting the Operational Amplifier

The key parameters for selecting the operational amplifier for this circuit are noise, offset voltage and input bias current. The offset voltage and input bias current affect the DC accuracy whereas the noise of the amplifier increases the total noise at the input of ADC, the total noise at the input of ADC ( $V_n$ ) can be calculated by Equation 9.  $V_n$  must be less than 200- $\mu$ V RMS for this circuit design.

$$V_{n} = \sqrt{\left(\frac{V_{1/f\_AMP\_PP}}{6.6}\right)^{2} + e^{2}_{n\_RMS} \times \frac{\pi}{2} \times f_{-3dB} + V_{N\_ADC}^{2}}$$

where

- e<sub>n RMS</sub> is the input voltage noise density of the amplifier.
- V<sub>N ADC</sub> is the DC noise of the ADC. For ADS7924, DC Noise is specified as 0.125 LSB RMS.
- V<sub>1/f\_AMP\_PP</sub> is the peak to peak low-frequency noise at the input of amplifier.
- f-3dB is the bandwidth of RC filter at the output of amplifier.

OPA313 is selected for this design for its low noise (25 nv/ $\sqrt{\text{Hz}}$ ), low offset voltage (0.5 mV) and low input bias current (0.2 pA).

## 8.2.2.3 Selecting the RC Filter

The RC filter at the output of amplifier affect full scale settling time and noise at the input of ADC. Full scale settling time can be calculated using Equation 3 and the noise at input of ADC can be calculated using Equation 9. A value of 499  $\Omega$  and 2.2 nF is used for achieving the full scale settling time of 20  $\mu$ S and total DC noise of less than 200  $\mu$ V RMS.

#### 8.2.3 Application Curves





## 9 Power Supply Recommendations

The device has two separate power supplies: AVDD and DVDD. The device operates on AVDD; DVDD is used for the interface circuits. DVDD supply voltage cannot exceed the AVDD supply voltage. The Power supply pins of the device must be decoupled with 1- $\mu$ F ceramic bypass capacitors. The AVDD supply also defines the full-scale input range of the device. Always set the AVDD supply to be greater than or equal to the maximum input signal to avoid saturation of codes.

## 10 Layout

### 10.1 Layout Guidelines

Figure 65 provides an example layout for the device. Use a ground plane underneath the device and partition the PCB into analog and digital sections. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. In Figure 65, the analog signals are routed on the rightside of the device and the digital signals are routed on the left side of the device.

The power sources to the device must be clean and well-bypassed. Use 1-μF ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low-impedance paths. The AVDD supply voltage for the device also functions as a reference for the device. Place the decoupling capacitor for AVDD close to the device AVDD pin and connect this capacitor to the device pins with thick copper tracks.

## 10.2 Layout Example



Figure 65. Example Layout



## 11 デバイスおよびドキュメントのサポート

### 11.1 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

#### 11.2 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。

設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。

#### 11.3 商標

MicroPOWER, E2E are trademarks of Texas Instruments.

I<sup>2</sup>C is a trademark of NXP Semiconductors.

All other trademarks are the property of their respective owners.

#### 11.4 静電気放電に関する注意事項



すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

www.ti.com 17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| ADS7924IRTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 7924         |
| ADS7924IRTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 7924         |
| ADS7924IRTERG4        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 7924         |
| ADS7924IRTERG4.A      | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 7924         |
| ADS7924IRTET          | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 7924         |
| ADS7924IRTET.A        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 7924         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7924IRTER   | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7924IRTERG4 | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7924IRTET   | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7924IRTER   | WQFN         | RTE             | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| ADS7924IRTERG4 | WQFN         | RTE             | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| ADS7924IRTET   | WQFN         | RTE             | 16   | 250  | 213.0       | 191.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated