#### JAJSOX0B - MARCH 2024 - REVISED NOVEMBER 2024 # ADS127L1x 512kSPS、クワッドおよびオクタル、同時サンプリング、24 ビッ **-** ADC #### 1 特長 - 4 つまたは 8 つのチャネルを同時に測定 - 広帯域フィルタ モード: 最大 512kSPS - 低レイテンシ フィルタ モード: 最大 1365kSPS - 電力スケーラブルな速度モード: - 最高速度:512kSPS - 83mW (ADS127L14) - 165mW (ADS127L18) - 高速度:400kSPS - 64mW (ADS127L14) - 128mW (ADS127L18) - 中速度:200kSPS - 37mW (ADS127L14) - 74mW (ADS127L18) - 低速度:50kSPS - 12mW (ADS127L14) - 24mW (ADS127L18) - AC 性能と DC 精度を両立: (高速モード) - 200kSPS でのダイナミックレンジ:112dB (標準値) - THD:-118dB (標準値) - INL:FSR の 1ppm (標準値) - オフセットドリフト: 10nV/°C (標準値) - ゲインドリフト: 0.5ppm/°C (標準値) - プリチャージ バッファ付き信号入力 - ピン設定または SPI でプログラム可能 - 出力データ用のフレーム同期ポート - 内部または外部クロック動作 - アナログ電源電圧:2.85V~5.5V # 2 アプリケーション - 試験および測定機器: - データ アクイジション (DAQ) - 衝撃および振動計測器 - 音響および動的歪みゲージ - ファクトリ オートメーション / 制御: - 状況監視 - 航空宇宙/防衛: - ソナー - 医療: - 脳波 (EEG) - グリッド インフラ: - 電源品質アナライザ #### 3 概要 ADS127L14 (クワッド) および ADS127L18 (オクタル) は、シングル チャネルの ADS127L11 をベースとする 24 ビット、デルタ シグマ ( $\Delta\Sigma$ ) A/D コンバータ (ADC) です。 これらのデバイスは、4 または 8 チャネルの同時サンプリ ングを、512kSPS (広帯域フィルタ モード) および 1365kSPS (低レイテンシ フィルタ モード) までのデータ レートで実現します。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ | |-----------|----------------------|-----------| | ADS127L1x | RSH (VQFN, 56) | 7mm × 7mm | 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 機能ブロック図 本デバイスは、低消費電力で優れた AC 性能と DC 精度を備えています。電力スケーラブルな速度モードにより、速度、分解能、消費電力の間でトレードオフを最適化できます。 広帯域フィルタおよび低レイテンシ フィルタにより、AC 信号の性能または DC 信号のデータ スループットをすべて 1 つのデバイスで最適化します。プログラム可能なオーバーサンプリング比 (OSR) で、信号帯域幅に対する帯域内ノイズを最適化できます。線形位相の広帯域フィルタにより、使用可能帯域幅はナイキスト周波数の 80%、パスバンド リップルは±0.0004dB です。低レイテンシ フィルタは、1365kSPS で 16.9 ビットの有効分解能と 3.9µs のレイテンシ時間を実現します。 各入力チャネルのプリチャージ バッファは、アナログ入力電流とサンプリング ノイズを低減し、精度を向上させます。低ドリフトの変調器は、優れた DC 精度を備えており、小さい帯域内ノイズと高い直線性で AC 性能を向上しています。クロストーク誤差が小さいため、チャネル間の信号結合が減少し、データ絶縁が向上します。 これらのデバイスは、単純なピン接続または SPI ポートを使用してプログラムされます。データレーン数を選択可能なフレーム同期データポートにより、並列または時分割形式で変換データが得られます。デイジーチェーン動作では、同じデータレーン数を使用してシステムのチャネル数を拡張します。 これらのデバイスは、クロスチャネル平均化をサポートしており、2、4、8 チャネルの組み合わせで元のデータを平均化して高分解能データを生成できます。 これらのデバイスは、同一の 7mm × 7mm VQFN パッケージで供給され、ドロップイン拡張機能が可能で、-40℃~+125℃温度範囲での動作が完全に規定されています。 # **Table of Contents** | 1 | 特長 | 1 | |---|--------------------------------------|-----| | 2 | アプリケーション | 1 | | 3 | 概要 | . 1 | | 4 | Pin Configuration and Functions | 4 | | | Specifications | | | | 5.1 Absolute Maximum Ratings | . 8 | | | 5.2 ESD Ratings | . 8 | | | 5.3 Recommended Operating Conditions | | | | 5.4 Thermal Information | | | | 5.5 Electrical Characteristics | | | | 5.6 Timing Requirements | 18 | | | 5.7 Switching Characteristics | | | | 5.8 Timing Diagrams | | | | 5.9 Typical Characteristics | | | 6 | Parameter Measurement Information | 35 | | | 6.1 Offset Error Measurement | | | | 6.2 Offset Drift Measurement | | | | 6.3 Gain Error Measurement | | | | 6.4 Gain Drift Measurement | | | | 6.5 NMRR Measurement | | | | 6.6 CMRR Measurement | | | | 6.7 PSRR Measurement | | | | 6.8 SNR Measurement | | | | 6.9 INL Error Measurement | | | | 6.10 THD Measurement | | | | 6 11 IMD Moscuromont | 20 | | 6.12 SFDR Measurement | 38 | |-----------------------------------------|-----------------| | 6.13 Noise Performance | 38 | | 7 Detailed Description | 43 | | 7.1 Overview | 43 | | 7.2 Functional Block Diagram | 44 | | 7.3 Feature Description | 44 | | 7.4 Device Functional Modes | 61 | | 7.5 Programming | <mark>74</mark> | | 8 Register Map | 81 | | 9 Application and Implementation | | | 9.1 Application Information | | | 9.2 Typical Application | | | 9.3 Power Supply Recommendations | | | 9.4 Layout | | | 10 Device and Documentation Support | | | 10.1 Documentation Support | | | 10.2ドキュメントの更新通知を受け取る方法 | | | 10.3 サポート・リソース | 103 | | 10.4 Trademarks | 103 | | 10.5 静電気放電に関する注意事項 | 103 | | 10.6 用語集 | 103 | | 11 Revision History | 103 | | 12 Mechanical, Packaging, and Orderable | | | Information | | | 12.1 Mechanical Data | 104 | | | | # 4 Pin Configuration and Functions 図 4-1. ADS127L14 RSH Package, 56-Pin VQFN (Top View) 図 4-2. ADS127L18 RSH Package, 56-Pin VQFN (Top View) 表 4-1. Pin Functions | NAME | ADS127L14 PIN | ADS127L18 PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-------|---------------|---------------|---------------------|------------------------------------------------------------------------------------| | AINN0 | 44 | 44 | I | Channel 0 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN1 | 42 | 42 | I | Channel 1 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN2 | 40 | 40 | I | Channel 2 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN3 | 38 | 38 | I | Channel 3 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN4 | | 36 | I | Channel 4 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN5 | | 34 | I | Channel 5 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN6 | | 32 | I | Channel 6 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINN7 | | 30 | I | Channel 7 negative analog input. See the <i>Analog Inputs</i> section for details. | | AINP0 | 43 | 43 | I | Channel 0 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP1 | 41 | 41 | ı | Channel 1 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP2 | 39 | 39 | ı | Channel 2 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP3 | 37 | 37 | ı | Channel 3 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP4 | | 35 | ı | Channel 4 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP5 | | 33 | I | Channel 5 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP6 | | 31 | ı | Channel 6 positive analog input. See the <i>Analog Inputs</i> section for details. | | AINP7 | | 29 | - 1 | Channel 7 positive analog input. See the <i>Analog Inputs</i> section for details. | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 表 4-1. Pin Functions (続き) | | | | | n Functions (続き) | | |------------------|------------------------------------------------------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | ADS127L14 PIN | ADS127L18 PIN | TYPE <sup>(1)</sup> | DESCRIPTION | | | AVDD1 | 23, 24 | 23, 24 | Р | Positive analog supply 1. See the Power Supply Recommendations section for details. | | | AVDD2 | 25 | 25 | Р | Positive analog supply 2. See the Power Supply Recommendations section for details. | | | AVSS | 22, 28, 29, 30, 31,<br>32, 33, 34, 35, 36,<br>45, 51 | 22, 28, 45, 51 | Р | Negative analog supply. See the Power Supply Recommendations section for details. | | | CAPA | 26, 27 | 26, 27 | Р | Analog voltage regulator output bypass. See the <i>CAPA and CAPD</i> section for details. | | | CAPD | 20 | 20 | Р | Digital voltage regulator output bypass. See the CAPA and CAPD section for details. | | | CLKIN | 16 | 16 | I | Clock input. See the Clock Operation section for details. | | | CS/SPEED | 55 | 55 | ı | SPI mode: Active-low chip select. See the SPI Programming section for details. Hardware mode (tri-state input): Speed range select. See the Hardware Programming section for details. | | | DCLK | 14 | 14 | 0 | Frame-sync bit clock output. See the <i>Frame-Sync Data Port</i> section for details. | | | DGND | 17, 21 | 17, 21 | GND | Digital ground. | | | DIN0/GPIO7 | 13 | | I/O | Daisy-chain data input 0. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 7. See the <i>GPIO</i> section for details. | | | DIN1/GPIO6 | 12 | | I/O | Daisy-chain data input 1. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 6. See the <i>GPIO</i> section for details. | | | DOUT0 | 6 | 6 | 0 | Data output 0. See the Frame-Sync Data Port section for details. | | | DOUT1 | 7 | 7 | 0 | Data output 1. See the Frame-Sync Data Port section for details. | | | DOUT2/GPIO2 | 8 | 8 | I/O | Data output 2. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 2. See the <i>GPIO</i> section for details. | | | DOUT3/GPIO3 | 9 | 9 | I/O | Data output 3. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 3. See the <i>GPIO</i> section for details. | | | DOUT4/DIN3/GPIO4 | | 10 | I/O | Data output 4 and daisy-chain data input 3. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 4. See the <i>GPIO</i> section for details. | | | DOUT5/DIN2/GPIO5 | | 11 | I/O | Data output 5 and daisy-chain data input 2. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 5. See the <i>GPIO</i> section for details. | | | DOUT6/DIN1/GPIO6 | | 12 | I/O | Data output 6 and daisy-chain data input 1. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 6. See the <i>GPIO</i> section for details. | | | DOUT7/DIN0/GPIO7 | | 13 | I/O | Data output 7 and daisy-chain data input 0. See the <i>Frame-Sync Data Port</i> section for details. General-purpose input-output 7. See the <i>GPIO</i> section for details. | | | ERROR | 5 | 5 | 0 | Open-drain output error signal. See the ERROR Pin and ERR_FLAG Bit section for details. | | | FSYNC | 15 | 15 | 0 | Frame-sync word clock output. See the Frame-Sync Data Port section for details. | | | GPIO0/TDM | 3 | 3 | I/O | General purpose input-output 0. See the <i>GPIO</i> section for details. Hardware mode (tri-state input): TDM ratio select. See the <i>Hardware Programming</i> section for details. | | | GPIO1/HDR | 4 | 4 | I/O | General purpose input-output 1. See the <i>GPIO</i> section for details. Hardware mode (tri-state input): Data header select. See the <i>Hardware Programming</i> section for details. | | | GPIO4 | 10 | | I/O | General-purpose input-output 4. See the GPIO section for details. | | | GPIO5 | 11 | | I/O | General-purpose input-output 5. See the GPIO section for details. | | | IOVDD | 18, 19 | 18, 19 | Р | Digital I/O supply voltage. See the Power Supply Recommendations section for details. | | | MODE | 54 | 54 | I | Tri-state input. Configuration mode select: 1 = SPI program mode 0 or float = Hardware program mode | | | REFN | 47, 48 | 47, 48 | ı | Negative reference voltage input. See the <i>Reference Voltage</i> section for details. | | | REFP | 49, 50 | 49, 50 | I | Positive reference voltage input. See the Reference Voltage section for details. | | | RESET | 52 | 52 | ı | Reset input, active low. See the RESET Pin section for details. | | # 表 4-1. Pin Functions (続き) | NAME | ADS127L14 PIN | ADS127L18 PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-------------|---------------|---------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCLK/FLTR | 56 | 56 | ı | SPI mode: Serial clock input. See the <i>SPI Programming</i> section for details. Hardware mode (tri-state input): Filter mode select. See the <i>Hardware Programming</i> section for details. | | SDI/OSR0 | 1 | 1 | I | SPI mode: Serial data input. See the <i>SPI Programming</i> section for details. Hardware mode (tri-state input): Filter OSR0 select. See the <i>Hardware Programming</i> section for details. | | SDO/OSR1 | DSR1 2 2 | | I/O | SPI mode: Serial data output. See the SPI Programming section for details. Hardware mode (tri-state input): Filter OSR1 select. See the Hardware Programming section for details. | | START | | | ı | Conversion control. See the <i>Synchronization</i> section for details. | | VCM | /CM 46 46 | | 0 | Common-mode voltage output. See the VCM Output Voltage section for details. | | Thermal Pad | | | _ | Thermal power pad. Connect thermal pad to AVSS. | (1) I = input, O = output, I/O = bidirectional input-output, P = power, GND = ground. # 5 Specifications ## 5.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted) (1) | | 1 0 1 | | | | |-----------------------------------------------------|-------------------------------------------------------------|------------|-------------|------| | | | MIN | MAX | UNIT | | | AVDD1 to AVSS | -0.3 | 6.5 | | | Dower ownsky voltoge | AVDD2 to AVSS | -0.3 | 6.5 | V | | Power supply voltage | AVSS to DGND | -3 | 0.3 | V | | | IOVDD to DGND | -0.3 | 2.2 | | | Analog input voltage | AINPx, AINNx, REFP, REFN | AVSS - 0.3 | AVDD1 + 0.3 | V | | | CAPA to AVSS | AVSS | 1.65 | | | Analog output voltage | CAPD to DGND | DGND | 1.65 | V | | | VCM to AVSS | AVSS | AVDD1 | | | Digital input/output voltage | To DGND | DGND - 0.3 | 2.2 | V | | Input current | Continuous, any pin except power-supply pins <sup>(2)</sup> | -10 | 10 | mA | | Analog output voltage Digital input/output voltage | Junction, T <sub>J</sub> | | 150 | °C | | remperature | Storage, T <sub>stg</sub> | -65 | 150 | ·C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Analog input pins AINPx, AINNx, REFP, and REFN are diode-clamped to AVDD1 and AVSS. Limit the input current to 10mA in the event the analog input voltage is ≥ AVDD1 + 0.3V or ≤ AVSS − 0.3V. Digital I/O pins are diode-clamped to DGND only. Limit the input current to 10mA in the event the digital pin voltage is below DGND − 0.3V. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | 2000 | V | | V(ESD) | Liectiostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | 1000 | ' | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | | <u> </u> | MIN | NOM | MAX | UNIT | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------|-----------------------------------|---------------------|---------|--------------------|------|--| | POWER | SUPPLY | | | | | | | | | | | | Max-speed mode | 4.5 | | 5.5 | | | | | | | High-speed mode | 4.5 | | 5.5 | | | | | Analog power supply | AVDD1 to AVSS | Mid-speed mode | 3 | | 5.5 | V | | | | | | Low-speed mode | 2.85 | | 5.5 | | | | | Analog power supply | AVDD1 to DGND | | 1.65 | | | V | | | | | Bipolar supply AVSS | Bipolar supply AVSS / AVDD1 ratio | | | 1.2 | V/V | | | | | AVDD2 to AVSS | | 1.74 | | 5.5 | V | | | | | AVSS to DGND | | -2.75 | | 0 | V | | | | Digital power supply | IOVDD to DGND | | 1.65 | | 1.95 | V | | | ANALO | G INPUTS | | | | | | | | | VAINDD. | | Input buffer off | | AVSS - 0.05 | | AVDD1 + 0.05 | | | | V <sub>AINNn</sub> | Absolute input voltage | Input buffer on | | AVSS + 0.1 | | AVDD1 – 0.1 | V | | | | Differential input voltage | 1x input range | | -V <sub>REF</sub> | | $V_{REF}$ | | | | V <sub>INn</sub> VOLTAGE | $V_{IN} = V_{AINPn} - V_{AINNn}$ | | | -2·V <sub>REF</sub> | | 2·V <sub>REF</sub> | V | | | VOLTAG | SE REFERENCE INPUTS | | | | | | | | | ., | Differential reference voltage | Low-reference range | e | 0.5 | 2.5 | 2.75 | ., | | | V <sub>REF</sub> | Differential reference voltage VREF = VREFP - VREFN High-refe | | High-reference range | | 4.096 | AVDD1 – AVSS | V | | | V <sub>REFN</sub> | Negative reference voltage | | | AVSS - 0.05 | | | V | | | ., | D 111 6 11 | REFP buffer off | | | | AVDD1 + 0.05 | ., | | | V <sub>REFP</sub> | Positive reference voltage | REFP buffer on | | | | AVDD1 – 0.7 | V | | | CLOCK | SIGNAL | | | | | | | | | | | Max-speed mode | | 0.5 | 32.768 | 33.66 | | | | , | | High-speed mode | | 0.5 | 25.6 | 26.3 | | | | VREFN N VREFP PO CLOCK SIGN | Clock frequency | Mid-speed mode | | 0.5 | 12.8 | 13.15 | MHz | | | | | Low-speed mode | | 0.5 | 0.5 3.2 | | | | | DIGITAL | INPUTS | | | | | | | | | | Input voltage | | | 0 | | IOVDD | V | | | TEMPER | RATURE RANGE | 1 | | 1 | | | | | | ANALOG INPUTS V <sub>AINPn</sub> , V <sub>AINNn</sub> Absolute input voltage V <sub>IN</sub> Differential input voltage V <sub>IN</sub> = V <sub>AINPn</sub> - V <sub>AINNn</sub> VOLTAGE REFERENCE INPUTS V <sub>REF</sub> Differential reference voltage V <sub>REF</sub> V <sub>REFP</sub> - V <sub>REFN</sub> V <sub>REFN</sub> Negative reference voltage V <sub>REFP</sub> Positive reference voltage CLOCK SIGNAL f <sub>CLK</sub> Clock frequency DIGITAL INPUTS | Operational | | -50 | | 125 | | | | | IA | Ambient temperature | Specification | | -40 | | 125 | °C | | #### **5.4 Thermal Information** | | | ADS127L14, ADS127L18 | | |-----------------------|----------------------------------------------|----------------------|------| | | THERMAL METRIC (1) | VQFN (RSH) | UNIT | | | | 56 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 23.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 11.5 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 6.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 6.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX UNIT | |-------------------------------------------------|-----------------------------------|-----------------------------------------|------------| | NALOG INPUTS, MAX-SPEED MODE | | | | | | Input buffers off | 125 | μA/V | | Input current,<br>differential input voltage | Input buffers off, 2x input range | 60 | μΑ,ν | | | Input buffers on | ±2 | μА | | | Input buffers off | 5 | ~ A D //º/ | | Input current drift, differential input voltage | Input buffers off, 2x input range | 2 | nA/V/°0 | | amoroniai inpat ronago | Input buffers on | 20 | nA/°C | | | Input buffers off 6.5 | | | | Input current, common-mode input voltage | Input buffers off, 2x input range | 3 | μA/V | | oonmon mode mpat venage | Input buffers on | ±2 | μA | | NALOG INPUTS, HIGH-SPEED MODE | | | - | | | Input buffers off | 95 | 201 | | Input current, differential input voltage | Input buffers off, 2x input range | 47 | μΑ/V | | unierential input voltage | Input buffers on | ±1.5 | μA | | | Input buffers off | 3 | A B 4/04 | | Input current drift, differential input voltage | Input buffers off, 2x input range | 1.5 | nA/V/°0 | | unierential input voltage | Input buffers on | 5 | nA/°C | | | Input buffers off | 5 | | | Input current, common-mode input voltage | Input buffers off, 2x input range | 2.5 | μΑ/V | | common-mode input voltage | Input buffers on | ±1.5 | μA | | NALOG INPUTS, MID-SPEED MODE | | | | | | Input buffers off | 47 | | | Input current, differential input voltage | Input buffers off, 2x input range | 25 | μΑ/V | | unierential input voltage | Input buffers on | ±1.5 | μA | | | Input buffers off | 2 | | | Input current drift, differential input voltage | Input buffers off, 2x input range | 1 | nA/V/°0 | | unierentiai iriput voitage | Input buffers on | 5 | nA/°C | | | Input buffers off | 2.5 | | | Input current, common-mode input voltage | Input buffers off, 2x input range | 1.3 | μΑ/V | | common-mode input voltage | Input buffers on | ±1.5 | μA | | NALOG INPUTS, LOW-SPEED MODE | | | | | | Input buffers off | 12 | | | Input current, | Input buffers off, 2x input range | 6 | μΑ/V | | differential input voltage | Input buffers on | ±0.4 | μА | | | Input buffers off | 1 | | | Input current drift, | Input buffers off 2x input range | 0.5 | nA/V/°0 | | differential input voltage | Input buffers on | 0.2 | nA/°C | | | Input buffers off | 0.6 | | | Input current, | Input buffers off, 2x input range | 0.3 | μΑ/V | | common-mode input voltage | , , , | , , , , , , , , , , , , , , , , , , , , | | minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; all specifications are at AVDD1 = 5V, AVDD2 = 1.8V to 5V, AVSS = 0V, IOVDD = 1.8V, $V_{IN} = 0\text{V}$ , $V_{CM} = 2.5\text{V}$ , $V_{REFP} = 4.096\text{V}$ , $V_{REFN} = 0\text{V}$ , high-reference range, 1x input range, all speed modes, all channels active, input precharge buffers on, and reference precharge buffer on (unless otherwise noted) | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------|-------------------|------------|-------| | GENER/ | AL CHARACTERISTICS | | | | | | | | | Resolution | OSR ≥ 32 | | | 24 | | Bits | | ∍ <sub>n</sub> | DC Noise | | | See the Noise Perf | ormance section f | or details | | | | | f <sub>IN</sub> = 50Hz (±1Hz), f <sub>DATA</sub> = 5 | 50SPS, sinc3 filter | 100 | | | | | NMRR | Normal-mode rejection ratio | f <sub>IN</sub> = 60Hz (±1Hz), f <sub>DATA</sub> = 6 | 60SPS, sinc3 filter | 100 | | | dB | | MAX-SP | EED MODE (f <sub>CLK</sub> = 32.768MHz) | | | | | | | | | | Wideband filter | | 4 | | 512 | kSPS | | DATA | Data rate | Low-latency filter | | 0.1024 | | 1365.3 | kSPS | | | Offset error | T <sub>A</sub> = 25°C | | -250 | ±60 | 250 | μV | | | Offset drift | | 1 | | 25 | 150 | nV/°C | | | Gain error | T <sub>A</sub> = 25°C | | -2500 | ±200 | 2500 | ppm o | | | Gain drift | | | | 1 | 3.0 | ppm o | | INL | Integral nonlinearity (1) | | | | 4 | 6.5 | ppm o | | | Dynamic range | | Wideband filter | 109.5 | 111.5 | | | | DR | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 107.5 | | | | | | Inputs shorted,<br>OSR = 64,<br>f <sub>DATA</sub> = 256kSPS | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 108.5 | | dB | | | | | Low-latency filter | 112 | 114.5 | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 110 | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 111 | | | | | | | Wideband filter | | 108.5 | | | | | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 105.5 | | | | OND | | $f_{\text{IN}} = 1 \text{kHz},$ $V_{\text{IN}} = -0.2 \text{dBFS},$ | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 106.5 | | 4D | | SNR | Signal-to-noise ratio | OSR = 64,<br>f <sub>DATA</sub> = 256kSPS | Low-latency filter | | 111 | | dB | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 108 | | | | | | | Low-latency filter V <sub>REF</sub> = 2.5V, 2x input range | | 109 | | | | | | f <sub>IN</sub> = 1kHz, | V <sub>REF</sub> = 2.5V | | -108 | -99 | dB | | THD | Total harmonic distortion | $V_{IN}$ = -0.2dBFS,<br>OSR = 64,<br>$f_{DATA}$ = 200kSPS,<br>9 harmonics | V <sub>REF</sub> = 4.096V | | -106 | -100 | dB | | IMP | 1-4 | f <sub>IN</sub> = 9.7kHz and 10.3kHz, | Second-order terms | | -120 | | | | IMD | Intermodulation distortion | $V_{IN} = -6.5 dBFS$ | Third-order terms | | -110 | | dB | | SFDR | Spurious-free dynamic range | $f_{IN} = 1kHz$ , $V_{IN} = -0.2dBFS$ | S, OSR = 64 | | 110 | | dB | | | Crosstalk | $f_{IN} = 1kHz, V_{IN} = -0.2dbFS$ | | | -120 | | dB | | | | At dc | | 92 | 115 | | | | CMRR | Common-mode rejection ratio | Up to 10kHz | | | 110 | | dB | | | · | At dc, 2x input range | • | | 105 | | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | | |---------|----------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------|-------|-------|------------------|-----| | | | AVDD1, dc | | | 98 | | | | | PSRR | Power-supply rejection ratio | AVDD2, dc | | | 130 | | dB | | | | | IOVDD, dc | | | 108 | | | | | HIGH-SP | PEED MODE (f <sub>CLK</sub> = 25.6MHz) | | | | | | | | | | | Wideband filter | | 3.125 | | 400 | | | | DATA | Data rate | Low-latency filter | | 0.08 | | 1067 | kSPS | | | | Offset error | T <sub>A</sub> = 25°C | | -200 | ±30 | 200 | μV | | | | Offset drift | | | | 10 | 35 | nV/°C | | | | Gain error | T <sub>A</sub> = 25°C | | -2500 | ±200 | 2500 | ppm of<br>FSR | | | | Gain drift | | | | 0.5 | 1.0 | ppm of<br>FSR/°C | | | NL | Integral nonlinearity (1) | | | | 1 | 2.8 | ppm of<br>FSR | | | | | | Wideband filter | 110 | 112 | | | | | | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 108 | | | | | D.D. | Dynamic range | | Inputs shorted, | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 108.5 | | -ID | | DR | | OSR = 64,<br>f <sub>DATA</sub> = 200kSPS | Low-latency filter | 113 | 114.5 | | dB | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 110.5 | | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 111 | | | | | | Signal-to-noise ratio | | Wideband filter | | 110.5 | | | | | | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 106 | | | | | SNR | | $f_{IN} = 1kHz$ ,<br>$V_{IN} = -0.2dBFS$ , | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 107.5 | | ٩D | | | DINK | | OSR = 64,<br>f <sub>DATA</sub> = 200kSPS | Low-latency filter | | 112.5 | | dB | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 108.5 | | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 110 | | | | | | | f <sub>IN</sub> = 1kHz, | V <sub>REF</sub> = 2.5V | | -118 | -108 | dB | | | ΓHD | Total harmonic distortion | $V_{IN} = -0.2$ dBFS,<br>OSR = 64,<br>$f_{DATA} = 200$ kSPS,<br>9 harmonics | V <sub>REF</sub> = 4.096V | | -118 | -108 | dB | | | MD | Intermedulation distartion | f <sub>IN</sub> = 9.7kHz and 10.3kHz, | Second-order terms | | -125 | | dB | | | MD | Intermodulation distortion | $V_{IN} = -6.5 dBFS$ | Third-order terms | | -115 | | dB | | | FDR | Spurious-free dynamic range | f <sub>IN</sub> = 1kHz, V <sub>IN</sub> = -0.2dBFS | S, OSR = 64 | | 120 | | dB | | | | Crosstalk | f <sub>IN</sub> = 1kHz, V <sub>IN</sub> = -0.2dbFS | 3 (3) | | -130 | | dB | | | | | At dc | | 105 | 120 | | | | | CMRR | Common-mode rejection ratio | | | | 120 | | dB | | | | | | | | 105 | | 1 | | | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | | |----------|---------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|-------|-------|------------------|----| | | | AVDD1, dc | | | 118 | | | | | PSRR | Power-supply rejection ratio | AVDD2, dc | | | 130 | | dB | | | | | IOVDD, dc | | | 113 | | | | | /IID-SPE | EED MODE (f <sub>CLK</sub> = 12.8MHz) | | | | | | | | | | | Wideband filter | | 1.5625 | | 200 | | | | DATA | Data rate | Low-latency filter | | 0.08 | | 533.3 | kSPS | | | | Offset error | T <sub>A</sub> = 25°C | | -150 | ±30 | 150 | μV | | | | Offset drift | | | | 5 | 30 | nV/°C | | | | Gain error | T <sub>A</sub> = 25°C | | -2500 | ±200 | 2500 | ppm of<br>FSR | | | | Gain drift | | | | 0.25 | 0.5 | ppm of<br>FSR/°C | | | NL | Integral nonlinearity (1) | | | | 0.6 | 1.8 | ppm of<br>FSR | | | | | | Wideband filter | 110 | 112 | | | | | | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 108.5 | | | | | D.D. | Dynamic range | | Inputs shorted, | Wideband filter,<br>V <sub>REF</sub> = 2.5V<br>2x input range | | 108.5 | | חו | | DR | | OSR = 64,<br>f <sub>DATA</sub> = 100kSPS | Low-latency filter | 112.5 | 114.5 | | dB | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 111 | | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 111 | | | | | | Signal-to-noise ratio | | Wideband filter | | 110.5 | | | | | | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 106.5 | | | | | SNR | | $f_{IN} = 1kHz$ ,<br>$V_{IN} = -0.2dbFS$ , | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 108 | | dB | | | DINIX | | OSR = 64,<br>f <sub>DATA</sub> = 100kSPS | Low-latency filter | | 113 | | uБ | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 109 | | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 110.5 | | | | | | | $f_{IN} = 1kHz$ , | V <sub>REF</sub> = 2.5V | | -125 | -118 | dB | | | ΓHD | Total harmonic distortion | $V_{IN} = -0.2$ dBFS,<br>OSR = 64,<br>$f_{DATA} = 200$ kSPS,<br>9 harmonics | V <sub>REF</sub> = 4.096V | | -122 | -116 | dB | | | MD | Intermodulation distortion | f <sub>IN</sub> = 9.7kHz and 10.3kHz, | Second-order terms | | -125 | | ДD | | | טועו | micrimodulation distortion | $V_{IN} = -6.5 dbFS$ | Third-order terms | | -115 | | dB | | | FDR | Spurious-free dynamic range | $f_{IN} = 1kHz$ , $V_{IN} = -0.2dbFS$ | S, OSR = 64 | | 123 | | dB | | | | Crosstalk | $f_{IN} = 1kHz$ , $V_{IN} = -0.2dbFS$ | 3 (3) | | -130 | | dB | | | | | At dc | | 114 | 125 | | | | | CMRR | Common-mode rejection ratio | Up to 10kHz | | | 120 | | dB | | | | | At dc, 2x input range | | | 105 | | | | | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | | |-------|--------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------|-------|-------|------------------|----| | | | AVDD1, dc | | | 125 | | | | | SRR | Power-supply rejection ratio | AVDD2, dc | | | 130 | | dB | | | | | IOVDD, dc | | | 112 | | | | | OW-SP | EED MODE (f <sub>CLK</sub> = 3.2MHz) | | | | | | | | | | | Wideband filter | | 0.390625 | | 50 | | | | DATA | Data rate | Low-latency filter | | 0.01 | | 133.3 | kSPS | | | | Offset error | T <sub>A</sub> = 25°C | | -150 | ±30 | 150 | μV | | | | Offset drift | | | | 5 | 30 | nV/°C | | | | Gain error | T <sub>A</sub> = 25°C | | -2500 | ±200 | 2500 | ppm of<br>FSR | | | | Gain drift | | | | 0.25 | 0.6 | ppm of<br>FSR/°C | | | NL | Integral nonlinearity (1) | | | | 0.6 | 1.4 | ppm of<br>FSR | | | | | | Wideband filter | 110 | 112 | | | | | | Dynamic range | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 108 | | | | | D.D. | | | Inputs shorted, | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 109 | | ٩D | | DR | | OSR = 64,<br>f <sub>DATA</sub> = 25kSPS | Low-latency filter | 112.5 | 115 | | dB | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 110.5 | | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 111.5 | | | | | | Signal-to-noise ratio | | Wideband filter | | 111 | | | | | | | | Wideband filter,<br>V <sub>REF</sub> = 2.5V | | 107 | | | | | SNR | | $f_{IN} = 1 \text{kHz},$ $V_{IN} = -0.2 \text{dBFS},$ | Wideband filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 108.5 | | -ID | | | DINK | | 05R = | OSR = 64, | Low-latency filter | | 113.5 | | dB | | | | f <sub>DATA</sub> = 25kSPS | Low-latency filter,<br>V <sub>REF</sub> = 2.5V | | 109.5 | | | | | | | | Low-latency filter,<br>V <sub>REF</sub> = 2.5V,<br>2x input range | | 111 | | | | | | | f <sub>IN</sub> = 1kHz, | V <sub>REF</sub> = 2.5V | | -125 | -118 | dB | | | ΓHD | Total harmonic distortion | $V_{IN} = -0.2$ dBFS,<br>OSR = 64,<br>$f_{DATA} = 25$ kSPS,<br>9 harmonics | V <sub>REF</sub> = 4.096V | | -125 | -118 | dB | | | MD | Intermedulation distartion | f <sub>IN</sub> = 9.7kHz and 10.3kHz, | Second-order terms | | -125 | | dB | | | MD | Intermodulation distortion | $V_{IN} = -6.5 dBFS$ | Third-order terms | | -120 | | dB | | | FDR | Spurious-free dynamic range | f <sub>IN</sub> = 1kHz, V <sub>IN</sub> = -0.2dBFS | S, OSR = 64 | | 125 | | dB | | | | Crosstalk | f <sub>IN</sub> = 1kHz, V <sub>IN</sub> = -0.2dbFS | ; (3) | | -130 | | dB | | | | | At dc | | 118 | 130 | | | | | CMRR | Common-mode rejection ratio | Up to 10kHz | | | 120 | | dB | | | | | At dc, 2x input range | | | 105 | | | | minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; all specifications are at AVDD1 = 5V, AVDD2 = 1.8V to 5V, AVSS = 0V, IOVDD = 1.8V, $V_{IN} = 0\text{V}$ , $V_{CM} = 2.5\text{V}$ , $V_{REFP} = 4.096\text{V}$ , $V_{REFN} = 0\text{V}$ , high-reference range, 1x input range, all speed modes, all channels active, input precharge buffers on, and reference precharge buffer on (unless otherwise noted) | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------|-------------------| | | AVDD1, dc | | | 125 | | | | Power-supply rejection ratio | AVDD2, dc | | | 125 | | dB | | | IOVDD, dc | | | 110 | | | | ND FILTER CHARACTERISTICS | | | | | | | | | Within envelope of pa | ss-band ripple | | 0.4 · f <sub>DATA</sub> | | | | Pass-band frequency | -0.1dB frequency | | C | ).4125 · f <sub>DATA</sub> | | Hz | | | -3dB frequency | | | | | | | Pass-band ripple | | | -0.0004 | | 0.0004 | dB | | Stop-band frequency | At stop-band attenuat | ion | | 0.5 · f <sub>DATA</sub> | | Hz | | Stop-band attenuation (2) | | | | 106 | | dB | | Group delay | | | | 34 / f <sub>DATA</sub> | | S | | Settling time | | | | | | S | | E REFERENCE INPUTS | | | | 57.1.7 | | | | | | Max-speed mode | | 225 | | | | | | · · | | 190 | | | | REFP and REFN input current | REFP buffer off | | | | | μΑ/V/cł | | | | | | | | | | REFP input current | REFP buffer on | ' | | | | μA/ch | | | | Max-speed mode | | | | • | | DEED and DEEN | REFP buffer off | | | | | | | input current drift | | | | | | nA/°C/c | | · | | · · | | | | | | REEP input current drift | REEP huffer on | Zow opeca mode | | | | nA/°C/c | | · | TELL DUILE OIL | | | 10 | | 117 0 0/0 | | | | | 25.4 | 25.6 | 25.8 | MHz | | | | | 20.1 | | 20.0 | 1411.12 | | | | | (AV/DE | )1 + A\/SS) / 2 | | V | | | | | 1 | • | 1% | · · | | , | 1kHz handwidth | | 170 | | 170 | μV <sub>RMS</sub> | | _ | | | | | | ms | | - | OL - 100111 | | | ' | 100 | nF | | • | | | 2 | | 100 | kΩ | | | | | | 10 | | mA | | | | | | 10 | | ША | | | | | | | 0.3 IOVDD | V | | | | | 0.710\/DD | | 0.3 10 10 1 | V | | | Tri atata nina floating | input state | | | 5 | | | - | | <u>'</u> | -5 | | | μA | | · | , | · | | | | pF | | ruii-up or puii-down resistance | | | U | | | kΩ | | Logic-low output level | | | | | | V | | | | | 0.0.101/5= | | U.2 · IOVDD | | | | | | | | | | | | OUT_DRV = 1b, I <sub>OH</sub> = -1mA | | 0.8 · IOVDD | | | V | | Logic-high output level | $\overline{ERROR} \; pin, \; I_{OH} = -2$ | | 0.8 · IOVDD | | | - | | | Power-supply rejection ratio ND FILTER CHARACTERISTICS Pass-band frequency Pass-band frequency Stop-band frequency Stop-band attenuation (2) Group delay Settling time E REFERENCE INPUTS REFP and REFN input current REFP and REFN input current REFP input current REFP input current drift AL OSCILLATOR Oscillator frequency TPUT VOLTAGE Output voltage Accuracy Voltage noise Start-up time Capacitive load Resistive load Short-circuit current limit INPUTS/OUTPUTS Logic-low input level Logic-high input level External leakage current Capacitive load Pull-up or pull-down resistance | Power-supply rejection ratio Power-supply rejection ratio ND FILTER CHARACTERISTICS Pass-band frequency Pass-band frequency Pass-band ripple Stop-band attenuation (2) Group delay Settling time E REFERENCE INPUTS REFP and REFN input current REFP buffer on REFP input current REFP buffer on REFP input current drift REFP input current drift REFP buffer on AL OSCILLATOR Oscillator frequency Voltage noise Accuracy Voltage noise Start-up time Capacitive load Resistive load Short-circuit current limit INPUTS/OUTPUTS Logic-low input level External leakage current Logic-low output level CUT_DRV = 1b, lot = OUT_DRV | AVDD1, dc AVDD2, dc IOVDD, dc ND FILTER CHARACTERISTICS Pass-band frequency Pass-band ripple Stop-band frequency At stop-band attenuation Stop-band attenuation (2) Group delay Settling time E REFP and REFN input current REFP buffer off | AVDD1, dc AVDD2, dc IOVDD, dc IOVDD, dc | AVDD1, dc | AVDD1, dc | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 | | PARAMETER | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|----------------------------|-------------------------|---------------------|-----|------|------|--------------| | | Input current | | | -1 | | 1 | μA | | ANALOG | SUPPLY CURRENT | | 1 | | | | | | | | One channel | Marranandananda | | 1.9 | 2.1 | mA | | | | Each additional channel | Max-speed mode | | 1.7 | 2.0 | mA/ch | | | | One channel | History and and a | | 1.5 | 1.7 | mA | | | | Each additional channel | High-speed mode | | 1.3 | 1.6 | mA/ch | | | AVDD1, AVSS current | One channel | NA:-II | | 0.9 | 1.0 | mA | | | (buffers off) | Each additional channel | Mid-speed mode | | 0.7 | 0.85 | mA/ch | | | | One Channel | Law anad made | | 0.3 | 0.35 | mA | | | | Each additional channel | Low-speed mode | | 0.2 | 0.21 | mA/ch | | | | Standby mode | | | 110 | | μA | | l <sub>AVDD1</sub> ,<br>l <sub>AVSS</sub> | | Power-down mode | | | 5 | | μA | | | AVDD1, AVSS buffer current | | Max-speed mode | | 1.78 | 2.1 | | | | | Input buffers | High-speed mode | | 1.36 | 1.6 | A // | | | | | Mid-speed mode | | 0.7 | 0.85 | mA/buffe | | | | | Low-speed mode | | 0.2 | 0.25 | | | | | REFP buffers | Max-speed mode | | 1.6 | 1.7 | | | | | | High-speed mode | | 1.5 | 1.65 | A // CC | | | | | Mid-speed mode | | 0.9 | 1.0 | mA/buffe | | | | | Low-speed mode | | 0.4 | 0.5 | | | | | VCM buffer | | | 0.1 | | mA | | | | Max-speed mode | | | 4.6 | 5.1 | | | | AVDD2, AVSS current | High-speed mode | | | 3.6 | 4.0 | <b>A</b> / I | | I <sub>AVDD2</sub> , | | Mid-speed mode | | | 2.3 | 2.55 | mA/ch | | AVSS | | Low-speed mode | | | 0.85 | 0.96 | | | | | Standby mode | | | 60 | | μA | | | | Power-down mode | | | 1 | | μA | | DIGITAL | SUPPLY CURRENT | <u> </u> | <u> </u> | | | | | | | | | Max-speed mode | | 2.1 | 2.5 | | | | | Wideband filter | High-speed mode | | 1.6 | 2.0 | | | | | OSR = 32 | Mid-speed mode | | 0.8 | 1 | | | | | | Low-speed mode | | 0.2 | 0.35 | <b>A</b> / I | | | | | Max-speed mode | | 0.6 | 0.8 | mA/ch | | IOVDD | IOVDD current | Low-latency filter | High-speed mode | | 0.5 | 0.7 | | | | | OSR = 32 | Mid-speed mode | | 0.20 | 0.35 | | | | | | Low-speed mode | | 0.05 | 0.15 | | | | | O4 | External clock | | 15 | | | | | | Standby mode | Internal oscillator | | 50 | | μA | | | | Power-down mode | | | 35 | | μA | minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; all specifications are at AVDD1 = 5V, AVDD2 = 1.8V to 5V, AVSS = 0V, IOVDD = 1.8V, $V_{IN} = 0$ V, $V_{CM} = 2.5$ V, $V_{REFP} = 4.096$ V, $V_{REFN} = 0$ V, high-reference range, 1x input range, all speed modes, all channels active, input precharge buffers on, and reference precharge buffer on (unless otherwise noted) | PARAMETER | TEST C | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------------------------------|-----------------|-----|-----|-----|------| | OWER DISSIPATION | <u>'</u> | · | | | | | | | ADS127L14 | Max-speed mode | | 83 | 95 | | | | wideband filter, | High-speed mode | | 64 | 76 | | | | AVDD2 = 1.8V,<br>buffers off | Mid-speed mode | | 37 | 43 | | | | bullers oil | Low-speed mode | | 12 | 14 | mW | | | ADS127L14<br>low-latency filter,<br>AVDD2 = 1.8V,<br>buffers off | Max-speed mode | | 72 | 83 | | | | | High-speed mode | | 57 | 66 | | | | | Mid-speed mode | | 33 | 39 | | | Power dissipation | | Low-speed mode | | 11 | 13 | | | Power dissipation | ADS127L18 wideband filter, AVDD2 = 1.8V, buffers off | Max-speed mode | | 165 | 190 | | | | | High-speed mode | | 128 | 151 | | | | | Mid-speed mode | | 74 | 86 | | | | | Low-speed mode | | 24 | 28 | | | | ADS127L18<br>low-latency filter,<br>AVDD2 = 1.8V, | Max-speed mode | | 144 | 165 | | | | | High-speed mode | | 112 | 132 | | | | | Mid-speed mode | | 65 | 77 | | | | buffers off | Low-speed mode | | 21 | 25 | | <sup>(1)</sup> Best-fit method. 17 <sup>(2)</sup> Stop-band attenuation as provided by the digital filter. Input frequencies in the stop band intermodulate with the chop frequency beginning at f<sub>MOD</sub> / 32, which results in stop-band attenuation <106dB. See the Stop-Band Attenuation figure for details. <sup>(3)</sup> Crosstalk measured on one shorted-input channel with three (ADS127L14) and seven (ADS127L18) active channels. ## 5.6 Timing Requirements 1.65V ≤ IOVDD ≤ 1.95V, over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------------|------------------------------------------------------------------------------------------------------------------------------|----------|----------|------------------| | CLOCK | | <u>'</u> | | | | t <sub>c(CLKIN)</sub> | CLKIN period | 15 | 2000 | ns | | t <sub>w(CLKINL)</sub> | Pulse duration, CLKIN low | 6.5 | | ns | | t <sub>w(CLKINH)</sub> | Pulse duration, CLKIN high | 6.5 | | ns | | | ADC clock period, max-speed mode | 29.7 | 2000 | | | <b>.</b> (1) | ADC clock period, high-speed mode | 38 | 2000 | | | t <sub>c(CLK)</sub> (1) | ADC clock period, mid-speed mode | 76 | 2000 | ns | | | ADC clock period, low-speed mode | 304 | 2000 | | | | Pulse duration, CLK low, max-speed mode | 13.2 | | | | | Pulse duration, CLK low, high-speed mode | 17 | | | | t <sub>w(CLKL)</sub> | Pulse duration, CLK low, mid-speed mode | 34 | | ns | | | Pulse duration, CLK low, low-speed mode | 128 | | | | | Pulse duration, CLK high, max-speed mode | 13.2 | | | | | Pulse duration, CLK high, high-speed mode | 17 | | | | t <sub>w(CLKH)</sub> | Pulse duration, CLK high, mid-speed mode | 34 | | ns | | | Pulse duration, CLK high, low-speed mode | 128 | | | | FRAME-SY | NC (DATA PORT) | ' | • | | | | DCLK period, stand-alone operation | 15 | | ns | | t <sub>c(DCLK)</sub> | DCLK period, daisy-chain operation | 29.7 | | ns | | SPI (CONF | IGURATION PORT) | ' | • | | | t <sub>c(SCLK)</sub> | SCLK period | 75 | | ns | | t <sub>w(SCL)</sub> | Pulse duration, SCLK low | 25 | | ns | | t <sub>w(SCH)</sub> | Pulse duration, SCLK high | 25 | | ns | | t <sub>d(CSSC)</sub> | Delay time, first SCLK rising edge after CS falling edge | 20 | | ns | | t <sub>su(DI)</sub> | Setup time, SDI valid before SCLK falling edge | 6 | | ns | | t <sub>h(DI)</sub> | Hold time, SDI valid after SCLK falling edge | 8 | | ns | | t <sub>d(SCCS)</sub> | Delay time, $\overline{\text{CS}}$ rising edge after final SCLK falling edge | 20 | | ns | | t <sub>w(CSH)</sub> | Pulse duration, CS high | 20 | | ns | | START PIN | | • | | | | t <sub>w(STL)</sub> | Pulse duration, START low | 4 | | t <sub>CLK</sub> | | t <sub>w(STH)</sub> | Pulse duration, START high | 4 | | t <sub>CLK</sub> | | t <sub>su(STCL)</sub> | Setup time, START rising edge before CLKIN rising edge (2) | 4 | | ns | | t <sub>h(STCL)</sub> | Hold time, START rising edge after CLKIN rising edge (2) | 6 | | ns | | t <sub>su(STFS)</sub> | Setup time, START falling edge or STOP bit set before FSYNC rising edge to stop next conversion (start/stop conversion mode) | 24 | | t <sub>CLK</sub> | | RESET PIN | | • | <u> </u> | | | t <sub>w(RSL)</sub> | Pulse duration, RESET low | 4 | | t <sub>CLK</sub> | $f_{\text{CLK}}$ is the main ADC clock. To avoid synchronization uncertainty, avoid driving START high between the setup and hold time specifications. ## **5.7 Switching Characteristics** $1.65V \le IOVDD \le 1.9V$ , over operating ambient temperature range, OUT\_DRV = 0b, $C_{LOAD} = 20pF$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------------|-----------------------------------------------------------------------------------------|-----------------|----------------------------------------|-----------------------|------------------| | СГОСК | | | | • | | | t <sub>C(CLK)</sub> | ADC clock period (programmable) (1) | | 1, 2, 3, 4 or 8 / f <sub>CLKIN</sub> o | or / f <sub>OSC</sub> | | | FRAME-SY | NC (DATA PORT) | | | ' | | | t <sub>c(FSYNC)</sub> | FSYNC period | | 1 / f <sub>DATA</sub> | | ns | | t <sub>w(FSYNCH)</sub> | Pulse duration, FSYNC high | | 0.5 / f <sub>DATA</sub> | | ns | | t <sub>w(FSYNCL)</sub> | Pulse duration, FSYNC low | | 0.5 / f <sub>DATA</sub> | | ns | | t <sub>p(FSDC)</sub> | Propagation delay time, FSYNC rising edge to DCLK falling edge | | -1 | 1 | ns | | t <sub>c(DCLK)</sub> | DCLK period (programmable) (1) | | 1, 2, 4, or 8 / f <sub>CLKIN</sub> or | r / f <sub>OSC</sub> | | | t <sub>w(DCLKH)</sub> | Pulse duration, DCLK low | | 0.5 · t <sub>C(DCLK)</sub> | | ns | | t <sub>w(DCLKL)</sub> | Pulse duration, DCLK high | | 0.5 · t <sub>C(DCLK)</sub> | | ns | | t <sub>h(DCDO)</sub> | Hold time, DCLK falling edge to previous DOUT invalid | | -2 | | ns | | t <sub>p(DCDO)</sub> | Propagation delay time, DCLK falling edge to new DOUT valid | | | 7 | ns | | SPI (CONFI | GURATION PORT) | | | | | | t <sub>p(CSDO)</sub> | Propagation delay time, CS falling edge to SDO driven state | | | 16 | ns | | t <sub>p(CSDOZ)</sub> | Propagation delay time, CS rising edge to SDO tri-state | | | 16 | ns | | t <sub>p(SCDO)</sub> | Propagation delay time, SCLK rising edge to valid SDO | | | 20 | ns | | START PIN | | | | | | | t <sub>p(STFS1)</sub> | Propagation delay time, START falling edge to FSYNC signal stop (Start/stop mode) | | 11 | | t <sub>CLK</sub> | | t <sub>p(STDC)</sub> | Propagation delay time, START falling edge to DCLK signal stop (Start/stop mode) | | 7 | | t <sub>CLK</sub> | | t <sub>p(STFS2)</sub> | Propagation delay time, START rising edge to FSYNC rising edge (first conversion ready) | | See the Digital | Filter section | on | | RESET PIN | | | | | | | t <sub>p(RSFS)</sub> | Propagation delay time, RESET rising edge to FSYNC falling edge (ADC ready) | | 10 <sup>4</sup> | | t <sub>CLK</sub> | | | | | | | | <sup>(1)</sup> Daisy-chaining requires external clock operation and CLK\_DIV[2:0], DCLK\_DIV[1:0] = divide by 1. ## **5.8 Timing Diagrams** 図 5-1. Clock Timing Requirements 図 5-2. Frame-Sync Port Switching Characteristics 図 5-3. SPI Timing Requirements 図 5-4. SPI Switching Characteristics 図 5-5. START Pin Timing Requirements 図 5-7. RESET Pin Timing Requirements and Switching Characteristic **FSYNC** #### **5.9 Typical Characteristics** #### **6 Parameter Measurement Information** #### **6.1 Offset Error Measurement** Offset error is measured with the ADC inputs externally shorted together. The input common-mode voltage is fixed to the mid-point of the AVDD1 and AVSS power-supply range. Offset error is specified at $T_A = 25$ °C. #### **6.2 Offset Drift Measurement** Offset drift is defined as the change in offset voltage measured at multiple points over the specified temperature range. Offset drift is calculated using the *box method* where a box is formed over the maximum and minimum offset voltages and specified temperature range. The box method specifies limits for the temperature error but does not specify the exact shape and slope of the device under test. 式 1 shows the offset drift calculation using the box method. Offset Drift (nV/°C) = $$10^9 \cdot (V_{OFSMAX} - V_{OFSMIN}) / (T_{MAX} - T_{MIN})$$ (1) #### where: - V<sub>OFSMAX</sub> and V<sub>OFSMIN</sub> = Maximum and minimum offset voltages over the specified temperature range - T<sub>MAX</sub> and T<sub>MIN</sub> = Maximum and minimum temperatures #### 6.3 Gain Error Measurement Gain error is defined as the difference between the actual and the ideal slopes of the ADC transfer function. Gain error is measured by applying dc test voltages at -95% and 95% of FSR. The error is calculated by subtracting the difference of the dc test voltages (ideal slope) from the difference in the ADC output voltages (actual slope). The difference in the slopes is divided by the ideal slope and multiplied by $10^6$ to convert the error to ppm of FSR. Errors resulting from the ADC reference voltage are excluded from the gain error measurement. The gain error is specified at $T_A = 25^{\circ}$ C. transferC shows the calculation of gain error: Gain Error (ppm of FSR) = $$10^6 \cdot (\Delta V_{OUT} - \Delta V_{IN}) / \Delta V_{IN}$$ (2) #### where: - ΔV<sub>OUT</sub> = Difference of two ADC output voltages - ΔV<sub>IN</sub> = Difference of two input test voltages #### 6.4 Gain Drift Measurement Gain drift is defined as the change of gain error measured at multiple points over the specified temperature range. The box method is used in which a box is formed over the maximum and minimum gain errors over the specified temperature range. The box method specifies limits for the temperature error but does not specify the exact shape and slope of the device under test. 3 describes the gain drift calculation using the box method. Gain Drift (ppm/°C) = $$(GE_{MAX} - GE_{MIN}) / (T_{MAX} - T_{MIN})$$ (3) #### where: - $GE_{MAX}$ and $GE_{MIN}$ = Maximum and minimum gain errors over the specified temperature range - T<sub>MAX</sub> and T<sub>MIN</sub> = Maximum and minimum temperatures #### 6.5 NMRR Measurement Normal-mode rejection ratio (NMRR) specifies the ability of the ADC to reject normal-mode input signals at specific frequencies. These input frequencies are usually expressed at 50Hz and 60Hz. Normal-mode rejection is uniquely determined by the frequency response of the digital filter. In this case, nulls in the frequency response of the low-latency sinc3 filter option located at 50Hz and 60Hz provide rejection at these frequencies. #### **6.6 CMRR Measurement** Common-mode rejection ratio (CMRR) specifies the ability of the ADC to reject common-mode input signals. CMRR is expressed as dc and ac parameters. For measurement of CMRR (dc), three common-mode test voltages are applied with the inputs externally shorted together. These test voltages are equal to AVSS + 50mV, (AVDD1 + AVSS) / 2, and AVDD1 – 50mV. The maximum change of the ADC offset voltage is recorded versus the change in common-mode test voltage. 式 4 shows how CMRR (dc) is computed. $$CMRR (dc) (dB) = 20 \cdot log(\Delta V_{CM} / \Delta V_{OS})$$ (4) where: - ΔV<sub>CM</sub> = Change of dc common-mode test voltage - ΔV<sub>OS</sub> = Change of corresponding offset voltage For the measurement of CMRR (ac), an ac common-mode signal is applied at various test frequencies at 95% full-scale range. An FFT is computed from the ADC data with the common-mode signal applied. 式 5 shows that the nine largest amplitude spurious frequencies in the frequency spectrum are summed as powers. These frequencies are then related to the amplitude of the common-mode test signal. $$PSRR (ac) (dB) = 20 \cdot log(V_{CM} / V_{O})$$ (5) where: - V<sub>CM</sub> (RMS) = Common-mode input signal amplitude - $V_0$ (RMS) = Root-sum-square amplitude of spurious frequencies = $\sqrt{(V_0^2 + V_1^2 + ... V_8^2)}$ #### **6.7 PSRR Measurement** Power-supply rejection ratio (PSRR) specifies the ability of the ADC to reject power-supply interference. PSRR is expressed as ac and dc parameters. For PSRR (dc) measurement, the power-supply voltage is changed over the minimum, nominal, and maximum specified voltage ranges with the inputs externally shorted together. The maximum change of ADC offset voltage is recorded versus the change in power-supply voltage. PSRR (dc) is computed as shown in $\sharp$ 6 as the ratio of change of the power-supply voltage step to the change of offset voltage. $$PSRR (dc) (dB) = 20 \cdot log(\Delta V_{PS} / \Delta V_{OS})$$ (6) where: - ΔV<sub>PS</sub> = Change of power-supply voltage - ΔV<sub>OS</sub> = Change of offset voltage For the measurement of PSRR (ac), the power-supply voltage is modulated by a 100 mVpp ( $35 \text{mV}_{RMS}$ ) signal at various test frequencies. An FFT of the ADC data with power-supply modulation is performed. $\precsim$ 7 shows that the nine largest amplitude spurious frequencies in the frequency spectrum are summed as powers. These frequencies are then related to the amplitude of the power-supply modulation signal. $$PSRR (ac) (dB) = 20 \cdot log(V_{PS} / V_{O})$$ (7) where: - V<sub>PS</sub> (RMS) = 35mV ac power-supply modulation signal - $V_0$ (RMS) = Root-sum-square amplitude of spurious frequencies = $\sqrt{(V_0^2 + V_1^2 + ... V_8^2)}$ ### 6.8 SNR Measurement Signal-to-noise ratio (SNR) is a measure of noise performance with a full-scale ac input signal. For the SNR measurement, a -0.2dBFS, 1kHz test signal is used with $V_{CM}$ equal to the mid-supply voltage. $\stackrel{\sim}{\to}$ 8 shows that SNR is the rms value ratio of the input signal to the root-sum-square of all other frequency components derived from the FFT result of the ADC output samples. DC and harmonics of the original signal are excluded from the SNR calculation. If an FFT window function is used because of non-coherent sampling, the spectral leakage bins surrounding the original signal are removed to calculate SNR. $$SNR (dB) = 20 \cdot log(V_{IN} / e_n)$$ (8) #### where: - V<sub>IN</sub> = Input test signal - e<sub>n</sub> = Root-sum-square of frequency components excluding dc and signal harmonics #### 6.9 INL Error Measurement Integral nonlinearity (INL) error specifies the linearity of the ADC dc transfer function. INL is measured by applying a series of dc test voltages over the ADC input range. INL is the difference between a set of dc test voltages $[V_{IN(N)}]$ to the corresponding set of output voltages $[V_{OUT(N)}]$ computed from the slope and offset transfer function of the ADC. $\pm$ 9 shows the *end-point method* of calculating INL error. INL (ppm of FSR) = Maximum absolute value of INL test series $$[10^6 \cdot (V_{IN(N)} - V_{OUT(N)}) / FSR]$$ (9) #### where: - N = Index of dc test voltage - $[V_{IN(N)}]$ = Set of test voltages over the FSR range of –95% to 95% - [V<sub>OUT(N)</sub>] = Set of corresponding ADC output voltages - FSR (full-scale range) = 2 · V<sub>REF</sub> (1x input range) or 4 · V<sub>REF</sub> (2x input range) The INL best-fit method uses a least-squared error (LSE) calculation to determine a new straight line. This line minimizes the root-sum-square of the INL errors above and below the original end-point line. #### 6.10 THD Measurement Total harmonic distortion (THD) specifies the dynamic linearity of the ADC with an ac input signal. For the THD measurement, a -0.2dBFS, 1kHz differential input signal with V<sub>CM</sub> equal to the mid-supply voltage is applied. A sufficient number of data points are collected to yield an FFT result with frequency bin widths of 5Hz or less. The 5Hz bin width reduces the noise in the harmonic bins for consistent THD measurements. As shown in $\pm$ 10, THD is calculated as the ratio of the root-sum-square amplitude of harmonics to the input signal amplitude. $$THD (dB) = 20 \cdot log(V_H / V_{IN})$$ (10) #### where: - $V_H$ = Root-sum-square of harmonics: $\sqrt{(V_2^2+V_3^2+...V_n^2)}$ , where $V_n$ = The ninth harmonic voltage - V<sub>IN</sub> = Input signal fundamental ### 6.11 IMD Measurement Intermodulation distortion (IMD) specifies the mixing effect of two input signals. Signal mixing is caused by ADC nonlinearity resulting in new sum and difference frequencies not contained in the original signal. The IMD second-order terms are $(f_1 + f_2)$ and $(f_1 - f_2)$ . The IMD third-order terms are $(2f_1 + f_2)$ , $(2f_1 - f_2)$ , $(f_1 + 2f_2)$ , and $(f_1 - 2f_2)$ . Test signals $f_1 = 9.7$ kHz and $f_2 = 10.3$ kHz are at -6.5dBFS. $\neq 11$ shows the IMD calculation. $$IMD_{2} (dB) = 20 \cdot log(V_{2} / V_{IN})$$ $$IMD_{3} (dB) = 20 \cdot log(V_{3} / V_{IN})$$ (11) #### where: - IMD<sub>2</sub> = Second-order IMD - IMD<sub>3</sub> = Third-order IMD - V<sub>2</sub> = Root-sum-square of second-order terms - V<sub>3</sub> = Root-sum-square of third-order terms - V<sub>IN</sub> = Sum amplitude of the input test signals ### 6.12 SFDR Measurement Spurious-free dynamic range (SFDR) is the ratio of the rms value of a single-tone ac input to the highest spurious signal in the ADC frequency spectrum. SFDR measurement includes harmonics of the original signal. For the SFDR measurement, a -0.2dBFS, 1kHz input signal with $V_{CM}$ equal to the mid-supply voltage is applied. As shown in $\not \equiv 12$ , SFDR is the ratio of the rms values of the input signal to the single highest spurious signal, including harmonics of the original signal. SFDR (dB) = $$20 \cdot log(V_{IN} / V_{SPUR})$$ (12) #### where: - V<sub>IN</sub> = Input test signal - V<sub>SPUR</sub> = Single highest spurious level ## 6.13 Noise Performance The ADCs offer four speed modes allowing trade-offs between power consumption, bandwidth, and resolution. The modes are max speed, high speed, mid speed, and low speed, with decreasing levels of device power consumption. The wideband filter offers data rates up to 512kSPS in max-speed mode, 400kSPS in high-speed mode, 200kSPS in mid-speed mode, and 50kSPS in low-speed mode. The low-latency sinc4 filter offers data rates up to 1.365MSPS in max-speed mode, 1.066MSPS in high-speed mode, 533kSPS in mid-speed mode, and 133kSPS in low-speed mode. The programmable oversampling ratio (OSR) establishes the output data rate and associated signal bandwidth that in turn determines total noise performance. Increasing the OSR lowers the signal bandwidth and total noise by averaging more samples from the modulator to yield one conversion result. 表 6-1 through 表 6-5 summarize the noise performance of the filters. Noise performance is illustrated with 1x input range and a 4.096V reference voltage. In comparison, decreasing the reference voltage to 2.5V decreases dynamic range by 4dB (typical). Operation in 2x input range and a 2.5V reference voltage decreases dynamic range by 3dB (typical) compared to the 1x input range and 4.096V reference voltage. Noise data are the result of the standard deviation (rms) of the conversion data with inputs shorted and biased to the mid-supply voltage. Noise data are representative of typical performance at $T_A = 25$ °C. A minimum of 8,192 or 10 seconds of consecutive conversions (whichever occurs first) are used to measure RMS noise (e<sub>n</sub>). Because of the statistical nature of noise, repeated noise measurements yield higher or lower noise results. 式 13 converts RMS noise to dynamic range (dB) and 式 14 converts RMS noise to effective resolution (bits). Dynamic Range (dB) = $$20 \cdot \log[FSR / (2 \cdot \sqrt{2} \cdot e_n)]$$ (13) Effective Resolution (bits) = $log_2(FSR / e_n)$ (14) ### where: - FSR = 2 · V<sub>REF</sub> (1x input range) - FSR = 4 · V<sub>REF</sub> (2x input range) - e<sub>n</sub> = Noise voltage (RMS) When evaluating ADC noise performance, consider the effect of the external buffer and amplifier noise to the total noise performance. The noise performance of the ADC is evaluated in isolation by selecting the input short test connection of the input multiplexer. 表 6-1. Wideband Filter Noise Performance (V<sub>REF</sub> = 4.096V, 1x Input Range) | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | NOISE<br>(e <sub>n</sub> , μV <sub>RMS</sub> ) | DYNAMIC RANGE<br>(dB) | EFFECTIVE RESOLUTION (Bits) | |------------|---------------------------|------|---------------------|------------------------------------------------|-----------------------|-----------------------------| | Max speed | 32.768 | | 512 | 10.9 | 108.5 | 19.5 | | High speed | 25.6 | 32 | 400 | 10.8 | 108.6 | 19.5 | | Mid speed | 12.8 | 32 | 200 | 10.5 | 108.8 | 19.6 | | Low speed | 3.2 | | 50 | 10.4 | 108.9 | 19.6 | | Max speed | 32.768 | | 256 | 7.48 | 111.8 | 20.1 | | High speed | 25.6 | 64 | 200 | 7.33 | 111.9 | 20.1 | | Mid speed | 12.8 | 04 | 100 | 7.21 | 112.1 | 20.1 | | Low speed | 3.2 | | 25 | 7.17 | 112.1 | 20.1 | | Max speed | 32.768 | | 128 | 5.17 | 115.0 | 20.6 | | High speed | 25.6 | 128 | 100 | 5.14 | 115.0 | 20.6 | | Mid speed | 12.8 | 120 | 50 | 5.02 | 115.2 | 20.6 | | Low speed | 3.2 | | 12.5 | 5.02 | 115.2 | 20.6 | | Max speed | 32.768 | | 64 | 3.64 | 118.0 | 21.1 | | High speed | 25.6 | 256 | 50 | 3.59 | 118.1 | 21.1 | | Mid speed | 12.8 | 230 | 25 | 3.55 | 118.2 | 21.1 | | Low speed | 3.2 | | 6.25 | 3.55 | 118.2 | 21.1 | | Max speed | 32.768 | | 32 | 2.56 | 121.1 | 21.6 | | High speed | 25.6 | 512 | 25 | 2.55 | 121.1 | 21.6 | | Mid speed | 12.8 | 312 | 12.5 | 2.49 | 121.3 | 21.6 | | Low speed | 3.2 | | 3.125 | 2.49 | 121.3 | 21.6 | | Max speed | 32.768 | | 16 | 1.73 | 124.5 | 22.2 | | High speed | 25.6 | 1024 | 12.5 | 1.80 | 124.1 | 22.1 | | Mid speed | 12.8 | 1024 | 6.25 | 1.73 | 124.5 | 22.2 | | Low speed | 3.2 | | 1.5625 | 1.75 | 124.4 | 22.2 | | Max speed | 32.768 | | 8 | 1.37 | 126.5 | 22.5 | | High speed | 25.6 | 2048 | 6.25 | 1.28 | 127.1 | 22.6 | | Mid speed | 12.8 | 2040 | 3.125 | 1.26 | 127.2 | 22.6 | | Low speed | 3.2 | | 0.78125 | 1.26 | 127.2 | 22.6 | | Max speed | 32.768 | | 4 | 0.930 | 129.9 | 23.1 | | High speed | 25.6 | 4096 | 3.125 | 0.917 | 130.0 | 23.1 | | Mid speed | 12.8 | 4090 | 1.5625 | 0.900 | 130.2 | 23.1 | | Low speed | 3.2 | | 0.390625 | 0.890 | 130.3 | 23.1 | # 表 6-2. Sinc4 Filter Noise Performance (V<sub>REF</sub> = 4.096V, 1x Input Range) | | 24 ' | 5 <u>2.</u> 01110 <del>-1</del> | 1 11101 110130 1 01 | TOTTILITIES (VREF | = 4.096V, 1X input F | turigo, | |------------|---------------------------|---------------------------------|---------------------|------------------------------------------------|-----------------------|-----------------------------| | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | NOISE<br>(e <sub>n</sub> , μV <sub>RMS</sub> ) | DYNAMIC RANGE<br>(dB) | EFFECTIVE RESOLUTION (Bits) | | Max speed | 32.768 | | 1365.3 | 65.1 | 93.0 | 16.9 | | High speed | 25.6 | 40 | 1066.6 | 66.1 | 92.8 | 16.9 | | Mid speed | 12.8 | 12 | 533.3 | 65.3 | 92.9 | 16.9 | | Low speed | 3.2 | | 133.33 | 65.3 | 92.9 | 16.9 | | Max speed | 32.768 | | 1024 | 25.1 | 101.2 | 18.3 | | High speed | 25.6 | 10 | 800 | 25.1 | 101.3 | 18.3 | | Mid speed | 12.8 | 16 | 400 | 24.6 | 101.4 | 18.3 | | Low speed | 3.2 | - | 100 | 24.7 | 101.4 | 18.3 | | Max speed | 32.768 | | 682.67 | 10.4 | 108.9 | 19.6 | | High speed | 25.6 | | 533.3 | 10.3 | 108.9 | 19.6 | | Mid speed | 12.8 | - 24 | 266.67 | 10.1 | 109.1 | 19.6 | | Low speed | 3.2 | | 66.67 | 10.1 | 109.1 | 19.6 | | Max speed | 32.768 | | 512 | 8.05 | 111.1 | 20.0 | | High speed | 25.6 | - | 400 | 7.83 | 111.4 | 20.0 | | Mid speed | 12.8 | 32 | 200 | 7.78 | 111.4 | 20.0 | | Low speed | 3.2 | _ | 50 | 7.76 | 111.4 | 20.0 | | Max speed | 32.768 | | 256 | 5.46 | 114.5 | 20.5 | | High speed | 25.6 | - | 200 | 5.44 | 114.5 | 20.5 | | Mid speed | 12.8 | 64 | 100 | 5.30 | 114.8 | 20.6 | | Low speed | 3.2 | | 25 | 5.30 | 114.8 | 20.6 | | Max speed | 32.768 | | 128 | 3.79 | 117.7 | 21.0 | | High speed | 25.6 | _ | 100 | 3.76 | 117.7 | 21.1 | | Mid speed | 12.8 | 128 | 50 | 3.68 | 117.9 | 21.1 | | Low speed | 3.2 | | 12.5 | 3.62 | 118.1 | 21.1 | | Max speed | 32.768 | | 64 | 2.74 | 120.5 | 21.5 | | High speed | 25.6 | _ | 50 | 2.69 | 120.6 | 21.5 | | _ , | 12.8 | 256 | 25 | 2.63 | 120.8 | 21.6 | | Mid speed | | _ | | | | | | Low speed | 3.2 | | 6.25 | 2.62 | 120.9 | 21.6 | | Max speed | 32.768 | - | 32 | 1.90 | 123.7 | 22.0 | | High speed | 25.6 | 512 | 25 | 1.89 | 123.7 | 22.0 | | Mid speed | 12.8 | - | 12.5 | 1.86 | 123.8 | 22.1 | | Low speed | 3.2 | | 3.125 | 1.84 | 123.9 | 22.1 | | Max speed | 32.768 | _ | 16 | 1.34 | 126.7 | 22.5 | | High speed | 25.6 | 1024 | 12.5 | 1.34 | 126.7 | 22.5 | | Mid speed | 12.8 | - | 6.25 | 1.33 | 126.8 | 22.6 | | Low speed | 3.2 | | 1.56 | 1.32 | 126.8 | 22.6 | | Max speed | 32.768 | - | 8 | 0.98 | 129.4 | 23.0 | | High speed | 25.6 | 2048 | 6.25 | 0.95 | 129.7 | 23.0 | | Mid speed | 12.8 | | 3.125 | 0.93 | 129.9 | 23.1 | | Low speed | 3.2 | | 0.78 | 0.92 | 130.0 | 23.1 | | Max speed | 32.768 | | 4 | 0.70 | 132.3 | 23.5 | | High speed | 25.6 | 4096 | 3.125 | 0.69 | 132.5 | 23.5 | | Mid speed | 12.8 | | 1.563 | 0.66 | 132.8 | 23.6 | | Low speed | 3.2 | | 0.39 | 0.66 | 132.8 | 23.6 | 表 6-3. Sinc4 + Sinc1 Filter Performance (V<sub>REF</sub> = 4.096V, 1x Input Range) | | | , o. o | | CITOTITIATION (TREF | 4.000 V, 1X III pat 1 | | |------------|---------------------------|--------|---------------------|------------------------------------------------|-----------------------|-----------------------------| | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | NOISE (e <sub>n</sub> )<br>(μV <sub>RMS)</sub> | DYNAMIC RANGE<br>(dB) | EFFECTIVE RESOLUTION (Bits) | | Max speed | 32.768 | | 256 | 6.77 | 112.6 | 20.2 | | High speed | 25.6 | 64 | 200 | 6.62 | 112.8 | 20.2 | | Mid speed | 12.8 | 04 | 100 | 6.60 | 112.8 | 20.2 | | Low speed | 3.2 | | 25 | 6.50 | 113.0 | 20.3 | | Max speed | 32.768 | | 128 | 5.16 | 115.0 | 21.0 | | High speed | 25.6 | 128 | 100 | 5.13 | 115.0 | 20.6 | | Mid speed | 12.8 | 120 | 50 | 5.07 | 115.1 | 20.6 | | Low speed | 3.2 | | 12.5 | 5.02 | 115.2 | 20.6 | | Max speed | 32.768 | | 51.2 | 3.39 | 118.6 | 21.2 | | High speed | 25.6 | 200 | 40 | 3.35 | 118.7 | 21.2 | | Mid speed | 12.8 | 320 | 20 | 3.29 | 118.9 | 21.2 | | Low speed | 3.2 | | 5 | 3.28 | 118.9 | 21.3 | | Max speed | 32.768 | | 25.6 | 2.42 | 121.6 | 21.7 | | High speed | 25.6 | 640 | 20 | 2.39 | 121.7 | 21.7 | | Mid speed | 12.8 | 640 | 10 | 2.35 | 121.8 | 21.7 | | Low speed | 3.2 | | 2.5 | 2.36 | 121.8 | 21.7 | | Max speed | 32.768 | | 12.8 | 1.74 | 124.4 | 22.2 | | High speed | 25.6 | 1280 | 10 | 1.73 | 124.5 | 22.2 | | Mid speed | 12.8 | 1280 | 5 | 1.69 | 124.7 | 22.2 | | Low speed | 3.2 | | 1.25 | 1.68 | 124.7 | 22.2 | | Max speed | 32.768 | | 5.12 | 1.10 | 128.4 | 22.8 | | High speed | 25.6 | 3200 | 4 | 1.09 | 128.5 | 22.8 | | Mid speed | 12.8 | 3200 | 2 | 1.07 | 128.7 | 22.9 | | Low speed | 3.2 | | 0.5 | 1.07 | 128.7 | 22.9 | | Max speed | 32.768 | | 2.56 | 0.79 | 131.3 | 23.3 | | High speed | 25.6 | 6400 | 2 | 0.78 | 131.4 | 23.3 | | Mid speed | 12.8 | 0400 | 1 | 0.77 | 131.5 | 23.3 | | Low speed | 3.2 | | 0.25 | 0.77 | 131.5 | 23.3 | | Max speed | 32.768 | | 1.28 | 0.57 | 134.1 | 23.8 | | High speed | 25.6 | 12800 | 1 | 0.56 | 134.3 | 23.8 | | Mid speed | 12.8 | 12000 | 0.5 | 0.55 | 134.4 | 23.8 | | Low speed | 3.2 | | 0.125 | 0.54 | 134.6 | 23.9 | | Max speed | 32.768 | | 0.512 | 0.37 | 137.9 | 24.4 | | High speed | 25.6 | 32000 | 0.4 | 0.37 | 137.9 | 24.4 | | Mid speed | 12.8 | 32000 | 0.2 | 0.37 | 137.9 | 24.4 | | Low speed | 3.2 | | 0.05 | 0.37 | 137.9 | 24.4 | ## 表 6-4. Sinc3 Filter Performance (V<sub>REF</sub> = 4.096V, 1x Input Range) | | | | | \ \ \\=\ | | · | |------------|---------------------------|-------|--------------------|----------------------------------------------------------------|-----------------------|-----------------------------| | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(SPS) | NOISE (e <sub>n</sub> )<br>(μV <sub>RMS</sub> ) <sup>(1)</sup> | DYNAMIC RANGE<br>(dB) | EFFECTIVE RESOLUTION (Bits) | | Max speed | 32.768 | | 614.4 | 0.32 | 139.1 | 24.6 | | High speed | 25.6 | 26667 | 480 | 0.32 | 139.1 | 24.6 | | Mid speed | 12.8 | 20007 | 240 | 0.32 | 139.1 | 24.6 | | Low speed | 3.2 | | 60 | 0.32 | 139.1 | 24.6 | | Max speed | 32.768 | | 512 | 0.32 | 139.1 | 24.6 | | High speed | 25.6 | 32000 | 400 | 0.31 | 139.4 | 24.7 | | Mid speed | 12.8 | 32000 | 200 | 0.31 | 139.4 | 24.7 | | Low speed | 3.2 | | 50 | 0.31 | 139.4 | 24.7 | (1) Noise data is limited to the 24-bit quantization levels: $4.096V / 2^{23}$ codes = $0.488\mu V /$ code. ## 表 6-5. Sinc3 + Sinc1 Filter Performance (V<sub>REF</sub> = 4.096V, 1x Input Range) | | | Omor i mor i oriormanoo (TREF | | mood, ix input ituingo, | | | |------------|---------------------------|-------------------------------|--------------------|----------------------------------------------------------------|-----------------------|-----------------------------| | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(SPS) | NOISE (e <sub>n</sub> )<br>(μV <sub>RMS</sub> ) <sup>(1)</sup> | DYNAMIC RANGE<br>(dB) | EFFECTIVE RESOLUTION (Bits) | | Max speed | 32.768 | | 170.6 | 0.25 | 141.3 | 25.0 | | High speed | 25.6 | 96000 | 133.3 | 0.25 | 141.3 | 25.0 | | Mid speed | 12.8 | 90000 | 66.6 | 0.25 | 141.3 | 25.0 | | Low speed | 3.2 | | 16.6 | 0.25 | 141.3 | 25.0 | | Max speed | 32.768 | | 102.4 | 0.24 | 141.6 | 25.0 | | High speed | 25.6 | 160000 | 80 | 0.25 | 141.3 | 25.0 | | Mid speed | 12.8 | 100000 | 40 | 0.25 | 141.3 | 25.0 | | Low speed | 3.2 | | 10 | 0.25 | 141.3 | 25.0 | (1) Noise data is limited to the 24-bit quantization levels: $4.096V / 2^{23}$ codes = $0.488\mu V /$ code. ## 7 Detailed Description ## 7.1 Overview The ADS127L14 and ADS127L18 are quad and octal, 24-bit, high-resolution, simultaneous-sampling, delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converters (ADCs). The devices offer an excellent combination of dc accuracy, ac resolution, and wide signal bandwidth for synchronized, multichannel data acquisition systems. The ADCs are optimized for high resolution and wide signal bandwidths with low power consumption. The *Functional Block Diagram* shows the device features. The devices consist of four or eight independent delta-sigma ADCs from which data is read through a frame-sync data port. Each ADC has programmable digital filters that provide sample rates up to 512kSPS in wideband filter mode and 1365.3kSPS in low-latency filter mode. Four selectable power-scalable speed modes allow optimization of signal bandwidth, resolution, and power consumption. Signal and reference voltage input precharge buffers of each ADC channel reduce analog input current and sampling noise to allow the use of low bandwidth signal drivers. The VCM output is a buffered mid-supply voltage used to drive the common-mode voltage of external buffers and gain stages. The multibit $\Delta\Sigma$ modulator measures the differential input signal, $V_{IN} = (V_{AINP} - V_{AINN})$ , against the differential reference, $V_{REF} = (V_{REFP} - V_{REFN})$ . The modulator produces low-resolution, high-frequency data. Noise shaping of the modulator shifts the quantization noise of the low-resolution data to an out-of-band frequency range where the digital filter removes this noise. The noise remaining within the pass band is low-level thermal noise. The digital filter decimates and filters the modulator data to provide high-resolution output data. The digital filter has two filter modes: low-latency filter (typically used for dc signal measurement) and wideband filter (typically used for ac signal measurement). The low-latency filter is a variable-order sinc filter with filter options for sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1. This filter allows optimization between noise performance, conversion latency, and signal bandwidth. The wideband filter is a multi-stage, linear phase finite impulse response (FIR) filter. This filter provides outstanding frequency response characteristics with low passband ripple, narrow transition-band, and high stop-band attenuation. The devices allow power-of-2 related data rates between channels. The MODE pin selects the method of device configuration: by hardware pin settings or by the SPI serial interface. The frame-sync data port provides the conversion data using four or eight data lanes or time division multiplex (TDM) format to reduce the number of data lanes. Daisy-chain multiple devices by routing the DOUTx pins to the DINx pins of the chained devices. The device supports external clock operation for ac or dc signal applications and internal oscillator operation for dc signal applications. The START pin simultaneously synchronizes the ADC channels. The RESET pin resets the ADC. Cyclic redundancy check (CRC) error detection is available for the frame-sync port and the SPI configuration port. The register map CRC operates in the background to detect unintended changes to the register values after the initial values are uploaded to the device. The open-drain ERROR output pin asserts low when an ADC error is detected. Eight general-purpose input/output (GPIO) pins are available. Two GPIOs are standalone pins and the remaining six GPIO pins are multiplexed with the frame-sync DINx and DOUTx pins. The AVDD1 supply voltage powers the precharge buffers and the input sampling switches. AVDD2 powers the modulators through an internal voltage regulator. The IOVDD supply voltage is the digital I/O voltage and also powers the digital cores through a second voltage regulator. The internal regulators reduce overall power consumption and maintain consistent levels of device performance under varying power supply conditions. ## 7.2 Functional Block Diagram ## 7.3 Feature Description ## 7.3.1 Analog Inputs (AINP, AINN) The analog inputs of the ADC channels are differential, with the input defined as a difference voltage: $V_{IN} = V_{AINP} - V_{AINN}$ . For best performance, drive the input with a differential signal with the common-mode voltage centered to mid-supply (AVDD1 + AVSS) / 2. Tie unused inputs to ground or a dc voltage within the AVSS to AVDD1 power supply range. The ADC accepts either unipolar or bipolar input signals by configuring the AVDD1 and AVSS power supplies accordingly. 7-1 illustrates an example of a differential signal in unipolar supply configuration. Symmetric input voltage headroom is provided when the common-mode voltage is equal to mid-supply (AVDD1 / 2). For unipolar operation, use AVDD1 = 5V and AVSS = 0V (mid- and low-speed modes offer the option of reduced AVDD1 supply voltage). The VCM pin provides a buffered common-mode voltage to level-shift the signal voltage in the external driver stage. $\boxtimes$ 7-2 illustrates an example of a differential signal in bipolar supply configuration. The common-mode voltage of the signal is normally 0V. For bipolar operation, use AVDD1 and AVSS = $\pm 2.5$ V (mid- and low-speed modes offer the option of reduced AVDD1 – AVSS supply voltage). ☑ 7-1. Unipolar Differential Input Signal 図 7-2. Bipolar Differential Input Signal In both bipolar and unipolar configurations, the ADC accepts single-ended input signals by tying the AINN input to AVSS, ground, or to mid-supply. However, because AINN is a fixed voltage, the full differential input swing range is not obtained. Thus, the ADC dynamic range is limited to the voltage swing of the AINP input (±2.5V or 0V to 5V for a 5V supply). The circuit of $\boxtimes$ 7-3 shows the simplified analog input circuit of the ADC channels. Diodes protect the analog inputs from electrostatic discharge (ESD) events that occur during the manufacturing process and during printed circuit board (PCB) assembly when manufactured in an ESD-controlled environment. If the inputs are driven below AVSS -0.3 V, or above AVDD1 +0.3 V, the protection diodes potentially conduct. If these conditions are possible, use external clamp diodes, series resistors, or both to limit the input current to the value shown in the Absolute Maximum Ratings section. 図 7-3. Analog Input Circuit The input multiplexers of the ADC channels are independently configurable. The multiplexer offers the option of normal or reverse signal polarities and internal test modes. The test modes are used for ADC performance testing and diagnostics. The input-short test mode verifies noise and offset errors by shorting the inputs to mid-supply voltage. Full-scale range is tested by selecting the +FS or -FS connection. To avoid clipped output codes during evaluation, reduce the value of the gain registers or program the ADC to the extended range mode. The CMRR test mode verifies CMRR performance by shorting the inputs together and the user applying a dc or ac English Data Sheet: SBASAM0 test signal to the AINPn or AINNn input. The resulting data is analyzed by the user to determines CMRR performance. Enable the input precharge buffers for best accuracy when using the test modes. 表 7-1 shows the switch configurations of the input multiplexer circuit of 図 7-3. | 表 7-1. Input Multi | olexer Confi | gurations | |--------------------|--------------|-----------| |--------------------|--------------|-----------| | CHn_MUX[2:0] BITS | CLOSED SWITCHES | DESCRIPTION | |-------------------|----------------------------------|---------------------------------------------------------------------| | 000b | S <sub>1</sub> , S <sub>4</sub> | Normal polarity input | | 001b | S <sub>2</sub> , S <sub>3</sub> | Reverse polarity input | | 010b | S <sub>9</sub> , S <sub>10</sub> | Input short for offset voltage and noise test | | 011b | S <sub>1</sub> , S <sub>10</sub> | Input short with user applied signal to AINP <i>n</i> for CMRR test | | 100b | S <sub>4</sub> , S <sub>10</sub> | Input short with user applied signal to AINNn for CMRR test | | 101b | S <sub>6</sub> , S <sub>7</sub> | –FS dc signal for gain test | | 110b | S <sub>5</sub> , S <sub>8</sub> | +FS dc signal for gain test | | 111b | S <sub>5</sub> , S <sub>8</sub> | +FS dc signal for gain test | The input sampling capacitor $C_{IN}$ is part of the simplified input sampling network denoted in the dashed box of $\boxtimes$ 7-3. The instantaneous charge demand of $C_{IN}$ requires the signal to settle within a half cycle of the modulator frequency $t = 1 / (2 \cdot f_{MOD})$ . To satisfy this requirement, the driver bandwidth is typically much larger than the original signal frequency. The bandwidth of the driver is determined as sufficient when the THD and SNR data sheet performance are achieved. Because the modulator sampling rate is eight times slower in low-speed mode compared to high-speed mode, more time is available for driver settling. The charge required by the input sampling capacitor is modeled as an average input current of the ADC inputs. As shown in $\pm$ 15 and $\pm$ 16, the input current is comprised of differential and absolute components. Input Current (Differential Input Voltage) = $$f_{MOD} \cdot C_{IN} \cdot 10^6 \, (\mu A/V)$$ (15) ### where: - $f_{MOD} = f_{CLK} / 2$ - C<sub>IN</sub> = 7.4pF (1x input range), 3.6pF (2x input range) Input Current (Absolute Input Voltage) = $$f_{MOD} \cdot C_{CM} \cdot 10^6 \, (\mu \text{A/V})$$ (16) #### where: - $f_{MOD} = f_{CLK} / 2$ - C<sub>CM</sub> = 0.35pF (1x input range), 0.17pF (2x input range) For $f_{MOD}$ = 12.8MHz (high-speed mode), $C_{IN}$ = 7.4pF and $C_{CM}$ = 0.3pF, the input current resulting from the differential voltage is 95µA/V and the input current resulting from the absolute voltage is 4.5µA/V. For example, if AINPn = 4.5V and AINNn = 0.5 , then $V_{IN}$ = 4V. The total AINPn input current = (4V · 95µA/V) + (4.5V · 4.5µA/V) = 400µA. The total AINNn current is (-4V · 95µA/V) + (0.5 · 4.5µA/V) = -378µA. The device incorporates input precharge buffers to significantly reduce the charge required by capacitor $C_{IN}$ . In operation, the precharge buffers provide the charging current. Near the end of the sampling phase, capacitor $C_{IN}$ is nearly fully charged. The buffers are disconnected ( $S_{11}$ and $S_{12}$ of $\boxtimes$ 7-3 in up positions) to allow the external driver to provide the fine charge to the capacitor. When the sample phase is completed, the sampling capacitor is discharged to complete the cycle, at which time the sample process repeats. The operation of the precharge buffers reduces the input current by more than 99%, and in many cases leads to improved THD and SNR performance. The precharge buffers are enabled by the $CHn_BUFP$ and $CHn_BUFN$ bits of the $CHn_CFG1$ register. If the AINN input of any channel is tied to ground or to a low-impedance source, disable the AINN buffer to reduce power consumption. A single-ended input application is an example of a low-impedance source. #### 7.3.1.1 Input Range The input range of the ADC is programmable, defined as $V_{IN} = \pm V_{REF}$ or as $V_{IN} = \pm 2V_{REF}$ . The $\pm 2V_{REF}$ input range doubles the usable input range when using a 2.5V reference voltage. The $\pm 2V_{REF}$ input range typically improves dynamic range by +1dB. However, the inputs are required to be driven to the AVDD1 and AVSS supply rails to achieve full dynamic range (with a 2.5V reference voltage). Compared to operation with a 2.5V reference voltage, dynamic range performance improves by using 4.096V (+4dB) or 5V (+6dB) reference voltages. The $\pm 2V_{REF}$ range selection is internally forced to the $\pm V_{REF}$ range when the high-reference range is selected (used for 4.096V or 5V reference voltages). See the CH $n_{INP}$ RNG bits of the CH $n_{INP}$ CFG1 registers to program the input range. In some ADC configurations, the available input range exceeds the power supply voltage. An example is when using a 3V AVDD1 power supply with a 2.5V reference voltage in the $\pm 2V_{REF}$ mode. In this case, the full $\pm 2V_{REF}$ input range is not available. The ADC channels have the option to extend the input range by 25%. This mode provides additional headroom for the signal. Output data are scaled such that the positive and negative full-scale output codes (7FFFFh and 800000h) occur at: $$V_{IN} = \pm 1.25 \times k \times V_{REF} \tag{17}$$ where: k = 1 or 2, depending on the ±V<sub>REF</sub> or ±2V<sub>REF</sub> range selection See the CHn\_CFG1 register to program the extended range option. When the signal exceeds 110% of normal full-scale range in the extended range mode, the ADC provides valid conversion results, but SNR performance degrades due to modulator saturation. The MOD\_FLAG bit of the frame-sync STATUS byte indicates when modulator saturation is occurring. See the Frame-Sync STATUS byte for details. $\boxtimes$ 7-4 shows SNR performance versus input amplitude in the extended range mode. 図 7-4. Extended Range SNR Performance ## 7.3.2 Reference Voltage (REFP, REFN) A reference voltage is required for operation. The reference voltage input is differential, defined as: $V_{REF} = V_{REFP} - V_{REFN}$ , and is applied to the REFP and REFN inputs for all channels. See the *Reference Voltage Range* section for details of the reference voltage operating range. As shown in $\boxtimes$ 7-5, the reference input sampling structure is similar to the analog input structure. ESD diodes protect the reference inputs and turn on when the reference pin voltage thresholds are exceeded. To keep these diodes off, make sure the reference pin voltages do not go below AVSS by more than 0.3V or above AVDD1 by 0.3V. If these conditions are possible, use external clamp diodes, series resistors, or both to limit the input current to the specified value. 図 7-5. Reference Input Circuit The reference voltage is sampled by a sampling capacitor $C_{REF}$ . In unbuffered mode, current flows through the reference inputs to charge the sampling capacitor. The current consists of a dc component and an ac component that varies with the frequency of the modulator sampling clock. See the *Electrical Characteristics* table for the reference input current specification. Charging the reference sampling capacitor requires the external reference driver to settle at the end of the sample phase $t = 1 / (2 \cdot f_{\text{MOD}})$ . Incomplete settling of the reference voltage increases gain error and gain error drift. Operation in the lower speed mode reduces the modulator sampling clock frequency, therefore allowing more time for the reference driver to settle. A precharge buffer option is available for the REFP input to reduce the charge drawn by the sampling capacitor. The precharge buffer provides the coarse charge for the reference sampling capacitor $C_{REF}$ . Halfway through the sample phase, the precharge buffer is bypassed ( $S_1$ is in an up position as demonstrated in $\boxtimes$ 7-5). At this time, the external driver provides the fine charge to the sampling capacitor. Because the buffer reduces the charge demand of the sampling capacitor, the bandwidth requirement of the external driver is greatly reduced. The sampling current flowing through the REFN input is not reduced by the REFP buffer. Because many applications ground REFN, or connect REFN to AVSS, a precharge buffer for REFN is not necessary. For applications when REFN is not low-impedance, buffer the REFN input. ## 7.3.2.1 Reference Voltage Range Optimize the ADC performance by selecting a reference voltage range: low-reference range or high-reference range. Program the range to match the reference voltage, such as 2.5V or 4.096V. The low range accepts voltages from 0.5V to 2.75V, and the high range accepts voltages 1V to AVDD1 – AVSS. For cases where the ranges overlap, such as 2.5V, use the low-reference range for best performance. Program the REF\_RNG bit of the GEN\_CFG1 register to select the reference voltage range. When the high-reference range is selected, the input range is forced to $V_{IN} = \pm V_{REF}$ . ## 7.3.3 Clock Operation $\boxtimes$ 7-6 shows the clock diagram. The input clock multiplexer selects the external clock signal of the CLKIN pin or the internal clock oscillator signal. The signal is routed to all ADC channels. The clock dividers program the main ADC clock frequency ( $f_{CLK}$ ) and the frequency of the frame-sync port DCLK signal ( $f_{DCLK}$ ). $f_{CLK}$ is divided by 2 to derive the modulator sampling clock frequency ( $f_{MOD}$ ). $f_{CLK}$ is also divided by 32 to drive a free-running counter for clock signal diagnostics (CLK\_CNT register). 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 図 7-6. Clock Block Diagram The speed modes determine the maximum allowable clock frequency. See the Speed Modes section for the clock frequencies of each speed mode. #### 7.3.3.1 Clock Dividers The ADC provides two clock dividers, one divider for the ADC clock and one divider for the DCLK signal of the frame-sync port. The ADC clock frequency is divided by 1, 2, 3, 4 or 8 using the CLK\_DIV[2:0] bits. For clock divider values > 1, ADC synchronization has uncertainty due to the unknown phase of the divided clock signal. However, the ADC channels within the device are synchronized together. To avoid synchronization uncertainty, use the divide by 1 option. In addition, daisy chain operation of the frame-sync port requires the divide by1 option. The DCLK frequency is divided by 1, 2, 4, or 8 using the DCLK\_DIV[1:0] bits. DCLK can be operated faster compared to the ADC clock to support high rates of data transfer. ### 7.3.3.2 Internal Oscillator The ADC provides an internal oscillator to operate the ADC. Because of the clock jitter, the internal oscillator is recommended only for measurement of dc signals. Use an external clock for measurement of ac signals. In SPI mode, default operation is the internal oscillator and is changed to external clock by setting the CLK\_SEL bit = 1b. In the hardware programming mode, external clock operation is the default. Because the internal oscillator is 25.6MHz fixed frequency, program the ADC clock divider according to the requirements of the selected speed mode. When changing the clock mode from an external clock to the internal oscillator, maintain the external clock after changing the clock mode. Maintain the clock mode for at least four cycles after the SPI register write command that changed the clock mode. After the clock mode change, the ADC ignores the control inputs (the START and RESET pins) for a period of 150µs. This time period allows the internal oscillator to stabilize. ## 7.3.3.3 External Clock The ADC provides external clock operation. To select external clock operation in SPI programming mode, set the CLK\_SEL bit to 1 and apply the clock signal to the CLKIN pin. In the hardware programming mode, only external clock operation is possible. If desired, decrease the clock frequency from nominal specified frequency to yield specific data rates between the available OSR values. When doing so, the conversion noise at the reduced data rate is the same as the original frequency. Reduction of conversion noise is only possible by increasing the digital filter OSR value or changing the speed or filter modes. Clock jitter results in timing variations of the modulator sampling that leads to degraded SNR performance. A low-jitter clock is essential to meet data sheet SNR performance. For example, with a 200kHz signal frequency, an external clock with < 10ps (rms) jitter is required. For lower signal frequencies, the clock jitter is relaxed by – 49 20dB per decade of signal frequency reduction. For example, with $f_{\text{IN}}$ = 20kHz, a clock with 100ps jitter is acceptable. Many types of RC oscillators exhibit high levels of jitter that are to be avoided for ac signal measurement. Instead, use a crystal oscillator or an integrated circuit clock source. Avoid ringing at the clock input. A series resistor placed at the output of the clock buffer helps reduce ringing. ## 7.3.4 Power-On Reset (POR) The ADC uses power-supply monitors to detect power-on and brownout events. Power-on or power-cycling the IOVDD supply results in device reset. Power-on or power-cycling the analog power supplies does not result in device reset. ☑ 7-7 shows the IOVDD and regulated CAPD power-on voltage thresholds. When the voltages exceed the thresholds, the ADC is released from reset after a time delay of t<sub>d(RSSC)</sub>. If the START pin is high, the ADC starts the conversion process and supplies data to the data port. The POR\_FLAG bit of the SPI STATUS register and the PWR\_FLAG of the data port header byte indicate device POR. Although not necessary for operation, write 1b to the POR\_FLAG bit to clear the flag to detect the next POR event. The PWR\_FLAG of the data port status byte remains disabled in hardware programming mode. 図 7-7. Digital Supply Threshold ▼ 7-8 shows the analog power supply power-on thresholds. Four monitors are used for four supply conditions (AVDD1 – DGND), (AVDD1 – AVSS), (AVDD2 – AVSS), and the regulated CAPA voltage (CAPA – AVSS). The ALV\_FLAG bit (SPI STATUS register) and the PWR\_FLAG (data port header byte) latch to 1b when the analog supply voltages are below the threshold values. Although not necessary for operation, write 1b to the ALV\_FLAG bit to clear the flag to detect the next analog supply low-voltage condition. Power cycling the analog power supplies does not reset the ADC. Because a low voltage on the IOVDD supply resets the internal analog LDO (CAPA), the analog low-voltage flag (ALV\_FLAG) is also set. The PWR\_FLAG of the data port status byte is disabled when the device is operated in the hardware programming mode. 図 7-8. Analog Supply Threshold 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 7.3.5 VCM Output Voltage The VCM pin is a buffered dc output voltage equal to the mid-point of AVDD1 and AVSS. The VCM output is a voltage to level-shift the signal, commonly used as the VCM input for a fully differential amplifier (FDA). The VCM output is enabled by the VCM bit of the GEN\_CFG1 register. If VCM is not used, leave the pin unconnected and disabled. ### 7.3.6 GPIO The ADC provides eight general-purpose, digital input/output (GPIO) pins. The GPIO voltage levels are IOVDD and DGND. ▼ 7-9 shows the GPIO block diagram. 図 7-9. GPIO Block Diagram The GPIO pins are enabled by the GPIO EN register and are programmable as inputs or outputs by the GPIO DIR register. The GPIO pins are read by the GPIO RD register and written by the GPIO WR register. When programmed as an output, a GPIO read register operation returns the value of the GPIO pin voltage. The GPIO pins are multiplexed with other functions, and when GPIO is enabled, have highest priority over other functions. As with all digital inputs, do not let the GPIO pins float when configured as inputs. $\boxtimes$ 7-10 shows the GPIO pin locations. 図 7-10. GPIO Pins (ADS127L14 pins shown) ### 7.3.7 Modulator The modulator is a switched-capacitor, third-order architecture achieving excellent noise and linearity performance with low power consumption. As with most modulators, when overranged with a high amplitude signal or with an out-of-band signal, modulator saturation potentially occurs. When saturated, the in-band signal still converts, however the noise floor increases. 7-11 illustrates the amplitude limit for out-of-band signals to avoid modulator saturation and increased noise. The amplitude limit for dc and in-band signals is 1dB above full-scale range. 図 7-11. Amplitude Limit to Avoid Modulator Saturation Modulator saturation is reported by the MOD\_FLAG bit of the data port status header of each channel. The saturation status is latched during the conversion period and updated for each new conversion. Use an analog filter at the ADC inputs to filter the out-of-band signals to prevent increased noise. The *Typical Application* section shows an example of a fourth-order bandwidth limiting antialias filter. ### 7.3.8 Digital Filter The digital filter bandwidth-limits (filters) and decimates (data rate reduction) the modulator low-resolution data to yield high-resolution, lower-speed ADC output data. The oversampling ratio (OSR) determines the amount of filtering and decimation that affects signal bandwidth, in-band noise, and ADC output data rate. The ADC output data rate is defined by: $f_{DATA} = f_{MOD} / OSR$ . The ADC provides two filter types: a wideband filter and a low-latency filter. The filters optimize the frequency characteristics (wideband filter - flat passband) or the time-domain characteristics (low-latency filter - fast response time). All ADC channels must be the same filter type, however different data rates are allowed as long as the data rates are in ratios of $2^x$ , where x = 0, 1, 2, 3, and so on. The filter type is programmable by the CHn CFG2 registers, where n = 1 channel number. ### 7.3.8.1 Wideband Filter The wideband filter is a multistage FIR design featuring linear phase response, flat pass-band amplitude, narrow transition band, and high stop-band attenuation. Because of these characteristics, it is the recommended filter for measuring ac signals. The ADC provides eight programmable OSR values and four speed modes, offering a range of data rate, bandwidth and resolution options. $\boxtimes$ 7-12 through $\boxtimes$ 7-16 illustrate the frequency response of the wideband filter. $\boxtimes$ 7-12 shows details of the pass-band ripple. $\boxtimes$ 7-13 shows the frequency response at the transition band. 図 7-13. Wideband Filter Transition Band $\boxtimes$ 7-16 shows the filter response centered at $f_{MOD}$ , where the filter response repeats. If not removed by an antialiasing filter, input frequencies at $f_{MOD}$ appear as aliased frequencies in the pass band. Aliasing also occurs by input frequencies occurring at multiples of $f_{MOD}$ . These frequency bands are defined by: Alias frequency bands: $(N \cdot f_{MOD}) \pm f_{BW}$ (18) ## where: - N = 1, 2, 3, and so on - f<sub>MOD</sub> = Modulator sampling frequency - f<sub>BW</sub> = Filter bandwidth 図 7-16. Wideband Filter Frequency Response Centered at f<sub>MOD</sub> The group delay of the filter is the time for a signal to propagate from the input to the output of the filter. Because the filter is a linear-phase design, the envelope of a multifrequency complex signal is undistorted by filter Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 53 processing. The group delay (expressed in units of time) is constant versus signal frequency and is equal to 34 / $f_{DATA}$ . Be aware that after a step input is applied to the ADC inputs, fully settled data occurs 68 data periods later. $\boxtimes$ 7-17 shows the filter group delay (34 / $f_{DATA}$ ) and the settling time for a step input (68 / $f_{DATA}$ ). ## 図 7-17. Wideband Filter Step Response The digital filter restarts when the ADC is synchronized. After synchronization, the filter discards the next 68 conversions to account for filter settling time. The *Latency Time* column of 表 7-2 lists the time for the first conversion to appear on the frame-sync port after synchronization. The latency time includes an initial overhead time for filter reset. The first data is fully settled data. If a step input occurs while continuously converting, then the next 69 conversions are partially settled data. 表 7-2. Wideband Filter Characteristics | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | -0.1dB FREQUENCY<br>(kHz) | -3dB FREQUENCY<br>(kHz) | LATENCY TIME <sup>(1)</sup> (µs) | |------------|---------------------------|-----|---------------------|---------------------------|-------------------------|----------------------------------| | Max speed | 32.768 | | 512 | 211.2 | 223.9 | 134.2 | | High speed | 25.6 | 32 | 400 | 165 | 174.96 | 171.8 | | Mid speed | 12.8 | 32 | 200 | 82.5 | 87.48 | 343.5 | | Low speed | 3.2 | | 50 | 20.63 | 21.87 | 1374 | | Max speed | 32.768 | | 256 | 105.6 | 112.0 | 267.0 | | High speed | 25.6 | 64 | 200 | 82.5 | 87.48 | 341.8 | | Mid speed | 12.8 | 04 | 100 | 41.25 | 43.74 | 683.5 | | Low speed | 3.2 | | 25 | 10.31 | 10.94 | 2734 | | Max speed | 32.768 | | 128 | 52.8 | 55.99 | 532.0 | | High speed | 25.6 | 400 | 100 | 41.25 | 43.74 | 681.0 | | Mid speed | 12.8 | 128 | 50 | 20.63 | 21.87 | 1362 | | Low speed | 3.2 | | 12.5 | 5.1562 | 5.468 | 5448 | | Max speed | 32.768 | | 64 | 26.4 | 28.00 | 1064 | | High speed | 25.6 | 256 | 50 | 20.625 | 21.87 | 1362 | | Mid speed | 12.8 | 250 | 25 | 10.31 | 10.93 | 2724 | | Low speed | 3.2 | | 6.25 | 2.578 | 2.734 | 10895 | | Max speed | 32.768 | F40 | 32 | 13.2 | 14.00 | 2126 | | High speed | 25.6 | | 25 | 10.312 | 10.935 | 2721 | | Mid speed | 12.8 | 512 | 12.5 | 5.156 | 5.467 | 5443 | | Low speed | 3.2 | | 3.125 | 1.289 | 1.367 | 21770 | | www.ti.com/ja-jp | | | |------------------|--|--| | | | | 表 7-2. Wideband Filter Characteristics (続き) | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | -0.1dB FREQUENCY<br>(kHz) | -3dB FREQUENCY<br>(kHz) | LATENCY TIME <sup>(1)</sup> (µs) | |------------|---------------------------|------|---------------------|---------------------------|-------------------------|----------------------------------| | Max speed | 32.768 | | 16 | 6.6 | 7.998 | 4251 | | High speed | 25.6 | 1024 | 12.5 | 5.156 | 5.467 | 5441 | | Mid speed | 12.8 | 1024 | 6.25 | 2.578 | 2.734 | 10883 | | Low speed | 3.2 | | 1.5625 | 0.645 | 0.6834 | 43530 | | Max speed | 32.768 | | 8 | 3.3 | 3.499 | 8501 | | High speed | 25.6 | 2048 | 6.25 | 2.578 | 2.734 | 10881 | | Mid speed | 12.8 | 2040 | 3.125 | 1.289 | 1.367 | 21762 | | Low speed | 3.2 | | 0.78125 | 0.322 | 0.3417 | 87050 | | Max speed | 32.768 | | 4 | 1.65 | 1.750 | 17001 | | High speed | 25.6 | 4006 | 3.125 | 1.289 | 1.367 | 21761 | | Mid speed | 12.8 | 4096 | 1.5625 | 0.645 | 0.6834 | 43522 | | Low speed | 3.2 | | 0.390625 | 0.161 | 0.1709 | 174090 | (1) Latency time increases by 8 / f<sub>CLK</sub> (µs) when the analog input buffers are enabled. ## 7.3.8.2 Low-Latency Filter (Sinc) The low-latency filter is a cascaded-integrator-comb (CIC) topology with the main attribute of minimal delay (latency) as the input data propagates through the filter. The CIC filter is also known as a sinc filter because of the characteristic sinx/x (sinc) frequency response. The device offers the choice of four sinc filter configurations: sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1. These configurations provide trade-offs of acquisition time, noise performance, and line-cycle rejection. Latency time is measured from the time of device synchronization to the rising edge of FSYNC, at which time settled data are first available. The latency time is short compared to the wideband filter, making the filter useful for fast acquisition of dc signals. There is no need to discard data after synchronization because the data are settled. Detailed latency data for each sinc filter mode are given in Sinc4 Filter through Sinc3 + Sinc1 Filter sections. If the input signal changes while continuously converting, then the next several conversions are partially settled. The number of conversions required for fully settled data is determined by rounding the latency time value to the next whole number of conversion periods. 式 19 shows the general expression of the sinc-filter frequency response. For single-stage sinc filter options (for example, the single-stage sinc3 or sinc4 filter), the second stage is not used. $$|H_{(f)}| = \frac{\sin\left[\frac{A\pi f}{f_{MOD}}\right]}{A\sin\left[\frac{\pi f}{f_{MOD}}\right]} \cdot \frac{\sin\left[\frac{AB\pi f}{f_{MOD}}\right]}{B\sin\left[\frac{A\pi f}{f_{MOD}}\right]}$$ (19) ### where: - n = Stage 1 filter order (3 or 4) - f = Signal frequency - A = Stage 1 OSR - B = Stage 2 OSR - $f_{MOD} = f_{CLK} / 2$ #### 7.3.8.2.1 Sinc4 Filter The sinc4 filter performs averaging and decimation of the modulator data to produce data rates up to 1365.3kSPS in max-speed mode, 1066.6kSPS in high-speed mode, 533.3kSPS in mid-speed mode and 133.333kSPS in low-speed mode. Increasing the OSR value decreases the ADC data rate that reduces signal bandwidth and total noise resulting from increased data averaging and decimation. 表 7-3 lists the sinc4 filter characteristics. 表 7-3. Sinc4 Filter Characteristics | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | -3-dB FREQUENCY<br>(kHz) | LATENCY TIME (µs) <sup>(1)</sup> | |------------|---------------------------|--------|---------------------|--------------------------|----------------------------------| | Max speed | 32.768 | | 1365.3 | 310.2 | 3.9 | | High speed | 25.6 | 12 – | 1066.6 | 242.3 | 5.1 | | Mid speed | 12.8 | | 533.3 | 121.2 | 10.1 | | Low speed | 3.2 | | 133.33 | 30.3 | 40.5 | | Max speed | 32.768 | | 1024 | 232.7 | 4.9 | | High speed | 25.6 | 40 | 800 | 181.8 | 6.3 | | Mid speed | 12.8 | - 16 | 400 | 90.9 | 12.6 | | Low speed | 3.2 | | 100 | 22.7 | 50.5 | | Max speed | 32.768 | | 682.67 | 155.1 | 6.9 | | High speed | 25.6 | | 533.3 | 121.2 | 8.9 | | Mid speed | 12.8 | - 24 | 266.67 | 60.6 | 17.1 | | Low speed | 3.2 | | 66.67 | 15.1 | 70.8 | | Max speed | 32.768 | | 512 | 116.3 | 8.9 | | High speed | 25.6 | | 400 | 90.9 | 11.4 | | Mid speed | 12.8 | - 32 | 200 | 45.4 | 22.8 | | Low speed | 3.2 | | 50 | 11.4 | 91.4 | | Max speed | 32.768 | | 256 | 58.2 | 16.6 | | High speed | 25.6 | 1 | 200 | 45.4 | 21.3 | | Mid speed | 12.8 | - 64 | 100 | 22.7 | 42.6 | | Low speed | 3.2 | | 25 | 5.68 | 171 | | Max speed | 32.768 | | 128 | 29.1 | 32.3 | | High speed | 25.6 | 100 | 100 | 22.7 | 41.3 | | Mid speed | 12.8 | 128 | 50 | 11.4 | 82.6 | | Low speed | 3.2 | | 12.5 | 2.84 | 331 | | Max speed | 32.768 | | 64 | 14.5 | 63.6 | | High speed | 25.6 | 050 | 50 | 11.4 | 81.4 | | Mid speed | 12.8 | - 256 | 25 | 5.68 | 163 | | Low speed | 3.2 | | 6.25 | 1.42 | 651 | | Max speed | 32.768 | | 32 | 7.27 | 126 | | High speed | 25.6 | 540 | 25 | 5.68 | 162 | | Mid speed | 12.8 | 512 | 12.5 | 2.84 | 324 | | Low speed | 3.2 | | 3.125 | 0.710 | 1294 | | Max speed | 32.768 | | 16 | 3.64 | 251 | | High speed | 25.6 | 4004 | 12.5 | 2.84 | 321 | | Mid speed | 12.8 | - 1024 | 6.25 | 1.42 | 643 | | Low speed | 3.2 | 1 | 1.5625 | 0.355 | 2570 | 表 7-3. Sinc4 Filter Characteristics (続き) | (1)22/ | | | | | | | | | |------------|---------------------------|------|---------------------|--------------------------|----------------------------------|--|--|--| | MODE | f <sub>CLK</sub><br>(MHz) | OSR | DATA RATE<br>(kSPS) | –3-dB FREQUENCY<br>(kHz) | LATENCY TIME (µs) <sup>(1)</sup> | | | | | Max speed | 32.768 | | 8 | 1.82 | 501 | | | | | High speed | 25.6 | 2048 | 6.25 | 1.42 | 641 | | | | | Mid speed | 12.8 | 2046 | 3.125 | 0.710 | 1282 | | | | | Low speed | 3.2 | | 0.7813 | 0.178 | 5130 | | | | | Max speed | 32.768 | | 4 | 0.909 | 1001 | | | | | High speed | 25.6 | 4096 | 3.125 | 0.710 | 1281 | | | | | Mid speed | 12.8 | 4096 | 1.563 | 0.355 | 2562 | | | | | Low speed | 3.2 | | 0.391 | 0.089 | 10250 | | | | <sup>(1)</sup> Latency time increases by 8 / f<sub>CLK</sub> (µs) when the analog input buffers are enabled. Because the amount of data averaging is reduced for OSR values equal to 12, 16, and 24, full 24-bit output data resolution is not available. $\frac{1}{2}$ 7-4 summarizes the output data resolution for low OSR values. 表 7-4. Sinc4 Data Resolution | OSR | RESOLUTION (BITS) | |-----|-------------------| | 12 | 19 | | 16 | 20 | | 24 | 23 | | ≥32 | 24 | ## 7.3.8.2.2 Sinc4 + Sinc1 Cascade Filter The sinc4 + sinc1 filter is the cascade of the sinc4 filter and a sinc1 filters. The fixed OSR of the sinc4 stage (OSR = 32) multiplied by the OSR of the sinc1 stage determines the ADC output data rate. The sinc4 + sinc1 filter mode has shorter latency time than the single-stage sinc4 filter. $\frac{1}{2}$ 7-5 summarizes the sinc4 + sinc1 filter characteristics. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 57 ### 表 7-5. Sinc4 + Sinc1 Cascade Filter Characteristics | MODE | f <sub>CLK</sub><br>(MHz) | OSR<br>(A × B)(2) | DATA RATE<br>(kSPS) | -3dB FREQUENCY<br>(kHz) | LATENCY TIME<br>(µs) <sup>(1)</sup> | |------------|---------------------------|-------------------|---------------------|-------------------------|-------------------------------------| | Max speed | 32.768 | | 256 | 87.49 | 10.9 | | High speed | 25.6 | 64 | 200 | 68.35 | 13.9 | | Mid speed | 12.8 | (32 × 2) | 100 | 34.18 | 27.9 | | Low speed | 3.2 | 1 1 | 25 | 8.544 | 111 | | Max speed | 32.768 | | 128 | 52.44 | 14.8 | | High speed | 25.6 | 128 | 100 | 40.97 | 19.0 | | Mid speed | 12.8 | (32 × 4) | 50 | 20.49 | 37.9 | | Low speed | 3.2 | 1 1 | 12.5 | 5.121 | 152 | | Max speed | 32.768 | | 51.2 | 22.36 | 26.5 | | High speed | 25.6 | 320 | 40 | 17.47 | 34.0 | | Mid speed | 12.8 | (32 × 10) | 20 | 8.735 | 67.9 | | Low speed | 3.2 | 1 | 5 | 2.184 | 272 | | Max speed | 32.768 | | 25.6 | 11.28 | 46.0 | | High speed | 25.6 | 640 | 20 | 8.814 | 58.9 | | Mid speed | 12.8 | (32 × 20) | 10 | 4.407 | 118 | | Low speed | 3.2 | | 2.5 | 1.102 | 471 | | Max speed | 32.768 | | 12.8 | 5.658 | 85.1 | | High speed | 25.6 | 1280 | 10 | 4.420 | 109 | | Mid speed | 12.8 | (32 × 40) | 5 | 2.210 | 218 | | Low speed | 3.2 | | 1.25 | 0.552 | 871 | | Max speed | 32.768 | | 5.12 | 2.266 | 202 | | High speed | 25.6 | 3200 | 4 | 1.770 | 259 | | Mid speed | 12.8 | (32 × 100) | 2 | 0.885 | 517 | | Low speed | 3.2 | 1 | 0.5 | 0.221 | 2068 | | Max speed | 32.768 | | 2.56 | 1.133 | 398 | | High speed | 25.6 | 6400 | 2 | 0.885 | 509 | | Mid speed | 12.8 | (32 × 200) | 1 | 0.443 | 1018 | | Low speed | 3.2 | ] | 0.25 | 0.111 | 4075 | | Max speed | 32.768 | | 1.28 | 0.566 | 788 | | High speed | 25.6 | 12800 | 1 | 0.442 | 1008 | | Mid speed | 12.8 | (32 × 400) | 0.5 | 0.221 | 2017 | | Low speed | 3.2 | | 0.125 | 0.055 | 8069 | | Max speed | 32.768 | | 0.512 | 0.226 | 1960 | | High speed | 25.6 | 32000 | 0.4 | 0.177 | 2508 | | Mid speed | 12.8 | (32 × 1000) | 0.2 | 0.089 | 5018 | | Low speed | 3.2 | | 0.05 | 0.022 | 20070 | <sup>(1)</sup> Latency time increases by 8 / f<sub>CLK</sub> (µs) when the analog input buffers are enabled. $\boxtimes$ 7-20 illustrates the frequency response of the sinc4 + sinc1 filter for three OSR values. The combined frequency response is the overlaid response of the sinc4 and sinc1 filters. For low OSR values, the response profile is dominated by the roll-off of the sinc4 filter. Nulls in the frequency response occur at n · f<sub>DATA</sub>, n = 1, 2, 3, and so on. At the null frequencies, the filter has zero gain. <sup>(2)</sup> A = First stage OSR, B = Second stage OSR. 図 7-20. Sinc4 + Sinc1 Frequency Response #### 7.3.8.2.3 Sinc3 Filter The sinc3 filter mode is a single-stage filter. The sinc3 filter provides several data rate options including 400SPS, 60SPS, and 50SPS for line-cycle noise rejection. 10SPS is achieved by slowing the ADC clock to 10/50 x 3.2MHz = 0.64MHz in low-speed mode. Because of the large width of the frequency response notch, excellent line-frequency NMRR and CMRR is achieved. 表 7-6 summarizes the characteristics of the sinc3 filter. | | A 1-6. SHICS FILLER CHARACTERISTICS | | | | | | | |------------|-------------------------------------|-------|-----------|----------------|-----------------|-------------------------|-----------------------| | | | | DATA RATE | -3dB FREQUENCY | LATENCY<br>(ms) | NMRR AT FIRST NULL (dB) | | | MODE | f <sub>CLK</sub><br>(MHz) | OSR | (SPS) | (Hz) | | 2% CLOCK<br>TOLERANCE | 6% CLOCK<br>TOLERANCE | | Max speed | 32.768 | | 614.4 | 161.3 | 4.88 | 100 | 71 | | High speed | 25.6 | 26667 | 480 | 126 | 6.25 | | | | Mid speed | 12.8 | 20007 | 240 | 63.0 | 12.5 | | | | Low speed | 3.2 | | 60 | 15.7 | 50.0 | | | | Max speed | 32.768 | | 512 | 134 | 5.86 | | | | High speed | 25.6 | 32000 | 400 | 105 | 7.50 | 100 | 71 | | Mid speed | 12.8 | 32000 | 200 | 252 | 15 | | / 1 | | Low speed | 3.2 | | 50 | 13.1 | 60.0 | | | 表 7-6. Sinc3 Filter Characteristics $\boxtimes$ 7-21 shows the frequency response of the sinc3 filter (OSR = 32000). $\boxtimes$ 7-22 shows the detailed response in the region of 0.9 to 1.1 · $f_{IN}$ / $f_{DATA}$ . 図 7-22. Detail Sinc3 Frequency Response (OSR = 32000) #### 7.3.8.2.4 Sinc3 + Sinc1 Filter The sinc3 + sinc1 filter mode is the cascade of the sinc3 and a sinc1 filter. The OSR of the sinc3 stage is fixed (OSR = 32000) and the OSR of the sinc1 stage is programmable to 3 and 5. 表 7-7 summarizes the characteristics of the sinc3 + sinc1 filter. 表 7-7. Sinc3 + Sinc1 Filter Characteristics | | f <sub>CLK</sub> OSR DATA RATE -3dB FREQUENCY LATENCY | NMRR AT FIRST NULL (dB) | | | | | | |------------|-------------------------------------------------------|-------------------------|-------|------|------|-----------------------|-----------------------| | MODE | f <sub>CLK</sub><br>(MHz) | (A × B) <sup>(1)</sup> | (SPS) | (Hz) | (ms) | 2% CLOCK<br>TOLERANCE | 6% CLOCK<br>TOLERANCE | | Max speed | 32.768 | | 170 | 69 | 9.77 | | | | High speed | 25.6 | 96000 | 133.3 | 54 | 12.5 | 34 | 26 | | Mid speed | 12.8 | (32000 × 3) | 66.6 | 27 | 25 | 34 | 20 | | Low speed | 3.2 | | 16.7 | 6.7 | 100 | | | | Max speed | 32.768 | | 102 | 43.5 | 13.7 | | | | High speed | 25.6 | 160000 | 80 | 34 | 17.5 | 34 | 26 | | Mid speed | 12.8 | (32000 × 5) | 40 | 17 | 35 | 34 | 20 | | Low speed | 3.2 | | 10 | 4.2 | 140 | - | | <sup>(1)</sup> A = First stage OSR, B = Second stage OSR. $\boxtimes$ 7-23 shows the frequency response of the sinc3 + sinc1 filter. The frequency response exhibits the characteristic sinc filter response lobes and nulls. The nulls occur at $f_{DATA}$ and at multiples thereof. $\boxtimes$ 7-24 shows the detailed response in the region of 0.9 to 1.1 · $f_{IN}$ / $f_{DATA}$ . ### 7.4 Device Functional Modes #### 7.4.1 Reset The ADC performs an automatic reset at power-on. Manual reset is also performed by the RESET pin or by the SPI port. The control logic, digital filter, SPI, data port operation, and user registers are reset to default values. The hardware programming pins used to program the device are also re-scanned. Device reset is confirmed by the POR\_FLAG of the SPI STATUS register. See 🗵 5-7 for details when the ADC is available for operation after reset. #### 7.4.1.1 **RESET** Pin The RESET pin is an active-low input that resets the ADC. The RESET pin is a Schmitt-triggered input designed to reduce noise sensitivity. See 🗵 5-7 for RESET pin timing and for the start of SPI communications after reset. Because the ADC performs an automatic reset at power-on, a manual reset is not required. ### 7.4.1.2 Reset by SPI Register The device is reset through SPI operation by writing 01011000b to the CONTROL register. Reset takes effect at the end of the frame at the time $\overline{CS}$ is taken high. Writing any other value to the register does not result in device reset. ## 7.4.1.3 Reset by SPI Input Pattern The device is also reset through SPI by a special input pattern. The input pattern does not follow the input command format. To reset, input a *minimum* of 1024 consecutive ones, followed by taking $\overline{CS}$ high at which time reset occurs. $\boxtimes$ 7-25 shows the reset pattern. 図 7-25. SPI Reset Pattern ## 7.4.2 Idle and Standby Modes When conversions are stopped, the ADC has the option to idle the conversions or to enter standby mode. The mode is a global setting for all channels programmed by the STBY\_MODE bit of the GEN\_CFG2 register. In idle mode, the analog circuit is fully biased and operational, including sampling of the signal and voltage reference inputs. Only the digital filter is idle. When conversions are started, the digital filter is restarted to begin the conversion process. When conversions are stopped in standby mode, sampling of the signal and reference voltage stop to conserve power. When conversions are restarted, sampling of the signal and reference voltages resume. Exiting standby mode adds $24f_{CLK}$ cycles to the conversion latency time of the filter. ## 7.4.3 Power-Down Channels are individually powered down by the CHn\_PWDN bits of the respective CHn\_CFG2 configuration registers. The analog section of the channel is disabled and the output data are the last known data. In TDM mode, the slot position of a powered down channel is retained. When a channel is re-enabled, the conversions reset at the time of SPI register write. Resynchronize the ADC if required. If activating channels from all-channel power down, wait 300µs before synchronizing the channels. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 61 ## 7.4.4 Speed Modes Four programmable speed modes allow tradeoffs between data rate, noise performance and power consumption. 表 7-8 shows the maximum data rates (OSR at minimum value) and nominal clock frequencies. Operation in the reduced speed modes lowers the device power consumption at reduced bandwidth for applications not requiring large signal bandwidths. | 表 7-8. | <b>Data Rates</b> | and Clock | Frequencies | |--------|-------------------|-----------|-------------| |--------|-------------------|-----------|-------------| | MODE | CLOCK FREQUENCY (f <sub>CLK</sub> ) | f <sub>DATA</sub> WIDEBAND FILTER | f <sub>DATA</sub> LOW-LATENCY FILTER | |------------|-------------------------------------|-----------------------------------|--------------------------------------| | Max speed | 32.768MHz | 512kSPS | 1365.3kSPS | | High speed | 25.6MHz | 400kSPS | 1066.6kSPS | | Mid speed | 12.8MHz | 200kSPS | 533.3kSPS | | Low speed | 3.2MHz | 50kSPS | 133.3kSPS | The speed mode is programmed by the SPEED\_MODE[1:0] bits of the GEN\_CFG2 register. The speed mode selection is universal, applying to all channels. See the Recommended Operating Conditions for clock frequency tolerances. ## 7.4.5 Synchronization The ADC channels are synchronized by the START pin or by writing the START bit of the SPI CONTROL register. Synchronization aligns the conversion times of all ADC channels together. If controlling conversions through SPI (using the start/stop control mode), keep the START pin low to avoid contention with the pin. In SPI programing mode, writing to registers in the address range of 08h through 50h results in simultaneous restart of all channels. The restart causes loss of synchronization to the original START signal. Resynchronize the ADC channels if necessary. When using the internal clock divider with values > 1, ADC synchronization has uncertainty as to when the ADC channels are converting due to the unknown phase of the divided clock signal. However, the ADC channels remain synchronized together. To avoid synchronization uncertainty, use the divide by 1 option. After synchronization, the ADC waits for the digital filter to settle before providing output data. The wait time is equal to the filter latency (see the *Digital Filter* section for filter latency data). When OSR values of the channels are different, the device waits for the *slowest* data channel to settle before the frame-sync output signals start. In this case, the RPT\_DATA bit of the slower channel DP\_STATUS byte is set when the data are repeated during faster channel updates. The ADC has two modes for synchronization and control: *synchronized* and *start/stop* control modes, each with specific functionalities. In SPI programming mode, the mode is programmed by the START\_MODE[1:0] bits of the GEN\_CFG2 register. In hardware programming mode, the synchronized control mode is forced when the wideband filter mode is selected. The start/stop control mode is the forced when the low-latency filter mode is selected. The synchronized control mode is not available through SPI operation. ## 7.4.5.1 Synchronized Control Mode Synchronized control mode synchronizes the ADC channels on the rising edge of the START pin. Conversions continue whether START is high or low. Apply a single synchronizing pulse input or a continuous clock input to the START pin. As shown in $\boxtimes$ 7-26, synchronization occurs on the first START rising edge. If the time to the next START rising edge is an n multiple of the conversion period within a $\pm 1$ / $f_{CLK}$ window, the ADC does not resynchronize (n = 1, 2, 3, and so on). Resynchronization does not occur because the ADC conversion period is equal to the period of the START signal. Conversely, if the START signal period is *not* an n multiple of the conversion period within $\pm$ one $f_{CLK}$ cycle, the ADC channels resynchronize. There is no limit to the time period of the START signal. ☑ 7-26 shows the ADC resynchronizing when the period of START input is not equal to a single or multiples of the conversion period. As a result of the digital filter processing time, a time difference exists between the START signal that caused synchronization and the resulting FSYNC output signal. The time difference varies with the OSR value of the filter. 図 7-26. Synchronized Control Mode ### 7.4.5.2 Start/Stop Control Mode Start/stop control mode enables and disables conversions. All channels are synchronized (started) by taking the START pin high or by writing 1b to the START bit of the CONTROL register. The START bit is acknowledged when $\overline{CS}$ is taken high following the register write operation. The ADC continue conversions until stopped by taking the START pin low, or by writing 1b to the STOP bit. When stopped, conversions in progress complete and additional conversions are stopped. The final rising edge of the FSYNC clock signal is the last conversion data. To restart an ongoing conversion, pulse START low to high, or write 1b to the START bit a second time. To perform a one-shot conversion, briefly pulse START high, or write to the STOP bit soon after writing to the START bit. $\boxtimes$ 7-27 shows the START control and the FSYNC output signal. 図 7-27. Start/Stop Control Mode ### 7.4.6 Conversion-Start Delay Time A programmable delay time delays the start of the first conversion after synchronization. After the delay is used for the first conversion, following conversions are not delayed until synchronized again. The delay time allows for settling of external components. For example, providing time for signal switching through an external multiplexer. The delay is global to all ADC channels and adds to the conversion latency time. See the DELAY[2:0] bits of the GEN\_CFG1 register. ### 7.4.7 Calibration Offset and gain registers for each channel correct offset and gain errors. As shown in $\boxtimes$ 7-28, the 24-bit offset register value is subtracted from the conversion data before multiplication by the 24-bit gain register value. Data are rounded to the final resolution (16- or 24-bit) and clipped to +FS and -FS code values for the final output. 図 7-28. Calibration Block Diagram 式 20 shows how conversion data are calibrated: Final Output Data = (Data – $$CHn_OFS$$ ) × $CHn_GAN / 400000h$ (20) ## 7.4.7.1 Offset Calibration Registers The offset calibration value is a 24-bit word consisting of three registers coded in two's-complement format. The offset value is subtracted from the conversion data. The most-significant byte of the three registers is the low address. See the CHn Offset register for the register addresses of each channel. If the ADC is programmed for 16-bit data mode, the data are left-justified to the most-significant offset byte. The left-justification allows sub-LSB offset correction in 16-bit data mode. 表 7-9 shows example offset calibration values. | 表 7-9. OFFSET | Register Values | |---------------|-----------------| | | | | OFFSET REGISTER VALUE | OFFSET APPLIED | |-----------------------|----------------| | 000010h | -16LSB | | 000001h | -1LSB | | FFFFFFh | 1LSB | | FFFFF0h | 16LSB | ### 7.4.7.2 Gain Calibration Registers The gain calibration value is a 24-bit word consisting of three registers coded in straight-binary format and normalized to unity gain at 400000h. For example, to correct a gain error > 1, the gain calibration value is < 400000h. $\frac{1}{5}$ 7-10 shows example gain calibration values. The most-significant byte of the three registers is the low address. See the CHn\_Gain register for the gain register addresses of each channel. 表 7-10. GAIN Register Values | GAIN REGISTER VALUE | GAIN CORRECTION APPLIED | |---------------------|-------------------------| | 433333h | 1.05 | | 400000h | 1 | | 3CCCCCh | 0.95 | #### 7.4.7.3 Calibration Procedure The recommended calibration procedure is as follows: - 1. Preset the offset and gain calibration registers to 000000h and 400000h, respectively. - 2. Perform offset calibration by shorting the inputs using the input multiplexer. To include the offset error of the external amplifier stages, short the inputs of the system. Acquire conversion data from the channel and write the average value of the data to the offset calibration registers. Averaging the data reduces conversion noise to improve calibration accuracy. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated 3. Perform gain calibration by applying a calibration signal to the inputs. To include the gain error of the external amplifier stage, apply the signal to the system inputs. For standard input range mode, choose the calibration voltage to be less than the full-scale input range to avoid clipping the output code. Clipped output codes result in inaccurate calibration. For example, use a 3.9V calibration signal with $V_{REF}$ = 4.096V. If operating in extended input range mode, a calibration signal equal to $V_{REF}$ can be used. Acquire conversion data from the channel and average the results. Use $\npreceq$ 21 to calculate the gain calibration value. For example, the expected output code of a 3.9V calibration voltage using a 4.096V reference voltage is: $(3.9V / 4.096V) \cdot 7FFFFFh = 79E000h$ . ## 7.4.8 Data Averaging The ADC supports channel-to-channel averaging to create higher resolution data from the original channel data. Averaging occurs across channels in groups of two, four, or eight, as programmed by the AVG\_MODE[1:0] bits of the GEN\_CFG2 register. In typical use, the signal is applied in parallel to the channels to be averaged. When the noise between channels is uncorrelated, the dynamic range improvement in dB is $20 \times \log(\sqrt{n})$ , where n = number of channels averaged. Program the channels to the same data rate (OSR) in averaging mode. Averaging is performed after the offset, gain, and output code clip operations. Therefore, averaging is based on the final output data from each channel. If clipped data occurs for a channel, the clipped data also reflects in the averaged result. The MOD\_FLAG of the DP\_STATUS header is an OR of the original channel MOD\_FLAG status bits. 表 7-11 shows how the averaged data is assigned to the ADC channel number. The original channel data are not available. The averaged data is compatible in TDM and daisy-chain operation. | ASSIGNED CHANNEL | TWO-CHANNEL AVERAGING | FOUR-CHANNEL AVERAGING | EIGHT-CHANNEL AVERAGING | |------------------|---------------------------------|--------------------------------|--------------------------------| | CH0 | Average of CH0, CH1 | Average of CH0-CH3 | Average of CH0-CH7 (ADS127L18) | | CH1 | Average of CH2, CH3 | Average of CH4-CH7 (ADS127L18) | _ | | CH2 | Average of CH4, CH5 (ADS127L18) | _ | _ | | CH3 | Average of CH6, CH7 (ADS127L18) | _ | _ | 表 7-11. Data Averaging Modes ### 7.4.9 Diagnostics The device has several diagnostics to detect errors during ADC operation. ## 7.4.9.1 ERROR Pin and ERR\_FLAG Bit The $\overline{\text{ERROR}}$ pin is an open-drain digital output with an internal 100k $\Omega$ pull-up resistor that drives low to indicate an error. $\boxtimes$ 7-29 shows the $\overline{\text{ERROR}}$ pin block diagram. Use a stronger value pullup resistor if leakage current from the controller input causes an output-high voltage error. The $\overline{\text{ERROR}}$ pins from several devices can be tied together. Read the STATUS registers to determine the device that asserted the error. 図 7-29. ERROR pin An error is the logical OR of the seven SPI STATUS register bits. 表 7-12 shows the STATUS register bits that cause an error. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 65 ### 表 7-12. ERROR BITS | STATUS REGISTER BITS | BIT LOCATION | FUNCTION | |----------------------|--------------|----------------------------| | ALV_FLAG | STATUS[6] | Analog low-voltage flag | | POR_FLAG | STATUS[5] | Power-on reset flag | | SPI_ERR | STATUS[4] | SPI input CRC error | | REG_ERR | STATUS[3] | Register map CRC error | | ADC_ERR | STATUS[2] | Internal ADC error | | ADDR_ERR | STATUS[1] | SPI register address error | | SCLK_ERR | STATUS[0] | SCLK count error | ERROR is driven low at power-up due to automatic assertion of the ALV\_FLAG and POR\_FLAG flags. Although not required for device operation, write 1b to the SPI STATUS register to clear the power flags to allow indication of other errors. Other error bits are cleared by writing 1b after the error condition causing the error is removed. The ERR\_FLAG of the data port STATUS byte is the inversion of the ERROR pin. In hardware control mode, there is no access to the STATUS register, therefore an error is caused only by the ADC ERR bit. #### 7.4.9.2 SPI CRC The SPI CRC is an SPI error check code that detects transmission errors to and from the SPI port. A CRC byte is transmitted with the ADC input data from the host. A CRC byte is transmitted with the register data from the ADC. The SPI CRC error check is enabled by the SPI\_CRC\_EN bit of the GEN\_CFG3 register. The SPI CRC argument is two bytes. The CRC-In code is calculated over the two input command bytes. Any input bytes padded to the start of the frame are not included in the CRC calculation. The ADC checks the input command CRC code against an internal code calculated over the two received bytes. If the CRC codes do not match, the command is not executed and the SPI\_ERR bit is set in the STATUS byte. Further register write operations are blocked except to the STATUS register to allow clearing the SPI CRC error by writing 1b to the SPI\_ERR bit. Register read operations are not blocked unless an SPI\_CRC error is detected in the immediately preceding register read command frame. The CRC-Out code is calculated over the output register data byte and the STATUS byte. If STATUS is disabled, the byte is treated as zero for CRC-Out calculation purposes. The CRC value is the 8-bit remainder of a bitwise exclusive-OR (XOR) operation of the variable-length argument with the CRC polynomial. The 8-bit CRC is based on the CRC-8-ATM (HEC) polynomial: $X^8 + X^2 + X^1 + 1$ . The nine coefficients of the polynomial are: 1 00000111. The following procedure computes the CRC value: - 1. Left shift the initial data value by eight bits by appending 0s in the LSB, creating a new data value. - 2. Perform an initial XOR to the MSB of the new data value from step 1 with FFh. - 3. Align the MSB of the CRC polynomial to the left-most, logic 1 of the data. - 4. The bits of the data value not in alignment with the CRC polynomial drop down and append to the right of the new XOR result. XOR the data value with the aligned CRC polynomial. The XOR operation creates a new, shorter-length value. - 5. If the XOR result is less than or equal to the 8-bit CRC length, the procedure ends, yielding an 8-bit CRC code result. Otherwise, continue with the XOR operation at step 3 using the current XOR result. The number of loop iterations depend on the value of the initial data. ### 7.4.9.3 Register Map CRC The register map CRC detects changes to the register values. The CRC is a 16-bit value stored at register 05h (high byte) and register 06h (low byte). Calculate the CRC over the register address range 08h to 50h (for both ADS127L14 and ADS127L18) and write the value to the CRC registers. The ADC compares the CRC register value to an internal calculation. The REG\_ERR flag of the STATUS byte is set if the CRC register value is incorrect. Correct the CRC value, then write 1b to the REG\_ERR bit to clear the error. The REG\_CRC\_EN bit of the GEN\_CFG3 register enables the register CRC. The register map CRC uses a 16-bit polynomial based on the CRC-16-IBM polynomial: $X^{16} + X^{15} + X^2 + 1$ . The 17 coefficients are 1 10000000 00000101. #### 7.4.9.4 ADC Error The ADC performs continuous checks of the internal non-volatile memory. The ADC\_ERR flag of the STATUS register is set if an error is detected. Reset or power-cycle the ADC to clear the ADC ERR. ### 7.4.9.5 SPI Address Range Register access by the read and write commands is checked for valid address range. The valid address range is 00h to 50h for both ADS127L14 and ADS127L18 devices. The ADDR\_ERR bit is set in the STATUS register when the register address range is exceeded. Clear the error by writing 1b. Except for the STATUS register, register write operations are blocked if the flag is set. Address range checking is enabled by setting SPI\_ADDR\_EN = 1b in the GEN\_CFG3 register. ### 7.4.9.6 SCLK Counter An SCLK counter monitors the number of SCLKs in an SPI frame to be multiples of 8. The SCLK\_ERR flag of the STATUS register is set if the number of SCLKs is not a multiple of 8. Except for the STATUS register, register write operations are blocked until the flag is cleared by writing 1b to the bit. The SCLK counter is enabled by setting SCLK\_CNT\_EN = 1b of the GEN\_CFG3 register. ### 7.4.9.7 Clock Counter The ADC provides a clock counter to verify the internal clock frequency. CLK\_CNT is an 8-bit register operating in continuous rollover mode at a frequency = $f_{CLK}/32$ . To verify the clock frequency, read the register at known intervals and compare the difference of values to the expected value. The ADC must be in active conversion mode with a minimum SCLK frequency of $f_{CLK}/32$ to read the counter value. The counter is enabled by the CLK\_CNT\_EN bit of the GEN\_CFG3 register. When enabled, the counter value initializes to 00h. When disabled, the counter value is 00h. ## 7.4.9.8 Frame-Sync CRC The frame-sync CRC is an optional byte appended to the conversion data. The CRC is eight bits and is calculated over the data bytes and, if enabled, including the STATUS\_DP byte. The argument for the CRC calculation is 16 bits, 24 bits, or 32 bits. The number of bits to be used for the CRC depend on the mode. For the 16-bit data mode, the CRC covers two bytes. For the 24-bit data mode or the STATUS\_DP byte plus 16 bits of data, the CRC covers three bytes. For the STATUS\_DP byte plus 24 bits of data, the CRC covers three bytes. The CRC uses the same CRC-8 ATM polynomial as the SPI CRC. The DP\_CRC\_EN bit of the DP\_CFG1 register enables the CRC byte. #### 7.4.9.9 Self Test Each channel of the device provides offset error, gain error, noise, and CMRR test capability. The tests are accomplished by using the test modes of the input multiplexer and by external processing of the resulting data. See 表 7-1 for the test options. ## 7.4.10 Frame-Sync Data Port The frame-sync data port outputs conversion data. The port is a synchronous, read-only interface with FSYNC and DCLK output clock signals with a programmable number of data lanes for the DOUTx pins. The frame-sync signals are continuously operated except when stopped in the start/stop control mode. ☑ 7-30 shows the frame-sync pins. Pins 8 through 13 of the frame-sync port are multiplexed with GPIO pins. When enabled, the GPIO function takes priority over the frame-sync pins. Default operation is GPIO disabled. 図 7-30. ADS127L18 Frame-Sync Port Pins ☑ 7-31 shows the FSYNC, DCLK and DOUTx signals. (DIN and GPIO functions are subsequently removed from the pin names). New conversion data are synchronized on the FSYNC rising edges, where the data bits update on the DCLK falling edges. The data are shifted out continuously with no breaks between packets. The *dependent* fields shown in the figure are dependent on the time division multiplexing and the input bits from daisy-chain operation. 図 7-31. Frame-Sync Port Operation ## 7.4.10.1 Data Packet The data port provides the conversion data in the form of data packets. A data packet consists of a STATUS\_DP header byte, the channel data, and a CRC byte. The STATUS\_DP and CRC bytes are optional and correspond to the conversion data of each channel. Z 7-32 shows the full length, five-byte data packet, but is configurable to the minimum size, two-byte packet consisting of minimum 16-bit data. The STATUS\_DP header and CRC bytes of the packet are enabled by bits 7 and 6 of the DP CFG1 register. - A. STATUS DP and CRC bytes are optional. - B. The data field is two bytes (16-bit resolution) or three bytes (24-bit resolution). ### 図 7-32. Data Packet ## 7.4.10.2 Data Format Conversion data are coded in two's-complement format, MSB sign bit first, 16- or 24-bit resolution. The data resolution is selected by the DATA bit of the GEN\_CFG3 register. 表 7-13 lists the data scaling for the 24-bit data mode. Conversion data clips to positive and negative full-scale code values when the input signal exceeds the positive and negative full-scale range. 16-bit resolution mode rounds the data to the nearest 16-bit value. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated ## 表 7-13. Data Format | INPUT VOLTAGE, V <sub>IN</sub> (V) <sup>(1)</sup> | 24-BIT OUTPUT DATA(2) | | | |-----------------------------------------------------------------------|-----------------------|----------------|--| | INFOT VOLTAGE, VIN (V) | STANDARD RANGE | EXTENDED RANGE | | | 1.25 · k · V <sub>REF</sub> · (2 <sup>23</sup> – 1) / 2 <sup>23</sup> | 7FFFFFh | 7FFFFh | | | k · V <sub>REF</sub> · (2 <sup>23</sup> – 1) / 2 <sup>23</sup> | / | 666666h | | | k · V <sub>REF</sub> / 2 <sup>23</sup> | 000001h | 000001h | | | 0 | 000000h | 000000h | | | −k · V <sub>REF</sub> / 2 <sup>23</sup> | FFFFFFh | FFFFFFh | | | −k · V <sub>REF</sub> | 800000h | 99999Ah | | | –1.25 · k · V <sub>REF</sub> | | 800000h | | - (1) k = 1 or 2 depending on the 1x or 2x input range option. - (2) Ideal output data, excluding offset, gain, linearity, and noise errors. Reduced data resolution occurs with 12, 16, and 24 OSR values. ## 7.4.10.3 STATUS\_DP Header Byte STATUS\_DP is an optional header byte prefixed to the conversion data. STATUS\_DP indicates the channel number of the data as well as status indicators. 図 7-33 and 表 7-14 show the field descriptions. The STATUS\_DP header is enabled by setting the DP\_STAT\_EN bit of the DP\_CFG1 register. ## 図 7-33. STATUS\_DP Header | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|------|---|------------|---| | PWR_FLAG | ERR_FLAG | MOD_FLAG | RPT_DATA | PWDN | | CH_ID[2:0] | | ## 表 7-14. STATUS\_DP Header Field Descriptions | Bit | Field | Description | | | | | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | PWR_FLAG | Power flag. This flag is the OR of the ALV_FLAG and POR_FLAG from the SPI STATUS register, which indicates device power-up. If desired, clear the PWR_FLAG by clearing ALV_FLAG and POR_FLAG. Clearing the PWR_FLAG is not necessary for device operation. This bit is always 0b in hardware programming mode. 0b = No power supply event from flag last cleared 1b = Power-supply event | | | | | | 6 | ERR_FLAG | Error flag. This bit is the inversion of the ERROR pin output. This bit is always 0b in hardware programming mode. See the <i>Error Pin</i> section for more details. 0b = No error 1b = Error | | | | | | 5 | MOD_FLAG | Modulator saturation flag. This bit indicates modulator saturation during the conversion cycle. The flag is updated at the completion of each conversion. 0b = No modulator saturation 1b = Modulator saturation | | | | | | 4 | RPT_DATA | Repeat data flag. This bit indicates whether data are new or repeated. Repeated data are caused by different data rates between channels with slower channels repeating the original data between updates of faster channels. Repeated data are also caused by the repeatdata mode, programmed by the DP_DAISY bit of the DP_CFG1 register. This bit is always 0b in hardware programming mode. 0b = Data are new 1b = Data are repeated | | | | | | 3 | PWDN | Power down flag. This bit indicates power down or standby mode. 0b = Channel in power down or standby mode 1b = Normal operation | | | | | ## 表 7-14. STATUS DP Header Field Descriptions (続き) | Bit | Field | Description | |-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | CH_ID[2:0] | Channel identification number. These bits show the channel number corresponding to the data. 000b = Channel 0 001b = Channel 1 010b = Channel 2 011b = Channel 3 100b = Channel 4 (ADS127L18 only) 101b = Channel 5 (ADS127L18 only) | | | | 110b = Channel 6 (ADS127L18 only)<br>111b = Channel 7 (ADS127L18 only) | #### 7.4.10.4 FSYNC Pin The FSYNC pin is the word clock signal of the frame-sync port. FSYNC transitions high to indicate the beginning of new channel data. The FSYNC clock frequency is $f_{DATA}$ . If the channels are programmed to different data rates, the FSYNC frequency is the fastest data channel. #### 7.4.10.5 DCLK Pin The DCLK pin is the frame-sync port bit-clock output signal that shifts out conversion data from the DOUTx pins. Data are updated on the falling DCLK edge and are read on the rising DCLK edge. The DCLK frequency is derived from the clock input signal by a programmable divider. See the *Clock Operation* section for details of the CLK and DCLK dividers. The DCLK signal frequency must be sufficient to transmit the data in one conversion period, otherwise data are lost. $\stackrel{>}{\lesssim}$ 22 shows how to calculate the minimum DCLK frequency. $$f_{DCLK} \ge f_{DATA} \cdot TDM \text{ ratio } \cdot Data \text{ Packet Size}$$ (22) #### where: - f<sub>DATA</sub> = Data rate (Hz). - TDM ratio = 1: eight data lanes, 2: four data lanes, 4: two data lanes, 8: one data lane. - Data packet = Number of bits in a channel data packet (16, 24, 32 or 40 bits). For example, with $f_{DATA}$ = 200kSPS, TDM ratio = 2 (four data lanes), and 40-bit data packet, the minimum DCLK frequency = 200kHz · 2 · 40 = 16MHz. DCLK can be higher than the required minimum in which case the extra bits occurring after the data packet bits are ignored. When operating devices in daisy-chain mode, the TDM ratio in the f<sub>DCLK</sub> equation is multiplied by the number of devices in the chain. 表 7-15 shows additional examples of CLK and DCLK frequencies. Use the DCLK and CLK dividers to provide the required ADC and DCLK clock frequencies based on the speed mode, data rate, TDM factor and packet size. 表 7-15. DCLK Frequency Examples | SPEED<br>MODE | DATA<br>RATE<br>(kSPS) | TDM RATIO | PACKET<br>SIZE | DCLK<br>MIN<br>(MHz) | CLKIN<br>INPUT<br>(MHZ) | CLK<br>DIVIDER (1) | ADC CLOCK<br>(MHz) | DCLK<br>DIVIDER <sup>(1)</sup> | DCLK<br>ACTUAL<br>(MHz) | |---------------|------------------------|-----------|----------------|----------------------|-------------------------|--------------------|--------------------|--------------------------------|-------------------------| | Max | 1365.3 | 2 | 24 | 65.536 | 65.536 | 2 | 32.768 | 1 | 65.536 | | Max | 512 | 1 | 24 | 12.288 | 32.768 | 1 | 32.768 | 2 | 16.384 | | Max | 512 | 4 | 24 | 49.152 | 65.536 | 2 | 32.768 | 1 | 65.536 | | High | 400 | 4 | 24 | 38.400 | 51.200 | 2 | 25.600 | 1 | 51.200 | | Mid | 200 | 4 | 40 | 32.000 | 38.400 | 3 | 12.800 | 1 | 38.400 | | Low | 50 | 8 | 40 | 16.000 | 25.600 | 8 | 3.200 | 1 | 25.600 | (1) Daisy chain operation requires the CLK and DCLK dividers are programmed to the divide by 1 option. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated #### **7.4.10.6 DOUTx Pins** DOUTx are the data output pins of the frame-sync port. Output data are updated on the DCLK falling edges and latched by the host on the rising edges. The number of DOUTx pins providing channel data is programmed by the DP\_TDM[1:0] bits of the DP\_CFG1 register. Inactive DOUTx pins are available as GPIO or as daisy-chain input pins (DIN) to input data from another device. #### 7.4.10.7 DINx Pins The DINx pins are the frame-sync port digital inputs that receive data from another device for daisy-chain operation. The number of DOUTx pins (or data lanes) is programmed by the DP\_TDM[1:0] bits of the DP\_CFG1 register. Depending on the level of DP\_TDM[1:0] programming, unused DOUTx pins automatically change state to DINx input pins. The exception is the DOUT1 pin which remains as an output. If daisy-chain mode is not used, tie the DINx pins to ground or use pull-down resistors. Do not let the DINx pins float. ## 7.4.10.8 Time Division Multiplexing Time division multiplexing (TDM) mode serializes channel data into the data lanes. The number of data lanes are programmable to 1, 2, 4 or 8 for ADS127L18 and 1, 2 or 4 for the ADS127L14. When the number of data lanes is less than the number of channels, the device packs data in TDM mode. The DP\_TDM[1:0] bits of the DP\_CFG1 register programs the number of data lanes. The general characteristics of the data lanes are listed below. - If the number data lanes are less than eight (ADS127L18) or less than four (ADS127L18), the unused DOUT pins become data inputs to support daisy chaining. The exception is DOUT1 which remains a driven output. - The DINx pin numbers correlate to the DOUTx pin numbers for daisy chaining. The data inputs must either be tied low (or high as desired), or driven by a daisy chain device. - When a channel is powered down, the data slot occupies the same position with frozen data. The channel ID bits of the STATUS byte remain active. - When channels are powered down, the DOUTx pins of the data lanes remain as outputs. ☑ 7-34 shows the one data-lane option for the ADS127L18. DOUT2 through DOUT7 become unused inputs which must not be allowed to float. Apply daisy-chain data to the DIN0 pin. If unused, tie the pin to ground. 図 7-34. DP\_TDM[1:0] = 00b, One Data Lane (ADS127L18) ☑ 7-35 shows the two data-lane option for the ADS127L18 and the one data-lane option for the ADS127L14. DOUT2 through DOUT7 (ADS127L18) and DOUT2, DOUT3 (ADS127L14) become unused inputs which must not be allowed to float. Apply daisy-chain data to the DIN0 pin (ADS127L14) and to DIN0, DIN1 (ADS127L18). If unused, tie the pins to ground. 図 7-35. DP\_TDM[1:0] = 01b, Two Data Lanes (ADS127L18) or One Data Lane (ADS127L14) ☑ 7-36 shows the four data-lane option for the ADS127L18 and the two data-lane option for the ADS127L14. DOUT4 through DOUT7 (ADS127L18) become unused inputs which must not be allowed to float. Apply daisy-chain data to DIN0, DIN1 (ADS127L14) and DIN0 through DIN3 (ADS127L18). If unused, tie to ground. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 7-36. DP\_TDM[1:0] = 10b, Four Data Lanes (ADS127L18) or Two Data Lanes (ADS127L14) ☑ 7-37 shows the eight data-lane option for the ADS127L18 and four data-lane option for the ADS127L14. DOUT4 through DOUT7 are not available for the ADS127L14. Daisy chaining is not possible for this mode. 図 7-37. DP\_TDM[1:0] = 11b, Eight Data Lanes (ADS127L18) or Four Data Lanes (ADS127L14) ## 7.4.10.9 Daisy Chain The device supports daisy-chaining of the frame-sync ports to reduce the number of data lanes when multiple devices are used. For daisy-chaining, connect the DOUTx pins to the DINx pins of the following devices. Data appearing on the following devices DINx pins are shifted in and append to the data on DOUTx. The DP\_DAISY bit of the DP\_CFG1 register programs the DINx pins to receive data for daisy-chaining. If disabled, daisy-chain input data are ignored and original data of each device are repeated. There is no limit to the number of daisy-chained devices, provided the OSR and packet size are considered so all data are output within a conversion period, otherwise data are lost. See the DCLK Pin section for details of DCLK. The general requirements for devices in daisy-chain operation are as follows: - The ADC clock and DCLK frequencies are the same. - DCLK\_DIV[1:0] and CLK\_DIV[2:0] are programmed to the divide-by-1 values. - External clock operation. - DP TDM[1:0] (TDM mode) is programmed the same for all devices in the chain. - · Devices are synchronized together. ☑ 7-38 shows a daisy-chain connection of two ADS127L18 devices using one data lane for 16 channels of data (DP\_TDM[1:0] = 00b). In this TDM mode, the DOUT[7:4] pins default to DIN[3:0] data inputs. Because DOUT2 and DOUT3 also become unused inputs, external pull-down resistors are used to prevent the inputs from floating. DOUT1 is an unconnected output. Because of the amount of data required to be shifted out within a data period, the minimum value OSR is 256 to operate with 32-bit data packets. 図 7-38. One-Lane Daisy Chain 7-39 shows the data format of the one data-lane connection. 図 7-39. One-Lane Daisy Chain Data ☑ 7-40 shows a daisy-chain connection of two ADS127L18 devices using four data lanes for 16 channels of data (DP\_TDM[1:0] = 10b). An alternative approach is to operate the devices in parallel in two data-lane mode yielding the same number of data lanes, but with a different data format. 図 7-40. Four-Lane Daisy Chain 図 7-41. Four-Lane Daisy Chain Data Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### **7.4.10.10 DOUTx Timing** The timing of the DOUTx pins is programmable to help meet external requirements. DOUTx is delayed or advanced relative to the FSYNC and DCLK signals over a ±6ns range with an approximate bit weight = 0.3ns, as shown in the $\boxed{2}$ 7-42. The timing between the FSYNC and DCLK signals is fixed. The DOUT\_DLY[4:0] bits of the DP CFG2 register programs the DOUTx timing. 図 7-42. DOUT Timing Adjustment #### 7.5 Programming The device has two interfaces: frame-sync and SPI. The frame-sync interface provides the conversion data and the SPI interface is used to configure the device. The device is also programmed by hardware device pins to replace SPI programming. The MODE pin selects between hardware programming or SPI programming mode. The MODE pin is read at power-up and after reset to determine the programming mode. See the *Hardware Programming* section for details. See the *SPI Programming* section for SPI programming details. #### 7.5.1 Hardware Programming In the hardware programming mode, the device is programmed by strapping the pins to IOVDD, DGND or floated, but also can be tied to a controller I/O to change ADC configuration as needed. Hardware programming is selected by floating or grounding the MODE pin, in which SPI programing is disabled. $\boxtimes$ 7-43 and $\gtrapprox$ 7-16 show the hardware pins and the pin functionality. Not all device options are available in hardware mode. See the SPI Programming section for details of SPI programming. 図 7-43. Hardware Programming Mode ### 表 7-16. Hardware Programming Pins | PIN | NO. | DESCRIPTION | STATE <sup>(1)</sup> | | FUNCTION | | | |----------------------|-----|----------------------------------|----------------------|---------------------------------------------------------------------------------------|----------------------------------|-------------------------|--| | | | 0.51 | 0 | Hardware programming, | all buffers ON | | | | MODE | 54 | SPI or hardware programming mode | 1 | SPI programming | | | | | | | | F | Hardware programming, all buffers OFF | | | | | | | | 0 | Low-speed mode | | | | | CS/SPEED | 55 | Speed mode | 1 | Max-speed mode | | | | | | | | F | Mid-speed mode | | | | | | | Filter type | 0 | Wideband filter | | | | | SCLK/FLTR | 56 | | 1 | Low-latency sinc4 filter | | | | | | | | F | Low-latency sinc4 + sinc2 | 1 filter | | | | | | | OSR1/<br>OSR0 | WIDEBAND FILTER | SINC4 FILTER | SINC4 + SINC1<br>FILTER | | | | | Filter OSR | 00 | 32 | 12 | 64 | | | | | | 01 | 64 | 16 | 128 | | | | | | 0F | 128 | 24 | 320 | | | SDO/OSR1<br>SDI/OSR0 | 2,1 | | 10 | 256 | 32 | 640 | | | 3DI/O3RU | | | 11 | 512 | 64 | 1280 | | | | | | 1F | 1024 | 128 | 3200 | | | | | | F0 | 2048 | 256 | 6400 | | | | | | F1 | 4096 | 1024 | 12800 | | | | | | FF | 4096 | 4096 | 32000 | | | | | | 0 | No TDM, four or eight da | ta lanes (all DOUT <i>x</i> pins | are used) | | | GPIO0/TDM | 3 | Data port TDM | 1 | ADS127L18: one data lar | ne (DOUT0 pin) | | | | | | port | F | ADS127L14: one data lane (DOUT0 pin) ADS127L18: two data lanes (DOUT0 and DOUT1 pins) | | | | | | | | 0 | 24 data bits (only) | | | | | GPIO1/HDR | 4 | Data-port header | 1 | STATUS header byte + 2 | 4 data bits | | | | | | | F | STATUS header byte + 2 | 4 data bits + CRC byte | | | | | | | | | | | | #### 1. F = float state. The device reads the pins at power-up and at device reset by applying pulses through a weak driver ( $Z_{OUT} = 25k\Omega$ ). Make sure the pin levels are established prior to power-up or reset. If a floating condition is detected, the device drives the pin low to prevent the pin from floating during normal operation. After the pins are read, changes to the pins are not acknowledged until the next power up or reset cycle. Because the device applies pulses to read the pins, the float-state condition limits the external pin capacitance and external leakage current. The logic 1 and 0 input conditions also limits the maximum pull-up and pull-down resistors. Z 7-44 shows the electrical limits for each state. For proper pin mode detection, do not tie together floating inputs of other devices. 図 7-44. Hardware Programming Pin Conditions Programming options not available in the hardware mode assume the SPI register default values. See the *Register Map* section for the default values. 表 7-17 shows the exceptions to the SPI defaults. 表 7-17. Hardware Programming Default | FUNCTION | HARDWARE MODE DEFAULT | |-----------------|-----------------------| | Clock mode | External clock | | Reference range | High reference range | | VCM output | Enabled | #### 7.5.2 SPI Programming SPI Programming is selected by tying the MODE pin to IOVDD. In SPI mode, the hardware mode is disabled and the device is programmed by writing to the SPI registers. 🗵 7-45 shows the SPI pins. 図 7-45. SPI Pins The SPI consists of four signals: $\overline{CS}$ , SCLK, SDI, and SDO (hardware pin functions are subsequently removed from the pin names). The interface operates in a passive mode where SCLK is an input to the device, driven by the host. The interface is compatible to SPI mode 1 (CPOL = 0 and CPHA = 1). In SPI mode 1, SCLK idles low, and data are updated on SCLK rising edges and read on SCLK falling edges. The interface supports full-duplex operation, meaning input data and output data are transmitted simultaneously. An optional 8-bit CRC value validates data transmission between the host and the device. A 16-bit CRC register value detects register map changes after the initial register data are loaded. #### 7.5.2.1 Chip Select (CS) $\overline{\text{CS}}$ is an active-low input that enables the SPI for communication. Communication is started by taking $\overline{\text{CS}}$ low and is ended by taking $\overline{\text{CS}}$ high. When $\overline{\text{CS}}$ is taken high, the device ends communication by interpreting the last 16 bits of input data (24 bits in CRC mode). The device interprets the last bits regardless of the number of bits shifted in. When $\overline{\text{CS}}$ is high, the SPI interface resets, commands are blocked, and the SDO pin enters a high-impedance state. #### 7.5.2.2 Serial Clock (SCLK) SCLK is the serial clock input that shifts register data into and out of the ADC. Output data update on the SCLK rising edge and input data are latched on the SCLK falling edge. SCLK is a Schmitt-triggered input designed to increase noise immunity. Even though SCLK is noise resistant, keep SCLK as noise-free as possible to avoid unintentional SCLK transitions. Avoid ringing and overshoot on the SCLK input. A series termination resistor placed at the SCLK driver often reduces ringing. ## 7.5.2.3 Serial Data Input (SDI) SDI is the SPI data input. SDI is used to input data to the device. Data are latched on the SCLK falling edge. Idle SDI high or low when not active. #### 7.5.2.4 Serial Data Output (SDO) SDO is the SPI data output. Output data from the ADC are updated on the SCLK rising edge. The SDO pin is tristate when $\overline{\text{CS}}$ is high. #### 7.5.3 SPI Frame Communication through the SPI is based on the concept of frames. A frame is started by taking $\overline{CS}$ low and is ended by taking $\overline{CS}$ high. When $\overline{CS}$ is taken high, the device interprets the last 16 or 24 bits of data (depending on configuration), regardless of the amount of data shifted in. #### 7.5.4 Commands Commands are used to read and write register data to configure and control the device. Commands are two bytes long (plus an optional CRC byte). The *Register Map* is a series of 8-bit registers, accessible by read and write operations, one register access at a time. When SPI CRC is enabled, the device computes the CRC input value of the two bytes preceding the CRC byte to verify the command. 表 7-18 shows the command format. | 表 | 7_1 | R | Co | mm | an | de | |-----------|--------------|----|--------------|----|----|----| | <b>3X</b> | <i>,</i> – , | Ο. | $\mathbf{v}$ | | ан | uэ | | COMMAND | BYTE1 | BYTE2 | BYTE 3 (Optional CRC Mode) | |----------------|------------------------------|---------------|----------------------------| | Read register | 00h + register address [6:0] | Don't care | CRC of byte 1 and byte 2 | | Write register | 80h + register address [6:0] | Register data | CRC of byte 1 and byte 2 | There is a special input bit pattern that directly resets the ADC. See the *Reset by SPI Input Pattern* section for details. 表 7-19 summarizes the input and output byte sequence for read and write commands corresponding to the STATUS and CRC options. STATUS and CRC are enabled by setting the respective bits in the GEN\_CFG3 register. The communication frame size is 2 or 3 bytes depending if CRC is enabled. 表 7-19. SPI Frame Size | FRAME SIZE | STATUS | CRC | INPUT BYTE SEQUENCE | OUTPUT BYTE SEQUENCE(1) | |------------|--------|-----|-------------------------------------|-------------------------------------------------------------------------| | 2 hydaa | no | no | Write Command: Command + Data | Write Command: ECHO + 0<br>Read Command: Data + 0 | | 2 bytes | yes | no | Read Command: Command + 0 | Write Command: ECHO + STATUS<br>Read Command: Data + STATUS | | 2 hydaa | no | yes | Write Command: Command + Data + CRC | Write Command: ECHO+ 0 + CRC<br>Read Command: Data + 0 + CRC | | 3 bytes | yes | yes | Read Command: Command + 0 + CRC | Write Command: ECHO + STATUS + CRC<br>Read Command: Data + STATUS + CRC | <sup>(1)</sup> ECHO is the previous frame register-data byte of the write command echoed to the next frame #### 7.5.4.1 Write Register Command The write register command writes register data. The write register operation is performed in one frame. The first byte of the command is the base value (80h) added to the 7-bit register address. The second byte of the command is the register data. When the address verification is enabled when out of range address occurs, the write operation is rejected and the ADDR\_ERR flag is set in the STATUS byte. The register data format is MSB first. ☑ 7-46 shows an example of writing register data with STATUS and CRC disabled, resulting in a two-byte command operation. If the previous operation was a write register command, the first output byte is the echo of the previously written register data. Otherwise, the first output byte is the register data from the register read operation. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 77 図 7-46. Write Register Data (STATUS and CRC Disabled) ☑ 7-47 shows an example of a write register operation with STATUS and CRC enabled. The frame is three bytes long because CRC is enabled. If the previous operation was a write register command, the first output byte is the echo of the previously written register data. If a CRC or out-of-range address error occurred in the previous frame, the write operation is rejected. The echo byte is then inverted, and the SPI\_FLAG bit is set in the STATUS byte. Further register write operations are blocked until the SPI\_FLAG is reset by writing 1b to clear. If the previous operation is a register read, the first output byte is the register data. 図 7-47. Write Register Data (STATUS and CRC Enabled) #### 7.5.4.2 Read Register Command The read register command reads register data. The command follows an off-frame protocol where the read command is sent in one frame and the ADC responds with register data in the next frame. The first byte of the command is 00h plus the 7-bit register address. The second byte is unused. The response to a register address outside the valid range is 00h and if the SPI address range verification is enabled, the ADDR\_ERR flag is set in the STATUS byte. The register data format is MSB first. Full duplex operation is possible by shifting in the next command while reading the current register data. $\boxtimes$ 7-48 shows an example of reading register data with the STATUS and CRC bytes disabled. Frame 1 is the command frame and frame 2 is the data response frame. The frames are delimited by taking $\overline{CS}$ high. In this example, the length of the response frame is two bytes long because CRC is disabled. Optionally, short-cycle the response frame after the register data is read by taking $\overline{CS}$ high. A read from an invalid register returns zero for register data. 図 7-48. Read Register Data (STATUS and CRC Disabled) ☑ 7-49 shows an example of reading register data with STATUS and CRC enabled. The length of the frames are three bytes because CRC is enabled. The value of the second command byte is arbitrary, but is used with the first command byte to determine the *CRC In* value. The register data byte and the STATUS byte determine the *CRC Out* value. If a CRC error occurred during the register read command, the SPI\_ERR flag is set in STATUS. If an out-of-range address error occurred during the register read command, the register response data (Reg data) is zero and the ADDR\_ERR flag is set in STATUS. In both cases, future reads are processed regardless whether error flags set or cleared. 図 7-49. Read Register Data (STATUS and CRC Enabled) ### 7.5.5 SPI Daisy-Chain The SPI supports daisy-chaining to connect multiple devices. For daisy-chain operation, connect the SDO pins to the SDI pins of the following devices. There is no special programming required, simply apply additional shift clocks to extend the frame length to access all devices in the chain. To input data, first shift in the data intended for the last device in the chain. The devices interpret the last two or three bytes of data prior to taking $\overline{CS}$ high (three bytes if CRC is enabled). Data is shifted out from the last device in the chain followed by data from the first device in the chain. ☑ 7-50 shows a two-device, daisy-chain connection and ☑ 7-51 shows the data format for a register write commands for each device. The *Data Out* line of the controller connects to ADC (1) SDI and ADC (2) SDO connects to the *Data In* line of the controller. ADC (1) input data is shifted out on SDO to drive the ADC (2) SDI. The shift operation continues until the last device in the chain is reached. The SPI frame ends when $\overline{CS}$ is taken high, at which time the data shifted in to each device are interpreted. The second frame shifts out the register data from both devices through the ADC (2) SDO pin. 図 7-50. SPI Daisy-Chain 図 7-51. SPI Daisy-Chain Register Write Data Format ## 8 Register Map 表 8-1 lists the register memory map of the ADS127L14 and ADS127L18. Memory addresses 02h to 10h are common programming to all device channels. Addresses 11h through 30h apply to device channels 0 through 3. Addresses 31h through 50h apply to device channels 4 through 7. Unlisted register addresses are not to be written to. 表 8-1. Register Map Summary | | | | | | Register ivi | | | | | | |---------|--------------|-------|-------------------|---------------------|---------------|-------------|--------------|---------------|--------------|------------| | Address | Register | Reset | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 00h | DEV_ID | xxh | | | | DEV_ | _ID[7:0] | | | | | 01h | REV_ID | xxh | | | | REV_ | _ID[7:0] | | | | | 02h | STATUS | 60h | RESERVED | ALV_FLAG | POR_FLAG | SPI_ERR | REG_ERR | ADC_ERR | ADDR_ERR | SCLK_ERR | | 03h | CLK_CNT | 00h | | | | CLK_C | CNT[7:0] | | | | | 04h | GPIO_RD | 00h | | | | GPIO_ | _RD[7:0] | | | | | 05h | CRC_MSB | 00h | | | | CRC_M | MSB[7:0] | | | | | 06h | CRC_LSB | 00h | | | | CRC_I | LSB[7:0] | | | | | 07h | CONTROL | 00h | | | RESE | T[5:0] | | | START | STOP | | 08h | GEN_CFG1 | 00h | RESE | RVED | | DELAY[2:0] | | VCM | REFP_BUF | REF_RNG | | 09h | GEN_CFG2 | 04h | AVG_M | ODE[1:0] | RESERVED | START_I | MODE[1:0] | SPEED_N | MODE[1:0] | STBY_MODE | | 0Ah | GEN_CFG3 | 80h | OUT_DRV | DATA | CLK_CNT_EN | SPI_STAT_EN | SPI_ADDR_EN | SCLK_CNT_EN | SPI_CRC_EN | REG_CRC_EN | | 0Bh | DP_CFG1 | 20h | DP_CRC_EN | DP_STAT_EN | DP_T | DM[1:0] | RESE | RVED | DP_DAISY | RESERVED | | 0Ch | DP_CFG2 | 00h | RESERVED | DCLK_ | DIV[1:0] | | | DOUT_DLY[4:0] | | | | 0Dh | CLK_CFG | 00h | | RESE | RVED | | CLK_SEL | | CLK_DIV[2:0] | | | 0Eh | GPIO_WR | 00h | | | | GPIO_ | WR[7:0] | | | | | 0Fh | GPIO_DIR | 00h | | | | GPIO_ | DIR[7:0] | | | | | 10h | GPIO_EN | 00h | | | | GPIO_ | _EN[7:0] | | | | | 11h | CH0 CFG1 | 00h | RESERVED | | CH0_MUX[2:0] | | CH0_INP_RNG | CH0_EX_RNG | CH0_BUFN | CH0 BUFP | | 12h | CH0_CFG2 | 00h | RESE | RVED | CH0_PWDN | | | CH0_FLTR[4:0] | _ | _ | | 13h | CH0_OFS_MSB | 00h | | CH0 OFFSET MSB[7:0] | | | | | | | | 14h | CH0_OFS_MID | 00h | | CHO_OFFSET_MID[7:0] | | | | | | | | 15h | CH0_OFS_LSB | 00h | | | | | ET_LSB[7:0] | | | | | 16h | CH0_GAN_MSB | 40h | | | | | N_MSB[7:0] | | | | | 17h | CH0_GAN_MID | 00h | | | | | N_MID[7:0] | | | | | 18h | CH0_GAN_LSB | 00h | | | | | N_LSB[7:0] | | | | | 19h | CH1_CFG1 | 00h | RESERVED | | CH1_MUX[2:0] | | CH1_INP_RNG | CH1_EX_RNG | CH1_BUFN | CH1_BUFP | | 1Ah | CH1_CFG2 | 00h | | RVED | CH1_PWDN | | | CH1_FLTR[4:0] | 0.11_20111 | 050 | | 1Bh | CH1_OFS_MSB | 00h | 1,202 | | | CH1 OFFS | ET_MSB[7:0] | 0 2() | | | | 1Ch | CH1_OFS_MID | 00h | | | | | SET_MID[7:0] | | | | | 1Dh | CH1_OFS_LSB | 00h | | | | | SET_LSB[7:0] | | | | | 1Eh | CH1_GAN_MSB | 40h | | | | | N_MSB[7:0] | | | | | 1Fh | CH1_GAN_MID | 00h | | | | | N_MID[7:0] | | | | | | CH1_GAN_IVID | | | | | | | | | | | 20h | | 00h | DECED/ED | 1 | OLIO MUNICOOL | CH1_GAI | N_LSB[7:0] | OLIO EV DNO | OLIO BLIEN | OLIO BUED | | 21h | CH2_CFG1 | 00h | RESERVED | DVED. | CH2_MUX[2:0] | | CH2_INP_RNG | | CH2_BUFN | CH2_BUFP | | 22h | CH2_CFG2 | 00h | RESE | ERVED | CH2_PWDN | 0110 0550 | ET MODIZIO | CH2_FLTR[4:0] | | | | 23h | CH2_OFS_MSB | 00h | | | | | ET_MSB[7:0] | | | | | 24h | CH0_OFS_MID | 00h | | | | | SET_MID[7:0] | | | | | 25h | CH2_OFS_LSB | 00h | | | | | ET_LSB[7:0] | | | | | 26h | CH2_GAN_MSB | 40h | CH2_GAIN_MSB[7:0] | | | | | | | | | 27h | CH2_GAN_MID | 00h | CH2_GAIN_MID[7:0] | | | | | | | | | 28h | CH2_GAN_LSB | 00h | CH2_GAIN_LSB[7:0] | | | T | | | | | | 29h | CH3_CFG1 | 00h | RESERVED | | CH3_MUX[2:0] | | CH3_INP_RNG | CH3_EX_RNG | CH3_BUFN | CH3_BUFP | | 2Ah | CH3_CFG2 | 00h | RESE | RVED | CH3_PWDN | | | CH3_FLTR[4:0] | | | | 2Bh | CH3_OFS_MSB | 00h | | | | CH3_OFFS | ET_MSB[7:0] | | | | | 2Ch | CH3_OFS_MID | 00h | | CH3_OFFSET_MID[7:0] | | | | | | | | 2Dh | CH3_OFS_LSB | 00h | | | | CH3_OFFS | SET_LSB[7:0] | | | | | 2Eh | CH3_GAN_MSB | 40h | | | | CH3_GAII | N_MSB[7:0] | | | | | | | | | | | | | | | | 表 8-1. Register Map Summary (続き) | | 表 6-1. Register Map Summary (形で) | | | | | | | | | | |---------|----------------------------------|-------|---------------------|---------------------|--------------|----------|--------------|---------------|----------|----------| | Address | Register | Reset | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 2Fh | CH3_GAN_MID | 00h | | CH3_GAIN_MID[7:0] | | | | | | | | 30h | CH3_GAN_LSB | 00h | | CH3_GAIN_LSB[7:0] | | | | | | | | 31h | CH4_CFG1 | 00h | RESERVED | CH4_MUX[2:0] CH4_If | | | CH4_INP_RNG | CH4_EX_RNG | CH4_BUFN | CH4_BUFP | | 32h | CH4_CFG2 | 00h | RESE | RVED | CH4_PWDN | | | CH4_FLTR[4:0] | | | | 33h | CH4_OFS_MSB | 00h | | | | CH4_OFFS | ET_MSB[7:0] | | | | | 34h | CH4_OFS_MID | 00h | | | | CH4_OFFS | SET_MID[7:0] | | | | | 35h | CH4_OFS_LSB | 00h | | | | CH4_OFFS | SET_LSB[7:0] | | | | | 36h | CH4_GAN_MSB | 40h | | | | CH4_GAI | N_MSB[7:0] | | | | | 37h | CH4_GAN_MID | 00h | | | | CH4_GA | N_MID[7:0] | | | | | 38h | CH4_GAN_LSB | 00h | | | | CH4_GAI | N_LSB[7:0] | | | | | 39h | CH5_CFG1 | 00h | RESERVED | | CH5_MUX[2:0] | | CH5_INP_RNG | CH5_EX_RNG | CH5_BUFN | CH5_BUFP | | 3Ah | CH5_CFG2 | 00h | RESE | RVED | CH5_PWDN | | | CH5_FLTR[4:0] | | | | 3Bh | CH5_OFS_MSB | 00h | | | | CH5_OFFS | ET_MSB[7:0] | | | | | 3Ch | CH5_OFS_MID | 00h | | | | CH5_OFFS | SET_MID[7:0] | | | | | 3Dh | CH5_OFS_LSB | 00h | | | | CH5_OFFS | SET_LSB[7:0] | | | | | 3Eh | CH5_GAN_MSB | 40h | | | | CH5_GAI | N_MSB[7:0] | | | | | 3Fh | CH5_GAN_MID | 00h | | | | CH5_GA | N_MID[7:0] | | | | | 40h | CH5_GAN_LSB | 00h | | | | CH5_GAI | N_LSB[7:0] | | | | | 41h | CH6_CFG1 | 00h | RESERVED | | CH6_MUX[2:0] | | CH6_INP_RNG | CH6_EX_RNG | CH6_BUFN | CH6_BUFP | | 42h | CH6_CFG2 | 00h | RESE | RVED | CH6_PWDN | | | CH6_FLTR[4:0] | | | | 43h | CH6_OFS_MSB | 00h | | | | CH6_OFFS | ET_MSB[7:0] | | | | | 44h | CH6_OFS_MID | 00h | | | | CH6_OFFS | SET_MID[7:0] | | | | | 45h | CH6_OFS_LSB | 00h | | | | CH6_OFFS | SET_LSB[7:0] | | | | | 46h | CH6_GAN_MSB | 40h | | | | CH6_GAI | N_MSB[7:0] | | | | | 47h | CH6_GAN_MID | 00h | | | | CH6_GA | N_MID[7:0] | | | | | 48h | CH6_GAN_LSB | 00h | | | | CH6_GAI | N_LSB[7:0] | | | | | 49h | CH7_CFG1 | 00h | RESERVED | | CH7_MUX[2:0] | | CH7_INP_RNG | CH7_EX_RNG | CH7_BUFN | CH7_BUFP | | 4Ah | CH7_CFG2 | 00h | RESE | RVED | CH7_PWDN | | • | CH7_FLTR[4:0] | | | | 4Bh | CH7_OFS_MSB | 00h | CH7_OFFSET_MSB[7:0] | | | | | | | | | 4Ch | CH7_OFS_MID | 00h | CH7_OFFSET_MID[7:0] | | | | | | | | | 4Dh | CH7_OFS_LSB | 00h | CH7_OFFSET_LSB[7:0] | | | | | | | | | 4Eh | CH7_GAN_MSB | 40h | | CH7_GAIN_MSB[7:0] | | | | | | | | 4Fh | CH7_GAN_MID | 00h | | | | CH7_GA | N_MID[7:0] | | | | | 50h | CH7_GAN_LSB | 00h | | | | CH7_GAI | N_LSB[7:0] | | | | | | | | | | | | | | | | ## 表 8-2 shows the access-type codes in this section. ### 表 8-2. Register Access-Type Codes | | et o in regional records Type Course | | | | | | | | |-------------|--------------------------------------|------------------|--|--|--|--|--|--| | Access Type | Code | Description | | | | | | | | R | R | Read only | | | | | | | | W | W | Write only | | | | | | | | W1C | W1C | Write 1 to clear | | | | | | | | R/W | R/W | Read or write | | | | | | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 8.1 DEV\_ID Register (Address = 00h) [Reset = 04h or 06h] DEV\_ID is described in 表 8-3. ## 表 8-3. DEV\_ID Register Description | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-----------|---------------------------------------------------------------------------------| | 7-0 | DEV_ID[7:0] | R | 00000xx0b | Device identification number.<br>00000100b = ADS127L14<br>00000110b = ADS127L18 | ## 8.2 REV\_ID Register (Address = 01h) [Reset = xxh] REV\_ID is described in 表 8-4. ## 表 8-4. REV\_ID Register Description | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------| | 7-0 | REV_ID[7:0] | R | | Die revision number. The die revision number is subject to change during device production without prior notice. | ## 8.3 STATUS Register (Address = 02h) [Reset = 60h] STATUS is shown in 図 8-1 and described in 表 8-5. ### 図 8-1. STATUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|---------|----------|----------| | RESERVED | ALV_FLAG | POR_FLAG | SPI_ERR | REG_ERR | ADC_ERR | ADDR_ERR | SCLK_ERR | | R-0b | R/W1C-1b | R/W1C-1b | R/W1C-0b | R/W1C-0b | R-0b | R/W1C-0b | R/W1C-0b | ## 表 8-5. STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0b | Reserved | | 6 | ALV_FLAG | R/W1C | 1b | Analog supply low-voltage flag. This bit indicates a low-voltage condition of the analog power supplies. Write 1b to reset the flag to detect the next occurrence of a low-voltage condition. 0b = No event from when flag last cleared 1b = Analog power supply low-voltage detected | | 5 | POR_FLAG | R/W1C | 1b | Power-on reset flag. This bit indicates the device was reset at power-on or brownout of the IOVDD power supply or by a user reset operation. Write 1b to reset the flag to detect the next occurrence of a device reset. 0b = No reset from when flag last cleared 1b = Reset occurred | | 4 | SPI_ERR | R/W1C | 0b | SPI CRC error. This bit indicates an SPI CRC error was detected. Except for this register, register write operations are blocked when the bit is set. Clear the bit by writing 1b. CRC validation is enabled by the SPI_CRC_EN bit. 0b = No error 1b = SPI CRC error | ## 表 8-5. STATUS Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|----------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 111111 | | | • | | 3 | REG_ERR | R/W1C | Ob | Register map CRC error. This bit indicates a register map CRC error. The user writes a 16-bit CRC value to the CRC_MSB and CRC_LSB registers, calculated over addresses 08h to 50h for both devices. Clear the error by correcting the CRC value, then write 1b to clear the bit. The register map CRC validation is enabled by the REG_CRC_EN register bit. 0b = No error 1b = Register map CRC error | | 2 | ADC_ERR | R | Ob | ADC error. This bit indicates an internal ADC error. Reset the device or perform a power cycle to clear the error. 0b = No error 1b = ADC error | | 1 | ADDR_ERR | R/W1C | 0b | SPI register address error. This bit indicates an invalid register read or write address. The valid address range is 00h to 50h for both devices. Except for the STATUS register, register write operations are blocked when the error is set. Clear the error by writing 1b. Address error check is enabled by setting SPI_ADDR_EN = 1b. 0b = No error 1b = Invalid register read/write address | | 0 | SCLK_ERR | R/W1C | ОЬ | SPI SCLK count error. This bit indicates the number of SCLK cycles was not a multiple of eight. Except for the STATUS register, register write operations are blocked when the flag is set. Clear the error by writing 1b. SCLK count error check is enabled by setting SCLK_CNT_EN = 1b. 0b = No error 1b = Number of SCLK clock cycles is not a multiple of eight | # 8.4 CLK\_CNT Register (Address = 03h) [Reset = 00h] CLK\_CNT is described in 表 8-6. ## 表 8-6. CLK\_CNT Register Description | _ | | | | | | |---|-----|--------------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Bit | Field | Туре | Reset | Description | | | 7-0 | CLK_CNT[7:0] | R | 00000000ь | Clock count value register. This register is a counter of the ADC clock. The counter increments at a rate of $f_{CLK}$ / 32, divided by the CLK_DIV[2:0] setting. Read the register at known intervals to verify the ADC clock frequency. The clock count is enabled by the CLK_CNT_EN register bit. When enabled, the counter value resets to 00h. When disabled, the count value is 00h. | ## 8.5 GPIO\_RD Register (Address = 04h) [Reset = 00h] GPIO\_RD is shown in 図 8-2 and described in 表 8-7. ## 図 8-2. GPIO\_RD Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | GPIO_RD7 | GPIO_RD6 | GPIO_RD5 | GPIO_RD4 | GPIO_RD3 | GPIO_RD2 | GPIO_RD1 | GPIO_RD0 | | R-0b ## 表 8-7. GPIO\_RD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | GPIO_RD[7:0] | R | | GPIO read data register. These bits are the read values of GPIO. If the GPIO is programmed as an output, the value returned is from the GPIO pin. | ### 8.6 CRC\_MSB, CRC\_LSB Registers (Addresses = 05h, 06h) [Reset = 00h] CRC registers described in 表 8-8. ## 表 8-8. CRC Registers Description | Name | Address | Туре | Reset | Description | |--------------------|----------|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CRC_MSB<br>CRC_LSB | 5h<br>6h | R/W<br>R/W | 00h | Two-byte register map CRC value. Write a 16-bit CRC value, computed over the register range 08h to 50h. The register map CRC check is enabled by the REG_CRC_EN bit. The CRC error is reported to the REG_ERR bit of the STATUS register. | ### 8.7 CONTROL Register (Address = 07h) [Reset = 00h] CONTROL is shown in 図 8-3 and described in 表 8-9. ### 図 8-3. CONTROL Register ## 表 8-9. CONTROL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIL | rieiu | туре | Reset | Description | | 7-2 | RESET[5:0] | R/W | 000000b | Software reset. Write the value of 010110b to reset the ADC. Make sure the START or STOP bits are also 0b in the same write operation. These bits self-clear and always read 000000b. | | 1 | START | R/W | 0b | START conversions. Start channel conversions by writing 1b. This bit also restarts an ongoing conversion. Conversions continue until 1b is written to the STOP bit. This bit self-clears after written, therefore always reads 0b. This bit is not functional in synchronized control mode. 0b = No operation 1b = Start or restart conversions | | 0 | STOP | R/W | 0b | Stop conversions. Stop channel conversions by writing 1b. This bit self-clears after written, therefore always reads 0b. This bit is not functional in synchronized control mode. 0b = No operation 1b = Stop conversions on all channels | ## 8.8 GEN\_CFG1 Register (Address = 08h) [Reset = 00h] GEN\_CFG1 is shown in 図 8-4 and described in 表 8-10. ## 図 8-4. GEN\_CFG1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | |------|-------|---|------------|---|--------|----------|---------| | RESE | ERVED | | DELAY[2:0] | | VCM | REFP_BUF | REF_RNG | | R- | 00b | | R/W-000b | | R/W-0b | R/W-0b | R/W-0b | ## 表 8-10. GEN\_CFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | Reserved. | | 5-3 | DELAY[2:0] | R/W | 000ь | Conversion start delay time selection. Select the conversion start delay time in number of f <sub>MOD</sub> cycles after taking START high (or setting the START bit). 000b = 0 001b = 4 010b = 8 011b = 16 100b = 32 101b = 128 110b = 512 111b = 1024 | | 2 | VCM | R/W | 0b | Common-mode voltage output enable. This bit enables the common-mode voltage output of the VCM pin. The VCM output voltage is equal to (AVDD1 + AVSS) / 2. 0b = Disabled 1b = Enabled | | 1 | REFP_BUF | R/W | 0b | Reference positive buffer enable. This bit enables the REFP pin precharge buffer. 0b = Disabled 1b = Enabled | | 0 | REF_RNG | R/W | Ob | Voltage reference range selection. This bit selects the low or high voltage operating range of the reference input. Program the range to match the actual reference voltage. 0b = Low-voltage reference range 1b = High-voltage reference range | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated ## 8.9 GEN\_CFG2 Register (Address = 09h) [Reset = 04h] GEN\_CFG2 is shown in 図 8-5 and described in 表 8-11. ## 図 8-5. GEN\_CFG2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|----------|---------|------------|---------|----------|-----------| | AVG_MO | DE[1:0] | RESERVED | START_N | /IODE[1:0] | SPEED_M | ODE[1:0] | STBY_MODE | | R/W- | 00b | R-0b | R/W | /-00b | R/W- | 10b | R/W-0b | ## 表 8-11. GEN\_CFG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | AVG_MODE[1:0] | R/W | 00b | Channel averaging mode. Select the number of channels to average. See the <i>Data Averaging</i> section for more details. 00b = Disabled 01b = Average in groups of two 10b = Average in groups of four 11b = Average in a group of eight (ADS127L18) | | 5 | RESERVED | R | 0b | Reserved | | 4-3 | START_MODE[1:0] | R/W | 00b | START mode selection. These bits program the functional mode of the START pin. See the Synchronization section for more details. 00b = Start/stop control mode 01b = Reserved 10b = Synchronized control mode 11b = Reserved | | 2-1 | SPEED_MODE[1:0] | R/W | 10b | Speed mode selection. These bits program the device speed mode. $00b = Low\text{-speed mode} (f_{CLK} = 3.2 \text{MHz})$ $01b = \text{Mid-speed mode} (f_{CLK} = 12.8 \text{MHz})$ $10b = \text{High-speed mode} (f_{CLK} = 25.6 \text{MHz})$ $11b = \text{Max-speed mode} (f_{CLK} = 32.768 \text{MHz})$ | | 0 | STBY_MODE | R/W | Ob | Standby mode selection. This bit enables the standby mode when conversions are stopped. Standby mode reduces power consumption compared to the idle mode. 0b = Idle mode, device fully powered 1b = Standby mode, analog section of channels powered down | ## 8.10 GEN\_CFG3 Register (Address = 0Ah) [Reset = 80h] GEN\_CFG3 is shown in $\boxtimes$ 8-6 and described in $\bigstar$ 8-12. ## 図 8-6. GEN\_CFG3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|-------------|-------------|-------------|------------|------------| | OUT_DRV | DATA | CLK_CNT_EN | SPI_STAT_EN | SPI_ADDR_EN | SCLK_CNT_EN | SPI_CRC_EN | REG_CRC_EN | | R/W-1b | R/W-0b ## 表 8-12. GEN\_CFG3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OUT_DRV | R/W | 1b | Digital output drive selection. Select the digital output driver strength. Full drive strength increases the slew rate of the output signal. 0b = Full-power driver strength 1b = Half-power driver strength | | 6 | DATA | R/W | 0b | Data resolution selection. This bit selects the output data resolution. 0b = 24-bit resolution 1b = 16-bit resolution | | 5 | CLK_CNT_EN | R/W | 0b | Clock counter enable. This bit enables the ADC clock counter register. 0b = Disabled 1b = Enabled | | 4 | SPI_STAT_EN | R/W | Ob | SPI status byte output enable. This bit enables the STATUS register value in the SPI output. 0b = Disabled 1b = Enabled | | 3 | SPI_ADDR_EN | R/W | 0b | SPI register address enable. This bit enables the SPI address verification. The ADDR_ERR bit of the STATUS register sets if the register read or write address is invalid. 0b = Disabled 1b = Enabled | | 2 | SCLK_CNT_EN | R/W | 0b | SCLK count enable. This bit enables the SPI SCLK count verification. The SCLK_ERR bit of the STATUS register sets if the number of SCLK cycles in a frame are not multiples of 8. 0b = Disabled 1b = Enabled | | 1 | SPI_CRC_EN | R/W | Ob | SPI CRC enable. This bit enables the SPI CRC output byte and the input data CRC check. The SPI_ERR bit of the STATUS byte sets if the input CRC is in error. Write 1b to the SPI_ERR bit to clear the error. 0b = Disabled 1b = Enabled | | 0 | REG_CRC_EN | R/W | Ob | Register map CRC enable. This bit enables the register map CRC error verification. The REG_ERR bit of the STATUS byte sets if the CRC value is not correct. 0b = Disabled 1b = Enabled | ## 8.11 DP\_CFG1 Register (Address = 0Bh) [Reset = 20h] DP\_CFG1 is shown in 図 8-7 and described in 表 8-13. ## 図 8-7. DP\_CFG1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|------------|-------|--------|------|------|----------|----------| | DP_CRC_EN | DP_STAT_EN | DP_TD | M[1:0] | RESE | RVED | DP_DAISY | RESERVED | | R/W-0b | R/W-0b | R/W- | -10b | R-0 | )0b | R/W-0b | R-0b | ## 表 8-13. DP\_CFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DP_CRC_EN | R/W | 0b | Data port CRC byte enable. This bit enables the data port CRC byte. A CRC byte is appended to the end of the channel data. 0b = Disabled 1b = Enabled | | 6 | DP_STAT_EN | R/W | Ob | Data port status byte enable. This bit enables the data port status byte. The status byte is prefixed to the beginning of the channel data. 0b = Disabled 1b = Enabled | | 5-4 | DP_TDM[1:0] | R/W | 10b | Data port time division multiplexing (TDM) configuration. These bits select the number of data lanes. See the <i>Time Division Multiplexing</i> section for details. 00b = One data lane 01b = One (ADS127L14) / two data lanes (ADS127L18) 10b = Two (ADS127L14) / four data lanes (ADS127L18) 11b = Four (ADS127L14) / eight data lanes (ADS127L18) | | 3-2 | RESERVED | R | 00b | Reserved. | | 1 | DP_DAISY | R/W | Ob | Data port daisy-chain mode. This bit selects daisy-chain or repeat data modes. 0b = TDM data mode. DINx data are shifted-in and appended to the original channel data. 1b = Repeat data mode. Original channel data are repeated and DINx data are ignored. | | 0 | RESERVED | R | 0b | Reserved. | ## 8.12 DP\_CFG2 Register (Address = 0Ch) [Reset = 00h] DP\_CFG2 is shown in 図 8-8 and described in 表 8-14. ## 図 8-8. DP\_CFG2 Register #### 表 8-14. DP CFG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0b | Reserved | | 6-5 | DCLK_DIV[1:0] | R/W | 00b | Data port DCLK frequency divider. These bits select the frame-sync DCLK frequency. 00b = Divide by 1 01b = Divide by 2 10b = Divide by 4 11b = Divide by 8 | | 4-0 | DOUT_DLY[4:0] | R/W | 00000b | Data port DOUTx delay. These bits select the delay or advance of the DOUTx signals relative to the DCLK and FSYNC signals. Positive values advance the DOUTx signals; negative values delay the DOUTx signals. The bit weight is approximately 0.3ns. See the Data Port Offset Timing section for details. | ## 8.13 CLK\_CFG Register (Address = 0Dh) [Reset = 00h] CLK\_CFG is shown in 図 8-9 and described in 表 8-15. ### 図 8-9. CLK\_CFG Register ## 表 8-15. CLK\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R | 0000b | Reserved. | | 3 | CLK_SEL | R/W | Ob | ADC clock selection. This bit selects the internal oscillator or external clock operation. 0b = Internal oscillator 1b = External clock | | 2-0 | CLK_DIV[2:0] | R/W | 000Ь | ADC clock divider. These bits select the clock signal divider for both external clock and internal oscillator. 000b = Divide by 1 001b = Divide by 2 010b = Divide by 3 011b = Divide by 4 100b - 111b = Divide by 8 | ## 8.14 GPIO\_WR Register (Address = 0Eh) [Reset = 00h] GPIO\_WR is shown in 図 8-10 and described in 表 8-16. ### 図 8-10. GPIO\_WR Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | GPIO_WR7 | GPIO_WR6 | GPIO_WR5 | GPIO_WR4 | GPIO_WR3 | GPIO_WR2 | GPIO_WR1 | GPIO_WR0 | | R/W-0b ## 表 8-16. GPIO\_WR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | GPIO_WR[7:0] | R/W | 00000000ь | GPIO write data. This register is the GPIO write data register. Set the direction of the GPIO pins to output mode to write the value. See the GPIO_RD register to read GPIO data. 0b = GPIO pin is driven low 1b = GPIO pin is driven high | ## 8.15 GPIO\_DIR Register (Address = 0Fh) [Reset = 00h] GPIO\_DIR is shown in 図 8-11 and described in 表 8-17. ## 図 8-11. GPIO\_DIR Register | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | | GPIO_DIR7 | GPIO_DIR6 | GPIO_DRI5 | GPIO_DIR4 | GPIO_DIR3 | GPIO_DIR2 | GPIO_DIR1 | GPIO_DIR0 | | Γ | R/W-0b ## 表 8-17. GPIO\_DIR Register Field Descriptions | _ | | | | | <u> </u> | |---|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------| | | Bit | Field | Туре | Reset | Description | | | 7-0 | GPIO_DIR[7:0] | R/W | | GPIO direction. This register programs the GPIO direction as inputs or outputs. 0b = The GPIO pin is an output 1b = The GPIO pin is an input | ## 8.16 GPIO\_EN Register (Address = 10h) [Reset = 00h] GPIO\_EN is shown in 図 8-12 and described in 表 8-18. ### 図 8-12. GPIO\_EN Register | | | | • • | | | | | |----------|----------|----------|----------|----------|----------|----------|----------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | GPIO_EN7 | GPIO_EN6 | GPIO_EN5 | GPIO_EN4 | GPIO_EN3 | GPIO_EN2 | GPIO_EN1 | GPIO_EN0 | | R/W-0b ## 表 8-18. GPIO\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | GPIO_EN[7:0] | R/W | | GPIO enable. This register enables the GPIO function for each pin. When enabled, the GPIO pin function has priority over other pin functions. 0b = GPIO pin is disabled 1b = GPIO pin is enabled | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 8.17 CHn\_CFG1 Registers (Address = Channel Number × 08h + 11h) [Reset = 00h] Channel *n* configuration 1 register addresses are shown in $\frac{1}{8}$ 8-19. The register bit map is shown in $\frac{1}{8}$ 8-13 and described in $\frac{1}{8}$ 8-20. ## 表 8-19. CHn\_CFG1 Register Addresses | NAME | DESCRIPTION | ADDRESS | |----------|---------------------------|---------| | CH0_CFG1 | Channel 0 configuration 1 | 11h | | CH1_CFG1 | Channel 1 configuration 1 | 19h | | CH2_CFG1 | Channel 2 configuration 1 | 21h | | CH3_CFG1 | Channel 3 configuration 1 | 29h | | CH4_CFG1 | Channel 4 configuration 1 | 31h | | CH5_CFG1 | Channel 5 configuration 1 | 39h | | CH6_CFG1 | Channel 6 configuration 1 | 41h | | CH7_CFG1 | Channel 7 configuration 1 | 49h | ## 図 8-13. CHn\_CFG1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|--------------|---|-------------|------------|----------|----------| | RESERVED | | CHn_MUX[2:0] | | CHn_INP_RNG | CHn_EX_RNG | CHn_BUFN | CHn_BUFP | | R-0b | | R/W-000b | | R/W-0b | R/W-0b | R/W-0b | R/W-0b | ### 表 8-20. CHn\_CFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0b | Reserved | | 6-4 | CHn_MUX[2:0] | R/W | 000b | Channel input multiplexer selection. These bits select between the signal input or input test modes. See the <i>Analog Inputs (AINP, AINN)</i> section for details. 000b = Normal input polarity 001b = Reverse input polarity 010b = Offset and noise test: Internal short to mid supply 011b = CMRR test to AINP 100b = CMRR test to AINN 101b = -FS test 110b = +FS test 111b = +FS test | | 3 | CHn_INP_RNG | R/W | Ob | Channel input range selection. This bit selects the 1x or 2x input range. See the <i>Input Range</i> section for more details. 0b = 1x input range 1b = 2x input range | | 2 | CHn_EX_RNG | R/W | 0b | Channel extended input range selection. This bit extends the input range by 25%. See the <i>Input Range</i> section for more details. 0b = Disabled 1b = Enabled: The FS range is extended by 25% | | 1 | CHn_BUFN | R/W | 0b | Channel analog input negative buffer enable. This bit enables the channel AINN precharge buffer. 0b = Disabled 1b = Enabled | | 0 | CHn_BUFP | R/W | 0b | Channel analog input positive buffer enable. This bit enables the channel AINP precharge buffer. 0b = Disabled 1b = Enabled | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 8.18 CHn\_CFG2 Registers (Address = Channel Number × 08h + 12h) [Reset = 00h] Channel *n* configuration 2 register addresses are shown in $\frac{1}{8}$ 8-21. The register bit map is shown in $\frac{1}{8}$ 8-14 and described in $\frac{1}{8}$ 8-22. ## 表 8-21. CHn\_CFG2 Register Addresses | NAME | REGISTER DESCRIPTION | ADDRESS | |----------|---------------------------|---------| | CH0_CFG2 | Channel 0 configuration 2 | 12h | | CH1_CFG2 | Channel 1 configuration 2 | 1Ah | | CH2_CFG2 | Channel 2 configuration 2 | 22h | | CH3_CFG2 | Channel 3 configuration 2 | 2Ah | | CH4_CFG2 | Channel 4 configuration 2 | 32h | | CH5_CFG2 | Channel 5 configuration 2 | 3Ah | | CH6_CFG2 | Channel 6 configuration 2 | 42h | | CH7_CFG2 | Channel 7 configuration 2 | 4Ah | ## 図 8-14. CHn\_CFG2 Register | | | | _ | | | | | | |----------|---|----------|---------------|---|------------|---|---|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RESERVED | | CHn_PWDN | CHn_FLTR[4:0] | | | | | | | R-00b | | R/W-0b | | | R/W-00000b | | | | ## 表 8-22. CHn\_CFG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | Reserved. | | 5 | CHn_PWDN | R/W | 0b | Channel power-down mode selection. When set, the ADC channel is powered down. When powered down, channel data are the last remaining data. 0b = Active 1b = Powered down | ## 表 8-22. CHn\_CFG2 Register Field Descriptions (続き) | 表 8-22. CH/I_CFG2 Register Field Descriptions (航台) | | | | | | | | | |----------------------------------------------------|---------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Type | Reset | Description | | | | | | 4-0 | CHn_FLTR[4:0] | R/W | 00000Ь | Channel digital filter and data rate selection. These bits configure the digital filter and data rate for each channel. The data rate between channels must be related by power of 2. The device has five filter configurations: wideband, sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1. See the Digital Filter section for the data rate corresponding to the OSR. 00000b = Wideband: OSR = 32 00001b = Wideband: OSR = 32 00001b = Wideband: OSR = 64 00010b = Wideband: OSR = 128 00011b = Wideband: OSR = 512 00101b = Wideband: OSR = 512 00101b = Wideband: OSR = 512 00110b = Wideband: OSR = 2048 00111b = Wideband: OSR = 4096 01100b = Sinc4: OSR = 12 01001b = Sinc4: OSR = 12 01001b = Sinc4: OSR = 12 01001b = Sinc4: OSR = 24 01011b = Sinc4: OSR = 32 01100b = Sinc4: OSR = 32 01110b = Sinc4: OSR = 512 10000b = Sinc4: OSR = 128 01111b = Sinc4: OSR = 512 10000b = Sinc4: OSR = 1024 10001b = Sinc4: OSR = 1024 10001b = Sinc4: OSR = 32 + sinc1: OSR = 2 10100b = Sinc4: OSR = 32 + sinc1: OSR = 4 10101b = Sinc4: OSR = 32 + sinc1: OSR = 4 10101b = Sinc4: OSR = 32 + sinc1: OSR = 4 10101b = Sinc4: OSR = 32 + sinc1: OSR = 4 10101b = Sinc4: OSR = 32 + sinc1: OSR = 10 10111b = Sinc4: OSR = 32 + sinc1: OSR = 40 11000b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11001b = Sinc4: OSR = 32 + sinc1: OSR = 40 11011b = Sinc3: OSR = 32 + sinc1: OSR = 40 11011b = Sinc3: OSR = 32 + sinc1: OSR = 30 11110b = Sinc3: OSR = 32000 + sinc1: OSR = 3 11111b = Sinc3: OSR = 32000 + sinc1: OSR = 5 | | | | | ## 8.19 CHn Offset Registers [Reset = 000000h] Channel n offset registers are described in 表 8-23. ## 表 8-23. CHn Offset Registers Description | NAME | ADDRESS | | | TYPE | RESET | DESCRIPTION | | | |------------------|---------|-----|-----|--------|---------|---------------------------------------------------------------------------------------------------------------------|--|--| | IVAIVIE | MSB | MID | LSB | 1176 | KESET | DESCRIPTION | | | | Channel 0 offset | 13h | 14h | 15h | | | | | | | Channel 1 offset | 1Bh | 1Ch | 1Dh | 1 | | These registers are three-byte offset registers. | | | | Channel 2 offset | 23h | 24h | 25h | | 000000h | Three registers form the 24-bit offset calibration word of | | | | Channel 3 offset | 2Bh | 2Ch | 2Dh | R/W | | each channel. The offset value is in two's-complement representation and is subtracted from the conversion | | | | Channel 4 offset | 33h | 34h | 35h | - K/VV | | result. The offset operation precedes the gain operation. In 16-bit mode, conversion data are left-justified to the | | | | Channel 5 offset | 3Bh | 3Ch | 3Dh | | | | | | | Channel 6 offset | 43h | 44h | 45h | 1 | | 24-bit offset value. | | | | Channel 7 offset | 4Bh | 4Ch | 4Dh | 1 | | | | | ## 8.20 CHn Gain Registers [Reset = 400000h] Channel n gain registers are described in $\frac{1}{2}$ 8-24. ## 表 8-24. CHn Gain Registers Description | <b>2</b> ( 0 = 11 0 1111 0 21111 1 1 1 2 2 2 2 2 2 2 2 | | | | | | | | | | | |--------------------------------------------------------|--------------------|---------|-----|-------|----------|----------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | ADDRESS | | | TYPE | RESET | DESCRIPTION | | | | | | IVANIL | MSB | MID | LSB | 1117 | KLSLI | BESONIF HON | | | | | | Channel 0 gain | 16h | 17h | 18h | | | | | | | | | Channel 1 gain | 1Eh | 1Fh | 20h | | 400000h | | | | | | | Channel 2 gain | 26h | 27h | 28h | | | These registers are three-byte gain registers. Three registers form the 24-bit gain calibration word of | | | | | | Channel 3 gain | 2Eh | 2Fh | 30h | R/W | | each channel. The gain value is in straight-binary | | | | | | Channel 4 gain | 36h | 37h | 38h | TX/VV | 40000011 | representation and is normalized to 400000h for gain = | | | | | | Channel 5 gain | nel 5 gain 3Eh 3Fh | | 40h | 1 | | 1. The conversion data are multiplied by GAIN[23:0] / 400000h after the offset operation. | | | | | | Channel 6 gain | 46h | 47h 48h | | | | · | | | | | | Channel 7 gain | 4Eh | 4Fh | 50h | | | | | | | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 95 ## 9 Application and Implementation 汫 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information The performance capability of the ADS127L1x devices is achievable when familiar with the requirements of the input driver, antialias filter, reference voltage, bypass capacitors, and PCB layout. The following sections provide design guidelines. ### 9.1.1 Input Driver The input precharge buffers reduce the kick-back voltage caused by the ADC sampling capacitor. Reducing the kick-back improves linearity performance and relaxes the bandwidth requirements of the signal driver. Generally, the buffers provides the greatest benefit for input driver bandwidths of 10MHz or less. For higher bandwidth drivers, disabling the precharge buffers is optional to reduce power consumption. However, full-rated THD and SNR data sheet performance is realized when the buffers are used for most input drivers up to 150MHz. Slower ADC speed modes operate the modulator at slower clock rates, thus the driver has more time to settle between modulator input samples. See the related single-channel ADC THP210 and ADS127L11 Performance application note for details of the THP210 driver performance. #### 9.1.2 Antialias Filter Input signals occurring near the modulator sampling rate ( $f_{MOD}$ ) alias to the pass band resulting in data errors. When aliased, the errors cannot be removed by post processing. If these signals are present, an analog low-pass filter at the ADC input removes the out-of-band frequencies to reduce aliasing. The order of the anti-alias filter depends on the OSR value and the desired level of attenuation. Large values of OSR provide large frequency ranges between the Nyquist frequency and $f_{MOD}$ for the filter to attenuate the signal. For example, for OSR = 128, more than two decades of frequency separate $f_{DATA}$ and $f_{MOD}$ . With a corner frequency = $f_{DATA}$ , a third-order, 60dB per decade filter provides a 120dB alias rejection at $f_{MOD}$ . ### 9.1.3 Reference Voltage To meet data sheet performance, a reference voltage with low noise and sufficient drive strength that settles the sampled reference input is required. Incomplete settling of the reference voltage appears as a gain error to the system. In extreme cases of poor reference settling, device linearity is affected. The reference precharge buffer for the positive input significantly reduces the reference input charge leading to low gain error. See the Power Supply Recommendations section for the reference input bypass capacitor. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SBASAM0 ### 9.2 Typical Application 図 9-1. Input Signal Antialias Filter and Reference Voltage #### 9.2.1 Design Requirements $\boxtimes$ 9-1 shows an input antialias filter using the THS4551 fully-differential input signal driver. The goal of this design is an antialias filter at the ADC input to attenuate out-of-band signals at the modulator sample rate ( $f_{MOD}$ ). The filter requirement is 90dB attenuation at the $f_{MOD}$ frequency (12.8MHz in high-speed mode) using OSR = 32 ( $f_{DATA}$ = 400kHz) in wideband filter mode. The other filter design goals are flat amplitude response and low group delay error within the pass band of the signal. 表 9-1 lists the target design values and the actual values achieved in this design. | 2,0 117 | | | | | | | | | |------------------------------------------------------|--------------|--------------|--|--|--|--|--|--| | FILTER PARAMETER | TARGET VALUE | ACTUAL VALUE | | | | | | | | Voltage gain | 0dB | 0dB | | | | | | | | Alias rejection at 12.8MHz | 90dB | 90dB | | | | | | | | -0.1dB frequency | 250kHz | 260kHz | | | | | | | | -3dB frequency | 500kHz | 550kHz | | | | | | | | Pass-band amplitude peaking | 20mdB | 12mdB | | | | | | | | Group delay linearity | 0.1µs | 0.017µs | | | | | | | | Total noise of the filter and ADC (165kHz bandwidth) | 12µV | 11.8µV | | | | | | | 表 9-1. Antialias Filter Design Requirements ### 9.2.2 Detailed Design Procedure The antialias filter consists of a passive first-order input filter, an active second-order filter, and a passive first-order output filter. The filter is fourth-order overall. The filter design accommodates the worst-case wideband filter OSR value (32). This worst-case value results in less than two decades of frequency range between the Nyquist frequency at $f_{DATA}$ and the $f_{MOD}$ frequency. The fourth-order filter provides 90dB roll-off over this frequency range. The roll-off at $f_{MOD}$ is the key requirement of the filter. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 97 The THS4551 amplifier is selected for the active filter stage because of the 135MHz gain-bandwidth product and 50ns settling time. The amplifier GBP is sufficient to maintain flat passband response and stable filter roll-off at 12.8MHz. A 10MHz amplifier used with gain has marginal GBP to fully support the required roll-off at the $f_{MOD}$ frequency. The design of the active filter section begins with an equal-R assumption to reduce the number of component values to select. The dc gain of the filter is $R_3$ / ( $R_1$ + $R_2$ ). The $1k\Omega$ resistors are low enough in value to keep resistor noise and amplifier input current noise from affecting the noise of the ADC. The $1k\Omega$ input resistor is divided into two $499\Omega$ resistors ( $R_1$ and $R_2$ ) to implement the first-order filter using $C_1$ . The first-order filter is decoupled from the second-order active filter, but shares $R_1$ and $R_2$ to determine each filter stage corner frequency. The corner frequency is given by $C_1$ and the Thevenin resistance at the terminals of $C_1$ ( $R_{TH} = 2 \times 250\Omega$ ). Assuming an arbitrary selection for $R_4$ (2 × 499 $\Omega$ ) is used for this design. Calculate the values of the 2 × 180pF (C3) feedback capacitors and the single 330pF differential capacitor (C2). These values are calculated by the filter design equations given in the *Design Methodology for MFB Filters in ADC Interface Applications* application note. The design inputs are filter $f_0$ and filter Q for the multiple-feedback active-filter topology. The differential capacitor (C<sub>4</sub>) is not part of the filter design but improves filter phase margin. The $f_0$ resistors ( $f_0$ ) isolate the amplifier outputs from stray capacitance to further improve filter phase margin. The final RC filter at the ADC inputs serves two purposes. First, the filter provides a fourth pole to the overall filter response, thereby increasing roll-off. The other purpose of the RC filter at the inputs is a charge reservoir to filter the sampled input of the ADC. The charge reservoir reduces the instantaneous charge demand of the amplifier, maintaining low distortion and low gain error that otherwise degrades from incomplete amplifier settling. The input filter values are $2 \times 22\Omega$ and 2.2nF. The $22\Omega$ resistors are outside the THS4551 filter loop to isolate the amplifier outputs from the 2.2nF capacitor to maintain phase margin. Low voltage-coefficient C0G capacitors are used everywhere in the signal path for the low distortion properties. The amplifier gain resistors are 0.1% tolerance to provide best possible THD performance. The ADC VCM output connection to the amplifier VOCM input pin is optional because the same function is provided by the amplifier. See the THS4551 data sheet for additional examples of active filter design and applications. #### 9.2.3 Application Curves The following figures are produced by the TINA-TI™, SPICE-based analog simulation program. Download the THS4551 SPICE model at the THS4551 product folder. $\boxtimes$ 9-2 shows the frequency response of the antialias filter and the *total* response of the antialias filter and ADC. As shown in this image, the filter provides 90dB stop-band attenuation from the Nyquist frequency to the 12.8MHz f<sub>MOD</sub> frequency. $\boxtimes$ 9-3 shows the analog filter group delay. The 0.575µs group delay is small in comparison to the 85µs group delay of the ADC digital filter (34 / $f_{DATA}$ ). The analog filter group delay linearity is 0.017µs, peaking at the edge of the 165kHz pass band. $\boxtimes$ 9-4 shows the noise density of the antialias filter circuit, the noise density of the ADC, and the combined noise density of the filter and ADC. Noise density is the noise voltage per $\sqrt{\text{Hz}}$ of bandwidth plotted versus frequency. $\boxtimes$ 9-5 shows the total noise from the 1Hz start frequency up to the ADC final bandwidth. Below 200Hz, noise is dominated by 1 / f voltage and current noise of the THS4551 amplifier. Above 200Hz, noise is dominated by ADC noise. The integrated noise of the filter and ADC over the 165kHz bandwidth is 11.8 $\mu$ V, meeting the 12 $\mu$ V target value. ## 9.3 Power Supply Recommendations The ADCs have three analog power supplies and one digital power supply. Power-supply voltages AVDD1 and AVSS configure the channels for unipolar or bipolar signal types. Example configurations are AVDD1 = 5V and AVSS = DGND for unipolar signals, and AVDD1 = 2.5V and AVSS = -2.5V for bipolar signals. The AVDD2 power-supply voltage is with respect to AVSS and the IOVDD power-supply voltage is with respect to DGND. The specified range of the power supplies are listed in the *Recommended Operating Conditions*. 表 9-2 shows power-supply configuration options. The power-supply voltage values shown are nominal. | 表 9-2. Power-Supply | <b>Configurations</b> | (Nominal) | |---------------------|-----------------------|-----------| |---------------------|-----------------------|-----------| | SPEED MODE | CONFIGURATION | AVDD1 – DGND | AVSS – DGND | AVDD2 – DGND | IOVDD – DGND | |-------------|---------------|---------------|-----------------|---------------|--------------| | Max speed | Unipolar | 5V | 0V | 1.8V to 5V | 1.8V | | iviax speed | Bipolar | 2.5V | -2.5V | 0V to 2.5V | 1.8V | | High apond | Unipolar | 5V | 0V | 1.8V to 5V | 1.8V | | High speed | Bipolar | 2.5V | -2.5V | 0V to 2.5V | 1.8V | | Mid speed | Unipolar | 3.3V to 5V | 0V | 1.8V to 5V | 1.8V | | iviid speed | Bipolar | 1.65V to 2.5V | -1.65V to -2.5V | 0.15V to 2.5V | 1.8V | | Low speed | Unipolar | 3V to 5V | 0V | 1.8V to 5V | 1.8V | | Low speed | Bipolar | 1.5V to 2.5V | −1.5V to −2.5V | 0.3V to 2.5V | 1.8V | The power supplies do not require special sequencing and are able to be powered up in any order and are tolerant to slow or fast ramp rates. However, make sure no analog or digital input exceeds the respective AVDD1 and AVSS (analog) or IOVDD (digital) power-supply voltages. An internal reset is performed after the IOVDD power-supply voltage is applied. 表 9-3 shows the recommended bypass capacitors for the devices. All capacitors are minimum 6.3V, X7R ceramic dielectric. In addition to using a single ground plane for DGND, best performance is achieved with power planes for IOVDD, AVDD1, AVDD2, and AVSS. If AVSS = 0V for unipolar supply operation, use one ground plane for AVSS and DGND. If AVSS = -2.5V for bipolar supply operation, bypass AVSS and AVDD1 to the DGND plane. For both the ADS127L14 and the ADS127L18, AVSS pin numbers 45 and 51 do not require bypass capacitors. In addition, the ADS127L14 AVSS pin numbers 29 through 36 do not require bypass capacitors. Tie these pins to the AVSS plane. 表 9-3. Bypass Capacitors | POSITIVE PINS | NEGATIVE PINS | CAPACITOR (X7R) | |-----------------------------------|----------------------------------|-----------------------------------------------------| | IOVDD (pins 18, 19 tied together) | DGND (pin17) | 2.2uF | | CAPD (pin 20) | DGND (pin 21) | 2.2uF | | AVDD1 (pins 23, 24 tied together) | AVSS (pin 22) | 2.2uF | | AVDD2 (pin 25) | AVSS (pin 22) | 2.2uF | | CAPA (pins 26, 27 tied together) | AVSS (pin 28) | 10uF | | REFP (pins 49, 50 tied together) | REFN (pins 47, 48 tied together) | 2.2μF (REFP buffer on), 10uF (REFP buffer off) | | REFN (pins 47, 48 tied together) | AVSS (pins 45, 51 tied together) | 2.2µF (only required if REFN is not tied to ground) | #### 9.3.1 AVDD1 and AVSS AVDD1 and AVSS are analog supply voltages that power the precharge buffers and the modulator sampling switches. Configure the ADC for bipolar operation (such as ±2.5V power supplies), or for unipolar operation (such as AVDD1 = 5V and AVSS = DGND). The mid- and low-speed operating modes offer the option of reducing AVDD1. See the Recommended Operating Conditions section for details. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated #### 9.3.2 AVDD2 AVDD2 is an analog supply voltage that powers the modulator core. To simplify the number of power supplies, connect AVDD2 to AVDD1, or operate AVDD2 at a reduced voltage to lower power consumption. #### 9.3.3 IOVDD IOVDD is the digital power-supply voltage for the device I/O pins. IOVDD is also internally regulated to power the digital core. The voltage level of IOVDD is independent of the analog supply configuration. #### 9.3.4 CAPA and CAPD CAPA and CAPD are the output voltages of the internal voltage regulators. These voltages are for internal operation and are not designed to drive external loads. These pins require external bypass capacitors as shown in 表 9-3. ### 9.4 Layout ### 9.4.1 Layout Guidelines To achieve data sheet performance, use a minimum four-layer PCB board with the inner layers dedicated to ground and power planes. Use one or more power planes to route the power supplies to the ADC. Best performance is achieved by combining the analog and digital grounds in a single, unbroken ground plane. In some layout geometries, however, separate analog and digital grounds are necessary to direct digital currents away from the analog ground. Noisy digital currents include pulsing LED indicators, relays, and so on. In this case, consider separate ground return paths for these digital currents. When separate analog and digital grounds are used, join the grounds at the ADC. The top and bottom layers route the analog and digital signals. Route the input signal as a matched differential pair throughout the signal chain to reduce differential noise coupling. Avoid crossing or adjacent placement of digital signals with the analog signals. Separate the ADC clock input signal from SPI, frame-sync signals and other clock signals to avoid coupling which can cause jitter. Place the voltage reference close to the ADC. Orient the reference such that the reference ground pin is close to the ADC REFN pins with a direct connection from the ADC REFN to the reference ground pin. Place the reference input capacitor close to the ADC reference input pins. Place the signal input bypass capacitors close to the ADC inputs. Optimize the location of the differential input capacitor over the location of the capacitors from each input to ground. ☑ 9-6 shows an ADS127L18 layout example with SPI connections. The analog input differential capacitors are 2.2nF C0G dielectric. The analog input common-mode capacitors are 220pF C0G dielectric. The differential input capacitors are placed close to the analog input pins. The input drivers are shown on the top and bottom sides of the PCB to conserve space. $10\Omega$ resistors are used in series with the digital outputs to augment the $40\Omega$ driver output impedance to reduce the potential for ringing in the PCB trace. Pull-down resistors are used for the DOUTx/DINx/GPIOx pins (pins 10 through 13) to prevent the pins from floating in the event they are programmed for inputs. ### 9.4.2 Layout Example 図 9-6. ADS127L18 PCB Layout Example See the QFN and SON PCB Attachment application note for details of attaching the VQFN package to the printed circuit board. ## 10 Device and Documentation Support ### **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation see the following: - Texas Instruments, THP210 and ADS127L11 Performance application note - Texas Instruments, ADS127L11 CRC Calculator - Texas Instruments, IEPE Vibration Sensor Interface Reference Design for PLC Analog Input design guide - Texas Instruments, THS4551 Low-Noise, Precision, 150-MHz, Fully Differential Amplifier data sheet - Texas Instruments, REF60xx High-Precision Voltage Reference with Integrated ADC Drive Buffer data sheet - Texas Instruments, Design Methodology for MFB Filters in ADC Interface Applications application note - Texas Instruments, QFN and SON PCB Attachment application note ### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks TINA-TI<sup>™</sup> and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ## Changes from Revision A (June 2024) to Revision B (November 2024) Page ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 103 RSH0056D ### 12.1 Mechanical Data ## PACKAGE OUTLINE VQFN - 1 mm max height NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## **EXAMPLE BOARD LAYOUT** ## RSH0056D VQFN - 1 mm max height VQFN NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271). ## **EXAMPLE STENCIL DESIGN** ## RSH0056D VQFN - 1 mm max height VQFN NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded comers may offer better paste release. IPC-7525 may have alternate design recommendations. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | ADS127L14IRSHR | Active | Production | VQFN (RSH) 56 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L14 | | ADS127L14IRSHR.A | Active | Production | VQFN (RSH) 56 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L14 | | ADS127L14IRSHT | Active | Production | VQFN (RSH) 56 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L14 | | ADS127L14IRSHT.A | Active | Production | VQFN (RSH) 56 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L14 | | ADS127L18IRSHR | Active | Production | VQFN (RSH) 56 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L18 | | ADS127L18IRSHR.A | Active | Production | VQFN (RSH) 56 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L18 | | ADS127L18IRSHT | Active | Production | VQFN (RSH) 56 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L18 | | ADS127L18IRSHT.A | Active | Production | VQFN (RSH) 56 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS127L18 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Feb-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS127L14IRSHR | VQFN | RSH | 56 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | ADS127L14IRSHT | VQFN | RSH | 56 | 250 | 180.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | ADS127L18IRSHR | VQFN | RSH | 56 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | ADS127L18IRSHT | VQFN | RSH | 56 | 250 | 180.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 28-Feb-2025 #### \*All dimensions are nominal | 7 III danieriorio di e riorimica | | | | | | | | | |----------------------------------|----------------|--------------|-----------------|------|------|-------------|------------|-------------| | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | ADS127L14IRSHR | VQFN | RSH | 56 | 2500 | 367.0 | 367.0 | 35.0 | | | ADS127L14IRSHT | VQFN | RSH | 56 | 250 | 210.0 | 185.0 | 35.0 | | | ADS127L18IRSHR | VQFN | RSH | 56 | 2500 | 367.0 | 367.0 | 35.0 | | | ADS127L18IRSHT | VQFN | RSH | 56 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4207513/D #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated