

SBAS314B - APRIL 2004 - REVISED JANUARY 2009

# 24-Bit Analog-to-Digital Converter with 2-Channel Differential Input Multiplexer

#### **FEATURES**

- 240SPS Data Rate with 4MHz Clock
- 20-Bit Effective Resolution
- Input Multiplexer with Two Differential Channels
- Pin-Selectable, High-Impedance Input Buffer
- ±5V Differential Input Range
- 0.0003% INL (typ), 0.0015% INL (max)
- Self-Calibrating
- Simple 2-Wire Serial Interface
- On-Chip Temperature Sensor
- Single Conversions with Standby Mode
- Low Current Consumption: 300μA
- Analog Supply: 2.7V to 5.5V

#### **APPLICATIONS**

- Hand-Held Instrumentation
- Portable Medical Equipment
- Industrial Process Control
- Weigh Scales

#### **DESCRIPTION**

The ADS1222 is a 2-channel, 24-bit, delta-sigma analog-to-digital (A/D) converter. It offers excellent performance and low power in a TSSOP-14 package. The ADS1222 is well-suited for demanding, high-resolution measurements, especially in portable systems and other space-saving and power-constrained applications.

A delta-sigma ( $\Delta\Sigma$ ) modulator and digital filter form the basis of the A/D converter. The analog modulator has a  $\pm 5$ V differential input range. An input multiplexer (MUX) is used to select between two separate differential input channels. A buffer can be selected to increase the input impedance of the measurement.

A simple, 2-wire serial interface provides all the necessary control. Data retrieval, self-calibration, and Standby mode are handled with a few simple waveforms. When only single conversions are needed, the ADS1222 can be quickly shut down (Standby mode) while idle between measurements to dramatically reduce the overall power consumption. Multiple ADS1222s can be connected together to create a synchronously sampling multichannel measurement system. The ADS1222 is designed to easily connect to microcontrollers, such as the MSP430.

The ADS1222 supports 2.7V to 5.5V supplies. Power is typically less than 1mW in 3V operation and less than  $1\mu$ W during Standby mode.



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





#### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE<br>MARKING | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY |  |
|---------|--------------|-----------------------|--------------------|-----------------|------------------------------|--|
| AD04000 | T000D 44     | DW                    | A D 0 4 0 0 0      | ADS1222IPWT     | Tape and Reel, 250           |  |
| ADS1222 | TSSOP-14     | PW                    | ADS1222            | ADS1222IPWR     | Tape and Reel, 2000          |  |

<sup>(1)</sup> For the most current specification and package information, refer to our web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                   | ADS1222           | UNIT |
|-----------------------------------|-------------------|------|
| VDD to GND                        | -0.3 to +6        | V    |
| Lange Comment                     | 100, momentary    | mA   |
| Input current                     | 10, continuous    | mA   |
| Analog input voltage to GND       | -0.3 to VDD + 0.3 | V    |
| Digital input voltage to GND      | -0.3 to VDD + 0.3 | V    |
| Maximum Junction Temperature      | +150              | °C   |
| Operating Temperature Range       | -55 to +125       | °C   |
| Storage Temperature Range         | -60 to +150       | °C   |
| Lead Temperature (soldering, 10s) | +300              | °C   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe

proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### **ELECTRICAL CHARACTERISTICS**

All specifications at  $T_A = -40^{\circ}\text{C}$  to +85°C, VDD = +5V,  $f_{CLK} = 2\text{MHz}$ , and  $V_{REF} = +2.5\text{V}$ , unless otherwise noted.

| PARAMETER                      | TEST CONDITIONS                                      | MIN         | TYP                    | MAX         | UNIT           |
|--------------------------------|------------------------------------------------------|-------------|------------------------|-------------|----------------|
| Analog Input                   | •                                                    | •           |                        |             | •              |
| Full-scale input voltage       | AINP – AINN                                          |             | ±2V <sub>REF</sub>     |             | V              |
|                                | Buffer off; AINP, AINN with respect to GND           | GND - 0.1   |                        | VDD + 0.1   | V              |
| Absolute input voltage         | Buffer on; AINP, AINN with respect to GND            | GND + 0.05  |                        | VDD - 1.5   | V              |
| D'#anadal land land            | Buffer off; f <sub>CLK</sub> = 2MHz                  |             | 2.7                    |             | MΩ             |
| Differential input impedance   | Buffer on; f <sub>CLK</sub> = 2MHz                   |             | 1.2                    |             | GΩ             |
| Common-mode input impedance    | Buffer off; f <sub>CLK</sub> = 2MHz                  |             | 5.4                    |             | MΩ             |
| System Performance             | •                                                    |             |                        |             |                |
| Resolution                     | No missing codes                                     | 24          |                        |             | Bits           |
| Data rate                      |                                                      | 120         | (f <sub>CLK</sub> /2MI | Hz)         | SPS(1)         |
|                                | Buffer off; Differential input signal, end point fit |             | 0.0003                 | 0.0015      | % of FSR(2)    |
| Integral nonlinearity (INL)    | Buffer on; Differential input signal, end point fit  |             | 0.0006                 |             | % of FSR       |
| 0"                             | Buffer off                                           |             | 50                     | 150         | μV             |
| Offset error                   | Buffer on                                            |             | 50                     |             | μV             |
| 0"                             | Buffer off                                           |             | 0.2                    |             | μV/°C          |
| Offset error drift             | Buffer on                                            | 0.2         |                        | μV/°C       |                |
| Offset error match             | Between channels                                     |             | 20                     | 100         | μV             |
|                                | Buffer off                                           | 0.004 0.025 |                        | 0.025       | %              |
| Gain error                     | Buffer on                                            | 0.008       |                        |             | %              |
| 0: 1%                          | Buffer off                                           | 0.00003     |                        | % of FSR/°C |                |
| Gain error drift               | Buffer on                                            | 0.00006     |                        | % of FSR/°C |                |
| Gain error match               | Between channels                                     |             | 0.0005                 |             | %              |
|                                | Buffer off; at DC                                    |             | 95                     |             | dB             |
| Common-mode rejection          | Buffer on; at DC                                     | 90          | 100                    |             | dB             |
|                                | Buffer off; at DC, VDD = 2.7V to 5.5V                |             | 90                     |             | dB             |
| Power-supply rejection         | Buffer on; at DC, VDD = 2.7V to 5.5V                 |             | 90                     |             | dB             |
| Noise                          |                                                      |             | 0.8                    |             | ppm of FSR, ms |
| Temperature Sensor             |                                                      |             |                        |             |                |
| Temperature sensor voltage     | T <sub>A</sub> = 25°C                                |             | 106                    |             | mV             |
| Temperature sensor coefficient |                                                      |             | 360                    |             | μV/°C          |
| Voltage Reference Input        |                                                      |             |                        |             |                |
| Reference input voltage        | V <sub>REF</sub> = VREFP - VREFN                     | 0.5         | 2.5                    | VDD(3)      | V              |
| Negative reference input       | Buffer off                                           | GND - 0.1   |                        | VREFP – 0.5 | V              |
| Positive reference input       | Buffer off                                           | VREFN + 0.5 |                        | VDD + 0.1   | V              |
| Negative reference input       | Buffer on                                            | GND + 0.05  |                        | VREFP - 0.5 | V              |
| Positive reference input       | Buffer on                                            | VREFN + 0.5 |                        | VDD – 1.5   | V              |
| Voltage reference impedance    | f <sub>CLK</sub> = 2MHz                              |             | 500                    |             | kΩ             |

<sup>(1)</sup> SPS = samples per second.
(2) FSR = full-scale range = 4V<sub>REF</sub>.
(3) It will not be possible to reach the digital output full-scale code when V<sub>REF</sub> > VDD/2.



 $\label{eq:continued} \textbf{ELECTRICAL CHARACTERISTICS (continued)} \\ \text{All specifications at T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \ \text{VDD} = +5\text{V}, \ \text{f}_{CLK} = 2\text{MHz}, \ \text{and V}_{REF} = +2.5\text{V}, \ \text{unless otherwise noted}.$ 

| PARAMETER    |                         | TEST CONDITIONS                   | MIN       | TYP | MAX       | UNIT |
|--------------|-------------------------|-----------------------------------|-----------|-----|-----------|------|
| Digital Inpo | ut/Output               |                                   | -         |     |           |      |
|              | VIH                     |                                   | 0.8 VDD   |     | VDD + 0.1 | V    |
| Logic        | VIL                     |                                   | GND - 0.1 |     | 0.2 VDD   | V    |
| levels       | Voн                     | I <sub>OH</sub> = 1mA             | 0.8 VDD   |     |           | V    |
|              | VOL                     | I <sub>OL</sub> = 1mA             |           |     | 0.2 VDD   | V    |
| Input leaka  | ge                      |                                   |           |     | ±10       | μΑ   |
| CLK freque   | ncy (f <sub>CLK</sub> ) |                                   |           |     | 8         | MHz  |
| CLK duty c   |                         |                                   | 30        |     | 70        | %    |
| Power Sup    | pply                    |                                   | 1         |     | <u>'</u>  |      |
| VDD          |                         |                                   | 2.7       | 2.7 |           | V    |
|              |                         | Standby mode                      |           | < 1 |           | μΑ   |
|              |                         | VDD = 5V, normal mode, buffer off | 300       |     |           | μΑ   |
| VDD currer   | nt                      | VDD = 5V, normal mode, buffer on  |           | 425 |           | μΑ   |
|              |                         | VDD = 3V, normal mode, buffer off |           | 275 |           | μΑ   |
|              |                         | VDD = 3V, normal mode, buffer on  |           | 395 |           | μΑ   |
| <b>-</b>     | p                       | VDD = 5V, buffer off              |           | 1.5 | 2.25      | mW   |
| Iotal power  | dissipation             | VDD = 3V, buffer off              |           | 0.8 |           | mW   |
| Temperatu    | re Range                |                                   | •         |     | •         |      |
| Specified    |                         |                                   | -40       |     | +85       | °C   |
| Operating    |                         |                                   | -55       |     | +125      | °C   |
| Storage      |                         |                                   | -60       |     | +150      | °C   |

<sup>(1)</sup> SPS = samples per second.
(2) FSR = full-scale range = 4V<sub>REF</sub>.
(3) It will not be possible to reach the digital output full-scale code when V<sub>REF</sub> > VDD/2.



#### **PIN ASSIGNMENTS**



#### **Terminal Functions**

| TERMINA   | ۸L  |                |                                                                                                                                         |
|-----------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. | I/O            | DESCRIPTION                                                                                                                             |
| VDD       | 1   | Analog/Digital | Analog and digital power supply                                                                                                         |
| SCLK      | 2   | Digital input  | Serial clock input                                                                                                                      |
| CLK       | 3   | Digital input  | System clock input                                                                                                                      |
| DRDY/DOUT | 4   | Digital Output | Dual-purpose output:  Data ready: indicates valid data by going low.  Data output: outputs data, MSB first, on the rising edge of SCLK. |
| MUX       | 5   | Digital input  | Selects analog input of mux                                                                                                             |
| TEMPEN    | 6   | Digital input  | Selects temperature sensor input from mux                                                                                               |
| BUFEN     | 7   | Digital input  | Enables input buffer                                                                                                                    |
| AINP2     | 8   | Analog input   | Analog channel 2 positive input                                                                                                         |
| AINN2     | 9   | Analog input   | Analog channel 2 negative input                                                                                                         |
| AINP1     | 10  | Analog input   | Analog channel 1 positive input                                                                                                         |
| AINN1     | 11  | Analog input   | Analog channel 1 negative input                                                                                                         |
| GND       | 12  | Analog/Digital | Analog and digital ground                                                                                                               |
| VREFN     | 13  | Analog input   | Negative reference input                                                                                                                |
| VREFP     | 14  | Analog input   | Positive reference input                                                                                                                |



#### TYPICAL CHARACTERISTICS

At  $T_A = -40$ °C to +85°C, VDD = +5V,  $f_{CLK} = 2MHz$ , and  $V_{REF} = +2.5V$ , unless otherwise noted.





Figure 1

Figure 2





Figure 3

Figure 4





Figure 5

Figure 6



#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ , VDD = +5V,  $f_{CLK} = 2\text{MHz}$ , and  $V_{REF} = +2.5\text{V}$ , unless otherwise noted.





Figure 7

i iguie i



Figure 8



Figure 9



Figure 10



Figure 11

Figure 12



#### **OVERVIEW**

The ADS1222 is an A/D converter comprised of a delta-sigma modulator followed by a digital filter. A mux allows for one of two input channels to be selected. A buffer can also be selected to increase the input impedance. The modulator measures the differential input signal  $V_{IN} = (\text{AINP} - \text{AINN})$  against the differential reference  $V_{REF} = (VREFP - VREFN)$ . Figure 13 shows a conceptual diagram of the device. The differential reference is scaled internally so that the full-scale input range is  $\pm 2V_{REF}$ . The digital filter receives the modulator signal and provides a low-noise digital output. A 2-wire serial interface indicates conversion completion and provides the user with the output data.

#### ANALOG INPUTS (AINPx, AINNx)

The input signal to be measured is applied to the input pins AINPx and AINNx. The positive internal input is generalized as AINP, and the negative internal input is generalized as AINN. The signal is selected though the input mux, which is controlled by MUX, as shown in Table 1. The ADS1222 accepts differential input signals, but can also measure unipolar signals. When measuring unipolar (or single-ended signals) with respect to ground, connect the negative input (AINNx) to ground and connect the input signal to the positive input (AINPx). Note that when the ADS1222 is configured this way, only half of the converter full-scale range is used since only positive digital output codes are produced. An input buffer can be selected to increase the input impedance of the A/D converter with the BUFEN pin.

**Table 1. Input Channel Selection with MUX** 

| DIGITAL PIN | SELECTED ANALOG INPUTS |                |  |  |  |
|-------------|------------------------|----------------|--|--|--|
| MUX         | POSITIVE INPUT         | NEGATIVE INPUT |  |  |  |
| 0           | AINP1                  | AINN1          |  |  |  |
| 1           | AINP2                  | AINN2          |  |  |  |



Figure 13. Conceptual Diagram of the ADS1222



Analog Input Measurement without the Input Buffer

With the buffer disabled by setting the BUFEN pin low, the ADS1222 measures the input signal using internal capacitors that are continuously charged and discharged. Figure 14 shows a simplified schematic of the ADS1222 input circuitry, with Figure 15 showing the on/off timings of the switches. The S $_1$  switches close during the input sampling phase. With S1 closed, C $_{A1}$  charges to AINP, C $_{A2}$  charges to AINN, and C $_{B}$  charges to (AINP – AINN). For the discharge phase, S $_{1}$  opens first and then S $_{2}$  closes. C $_{A1}$  and C $_{A2}$  discharge to approximately VDD/2 and C $_{B}$  discharges to 0V. This two-phase sample/discharge cycle repeats with a frequency of fCI  $_{K}/32$  (62.5kHz for fCI  $_{K}$  = 2MHz).



Figure 14. Simplified Input Structure with the Buffer Turned Off



Figure 15. S<sub>1</sub> and S<sub>2</sub> Switch Timing for Figure 14

The constant charging of the input capacitors presents a load on the inputs that can be represented by effective impedances. Figure 16 shows the input circuitry with the capacitors and switches of Figure 14 replaced by their effective impedances. These impedances scale inversely with f<sub>CLK</sub> frequency. For example, if f<sub>CLK</sub> frequency is reduced by a factor of 2, the impedances will double.



Figure 16. Effective Analog Input Impedances with the Buffer Off

ESD diodes protect the inputs. To keep these diodes from turning on, make sure the voltages on the input pins do not go below GND by more than 100mV, and likewise do not exceed VDD by 100mV:

GND - 100mV < (AINP, AINN) < VDD + 100mV

#### Analog Input Measurement with the Input Buffer

When the buffer is enabled by setting the BUFEN pin high, a low-drift, chopper-stabilized input buffer is used to achieve very high input impedance. The buffer charges the input sampling capacitors, thus removing the load from the measurement. Because the input buffer is chopper-stabilized, the charging of parasitic capacitances causes the charge to be carried away, as if by resistance. The input impedance can be modeled by a single resistor, as shown in Figure 17. The impedance scales inversely with f<sub>CLK</sub> frequency, as in the nonbuffered case. Note that during standby mode, the buffer must be disabled to prevent loading of the inputs.



Figure 17. Effective Analog Input Impedances with the Buffer On

Note also that the analog inputs (listed in the Electrical Characteristics table as *Absolute Input Range*) must remain between GND + 0.05V to VDD - 1.5V. Exceeding this range degrades linearity and results in performance outside the specified limits.



#### **TEMPERATURE SENSOR**

On-chip diodes provide temperature-sensing capability. By setting the TEMPEN pin high, the selected analog inputs are disconnected and the inputs to the A/D converter are connected to the anodes of two diodes scaled to 1x and 64x in current and size inside the mux, as shown in Figure 18. By measuring the difference in voltage of these diodes, temperature changes can be inferred from a baseline temperature. Typically, the difference in diode voltages is 106mV at 25°C, with a temperature coefficient of 360µV/°C. A similar structure is used in the MSC1210 for temperature measurement. For more information, see TI application report SBAA100, *Using the MSC121x as a High-Precision Intelligent Temperature Sensor*, available for download at www.ti.com.



Figure 18. Measurement of the Temperature Sensor in the Input Multiplexer

## VOLTAGE REFERENCE INPUTS (VREFP, VREFN)

The voltage reference used by the modulator is generated from the voltage difference between VREFP and VREFN:  $V_{REF} = VREFP - VREFN$ . The reference inputs use a structure similar to that of the analog inputs. A simplified diagram of the circuitry on the reference inputs is shown in Figure 19. The switches and capacitors can be modeled with an effective impedance of:

$$\left(\frac{t_{\text{sample}}}{2}\right)/16\text{pF} = 500\text{k}\Omega$$

where  $f_{CLK} = 2MHz$ .



Figure 19. Simplified Reference Input Circuitry

ESD diodes protect the reference inputs. To prevent these diodes from turning on, make sure the voltages on the reference pins do not go below GND by more than 100mV, and likewise, do not exceed VDD by 100mV:

$$GND - 100mV < (VREFP, VREFN) < VDD + 100mV$$

During self gain calibration, all the switches in the input multiplexer are opened, VREFN is internally connected to AINN, and VREFP is connected to AINP. The input buffer may be disabled or enabled during calibration. When the buffer is disabled, the reference pins will be driving the circuitry shown in Figure 9 during self gain calibration, resulting in increased loading. To prevent this additional loading from introducing gain errors, make sure the circuitry driving the reference pins has adequate drive capability. When the buffer is enabled, the loading on the reference pins will be much less, but



the buffer will limit the allowable voltage range on VREFP and VREFN during self or self gain calibration as the reference pins must remain within the specified input range of the buffer in order to establish proper gain calibration.

For best performance, V<sub>REF</sub> should be VDD/2, but it can be raised as high as VDD. When V<sub>RFF</sub> exceeds VDD/2, it is not possible to reach the full-scale digital output value corresponding to ±2V<sub>RFF</sub>, since this requires the analog inputs to exceed the power supplies. For example, if V<sub>RFF</sub> = VDD = 5V, the positive full-scale signal is 10V. The maximum positive input signal that can be supplied before the ESD diodes turn on is when AINP = 5.1V and AINN = -0.1V, resulting in  $V_{IN} = 5.2V$ . Therefore, it is not possible to reach the positive (or negative) full-scale readings in this configuration. The digital output codes are limited to approximately one half of the entire range. For best performance, bypass the voltage reference inputs with a 0.1µF capacitor between VREFP and VREFN. Place the capacitor as close as possible to the pins.

#### **CLOCK INPUT (CLK)**

This digital input supplies the system clock to the ADS1222. The CLK frequency can be increased to speed up the data rate. CLK must be left running during normal operation. It may be turned off during Standby mode to save power, but this is not required. The CLK input may be driven with 5V logic, regardless of the VDD voltage.

Minimize the overshoot and undershoot on CLK for the best analog performance. A small resistor in series with CLK ( $10\Omega$  to  $100\Omega$ ) can often help. CLK can be generated from a number of sources including standalone crystal oscillators and microcontrollers.

#### DATA READY/DATA OUTPUT (DRDY/DOUT)

This digital output pin serves two purposes. First, it indicates when new data is ready by going LOW. Afterwards, on the first rising edge of SCLK, the DRDY/DOUT pin changes function and begins to output the conversion data, most significant bit (MSB) first. Data is shifted out on each subsequent SCLK rising edge. After all 24 bits have been retrieved, the pin

can be forced high with an additional SCLK. It will then stay high until new data is ready. This is useful when polling on the status of DRDY/DOUT to determine when to begin data retrieval.

#### **SERIAL CLOCK INPUT (SCLK)**

This digital input shifts serial data out with each rising edge. As with CLK, this input may be driven with 5V logic regardless of the VDD voltage. There is hysteresis built into this input, but care should still be taken to ensure a clean signal. Glitches or slow-rising signals can cause unwanted additional shifting. For this reason, it is best to make sure the rise-and-fall times of SCLK are less than 50ns.

#### FREQUENCY RESPONSE

The ADS1222 frequency response for  $f_{CLK} = 2MHz$  is shown in Figure 20. The frequency response repeats at multiples of the modulator sampling frequency of 62.5kHz. The overall response is that of a low-pass filter with a -3db cutoff frequency of 31.5Hz. As shown, the ADS1222 does a good job attenuating out to 60kHz. For the best resolution, limit the input bandwidth to less than this value to keep higher frequency noise from affecting performance. Often, a simple RC filter on the ADS1222 analog inputs is all that is needed.



Figure 20. Frequency Response



To help see the response at lower frequencies, Figure 21 illustrates the response out to 1kHz. Notice that signals at multiples of 120Hz are rejected. The ADS1222 data rate and frequency response scale directly with CLK frequency. For example, if  $f_{\rm CLK}$  increases from 2MHz to 4MHz, the data rate increases from 120SPS to 240SPS, while the notches increase from 120Hz to 240Hz.



Figure 21. Frequency Response to 1kHz

Rejecting 50Hz or 60Hz noise is as simple as choosing the clock frequency. If simultaneous rejection of 50Hz and 60Hz noise is desired,  $f_{CLK} = 910$ kHz can be chosen. The data rate becomes 54.7SPS and the frequency response of the ADS1222 rejects the 50Hz and 60Hz noise to below 60dB. The frequency response of the ADS1222 near 50Hz and 60Hz with  $f_{CLK} = 910$ kHz is shown in Figure 22.



Figure 22. Frequency Response Near 50Hz and 60Hz with f<sub>CLK</sub> = 910kHz

#### **SETTLING TIME**

After changing the input multiplexer, selecting the input buffer, or using temperature sensor, the first data is fully settled. In the ADS1222, the digital filter is allowed to settle after toggling any of the MUX, BUFEN, or TEMPEN pins. Toggling of any of these digital pins will cause the input to switch to the proper channel, start conversions, and hold the DRDY/DOUT line high until the digital filter is fully settled. For example, if MUX changes from low to high, selecting a different input channel, DRDY/DOUT immediately goes high and the conversion process restarts. DRDY/DOUT goes low when fully settled data is ready for retrieval. There is no need to discard any data. Figure 23 shows the timing of the DRDY/DOUT line as the input multiplexer changes.



Figure 23. Example of Settling Time After Changing the Input Multiplexer



The ADS1222 uses a Sinc<sup>3</sup> digital filter to improve noise performance. Therefore, in certain instances, large changes in input will require settling time. For example, an external multiplexer in front of the ADS1222 can put large changes in input voltage by simply switching input channels. Abrupt changes in the input will require three data cycles to settle. When continuously converting, four readings may be necessary to settle the data. If the change in input occurs in the middle of the first conversion, three more full conversions of the fully settled input will be required to get fully settled data. Discard the first three readings because they will contain only partially-settled data. Figure 24 illustrates the settling time for the ADS1222 in Continuous Conversion mode.

If the input is known to change abruptly, the mux can be quickly switched to an alternate channel and quickly switched back to the original channel. By toggling the mux, the ADS1222 resets the digital filter and initiates a new conversion. During this time, the  $\overline{DRDY}/DOUT$  line is held high until fully-settled data is available.

#### **DATA FORMAT**

The ADS1222 outputs 24 bits of data in binary two's complement format. The least significant bit (LSB) has a weight of  $(2V_{REF})/(2^{23}-1)$ . The positive full-scale input produces an output code of 7FFFFh and the negative full-scale input produces an output code of 800000h. The output clips at these codes for signals exceeding full-scale. Table 2 summarizes the ideal output codes for different input signals.

Table 2. Ideal Output Code vs Input Signal

| INPUT SIGNAL V <sub>IN</sub><br>(AINP – AINN)        | IDEAL OUTPUT CODE(1) |
|------------------------------------------------------|----------------------|
| ≥ +2V <sub>REF</sub>                                 | 7FFFFh               |
| $\frac{+2V_{REF}}{2^{23}-1}$                         | 000001h              |
| 0                                                    | 000000h              |
| $\frac{-2V_{REF}}{2^{23}-1}$                         | FFFFFh               |
| $\leq -2V_{REF}\left(\frac{2^{23}}{2^{23}-1}\right)$ | 800000h              |

<sup>(1)</sup> Excludes effects of noise, INL, offset, and gain errors.

#### DATA RETRIEVAL

The ADS1222 continuously converts the analog input signal. To retrieve data, wait until  $\overline{DRDY}/DOUT$  goes low, as shown in Figure 25. After this occurs, begin shifting out the data by applying SCLKs. Data is shifted out MSB first. It is not required to shift out all 24 bits of data, but the data must be retrieved before the new data is updated (see  $t_2$ ) or else it will be overwritten. Avoid data retrieval during the update period.  $\overline{DRDY}/DOUT$  remain at the state of the last bit shifted out until it is taken high (see  $t_6$ ), indicating that new data is being updated. To avoid having  $\overline{DRDY}/DOUT$  remain in the state of the last bit, shift a 25th SCLK to force  $\overline{DRDY}/DOUT$  high (see Figure 26). This technique is useful when a host controlling the ADS1222 is polling  $\overline{DRDY}/DOUT$  to determine when data is ready.



Figure 24. Settling Time in Continuous Conversion Mode





Figure 25. Data Retrieval Timing



Figure 26. Data Retrieval with DRDY/DOUT Forced High Afterwards



#### **SELF-CALIBRATION**

Self-calibration can be initiated at any time, although in many applications the ADS1222 drift performance is so good that the self-calibration performed automatically at power-up is all that is needed. To initiate self-calibration, apply at least two additional SCLKs after retrieving 24 bits of data. Figure 27 shows the timing pattern. The 25th SCLK will send DRDY/DOUT high. The falling edge of the 26th SCLK will begin the calibration cycle. Additional SCLK pulses may be sent after the 26th SCLK; however, activity on SCLK should be minimized during calibration for best results.

When the calibration is complete,  $\overline{DRDY}/DOUT$  goes low, indicating that new data is ready. There is no need to alter the analog input signal applied to the ADS1222 during calibration; the input pins are disconnected within the A/D converter and the appropriate signals are applied internally and automatically. The first conversion after a calibration is fully settled and valid for use. The time required for a calibration depends on two independent signals: the falling edge of SCLK and an internal clock derived from CLK. Variations in the internal calibration values will change the time required for calibration ( $t_8$ ) within the range given by the min/max specs.  $t_{11}$  and  $t_{12}$  described in the next section are affected likewise.

#### STANDBY MODE

Standby mode dramatically reduces power consumption (typically <  $1\mu W$  with CLK stopped) by shutting down all of the active circuitry. To enter Standby mode, simply hold SCLK high after  $\overline{DRDY}/DOUT$  goes low, as shown in Figure 28. Standby mode can be initiated at any time during readback; it is not necessary to retrieve all 24 bits of data beforehand. Note that during standby mode, the buffer must be disabled to prevent loading of the inputs.

When t<sub>11</sub> has passed with SCLK held high, Standby mode will activate. DRDY/DOUT stays high when Standby mode begins. SCLK must remain high to stay in Standby mode. To exit Standby mode (wakeup), set SCLK low. The first data after exiting Standby mode is valid. It is not necessary to stop CLK during Standby mode, but doing so will further reduce the digital supply current.

#### Standby Mode With Self-Calibration

Self-calibration can be set to run immediately after exiting Standby mode. This is useful when the ADS1222 is put in Standby mode for long periods of time and self-calibration is desired afterwards to compensate for temperature or supply voltage changes.

To force a self-calibration with Standby mode, shift 25 bits out before taking SCLK high to enter Standby mode. Self-calibration then begins after wakeup. Figure 29 shows the appropriate timing. Note the extra time needed after wakeup for calibration before data is ready. The first data after Standby mode with self-calibration is fully settled and can be used.



Figure 27. Self-Calibration Timing





Figure 28. Standby Mode Timing (can be used for single conversions)



Figure 29. Standby Mode with Self-Calibration Timing (can be used for single conversions)

#### SINGLE CONVERSIONS

When only single conversions are needed, Standby mode can be used to start and stop the ADS1222. To make a single conversion, first enter the Standby mode holding SCLK high. Now, when ready to start the conversion, take SCLK low. The ADS1222 wakes up and begins the conversion. Wait for DRDY/DOUT to go low, and then retrieve the data. Afterwards, take SCLK

high to stop the ADS1222 from converting and re-enter Standby mode. Continue to hold SCLK high until ready to start the next conversion. Operating in this fashion greatly reduces power consumption since the ADS1222 is shut down while idle between conversions. Self-calibrations can be performed prior to the start of the single conversions by using the waveform shown in Figure 29.



#### **APPLICATIONS INFORMATION**

#### **GENERAL RECOMMENDATIONS**

The ADS1222 is a high-resolution A/D converter. Achieving optimal device performance requires careful attention to the support circuitry and printed circuit board (PCB) design. Figure 30 shows the basic connections for the ADS1222. As with any precision circuit, be sure to use good supply bypassing capacitor techniques. A smaller value ceramic capacitor in parallel with a larger value tantalum capacitor works well. Place the capacitors, in particular the ceramic ones, close to the supply pins. Use a ground plane and tie the ADS1222 GND pin and bypass capacitors directly to it. Avoid ringing on the digital inputs. Small resistors ( $\approx 100\Omega$ ) in series with the digital pins can help by controlling the trace impedance. Place these resistors at the source end.

Pay special attention to the reference and analog inputs. These are the most critical circuits. Bypass the voltage reference using similar techniques to the supply voltages. The quality of the reference directly affects the overall accuracy of the device. Make sure to use a low noise and low drift reference such as the REF1004.

Often, only a simple RC filter is needed on the inputs. This circuit limits the higher frequency noise. Avoid low-grade dielectrics for the capacitors and place them as close as possible to the input pins. Keep the traces to the input pins short, and carefully watch how they are routed on the PCB.

After the power supplies and reference voltage have stabilized, issue a self-calibration command to minimize offset and gain errors.



Figure 30. Basic Connections



#### **MULTICHANNEL SYSTEMS**

Multiple ADS1222s can be operated in parallel to measure multiple input signals. Figure 31 shows an example of a four-channel system. For simplicity, the supplies and reference circuitry are not shown. The same CLK signal should be applied to all devices. To synchronize the ADS1222s, connect the same SCLK signal to all devices. Then place all the devices in Standby mode. Afterwards, starting a conversion will synchronize all the ADS1222s; that is, they will sample the input signals simultaneously. The DRDY/DOUT outputs will go low at approximately the same time after synchronization. When reading data from the devices, the data appears in parallel on DRDY/DOUT as a result of the common SCLK connection.

The falling edges of  $\overline{DRDY}/DOUT$ , indicating that new data is ready, will vary with respect to each other no more than time  $t_{13}$ . This variation is due to possible differences in the ADS1222 internal calibration settings. To account for this, when using multiple devices, either wait for  $t_{13}$  to pass after seeing one  $\overline{DRDY}/DOUT$  go low, or wait until all  $\overline{DRDY}/DOUT$ s have gone low before retrieving data.

Note that changing channels (using the MUX pin), or using the input buffer (BUFEN) or the temperature sensor (TEMPEN), may require more care to settle the digital filter. For example, if the MUX pin is toggled on one device and not the other, the DRDY/DOUT line will be held high until the conversion settles on the first device. The latter device will continue conversions through this time. See the Settling Time section of this datasheet for further details.



Figure 31. Example of Using Multiple ADS1222s in Parallel



#### **SUMMARY OF SERIAL INTERFACE WAVEFORMS**



Figure 32. Summary of Serial Interface Waveforms



### **Revision History**

| DATE    | REV | PAGE | SECTION                                        | DESCRIPTION                                                     |
|---------|-----|------|------------------------------------------------|-----------------------------------------------------------------|
| 12/2/08 | В   | 9    | Analog Input Measurement with the Input Buffer | Added last sentence to fist paragraph describing standby mode.  |
|         |     | 15   | Standby Mode                                   | Added last sentence to first paragraph describing standby mode. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

www.ti.com 17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| ADS1222IPWR           | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes             | NIPDAU                        | (5)<br>Level-2-260C-1 YEAR | -40 to 85    | ADS<br>1222      |
| ADS1222IPWR.B         | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADS<br>1222      |
| ADS1222IPWT           | Active | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADS<br>1222      |
| ADS1222IPWT.B         | Active | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADS<br>1222      |
| ADS1222IPWTG4         | Active | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADS<br>1222      |
| ADS1222IPWTG4.B       | Active | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADS<br>1222      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



#### **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS1222IPWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS1222IPWT   | TSSOP           | PW                 | 14 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS1222IPWTG4 | TSSOP           | PW                 | 14 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS1222IPWR   | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| ADS1222IPWT   | TSSOP        | PW              | 14   | 250  | 213.0       | 191.0      | 35.0        |
| ADS1222IPWTG4 | TSSOP        | PW              | 14   | 250  | 213.0       | 191.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated