











ADS1114L, ADS1115L JAJSQJ6 – DECEMBER 2023

# ADS111xL 超小型、低消費電力、16 ビット、PGA 搭載 860-SPS ADC、コンパレ ータ、1.8V I<sup>2</sup>C バス電圧に対応

## 1 特長

- 電源電圧範囲:2.0 V ~ 3.6 V
- 低消費電流:
  - 150µA (連続変換モード)
- データ・レートをプログラム可能:
- 8SPS~860SPS
- シングルサイクルのセトリング
- 内部低ドリフト基準電圧
- 内部発振器
- アラート出力ピン付きデジタル コンパレータ
- I<sup>2</sup>C インターフェイス:
  - 4 つのピン選択可能アドレス
  - 1.8V I<sup>2</sup>C バス電圧と互換
- 動作温度範囲:
  - -40°C~+125°C

## 2 アプリケーション

- 一般的なシステム監視:
  - 電源電圧の監視
  - 電流測定
  - 温度測定
- ウェアラブルおよびパーソナル エレクトロニクス

#### 製品情報

| SCHOOL IN |                       |                   |  |  |  |
|-----------|-----------------------|-------------------|--|--|--|
| 部品番号      | 入力チャネル                | 特長 <sup>(1)</sup> |  |  |  |
| ADS1114L  | 差動 1 (シングル・エン<br>ド 1) | PGA、コンパレータ        |  |  |  |
| ADS1115L  | 差動 2 (シングル・エン<br>ド 4) | PGA、コンパレータ        |  |  |  |

詳細については、デバイス比較表を参照してください。

## 3 概要

ADS1114L および ADS1115L (ADS111xL) は、高精度、 低消費電力、16 ビット、I2C 互換のアナログ / デジタル コ ンバータ (ADC) で、超小型の 12 ピン DSBGA、10 ピン VSSOP パッケージで供給されます。ADS111xL は、低ド リフトの基準電圧と発振器を内蔵しています。ADS111xL は、プログラマブル ゲイン アンプ (PGA) およびデジタル コンパレータも内蔵しています。これらの機能を有しデバイ ス動作電源電圧範囲が広いため、省電力と省スペースが 要求される、センサを使用した測定アプリケーションに適し ます。

ADS111xL は、最大 860 サンプル/秒 (SPS) のデータレ ートで変換を実行できます。PGA は入力電圧範囲が ±256mV~±6.144V で、振幅の小さな信号から大きな信 号まで高精度に測定できます。ADS1115L には入力マル チプレクサ (MUX) が搭載されており、2 つの差動入力ま たは 4 つのシングルエンド入力を測定できます。過電圧 や低電圧の検出には、ADS111xL のデジタル コンパレー タを使用してください。

#### パッケージ情報

| 部品番号     | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |
|----------|----------------------|--------------------------|
| ADS111xL | YCJ (DSBGA、12)       | 1.47 mm×1.03 mm          |
|          | DGS (VSSOP, 10)      | 3.00 mm×4.9 mm           |

- 利用可能なすべてのパッケージについては、「メカニカル、パッケ ージ、および注文情報」を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



システム監視アプリケーションの例



## **Table of Contents**

| 1 特長                                     |
|------------------------------------------|
|                                          |
| 2 アプリケーション                               |
| 3 概要                                     |
| 4 Device Comparison Table                |
| 5 Pin Configuration and Functions        |
| 6 Specifications                         |
| 6.1 Absolute Maximum Ratings             |
| 6.2 ESD Ratings                          |
| 6.3 Recommended Operating Conditions     |
| 6.4 Thermal Information                  |
| 6.5 Electrical Characteristics           |
| 6.6 I <sup>2</sup> C Timing Requirements |
| 6.7 Timing Diagram                       |
| 6.8 Typical Characteristics              |
| 7 Parameter Measurement Information1     |
| 7.1 Noise Performance1                   |
| 8 Detailed Description1                  |
| 8.1 Overview1                            |
| 8.2 Functional Block Diagrams1           |

| 8.3 Feature Description                 | 12 |
|-----------------------------------------|----|
| 8.4 Device Functional Modes             |    |
| 8.5 Programming                         |    |
| 9 Register Map                          |    |
| 10 Application and Implementation       |    |
| 10.1 Application Information            |    |
| 10.2 Typical Application                |    |
| 10.3 Power Supply Recommendations       |    |
| 10.4 Layout                             | 33 |
| 11 Device and Documentation Support     | 35 |
| 11.1ドキュメントの更新通知を受け取る方法                  |    |
| 11.2 サポート・リソース                          | 35 |
| 11.3 Trademarks                         |    |
| 11.4 静電気放電に関する注意事項                      |    |
| 11.5 用語集                                |    |
| 12 Revision History                     |    |
| 13 Mechanical, Packaging, and Orderable |    |
| Information                             | 35 |
|                                         |    |



## **4 Device Comparison Table**

| DEVICE   | RESOLUTION<br>(Bits) | MAXIMUM SAMPLE RATE (SPS) | INPUT CHANNELS<br>Differential<br>(Single-Ended) | INTERFACE        | DIGITAL INPUT LEVELS |
|----------|----------------------|---------------------------|--------------------------------------------------|------------------|----------------------|
| ADS1014L | 12                   | 3300                      | 1 (1)                                            | I <sup>2</sup> C | Independent of VDD   |
| ADS1015L | 12                   | 3300                      | 2 (4)                                            | I <sup>2</sup> C | Independent of VDD   |
| ADS1114L | 16                   | 860                       | 1 (1)                                            | I <sup>2</sup> C | Independent of VDD   |
| ADS1115L | 16                   | 860                       | 2 (4)                                            | I <sup>2</sup> C | Independent of VDD   |
| ADS1014  | 12                   | 3300                      | 1 (1)                                            | I <sup>2</sup> C | Ratiometric to VDD   |
| ADS1015  | 12                   | 3300                      | 2 (4)                                            | I <sup>2</sup> C | Ratiometric to VDD   |
| ADS1114  | 16                   | 860                       | 1(1)                                             | I <sup>2</sup> C | Ratiometric to VDD   |
| ADS1115  | 16                   | 860                       | 2 (4)                                            | I <sup>2</sup> C | Ratiometric to VDD   |

# **5 Pin Configuration and Functions**



図 5-1. DGS Package, 10-Pin VSSOP (Top View)

表 5-1. Pin Functions: DGS Package

|                        | PIN  |      |                            |                                                                                                             |
|------------------------|------|------|----------------------------|-------------------------------------------------------------------------------------------------------------|
| NAME ADS1114L ADS1115L |      | TYPE | DESCRIPTION <sup>(1)</sup> |                                                                                                             |
| ADDR                   | 1    | 1    | Digital input              | I <sup>2</sup> C target address select pin. See the I <sup>2</sup> C Address Selection section for details. |
| AIN0                   | 4    | 4    | Analog input               | Analog input 0                                                                                              |
| AIN1                   | 5    | 5    | Analog input               | Analog input 1                                                                                              |
| AIN2                   | _    | 6    | Analog input               | Analog input 2 (ADS1115L only)                                                                              |
| AIN3                   | _    | 7    | Analog input               | Analog input 3 (ADS1115L only)                                                                              |
| ALERT/RDY              | 2    | 2    | Digital output             | Comparator output or conversion ready. Open-drain output. Connect to VDD using a pullup resistor.           |
| GND                    | 3    | 3    | Analog                     | Ground                                                                                                      |
| NC                     | 6, 7 | _    | _                          | No connect. Leave pin floating or connect to GND.                                                           |
| SCL                    | 10   | 10   | Digital input              | Serial clock input. Connect to VDD using a pullup resistor.                                                 |
| SDA                    | 9    | 9    | Digital I/O                | Serial data input and output. Connect to VDD using a pullup resistor.                                       |
| VDD                    | 8    | 8    | Analog                     | Power supply. Connect a 0.1-µF, power-supply decoupling capacitor to GND.                                   |

<sup>(1)</sup> See the *Unused Inputs and Outputs* section for unused pin connections.





図 5-2. YCJ Package, 12-Pin DSBGA (Top View)

表 5-2. Pin Functions: YCJ Package

|          | 2,0211111111111111111111111111111111111 |           |                |                                                                                                             |  |  |
|----------|-----------------------------------------|-----------|----------------|-------------------------------------------------------------------------------------------------------------|--|--|
|          | PIN                                     |           | TYPE           | DESCRIPTION <sup>(1)</sup>                                                                                  |  |  |
| ADS1114L | ADS1115L                                | NAME      | IIPE           | DESCRIPTION                                                                                                 |  |  |
| D2       | D2                                      | ADDR      | Digital input  | I <sup>2</sup> C target address select pin. See the I <sup>2</sup> C Address Selection section for details. |  |  |
| B1       | B1                                      | AIN0      | Analog input   | Analog input 0                                                                                              |  |  |
| A1       | A1                                      | AIN1      | Analog input   | Analog input 1                                                                                              |  |  |
| _        | A2                                      | AIN2      | Analog input   | Analog input 2 (ADS1115L only)                                                                              |  |  |
| _        | A3                                      | AIN3      | Analog input   | Analog input 3 (ADS1115L only)                                                                              |  |  |
| D1       | D1                                      | ALERT/RDY | Digital output | Comparator output or conversion ready.  Open-drain output. Connect to VDD using a pullup resistor.          |  |  |
| B2, B3   | B2, B3                                  | GND       | Analog         | Ground                                                                                                      |  |  |
| A2, A3   | _                                       | NC        | _              | No connect. Leave pin floating or connect to GND.                                                           |  |  |
| D3       | D3                                      | SCL       | Digital input  | Serial clock input. Connect to VDD using a pullup resistor.                                                 |  |  |
| C3       | C3                                      | SDA       | Digital I/O    | Serial data input and output. Connect to VDD using a pullup resistor.                                       |  |  |
| C1, C2   | C1, C2                                  | VDD       | Analog         | Power supply. Connect a 0.1-µF, power-supply decoupling capacitor to GND.                                   |  |  |

<sup>(1)</sup> See the *Unused Inputs and Outputs* section for unused pin connections.

English Data Sheet: SBASAV5



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted) (1)

|                       |                                              | MIN       | MAX       | UNIT |
|-----------------------|----------------------------------------------|-----------|-----------|------|
| Power-supply voltage  | VDD to GND                                   | -0.3      | 5.5       | V    |
| Analog input voltage  | AIN0, AIN1, AIN2, AIN3                       | GND - 0.3 | VDD + 0.3 | V    |
| Digital input voltage | SCL, SDA, ADDR, ALERT/RDY                    | GND – 0.3 | 5.5       | V    |
| Input current         | Continuous, any pin except power-supply pins | -10       | 10        | mA   |
| Tomporaturo           | Junction, T <sub>J</sub>                     |           | 150       | °C   |
| Temperature           | Storage, T <sub>stg</sub>                    | -60       | 150       |      |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                           |                                                                   |                                                                                | VALUE | UNIT |
|---------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          | V     |      |
| (ESD)                     | V <sub>(ESD)</sub> Electrostatic discharge                        | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | '    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                   |                                               |                                | MIN    | NOM MAX | UNIT |  |  |  |
|-------------------|-----------------------------------------------|--------------------------------|--------|---------|------|--|--|--|
| POWER             | OWER SUPPLY                                   |                                |        |         |      |  |  |  |
|                   | Power supply                                  | VDD to GND                     | 2      | 3.6     | V    |  |  |  |
| ANALO             | G INPUTS <sup>(1)</sup>                       |                                |        |         |      |  |  |  |
| V <sub>AINx</sub> | Absolute input voltage                        |                                | GND    | VDD     | V    |  |  |  |
| FSR               | Full-scale input voltage range <sup>(2)</sup> | $V_{IN} = V_{AINP} - V_{AINN}$ | ±0.256 | ±6.144  | V    |  |  |  |
| DIGITAL           | . INPUTS                                      |                                |        |         |      |  |  |  |
|                   | Input voltage                                 |                                | GND    | 3.6     | V    |  |  |  |
| TEMPER            | RATURE RANGE                                  |                                |        |         |      |  |  |  |
| T <sub>A</sub>    | Operating ambient temperature                 |                                | -40    | 125     | °C   |  |  |  |

- (1) AIN<sub>P</sub> and AIN<sub>N</sub> denote the selected positive and negative inputs of the ADC. AINx denotes one of the two (ADS1114L) or four (ADS1115L) available analog inputs.
- (2) This parameter expresses the full-scale range of the ADC scaling. No more than VDD + 0.3 V or 3.6 V (whichever is smaller) must be applied to this device. See 表 8-1 for more information.

English Data Sheet: SBASAV5



#### **6.4 Thermal Information**

|                       | THERMAL METRIC <sup>(1)</sup>                | DGS (VSSOP) | YCJ (DSBGA) | UNIT |
|-----------------------|----------------------------------------------|-------------|-------------|------|
|                       | THERMAL WEIRIO                               |             | 12 PINS     | UNII |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 182.7       | 101.7       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67.2        | 0.7         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 103.8       | 25.9        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 10.2        | 0.4         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 102.1       | 25.7        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

## **6.5 Electrical Characteristics**

minimum and maximum specifications apply from  $T_A = -40^{\circ}\text{C}$  to +125°C; typical specifications are at  $T_A = 25^{\circ}\text{C}$ ; all specifications are at VDD = 3.3 V, data rate = 8 SPS, and full-scale input range (FSR) =  $\pm 2.048$  V (unless otherwise noted)

|                 | PARAMETER                        | TEST CONDITIONS                                | MIN           | TYP                 | MAX   | UNIT   |
|-----------------|----------------------------------|------------------------------------------------|---------------|---------------------|-------|--------|
| ANALOG          | SINPUTS                          |                                                |               |                     |       |        |
|                 |                                  | FSR = ±6.144 V <sup>(1)</sup>                  |               | 10                  |       |        |
|                 |                                  | FSR = ±4.096 V <sup>(1)</sup> , FSR = ±2.048 V |               | 6                   |       |        |
|                 | Common-mode input impedance      | FSR = ±1.024 V                                 |               | 3                   |       | ΜΩ     |
|                 |                                  | FSR = ±0.512 V, FSR = ±0.256 V                 |               | 100                 |       |        |
|                 |                                  | FSR = ±6.144 V <sup>(1)</sup>                  |               | 22                  |       |        |
|                 |                                  | FSR = ±4.096 V <sup>(1)</sup>                  |               | 15                  |       |        |
|                 | Differential input impedance     | FSR = ±2.048 V                                 |               | 4.9                 |       | ΜΩ     |
|                 |                                  | FSR = ±1.024 V                                 |               | 2.4                 |       |        |
|                 |                                  | FSR = ±0.512 V, FSR = ±0.256 V                 |               | 710                 |       | kΩ     |
| SYSTEM          | PERFORMANCE                      |                                                | -             |                     |       |        |
|                 | Resolution (no missing codes)    |                                                | 16            |                     |       | Bits   |
| DR              | Data rate                        |                                                | 8, 16, 32, 64 | 1, 128, 250, 475, 8 | 360   | SPS    |
|                 | Data rate variation              | All data rates                                 | -10%          |                     | 10%   |        |
| INL             | Integral nonlinearity (best fit) | DR = 8 SPS, FSR = ±2.048 V                     |               |                     | 1     | LSB    |
|                 | Offset error (input referred)    | FSR = ±2.048 V, differential inputs            | -3            | ±1                  | 3     | LSB    |
|                 |                                  | FSR = ±2.048 V, single-ended inputs            |               | ±3                  |       |        |
|                 | Offset drift                     | FSR = ±2.048 V                                 |               | 0.005               |       | LSB/°C |
|                 | Offset error match               | Between any two inputs                         |               | 3                   |       | LSB    |
|                 | Gain error <sup>(2)</sup>        | T <sub>A</sub> = 25°C, FSR = ±2.048 V          | -0.15%        | ±0.01%              | 0.15% |        |
|                 |                                  | FSR = ±0.256 V                                 |               | 7                   |       |        |
|                 | Gain drift <sup>(2)</sup>        | FSR = ±2.048 V                                 |               | 5                   | 40    | ppm/°C |
|                 |                                  | FSR = ±6.144 V                                 |               | 5                   |       |        |
|                 | Gain error match                 | Between any two gain settings                  | -0.1%         | ±0.02%              | 0.1%  |        |
|                 | Gain enormaten                   | Between any two inputs                         | -0.1%         | ±0.05%              | 0.1%  |        |
|                 |                                  | At dc, FSR = ±0.256 V                          |               | 105                 |       |        |
| CMRR            | Common-mode rejection ratio      | At dc, FSR = ±2.048 V                          |               | 100                 |       | dB     |
|                 |                                  | f <sub>CM</sub> = 50 Hz or 60 Hz, DR = 8 SPS   |               | 105                 |       |        |
| DIGITAL         | INPUTS/OUTPUTS                   |                                                |               |                     |       |        |
| V <sub>IL</sub> | Logic input level, low           |                                                | GND           |                     | 0.25  | V      |
| V <sub>IH</sub> | Logic input level, high          |                                                | 1             |                     | 3.6   | V      |
| V <sub>OL</sub> | Logic output level, low          | I <sub>OL</sub> = 3 mA                         | GND           |                     | 0.3   | V      |
| I <sub>OL</sub> | Low-level output current         | V <sub>OL</sub> = 0.6 V                        | 6             |                     |       | mA     |
|                 | Input current                    | GND ≤ V <sub>Digital Input</sub> ≤ VDD         | -10           |                     | 10    | μA     |

Copyright © 2024 Texas Instruments Incorporated



## 6.5 Electrical Characteristics (続き)

minimum and maximum specifications apply from  $T_A = -40^{\circ}C$  to +125°C; typical specifications are at  $T_A = 25^{\circ}C$ ; all specifications are at VDD = 3.3 V, data rate = 8 SPS, and full-scale input range (FSR) =  $\pm 2.048$  V (unless otherwise noted)

| PARAMETER                            |                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT  |  |  |  |  |
|--------------------------------------|-------------------|-----------------|-----|-----|-----|-------|--|--|--|--|
| Ci                                   | Capacitance       | Each pin        |     |     | 10  | pF    |  |  |  |  |
| SUPPLY CURRENT AND POWER DISSIPATION |                   |                 |     |     |     |       |  |  |  |  |
| 1                                    | Supply current    | Power-down      |     | 1.2 | 5   | μA    |  |  |  |  |
| IVDD                                 |                   | Operating       |     | 150 | 300 | μА    |  |  |  |  |
| P <sub>D</sub>                       | Power dissipation | VDD = 3.3 V     | 0.5 |     |     | mW    |  |  |  |  |
|                                      |                   | VDD = 2.0 V     |     | 0.3 |     | IIIVV |  |  |  |  |

<sup>1)</sup> This parameter expresses the full-scale range of the ADC scaling. No more than VDD + 0.3 V or 3.6 V (whichever is smaller) must be applied to this device. See 表 8-1 for more information.

# 6.6 I<sup>2</sup>C Timing Requirements

over operating ambient temperature range, VDD = 2 V to 3.6 V, bus capacitance  $\leq$  400 pF, and pullup resistor = 1 k $\Omega$  (unless otherwise noted)

|                     | se noteu)                                                                                     | MIN                | MAX  | UNIT |
|---------------------|-----------------------------------------------------------------------------------------------|--------------------|------|------|
| STANDA              | RD MODE                                                                                       |                    |      |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                           | 0                  | 100  | kHz  |
| t <sub>HD;STA</sub> | Hold time, (repeated) START condition. After this period, the first clock pulse is generated. | 4.0                |      | μs   |
| t <sub>LOW</sub>    | Pulse duration, SCL low                                                                       | 4.7                |      | μs   |
| t <sub>HIGH</sub>   | Pulse duration, SCL high                                                                      | 4.0                |      | μs   |
| t <sub>SU;STA</sub> | Setup time, repeated START condition                                                          | 4.7                |      | μs   |
| t <sub>HD;DAT</sub> | Hold time, data                                                                               | 0                  |      | μs   |
| t <sub>SU;DAT</sub> | Setup time, data                                                                              | 0.25               |      | μs   |
| t <sub>r</sub>      | Rise time, SCL, SDA                                                                           |                    | 1    | μs   |
| t <sub>f</sub>      | Fall time, SCL, SDA                                                                           |                    | 0.3  | μs   |
| t <sub>SU;STO</sub> | Setup time, STOP condition                                                                    | 4.0                |      | μs   |
| t <sub>BUF</sub>    | Bus free time, between STOP and START conditions                                              | 4.7                |      | μs   |
| t <sub>VD;DAT</sub> | Valid time, data                                                                              |                    | 3.45 | μs   |
| t <sub>VD;ACK</sub> | Valid time, acknowledge                                                                       |                    | 3.45 | μs   |
| FAST MO             | DDE                                                                                           |                    |      |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                           | 0                  | 400  | kHz  |
| t <sub>HD;STA</sub> | Hold time, (repeated) START condition. After this period, the first clock pulse is generated. | 600                |      | ns   |
| t <sub>LOW</sub>    | Pulse duration, SCL low                                                                       | 1300               |      | ns   |
| t <sub>HIGH</sub>   | Pulse duration, SCL high                                                                      | 600                |      | ns   |
| t <sub>SU;STA</sub> | Setup time, repeated START condition                                                          | 600                |      | ns   |
| t <sub>HD;DAT</sub> | Hold time, data                                                                               | 0                  |      | ns   |
| t <sub>SU;DAT</sub> | Setup time, data                                                                              | 100                |      | ns   |
| t <sub>r</sub>      | Rise time, SCL, SDA                                                                           | 20                 | 300  | ns   |
| t <sub>f</sub>      | Fall time, SCL, SDA                                                                           | 20 × (VDD / 5.5 V) | 300  | ns   |
| t <sub>SU;STO</sub> | Setup time, STOP condition                                                                    | 600                |      | ns   |
| t <sub>BUF</sub>    | Bus free time, between STOP and START conditions                                              | 1300               |      | ns   |
| t <sub>VD;DAT</sub> | Valid time, data                                                                              |                    | 900  | ns   |
| t <sub>VD;ACK</sub> | Valid time, acknowledge                                                                       |                    | 900  | ns   |
| t <sub>SP</sub>     | Pulse duration of spikes that must be suppressed by the input filter                          | 0                  | 50   | ns   |

<sup>(2)</sup> Includes all errors from onboard PGA, ADC, and voltage reference.

## 6.7 Timing Diagram



図 6-1. I<sup>2</sup>C Timing Requirements



## **6.8 Typical Characteristics**

at  $T_A$  = 25°C, VDD = 3.3 V, and DR = 8 SPS (unless otherwise noted)





#### 7 Parameter Measurement Information

## 7.1 Noise Performance

Delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converters (ADCs) are based on the principle of oversampling. The input signal of a  $\Delta\Sigma$  ADC is sampled at a high frequency (modulator frequency) and subsequently filtered and decimated in the digital domain to yield a conversion result at the respective output data rate. The ratio between modulator frequency and output data rate is called *oversampling ratio* (OSR). By increasing the OSR, and thus reducing the output data rate, the noise performance of the ADC can be optimized. In other words, the input-referred noise drops when reducing the output data rate because more samples of the internal modulator are averaged to yield one conversion result. Increasing the gain also reduces the input-referred noise, which is particularly useful when measuring low-level signals.

表 7-1 and 表 7-2 summarize the ADS111xL noise performance. Data are representative of typical noise performance at  $T_A$  = 25°C with the inputs shorted together externally. 表 7-1 shows the input-referred noise in units of  $\mu V_{RMS}$  for the conditions shown. The  $\mu V_{PP}$  values are shown in parenthesis. 表 7-2 shows the effective resolution calculated from  $\mu V_{RMS}$  values using 式 1. The noise-free resolution calculated from peak-to-peak noise values using 式 2 are shown in parenthesis.

Effective Resolution = 
$$\ln (FSR / V_{RMS-Noise}) / \ln(2)$$
 (1)

Noise-Free Resolution = 
$$\ln (FSR / V_{PP-Noise}) / \ln(2)$$
 (2)

表 7-1. Noise in  $\mu V_{RMS}$  ( $\mu V_{PP}$ ) at VDD = 3.3 V

| DATA RATE | FSR (Full-Scale Range) |              |               |               |               |              |  |  |  |  |
|-----------|------------------------|--------------|---------------|---------------|---------------|--------------|--|--|--|--|
| (SPS)     | ±6.144 V               | ±4.096 V     | ±2.048 V      | ±1.024 V      | ±0.512 V      | ±0.256 V     |  |  |  |  |
| 8         | 187.5 (187.5)          | 125 (125)    | 62.5 (62.5)   | 31.25 (31.25) | 15.62 (15.62) | 7.81 (7.81)  |  |  |  |  |
| 16        | 187.5 (187.5)          | 125 (125)    | 62.5 (62.5)   | 31.25 (31.25) | 15.62 (15.62) | 7.81 (7.81)  |  |  |  |  |
| 32        | 187.5 (187.5)          | 125 (125)    | 62.5 (62.5)   | 31.25 (31.25) | 15.62 (15.62) | 7.81 (7.81)  |  |  |  |  |
| 64        | 187.5 (187.5)          | 125 (125)    | 62.5 (62.5)   | 31.25 (31.25) | 15.62 (15.62) | 7.81 (7.81)  |  |  |  |  |
| 128       | 187.5 (187.5)          | 125 (125)    | 62.5 (62.5)   | 31.25 (31.25) | 15.62 (15.62) | 7.81 (12.35) |  |  |  |  |
| 250       | 187.5 (252.09)         | 125 (148.28) | 62.5 (84.03)  | 31.25 (39.54) | 15.62 (16.06) | 7.81 (18.53) |  |  |  |  |
| 475       | 187.5 (266.92)         | 125 (227.38) | 62.5 (79.08)  | 31.25 (56.84) | 15.62 (32.13) | 7.81 (25.95) |  |  |  |  |
| 860       | 187.5 (430.06)         | 125 (266.93) | 62.5 (118.63) | 31.25 (64.26) | 15.62 (40.78) | 7.81 (35.83) |  |  |  |  |

# 表 7-2. Effective Resolution from RMS Noise (Noise-Free Resolution from Peak-to-Peak Noise) at VDD = 3.3 V

| DATA RATE | FSR (Full-Scale Range) |            |            |            |            |            |  |  |  |  |
|-----------|------------------------|------------|------------|------------|------------|------------|--|--|--|--|
| (SPS)     | ±6.144 V               | ±4.096 V   | ±2.048 V   | ±1.024 V   | ±0.512 V   | ±0.256 V   |  |  |  |  |
| 8         | 16 (16)                | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    |  |  |  |  |
| 16        | 16 (16)                | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    |  |  |  |  |
| 32        | 16 (16)                | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    |  |  |  |  |
| 64        | 16 (16)                | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    |  |  |  |  |
| 128       | 16 (16)                | 16 (16)    | 16 (16)    | 16 (16)    | 16 (16)    | 16 (15.33) |  |  |  |  |
| 250       | 16 (15.57)             | 16 (15.75) | 16 (15.57) | 16 (15.66) | 16 (15.96) | 16 (14.75) |  |  |  |  |
| 475       | 16 (15.49)             | 16 (15.13) | 16 (15.66) | 16 (15.13) | 16 (14.95) | 16 (14.26) |  |  |  |  |
| 860       | 16 (14.8)              | 16 (14.9)  | 16 (15.07) | 16 (14.95) | 16 (14.61) | 16 (13.8)  |  |  |  |  |
|           |                        |            |            |            |            |            |  |  |  |  |

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated

## 8 Detailed Description

#### 8.1 Overview

The ADS111xL are very small, low-power, 16-bit, delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converters (ADCs). The ADS111xL consist of a  $\Delta\Sigma$  ADC core with an internal voltage reference, a clock oscillator, and an I<sup>2</sup>C interface. The ADS111xL also integrate a programmable gain amplifier (PGA) and a programmable digital comparator.  $\boxtimes$  8-1 and  $\boxtimes$  8-2 show the functional block diagrams of the ADS1114L and ADS1115L, respectively.

The ADS111xL ADC core measures a differential signal,  $V_{IN}$ , that is the difference of  $V_{(AINP)}$  and  $V_{(AINN)}$ . The converter core consists of a differential, switched-capacitor  $\Delta\Sigma$  modulator followed by a digital filter. This architecture results in a very strong attenuation of any common-mode signals. Input signals are compared to the internal voltage reference. The digital filter receives a high-speed bitstream from the modulator and outputs a code proportional to the input voltage.

The ADS111xL have two available conversion modes: single-shot and continuous-conversion. In single-shot mode, the ADC performs one conversion of the input signal upon request, stores the conversion value to an internal Conversion register, and then enters a power-down state. This mode is intended to provide significant power savings in systems that only require periodic conversions or when there are long idle periods between conversions. In continuous-conversion mode, the ADC automatically begins a conversion of the input signal as soon as the previous conversion is completed. The rate of continuous conversion is equal to the programmed data rate. Data can be read at any time and always reflect the most recently completed conversion.

## 8.2 Functional Block Diagrams



図 8-1. ADS1114L Block Diagram



図 8-2. ADS1115L Block Diagram

## 8.3 Feature Description

#### 8.3.1 Multiplexer

As shown in 🗵 8-3, the ADS1115L contains an input multiplexer (MUX). Either four single-ended or two differential signals can be measured. Additionally, AIN0 and AIN1 can be measured differentially to AIN3. The multiplexer is configured by the MUX[2:0] bits in the Configuration register. When single-ended signals are measured, the negative input of the ADC is internally connected to GND by a switch within the multiplexer.



図 8-3. Input Multiplexer

The ADS1114L does not have an input multiplexer and can measure either one differential signal or one single-ended signal. For single-ended measurements, connect the AlN1 pin to GND externally. In subsequent sections of this document,  $AIN_P$  refers to  $AIN_P$  re

Electrostatic discharge (ESD) diodes connected to VDD and GND protect the ADS111xL analog inputs. Keep the absolute voltage of any input within the range shown in  $\pm 3$  to prevent the ESD diodes from turning on.

$$GND - 0.3 \text{ V} < V_{(AINX)} < VDD + 0.3 \text{ V}$$
 (3)

If the voltages on the input pins can potentially violate these conditions, use external Schottky diodes and series resistors to limit the input current to safe values (see the *Absolute Maximum Ratings*). Overdriving an input on the ADS1115L can affect conversions taking place on other inputs. If overdriving an input is possible, clamp the signal with external Schottky diodes.

#### 8.3.2 Analog Inputs

The ADS111xL use a switched-capacitor input stage where capacitors are continuously charged and then discharged to measure the voltage between AIN<sub>P</sub> and AIN<sub>N</sub>. The frequency at which the input signal is sampled is called the *sampling frequency* or the *modulator frequency* ( $f_{MOD}$ ). The ADS111xL has a 1-MHz internal oscillator that is further divided by a factor of 4 to generate  $f_{MOD}$  at 250 kHz. The capacitors used in this input stage are small, and to external circuitry, the average loading appears resistive.  $\boxtimes$  8-4 shows this structure. The capacitor values set the resistance and switching rate.  $\boxtimes$  8-5 shows the timing for the switches in  $\boxtimes$  8-4. During the sampling phase, switches  $S_1$  are closed. This event charges  $C_{A1}$  to  $V_{(AINP)}$ ,  $C_{A2}$  to  $V_{(AINN)}$ , and  $C_B$  to  $(V_{(AINP)} - V_{(AINN)})$ . During the discharge phase,  $S_1$  is first opened and then  $S_2$  is closed. Both  $C_{A1}$  and  $C_{A2}$  then discharge to approximately 0.7 V and  $C_B$  discharges to 0 V. This charging draws a very small transient current from the source driving the ADS111xL analog inputs. The average value of this current can be used to calculate the effective impedance ( $Z_{eff}$ ), where  $Z_{eff} = V_{IN} / I_{AVERAGE}$ .



図 8-4. Simplified Analog Input Circuit



図 8-5. S<sub>1</sub> and S<sub>2</sub> Switch Timing

The common-mode input impedance is measured by applying a common-mode signal to the shorted  $AIN_P$  and  $AIN_N$  inputs and measuring the average current consumed by each pin. The common-mode input impedance changes depending on the full-scale range, but is approximately 6  $M\Omega$  for the default full-scale range. In  $\boxtimes$  8-4, the common-mode input impedance is  $Z_{CM}$ .

The differential input impedance is measured by applying a differential signal to  $AIN_P$  and  $AIN_N$  inputs where one input is held at 0.7 V. The current that flows through the pin connected to 0.7 V is the differential current and scales with the full-scale range. In  $\boxtimes$  8-4, the differential input impedance is  $Z_{DIFF}$ .

Make sure to consider the typical value of the input impedance. Unless the input source has a low impedance, the ADS111xL input impedance can affect measurement accuracy. For sources with high-output impedance, buffering can be necessary. Active buffers introduce noise, and also introduce offset and gain errors. Consider all of these factors in high-accuracy applications.

The clock oscillator frequency drifts slightly with temperature; therefore, the input impedances also drift. For most applications, this input impedance drift is negligible, and can be ignored.

English Data Sheet: SBASAV5



## 8.3.3 Full-Scale Range (FSR) and LSB Size

A programmable gain amplifier (PGA) is implemented before the  $\Delta\Sigma$  ADC of the ADS111xL. The full-scale range is configured by the PGA[2:0] bits in the Configuration register and can be set to ±6.144 V, ±4.096 V, ±2.048 V, ±1.024 V, ±0.512 V, and ±0.256 V.  $\frac{1}{2}$ 8-1 shows the FSR together with the corresponding LSB size.  $\frac{1}{2}$ 4 shows how to calculate the LSB size from the selected full-scale range.

 $LSB = FSR / 2^{16}$  (4)

表 8-1. Full-Scale Range and Corresponding LSB Size

| FSR                     | LSB SIZE  |
|-------------------------|-----------|
| ±6.144 V <sup>(1)</sup> | 187.5 μV  |
| ±4.096 V <sup>(1)</sup> | 125 μV    |
| ±2.048 V                | 62.5 μV   |
| ±1.024 V                | 31.25 μV  |
| ±0.512 V                | 15.625 μV |
| ±0.256 V                | 7.8125 μV |

(1) This parameter expresses the full-scale range of the ADC scaling. Do not apply more than VDD + 0.3 V to the analog inputs of the device.

Analog input voltages must never exceed the analog input voltage limits given in the *Absolute Maximum Ratings*. The  $\pm 4.096$ -V and  $\pm 6.144$ -V full-scale range settings allow input voltages to extend up to the supply. Although in this case, or whenever the supply voltage is less than the full-scale range (for example, VDD = 3.3 V and full-scale range =  $\pm 4.096$  V), a full-scale ADC output code cannot be obtained. For example, with VDD = 3.3 V and FSR =  $\pm 4.096$  V, only differential signals up to  $V_{IN}$  =  $\pm 3.3$  V can be measured. The code range that represents voltages  $|V_{IN}| > 3.3$  V is not used in this case.

#### 8.3.4 Voltage Reference

The ADS111xL have an integrated voltage reference. An external reference cannot be used with these devices.

The ADS111xL do not use a traditional band-gap reference to generate the internal voltage reference. For that reason, the reference does not have an actual specified voltage value. Instead of using the reference voltage value and the gain setting to derive the full-scale range of the ADC, use the FSR values provided in 表 8-1 directly.

Errors associated with the initial voltage reference accuracy and the reference drift with temperature are included in the gain error and gain drift specifications in the *Electrical Characteristics* table.

#### 8.3.5 Oscillator

The ADS111xL have an integrated oscillator running at 1 MHz. No external clock can be applied to operate these devices. The internal oscillator drifts over temperature and time. The output data rate scales proportionally with the oscillator frequency.

#### 8.3.6 Output Data Rate and Conversion Time

The ADS111xL offer programmable output data rates. Use the DR[2:0] bits in the Configuration register to select output data rates of 8 SPS, 16 SPS, 32 SPS, 64 SPS, 128 SPS, 250 SPS, 475 SPS, or 860 SPS.

Conversions in the ADS111xL settle within a single cycle; thus, the conversion time is equal to 1 / DR.

## 8.3.7 Digital Comparator

The ADS111xL features a programmable digital comparator that can issue an alert on the ALERT/RDY pin. The COMP\_MODE bit in the Configuration register configures the comparator as either a traditional comparator or a window comparator. In traditional comparator mode, the ALERT/RDY pin asserts (active low by default) when conversion data exceed the limit set in the High-threshold register (Hi\_thresh). The comparator then deasserts only when the conversion data falls below the limit set in the Low-threshold register (Lo\_thresh). In window comparator mode, the ALERT/RDY pin asserts when the conversion data exceed the Hi\_thresh register or fall below the Lo\_thresh register value.

In either window or traditional comparator mode, the comparator can be configured to latch after being asserted by the COMP\_LAT bit in the Configuration register. This setting causes the assertion to remain even if the input signal is not beyond the bounds of the threshold registers. This latched assertion can only be cleared by issuing an SMBus alert response or by reading the Conversion register. The ALERT/RDY pin can be configured as active high or active low by the COMP\_POL bit in the Configuration register.  $\boxtimes$  8-6 shows operational diagrams for both comparator modes.

The comparator can also be configured to activate the ALERT/RDY pin only after a set number of successive readings exceed the threshold values set in the threshold registers (Hi\_thresh and Lo\_thresh). The COMP\_QUE[1:0] bits in the Configuration register configure the comparator to wait for one, two, or four readings beyond the threshold before activating the ALERT/RDY pin. The COMP\_QUE[1:0] bits can also disable the comparator function and put the ALERT/RDY pin into a high state.



図 8-6. ALERT Pin Timing Diagram

#### 8.3.8 Conversion-Ready Pin

The ALERT/RDY pin can also be configured as a conversion-ready pin. Set the most-significant bit of the Hi\_thresh register to 1b and the most-significant bit of the Lo\_thresh register to 0b to enable the pin as a conversion-ready pin. The COMP\_POL bit continues to function as expected. Set the COMP\_QUE[1:0] bits to any 2-bit value other than 11b to keep the ALERT/RDY pin enabled, and to allow the conversion-ready signal to appear at the ALERT/RDY pin output. The COMP\_MODE and COMP\_LAT bits no longer control any function. When configured as a conversion-ready pin, ALERT/RDY continues to require a pullup resistor. As shown in 8-7, the ADS111xL provides an approximate 8-µs conversion-ready pulse on the ALERT/RDY pin at the end of each conversion in continuous-conversion mode. In single-shot mode, the ALERT/RDY pin asserts low at the end of a conversion if the COMP\_POL bit is set to 0b.



図 8-7. Conversion-Ready Pulse in Continuous-Conversion Mode

#### 8.3.9 SMBus Alert Response

In latching comparator mode (COMP\_LAT = 1b), the ALERT/RDY pin asserts when the comparator detects a conversion that exceeds the upper or lower threshold value. This assertion is latched and can be cleared only by reading conversion data, or by issuing a successful SMBus alert response and reading the asserting device I<sup>2</sup>C address. If conversion data exceed the upper or lower threshold values after being cleared, the ALERT/RDY pin reasserts. This assertion does not affect conversions that are already in progress. The open-drain ALERT/RDY output allows several devices to share the same interface bus. When disabled, the ALERT/RDY pin holds a high state so that the pin does not interfere with other devices on the same bus line.

When the controller senses that the ALERT/RDY pin has latched, the controller issues an SMBus alert command (00011001b) to the  $I^2C$  bus. Any ADS111xL devices on the  $I^2C$  bus with the ALERT/RDY pins asserted respond to the command with the target address. If more than one ADS111xL on the  $I^2C$  bus assert the latched ALERT/RDY pin, arbitration during the address response portion of the SMBus alert determines which device clears assertion. The device with the lowest  $I^2C$  address always wins arbitration. If a device loses arbitration, the device does not clear the comparator output pin assertion. The controller then repeats the SMBus alert response until all devices have the respective assertions cleared. In window comparator mode, the SMBus alert status bit indicates a 1b if signals exceed the high threshold, and a 0b if signals exceed the low threshold.

#### 8.4 Device Functional Modes

#### 8.4.1 Reset and Power-Up

The ADS111xL resets on power-up and sets all bits in the Configuration register to the respective default settings. The ADS111xL enters a power-down state after the reset process completes. The device interface and digital blocks are active, but no data conversions are performed. The initial power-down state of the ADS111xL relieves systems with tight power-supply requirements from encountering a surge during power-up.

The ADS111xL responds to the I<sup>2</sup>C general-call reset commands. When the ADS111xL receives a general-call reset command (06h), an internal reset is performed as if the device is powered up.

#### 8.4.2 Operating Modes

The ADS111xL operate in one of two modes: continuous-conversion or single-shot. The MODE bit in the Configuration register selects the respective operating mode.

#### 8.4.2.1 Single-Shot Mode

When the MODE bit in the Configuration register is set to 1b, the ADS111xL enter a power-down state, and operate in single-shot mode. This power-down state is the default state for the ADS111xL when power is first applied. Although powered down, the devices still respond to commands. The ADS111xL remain in this power-down state until a 1b is written to the operational status (OS) bit in the Configuration register. When the OS bit is asserted, the device powers up in approximately 25 µs, resets the OS bit to 0b, and starts a single conversion. When conversion data are ready for retrieval, the device powers down again. Writing a 1b to the OS bit while a conversion is ongoing has no effect. To switch to continuous-conversion mode, write a 0b to the MODE bit in the Configuration register.

#### 8.4.2.2 Continuous-Conversion Mode

In continuous-conversion mode (MODE bit set to 0b), the ADS111xL perform conversions continuously. When a conversion is complete, the ADS111xL place the result in the Conversion register and immediately begin another conversion. When writing new configuration settings, the currently ongoing conversion completes with the previous configuration settings. Thereafter, continuous conversions with the new configuration settings start. To switch to single-shot conversion mode, write a 1b to the MODE bit in the Configuration register or reset the device.



## 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The ADS111xL uses an inter-integrated circuit (I<sup>2</sup>C) compatible interface for serial communication. I<sup>2</sup>C is a 2-wire, open-drain communication interface that allows for communication between a controller device and multiple target devices on the same bus by using device addressing. Each target device on an I<sup>2</sup>C bus must have a unique address. Communication on the I<sup>2</sup>C bus always takes place between two devices: one acting as the controller and the other as the target. Both the controller and target can receive and transmit data, but the target can only read or write under the direction of the controller. The ADS111xL always acts as an I<sup>2</sup>C target device.

An  $I^2C$  bus consists of two lines: SDA and SCL. SDA carries data and SCL provides the clock. Devices on the  $I^2C$  bus drive the bus lines low by connecting the lines to ground; the devices never drive the bus lines high. Instead, the bus wires are pulled high by pullup resistors; thus, the bus wires are always high when a device is not driving the lines low. As a result of this configuration, two devices do not conflict. If two devices drive the bus simultaneously, there is no driver contention.

See the *l*<sup>2</sup>*C-Bus Specification and User Manual* from NXP Semiconductors<sup>™</sup> for more details.

#### 8.5.1.1 I<sup>2</sup>C Address Selection

The ADS111xL has one address pin (ADDR) that configures the  $I^2C$  address of the device. The ADDR pin can connect to GND, VDD, SDA, or SCL (as shown in  $\gtrsim$  8-2), which allows four different addresses to be selected with one pin. At the start of every transaction, that is between the START condition (first falling edge of SDA) and the first falling SCL edge of the address byte, the ADS111xL decodes the address configuration again.

Use the GND, VDD, or SCL connections first for address selection. If the SDA connection is used for address selection, hold the SDA line low for at least 100 ns after the SCL line goes low to make sure the device decodes the address correctly during  $I^2C$  communication.

| & 0-2. ADDIT I in Connection and Corresponding Target Address |                |  |  |  |  |  |  |  |
|---------------------------------------------------------------|----------------|--|--|--|--|--|--|--|
| ADDR PIN CONNECTION                                           | TARGET ADDRESS |  |  |  |  |  |  |  |
| GND                                                           | 1001 000b      |  |  |  |  |  |  |  |
| VDD                                                           | 1001 001b      |  |  |  |  |  |  |  |
| SDA                                                           | 1001 010b      |  |  |  |  |  |  |  |
| SCL                                                           | 1001 011b      |  |  |  |  |  |  |  |

表 8-2. ADDR Pin Connection and Corresponding Target Address

#### 8.5.1.2 I<sup>2</sup>C Interface Speed

The ADS111xL supports the following I<sup>2</sup>C interface speeds: Standard-mode (Sm) with bit rates up to 100 kbit/s, and fast-mode (Fm) with bit rates up to 400 kbit/s. Fast-mode plus (Fm+) and high-speed mode (Hs-mode) are not supported.

#### 8.5.1.2.1 Serial Clock (SCL) and Serial Data (SDA)

The serial clock (SCL) line clocks data in and out of the device. The controller always drives the clock line. The ADS111xL cannot act as a controller and, as a result, can never drive SCL.

The serial data (SDA) line allows for bidirectional communication between the host (the controller) and the ADS111xL (the target). When the controller reads from a ADS111xL device, the ADS111xL drives the data line; when the controller writes to a ADS111xL device, the controller drives the data line.

Data on the SDA line must be stable during the high period of the clock. The high or low state of the data line can only change when the SCL line is low. One clock pulse is generated for each data bit transferred. When in an idle state, the controller should hold SCL high.

After the SDA line settles, the SCL line is brought high and then is brought low. This pulse on SCL clocks the SDA bit into the receiver shift register.

#### 8.5.1.3 I<sup>2</sup>C Data Transfer Protocol

№ 8-8 shows the format of the data transfer. The controller initiates all transactions with the ADS111xL by generating a START (S) condition. A high-to-low transition on the SDA line while SCL is high defines a START condition. The bus is considered to be busy after the START condition.

Following the START condition, the controller sends the 7-bit target address corresponding to the address of the ADS111xL that the controller wants to communicate with. The controller then sends an eighth bit that is a data-direction bit  $(R/\overline{W})$ . An  $R/\overline{W}$  bit of 0b indicates a write operation, and an  $R/\overline{W}$  bit of 1b indicates a read operation. After the  $R/\overline{W}$  bit, the controller generates a ninth SCLK pulse and releases the SDA line to allow the ADS111xL to acknowledge (ACK) the reception of the target address by pulling SDA low. If the device does not recognize the target address, the ADS111xL holds SDA high to indicate a not acknowledge (NACK) signal.

Data transmission follows next in the process. If the transaction is a read ( $R/\overline{W} = 1b$ ), the ADS111xL outputs data on SDA. If the transaction is a write ( $R/\overline{W} = 0b$ ), the host outputs data on SDA. Data are transferred byte-wise, most significant bit (MSB) first. The number of bytes that can be transmitted per transfer is unrestricted. Each byte must be acknowledged (with the ACK bit) by the receiver. If the transaction is a read, the controller issues the ACK bit. If the transaction is a write, the ADS111xL issues the ACK bit.

The controller terminates all transactions by generating a STOP (P) condition. A low-to-high transition on the SDA line while SCL is high defines a STOP condition. The bus is considered free again  $t_{\text{BUF}}$  (bus-free time) after the STOP condition.



図 8-8. I<sup>2</sup>C Data Transfer Format

#### 8.5.1.4 Timeout

The ADS111xL offer an I<sup>2</sup>C timeout feature that can be used to recover communication when a serial interface transmission is interrupted. If the host initiates contact with the ADS111xL but subsequently remains idle for 25 ms before completing a command, the ADS111xL interface is reset. If the ADS111xL interface resets because of a timeout condition, the host must abort the transaction and restart the communication again by issuing a new START condition.

## 8.5.1.5 I<sup>2</sup>C General-Call (Software Reset)

The ADS111xL respond to the  $I^2C$  general-call address (0000 000b) if the R/W bit is 0b. The devices acknowledge the general-call address and, if the next byte is 06h, the ADS111xL reset the internal registers and enter a power-down state.



#### 8.5.2 Reading and Writing Register Data

To access a specific register from the ADS111xL, the controller must first write an appropriate value to the register address pointer bits P[1:0] in the Address Pointer register. The Address Pointer register is written to directly after the target address byte, low R/W bit, and a successful target acknowledgment. After the Address Pointer register is written, the target acknowledges, and the controller issues a STOP or a repeated START condition.

## 8.5.2.1 Reading Conversion Data or the Configuration Register

Read the Conversion register or Configuration register as shown in  $\boxtimes$  8-9 by using two I<sup>2</sup>C communication frames. The first frame is an I<sup>2</sup>C write operation where the R/ $\overline{\mathbb{W}}$  bit at the end of the target address is 0b to indicate a write. In this frame, the host sends the Address Pointer register that points to the register to read from. The second frame is an I<sup>2</sup>C read operation where the R/ $\overline{\mathbb{W}}$  bit at the end of the target address is 1b to indicate a read. The ADS111xL transmits the contents of the register in this second I<sup>2</sup>C frame. The controller can terminate the transmission after any byte by not acknowledging or issuing a START or STOP condition.

When repeatedly reading the same register, the Address Pointer register does not need to be written every time again because the ADS111xL store the value of the Address Pointer register until a write operation modifies the value.



The controller can terminate the transmission after the first byte by not acknowledging.

## 図 8-9. Reading Register Data

#### 8.5.2.2 Writing the Configuration Register

Write the Configuration register (as shown in  $\boxtimes$  8-10) using a single I<sup>2</sup>C communication frame. The R/W bit at the end of the target address is 0b to indicate a write. The host first sends the Address Pointer register that points to the Configuration register, followed by two bytes that represent the register content to write. The ADS111xL acknowledge each received byte.



図 8-10. Writing Register Data

 $\boxtimes$  8-11 provides a legend for  $\boxtimes$  8-9 and  $\boxtimes$  8-10.



図 8-11. Legend for the I<sup>2</sup>C Sequence Diagrams

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated

English Data Sheet: SBASAV5



#### 8.5.3 Data Format

The ADS111xL provides 16 bits of data in binary two's-complement format. A positive full-scale (+FS) input produces an output code of 7FFFh and a negative full-scale (-FS) input produces an output code of 8000h. The output clips at these codes for signals that exceed full-scale. 表 8-3 summarizes the ideal output codes for different input signals. 図 8-12 shows code transitions versus input voltage.

表 8-3. Input Signal Versus Ideal Output Code

| INPUT SIGNAL  V <sub>IN</sub> = (V <sub>AINP</sub> - V <sub>AINN</sub> ) | IDEAL OUTPUT CODE(1) |
|--------------------------------------------------------------------------|----------------------|
| ≥ +FS (2 <sup>15</sup> – 1) / 2 <sup>15</sup>                            | 7FFFh                |
| +FS / 2 <sup>15</sup>                                                    | 0001h                |
| 0                                                                        | 0000h                |
| -FS / 2 <sup>15</sup>                                                    | FFFFh                |
| ≤-FS                                                                     | 8000h                |

(1) Excludes the effects of noise, INL, offset, and gain errors.



図 8-12. Code Transition Diagram

注

Single-ended signal measurements, where  $V_{AINN}$  = 0 V and  $V_{AINP}$  = 0 V to +FS, only use the positive code range from 0000h to 7FFFh. However, because of device offset, the ADS111xL can still output negative codes if  $V_{AINP}$  is close to 0 V.

English Data Sheet: SBASAV5



## 9 Register Map

The ADS111xL has four registers that are accessible through the I<sup>2</sup>C interface using the Address Pointer register. The Conversion register contains the result of the last conversion. The Configuration register is used to change the ADS111xL operating modes and query the device status. The other two registers, Lo\_thresh and Hi\_thresh, set the threshold values used for the comparator function.

## 9.1 Address Pointer Register (address = N/A) [reset = N/A]

All four registers are accessed by writing to the Address Pointer register.

## 図 9-1. Address Pointer Register



#### 表 9-1. Address Pointer Register Field Descriptions

| Bit | Field                 | Туре | Reset   | Description                                                                                                                       |
|-----|-----------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | :2 Reserved W 000000b |      | 000000b | Always write 000000b                                                                                                              |
| 1:0 | P[1:0]                | W    | 00b     | Register address pointer 00b : Conversion register 01b : Configuration register 10b : Lo_thresh register 11b : Hi_thresh register |

## 9.2 Conversion Register (P[1:0] = 00b) [reset = 0000h]

The 16-bit Conversion register contains the result of the last conversion in binary two's-complement format. Following power-up, the Conversion register is cleared to 0000h, and remains 0000h until the first conversion completes.

#### 図 9-2. Conversion Register

| 15      | 14     | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|---------|--------|----|----|----|----|---|---|--|--|--|
| D[15:8] |        |    |    |    |    |   |   |  |  |  |
|         | R-00h  |    |    |    |    |   |   |  |  |  |
| 7       | 6      | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
|         | D[7:0] |    |    |    |    |   |   |  |  |  |
| R-00h   |        |    |    |    |    |   |   |  |  |  |

## 表 9-2. Conversion Register Field Descriptions

| Bit  | Field   | Туре | Reset | Description              |
|------|---------|------|-------|--------------------------|
| 15:0 | D[15:0] | R    | 0000h | 16-bit conversion result |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

## 9.3 Configuration Register (P[1:0] = 01b) [reset = 8583h]

The 16-bit Configuration register controls the operating mode, input selection, data rate, full-scale range, and comparator modes.

## 図 9-3. Configuration Register: ADS1114L

| 15                | 14       | 13       | 12                       | 11       | 10     | 9        | 8      |
|-------------------|----------|----------|--------------------------|----------|--------|----------|--------|
| os                |          | RESERVED |                          | PGA[2:0] |        |          | MODE   |
| R/W-1b            | R/W-000b |          |                          | R/W-010b |        |          | R/W-1b |
| 7                 | 6 5      |          | 4                        | 3        | 2      | 1        | 0      |
| DR[2:0] COMP_MODE |          |          | COMP_POL COMP_LAT COMP_C |          |        | QUE[1:0] |        |
| R/W-100b R/W-0b   |          |          |                          | R/W-0b   | R/W-0b | R/W      | /-11b  |

## 図 9-4. Configuration Register: ADS1115L

| 15              | 14                | 13  | 12     | 11       | 10                        | 9     | 8        |
|-----------------|-------------------|-----|--------|----------|---------------------------|-------|----------|
| OS              | MUX[2:0]          |     |        |          | PGA[2:0]                  |       | MODE     |
| R/W-1b          | R/W-000b          |     |        | R/W-010b |                           |       | R/W-1b   |
| 7               | 6                 | 6 5 |        | 3        | 2                         | 1     | 0        |
|                 | DR[2:0] COMP_MODE |     |        | COMP_POL | DL COMP_LAT COMP_QUE[1:0] |       | QUE[1:0] |
| R/W-100b R/W-0b |                   |     | R/W-0b | R/W-0b   | R/W                       | /-11b |          |

## 表 9-3. Configuration Register Field Descriptions

| Bit   | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | os       | R/W  | 1b    | Operational status or single-shot conversion start This bit determines the operational status of the device. OS can only be written when in power-down state and has no effect when a conversion is ongoing. When writing: 0b : No effect 1b : Start a single conversion (when in power-down state) When reading: 0b : Device is currently performing a conversion 1b : Device is not currently performing a conversion                                                                                                                                                                                  |
| 14:12 | MUX[2:0] | R/W  | 000Ь  | Input multiplexer configuration (ADS1115L only) These bits configure the input multiplexer.  These bits serve no function on the ADS1114L. The ADS1114L always uses inputs $AIN_P = AIN0$ and $AIN_N = AIN1$ . $000b: AIN_P = AIN0$ and $AIN_N = AIN1$ . $001b: AIN_P = AIN0$ and $AIN_N = AIN3$ . $010b: AIN_P = AIN1$ and $AIN_N = AIN3$ . $011b: AIN_P = AIN2$ and $AIN_N = AIN3$ . $100b: AIN_P = AIN0$ and $AIN_N = AIN3$ . $100b: AIN_P = AIN0$ and $AIN_N = AIN0$ . $101b: AIN_P = AIN1$ and $AIN_N = AIN0$ . $110b: AIN_P = AIN2$ and $AIN_N = AIN0$ . $111b: AIN_P = AIN3$ and $AIN_N = AIN0$ . |
| 11:9  | PGA[2:0] | R/W  | 010b  | Programmable gain amplifier configuration These bits set the FSR of the programmable gain amplifier. $000b : FSR = \pm 6.144 \text{ V}^{(1)}$ $001b : FSR = \pm 4.096 \text{ V}^{(1)}$ $010b : FSR = \pm 2.048 \text{ V}$ $011b : FSR = \pm 1.024 \text{ V}$ $100b : FSR = \pm 0.512 \text{ V}$ $101b : FSR = \pm 0.256 \text{ V}$ $110b : FSR = \pm 0.256 \text{ V}$ $111b : FSR = \pm 0.256 \text{ V}$                                                                                                                                                                                                 |
| 8     | MODE     | R/W  | 1b    | Device operating mode This bit controls the operating mode. 0b : Continuous-conversion mode 1b : Single-shot mode or power-down state                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



## 表 9-3. Configuration Register Field Descriptions (続き)

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | DR[2:0]       | R/W  | 100b  | Data rate These bits control the data rate setting. 000b: 8 SPS 001b: 16 SPS 010b: 32 SPS 011b: 64 SPS 110b: 128 SPS 101b: 250 SPS 110b: 475 SPS 111b: 860 SPS                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4   | COMP_MODE     | R/W  | Ob    | Comparator mode This bit configures the comparator operating mode. 0b : Traditional comparator 1b : Window comparator                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3   | COMP_POL      | R/W  | Ob    | Comparator polarity This bit controls the polarity of the ALERT/RDY pin. 0b : Active low 1b : Active high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2   | COMP_LAT      | R/W  | 0b    | Latching comparator This bit controls whether the ALERT/RDY pin latches after being asserted or clears after conversions are within the margin of the upper and lower threshold values.  0b: Nonlatching comparator. The ALERT/RDY pin does not latch when asserted. 1b: Latching comparator. The asserted ALERT/RDY pin remains latched until conversion data are read by the controller or an appropriate SMBus alert response is sent by the controller. The device responds with an address, and is the lowest address currently asserting the ALERT/RDY bus line.                          |
| 1:0 | COMP_QUE[1:0] | R/W  | 11b   | Comparator queue and disable These bits perform two functions. When set to 11b, the comparator is disabled and the ALERT/RDY pin is set to a high-impedance state. When set to any other value, the ALERT/RDY pin and the comparator function are enabled, and the set value determines the number of successive conversions exceeding the upper or lower threshold required before asserting the ALERT/RDY pin.  00b: Assert after one conversion 01b: Assert after two conversions 10b: Assert after four conversions 11b: Disable the comparator and set the ALERT/RDY pin to high impedance |

<sup>(1)</sup> This parameter expresses the full-scale range of the ADC scaling. Do not apply more than VDD + 0.3 V to the analog inputs of the device.

## 9.4 Lo\_thresh (P[1:0] = 10b) [reset = 8000h] and Hi\_thresh (P[1:0] = 11b) [reset = 7FFFh] Registers

The upper and lower threshold values used by the comparator are stored in two 16-bit registers in two's-complement format. The comparator is implemented as a digital comparator; therefore, the values in these registers must be updated whenever the PGA settings are changed.

The conversion-ready function of the ALERT/RDY pin is enabled by setting the Hi\_thresh register MSB to 1b and the Lo\_thresh register MSB to 0b. To use the comparator function of the ALERT/RDY pin, the Hi\_thresh register value must always be greater than the Lo\_thresh register value. The threshold register formats are shown in the Lo\_thresh Register and Hi\_thresh Register. When set to RDY mode, the ALERT/RDY pin outputs the OS bit when in single-shot mode, and provides a continuous-conversion ready pulse when in continuous-conversion mode.

## 図 9-5. Lo\_thresh Register

| 15              | 14      | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|-----------------|---------|----|----|----|----|---|---|--|--|
| Lo_thresh[15:8] |         |    |    |    |    |   |   |  |  |
| R/W-80h         |         |    |    |    |    |   |   |  |  |
| 7               | 6       | 5  | 4  | 3  | 2  | 1 | 0 |  |  |
| Lo_thresh[7:0]  |         |    |    |    |    |   |   |  |  |
|                 | R/W-00h |    |    |    |    |   |   |  |  |

#### 図 9-6. Hi thresh Register

| 15              | 14      | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|-----------------|---------|----|----|----|----|---|---|--|--|--|
| Hi_thresh[15:8] |         |    |    |    |    |   |   |  |  |  |
| R/W-7Fh         |         |    |    |    |    |   |   |  |  |  |
| 7               | 6       | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
| Hi_thresh[7:0]  |         |    |    |    |    |   |   |  |  |  |
|                 | R/W-FFh |    |    |    |    |   |   |  |  |  |

## 表 9-4. Lo\_thresh and Hi\_thresh Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description          |
|------|-----------------|------|-------|----------------------|
| 15:0 | Lo_thresh[15:0] | R/W  | 8000h | Low threshold value  |
| 15:0 | Hi_thresh[15:0] | R/W  | 7FFFh | High threshold value |



## 10 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 10.1 Application Information

The following sections give example circuits and suggestions for using the ADS111xL in various situations.

#### 10.1.1 Basic Connections

☑ 10-1 shows the principle I<sup>2</sup>C connections for the ADS1115L.



図 10-1. Typical Connections of the ADS1115L

The fully differential voltage input of the ADS111xL is designed for connection to differential sources with moderately low source impedance, such as thermocouples and thermistors. Although the ADS111xL can read bipolar differential signals, these devices cannot accept negative voltages on either input.

The ADS111xL draws transient currents during conversion. A 0.1-µF power-supply bypass capacitor supplies the momentary bursts of extra current required from the supply.

The ADS111xL interfaces directly to standard mode and fast mode  $I^2C$  controllers. Any microcontroller  $I^2C$  peripheral, including controller-only and single-controller  $I^2C$  peripherals, operates with the ADS111xL. The ADS111xL does not perform clock-stretching (that is, the device never pulls the clock line low), so this function does not need to be provided for unless other clock-stretching devices are on the same  $I^2C$  bus.

Pullup resistors are required on both the SDA and SCL lines because I<sup>2</sup>C bus drivers are open drain. The size of these resistors depends on the bus operating speed and capacitance of the bus lines. Higher-value resistors consume less power, but increase the transition times on the bus, thus limiting the bus speed. Lower-value resistors allow higher speed, but at the expense of higher power consumption. Long bus lines have higher capacitance and require smaller pullup resistors to compensate. Do not use resistors that are too small to avoid bus drivers being unable to pull the bus lines low.

Copyright © 2024 Texas Instruments Incorporated



#### 10.1.2 Unused Inputs and Outputs

Follow the guidelines below for the connection of unused device pins:

- Either float unused analog inputs, or tie unused analog inputs to GND
- Either float NC (not connected) pins, or tie the NC pins to GND
- If the ALERT/RDY output pin is not used, leave this pin unconnected or tie this pin to VDD using a weak pullup resistor

#### 10.1.3 Single-Ended Inputs

The ADS1114L can measure one, and the ADS1115L up to four, single-ended signals. The ADS1114L can measure single-ended signals by connecting AIN1 to GND externally. The ADS1115L measures single-ended signals by appropriate configuration of the MUX[2:0] bits in the Configuration register. ☑ 10-2 shows a single-ended connection scheme for the ADS1115L. The single-ended signal ranges from 0 V up to positive supply or +FS, whichever is lower. Negative voltages cannot be applied to these devices because the ADS111xL can only accept positive voltages with respect to ground. The ADS111xL do not lose linearity within the input range.

The ADS111xL offer a differential input voltage range of ±FSR. Single-ended configurations use only one-half of the full-scale input voltage range. Differential configurations maximize the dynamic range of the ADC, and provide better common-mode noise rejection than single-ended configurations.



NOTE: Digital pin connections omitted for clarity.

#### 図 10-2. Measuring Single-Ended Inputs

The ADS1115L also allows AIN3 to serve as a common point for measurements by appropriate setting of the MUX[2:0] bits. AIN0, AIN1, and AIN2 can all be measured with respect to AIN3. In this configuration, the ADS1115L operates with inputs, where AIN3 serves as the common point. This ability improves the usable range over the single-ended configuration because negative differential voltages are allowed when  $GND < V_{(AIN3)} < VDD$ ; however, common-mode noise attenuation is not offered.

#### 10.1.4 Input Protection

The ADS111xL are fabricated in a small-geometry, low-voltage process. The analog inputs feature protection diodes to the supply rails. However, the current-handling ability of these diodes is limited, and the ADS111xL can be permanently damaged by analog input voltages that exceed approximately 300 mV beyond the rails for extended periods. One way to protect against overvoltage is to place current-limiting resistors on the input lines. The ADS111xL analog inputs can withstand continuous currents as large as 10 mA.



#### 10.1.5 Analog Input Filtering

Analog input filtering serves two purposes:

- 1. Limits the effect of aliasing during the sampling process
- 2. Reduces external noise from being a part of the measurement

Aliasing occurs when frequency components are present in the input signal that are higher than half the sampling frequency of the ADC (also known as the *Nyquist frequency*). These frequency components fold back and show up in the actual frequency band of interest below half the sampling frequency. The filter response of the digital filter, as shown in  $\boxtimes$  10-3, repeats at multiples of the sampling frequency, also known as the modulator frequency ( $f_{MOD}$ ). Signals or noise up to a frequency where the filter response repeats are attenuated to a certain amount by the digital filter depending on the filter architecture. Any frequency components present in the input signal around the modulator frequency, or multiples thereof, are not attenuated and alias back into the band of interest, unless attenuated by an external analog filter.



図 10-3. Effect of Aliasing

Many sensor signals are inherently band-limited (for example, the output of a thermocouple has a limited rate of change). In this case, the sensor signal does not alias back into the pass band when using a  $\Delta\Sigma$  ADC. However, any noise pick-up along the sensor wiring or the application circuitry can potentially alias into the pass band. Power line-cycle frequency and harmonics are one common noise source. External noise can also be generated from electromagnetic interference (EMI) or radio frequency interference (RFI) sources, such as nearby motors and cellular phones. Another noise source typically exists on the printed circuit board (PCB) in the form of clocks and other digital signals. Analog input filtering helps remove unwanted signals from affecting the measurement result.

A first-order resistor-capacitor (RC) filter is (in most cases) sufficient to either totally eliminate aliasing, or to reduce the effect of aliasing to a level within the noise floor of the sensor. Generally, any signal beyond  $f_{MOD}$  / 2 is attenuated to a level below the noise floor of the ADC. The digital filter of the ADS111xL attenuates signals to a certain degree. In addition, noise components are usually smaller in magnitude than the actual sensor signal. Therefore, using a first-order RC filter with a cutoff frequency set at the output data rate or 10 times higher is generally a good starting point for a system design.

Copyright © 2024 Texas Instruments Incorporated

#### 10.1.6 Connecting Multiple Devices

Up to four ADS111xL devices can be connected to a single I<sup>2</sup>C bus using different address pin configurations for each device. Use the address pin to set the ADS111xL to one of four different I<sup>2</sup>C addresses. Use the GND, VDD, and SCL addresses first. If SDA is used as the device address, hold the SDA line low for at least 100 ns after the SCL line goes low to make sure the device decodes the address correctly during I<sup>2</sup>C communication. In 10-4 shows an example of four ADS111xL devices on the same I<sup>2</sup>C bus. One set of pullup resistors is required per bus. If needed, lower the pullup resistor values to compensate for the additional bus capacitance presented by multiple devices and increased line length.



NOTE: The ADS111xL power and input connections are omitted for clarity. The ADDR pin selects the I<sup>2</sup>C address.

図 10-4. Connecting Multiple ADS111xL Devices



#### 10.1.7 Duty Cycling For Low Power

The noise performance of a  $\Delta\Sigma$  ADC generally improves when lowering the output data rate because more samples of the internal modulator are averaged to yield one conversion result. In applications where power consumption is critical, the improved noise performance at low data rates is not always required. For these applications, the ADS111xL supports duty cycling that yields significant power savings by periodically requesting high data rate readings at an effectively lower data rate. For example, an ADS111xL in power-down state with a data rate set to 860 SPS can be operated by a microcontroller that instructs a single-shot conversion every 125 ms (8 SPS). A conversion at 860 SPS only requires approximately 1.2 ms, so the ADS111xL enters power-down state for the remaining 123.8 ms. In this configuration, the ADS111xL consumes approximately 1/100th the power that is otherwise consumed in continuous-conversion mode. The duty cycling rate is completely arbitrary and is defined by the controller. The ADS111xL offers lower data rates that do not implement duty cycling and also offers improved noise performance if required.

## 10.1.8 I<sup>2</sup>C Communication Sequence Example

This section provides an example of an I<sup>2</sup>C communication sequence between a microcontroller (the controller) and a ADS111xL (the target) configured with a target address of 1001 000b to start a single-shot conversion and subsequently read the conversion result.

1. Write the Configuration register as shown in ☑ 10-6 to configure the device (for example, when using the ADS1115L, write MUX[2:0] = 000b, PGA[2:0] = 010b, MODE = 1b, and DR[2:0] = 110b) and start a single-shot conversion (OS = 1b).

| S | TARGET ADDRESS (1001 000b) | W | А | ADDRESS POINTER REGISTER (01 | lh) | Α | ] |
|---|----------------------------|---|---|------------------------------|-----|---|---|
|   |                            |   |   |                              |     |   | _ |
|   | CONFIGURATION DATA (85h)   | Α |   | CONFIGURATION DATA (C0h)     | Α   | Р |   |

## 図 10-5. Write the Configuration Register

2. Wait at least  $t = 1 / DR \pm 10\%$  for the conversion to complete.

Alternatively, poll the OS bit for a 1b as shown in 🗵 10-6 to determine when the conversion result is ready for retrieval. This option does not work in continuous-conversion mode because the OS bit always reads 0b.

| S | TARGET ADDRESS (1001 000b) | R | Α | CONFIGURATION DATA (MSB) | A <sup>(1)</sup> | CONFIGURATION DATA (LSB) | Ā | Р |  |
|---|----------------------------|---|---|--------------------------|------------------|--------------------------|---|---|--|
|---|----------------------------|---|---|--------------------------|------------------|--------------------------|---|---|--|

## 図 10-6. Read the Configuration Register to Check for OS = 1b

3. Then, as shown in 2 10-7, read the Conversion register.



#### 図 10-7. Read the Conversion Register

4. Start a new single-shot conversion by writing a 1b to the OS bit in the Configuration register.

To save time, a new conversion can also be started (step 4) before reading the conversion result (step 3).  $\boxtimes$  10-8 lists a legend for  $\boxtimes$  10-5 to  $\boxtimes$  10-7.



図 10-8. Legend for the I<sup>2</sup>C Sequence Diagrams

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated



## 10.2 Typical Application

This application example describes how to use the ADS1115L to monitor two different supply voltage rails in a system. 

☑ 10-9 shows a typical implementation for monitoring two supply voltage rails.



図 10-9. Monitoring Two Supply Voltage Rails Using the ADS1115L

## 10.2.1 Design Requirements

表 10-1 lists the design requirements for this application.

DESIGN PARAMETER

Device supply voltage

Voltage rails to monitor

Measurement accuracy

Update rate

VALUE

3.3 V

1.8 V, 3.3 V

±0.5%

5 ms per rail

表 10-1. Design Requirements

#### 10.2.2 Detailed Design Procedure

The analog inputs, AIN0 and AIN3, connect directly to the supply voltage rails that are monitored through RC filter resistors. Small filter resistor values of 100  $\Omega$  are chosen to reduce voltage drops (and therefore offset errors) caused by the input currents of the ADS1115L to a minimum. Filter capacitors of 0.47  $\mu$ F are chosen to set the filter cutoff frequencies at 3.39 kHz. To get one reading from each of the two supplies within 10 ms, a data rate of 860 SPS is selected. The device is set up for single-ended measurements using MUX[2:0] settings 100b and 101b. An FSR =  $\pm 4.096$  V is selected to measure the 3.3-V rail. The same FSR can also be used to measure the 1.8-V rail or the FSR can be set to FSR =  $\pm 2.048$  V.

English Data Sheet: SBASAV5

#### 10.2.3 Application Curve

The measurement results in 🗵 10-10 show that the two supplies can be measured with ±0.5% accuracy over the complete operating ambient temperature range without any offset or gain calibration.



図 10-10. Measurement Error vs Temperature

## 10.3 Power Supply Recommendations

The device requires a single unipolar supply, VDD, to power both the analog and digital circuitry of the device.

#### 10.3.1 Power-Supply Sequencing

Wait approximately 50 µs after VDD is stabilized before communicating with the device to allow the power-up reset process to complete.

#### 10.3.2 Power-Supply Decoupling

Good power-supply decoupling is important to achieve optimum performance. As shown in  $\boxtimes$  10-11, VDD must be decoupled with at least a 0.1- $\mu$ F capacitor. The 0.1- $\mu$ F bypass capacitor supplies the momentary bursts of extra current required from the supply when the device is converting. Place the bypass capacitor as close to the power-supply pin of the device as possible using low-impedance connections. Use multilayer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, do not use vias to connect capacitors to the device pins for better noise immunity. Using multiple vias in parallel lowers the overall inductance, and is beneficial for connections to ground planes.



図 10-11. ADS1115L Power-Supply Decoupling

#### 10.4 Layout

#### 10.4.1 Layout Guidelines

Employ best design practices when laying out a printed circuit board (PCB) for both analog and digital components. For optimal performance, separate the analog components [such as ADCs, amplifiers, references, digital-to-analog converters (DACs), and analog MUXs] from digital components [such as microcontrollers, complex programmable logic devices (CPLDs), field-programmable gate arrays (FPGAs), radio frequency (RF) transceivers, universal serial bus (USB) transceivers, and switching regulators].  $\boxtimes$  10-12 shows an example of good component placement. Although  $\boxtimes$  10-12 provides a good example of component placement, the best placement for each application is unique to the geometries, components, and PCB fabrication capabilities employed. That is, there is no single layout that is perfect for every design and careful consideration must always be used when designing with any analog component.



図 10-12. System Component Placement

The following outlines some basic recommendations for the layout of the ADS111xL to get the best possible performance of the ADC. A good design can be ruined with a bad circuit layout.

- Separate analog and digital signals. To start, partition the board into analog and digital sections where the layout permits. Route digital lines away from analog lines. This placement prevents digital noise from coupling back into analog signals.
- Fill void areas on signal layers with ground fill.
- Provide good ground return paths. Signal return currents flow on the path of least impedance. If the ground plane is cut or has other traces that block the current from flowing right next to the signal trace, the current must find another path to return to the source and complete the circuit. A longer return current path increases the chance that the signal radiates. Sensitive signals are more susceptible to EMI interference.
- Use bypass capacitors on supplies to reduce high-frequency noise. Do not place vias between bypass
  capacitors and the active device. Placing the bypass capacitors on the same layer as close to the active
  device yields the best results.
- Consider the resistance and inductance of the routing. Often, traces for the inputs have resistances that react with the input bias current and cause an added error voltage. Reduce the loop area enclosed by the source signal and the return current to reduce the inductance in the path. Reduce the inductance to reduce the EMI pickup, and reduce the high-frequency impedance observed by the device.
- Differential inputs must be matched for both the inputs going to the measurement source.
- Analog inputs with differential connections must have a capacitor placed differentially across the inputs. Best
  input combinations for differential measurements use adjacent analog input lines (such as AIN0, AIN1 and
  AIN2, AIN3). The differential capacitors must be of high quality. The best ceramic chip capacitors are C0G
  (NPO), which have stable properties and low-noise characteristics.

## 10.4.2 Layout Example



図 10-13. ADS1115L VSSOP Package

## 11 Device and Documentation Support

## 11.1 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

## 11.2 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 11.3 Trademarks

NXP Semiconductors<sup>™</sup> is a trademark of NXP Semiconductors.

テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 11.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 11.5 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 12 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2023 | *        | Initial Release |

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

23-May-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | , ,    | .,            |                  |                       |      | (4)                           | (5)                        |              | . ,              |
| ADS1114LIDGSR         | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | 114L             |
| ADS1114LIDGSR.B       | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | 114L             |
| ADS1115LIDGSR         | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | 115L             |
| ADS1115LIDGSR.B       | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | 115L             |
| ADS1115LIYCJR         | Active | Production    | DSBGA (YCJ)   12 | 3000   LARGE T&R      | Yes  | Call TI                       | Level-1-260C-UNLIM         | -40 to 125   | 3K7X             |
| ADS1115LIYCJR.B       | Active | Production    | DSBGA (YCJ)   12 | 3000   LARGE T&R      | Yes  | Call TI                       | Level-1-260C-UNLIM         | -40 to 125   | 3K7X             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



#### NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated