SNAU297
July 2025
LMK5B12212
,
LMK5C22212A
1
Description
Features
4
1
Evaluation Module Overview
1.1
Introduction
1.2
Kit Contents
1.3
Specification
1.4
Device Information
1.5
Using LMK5B12212EVM to evaluate LMK5C22212A
2
Hardware
2.1
Test Equipment Recommended
2.2
LMK5B12212EVM Default Settings
2.3
EVM Quick Start
3
Software
3.1
Getting Started With TICS Pro
3.2
Programming the LMK5B12212
3.3
Configuring TICS Pro
3.3.1
Using the Start Page
3.3.1.1
Step 1
3.3.1.2
Step 2
3.3.1.3
Step 3
3.3.1.4
Step 4
3.3.1.5
Step 5
3.3.1.6
Step 6
3.3.1.7
Step 7
3.3.1.8
Step 8
3.3.2
Using the Status Page
3.3.3
Using the Input Page
3.3.3.1
Cascaded Configurations
3.3.3.1.1
Cascade VCO to APLL Reference
3.3.4
Using APLLx Pages
3.3.4.1
APLL DCO
3.3.5
Using the DPLLx Page
3.3.5.1
DPLL DCO
3.3.6
Using the Validation Page
3.3.7
Using the GPIO Page
3.3.7.1
SYNC/SYSREF/1-PPS Page
3.3.8
Using the Outputs Page
3.3.9
EEPROM Page
3.3.10
Design Report Page
4
EVM Configuration
4.1
Evaluation Setup
4.1.1
Power Supply
4.1.2
Logic Inputs and Outputs
4.1.3
Switching Between I2C and SPI
4.1.4
Generating SYSREF Request
4.1.5
XO Input
4.1.5.1
48MHz TCXO (Default)
4.1.5.2
External Clock Input
4.1.5.3
Additional XO Input Options
4.1.5.4
APLL Reference Options
4.1.6
Reference Clock Inputs
4.1.7
Clock Outputs
4.1.8
Status Outputs and LEDS
4.1.9
Requirements for Making Measurements
4.2
Typical Phase Noise Characteristics
5
Hardware Design Files
5.1
Schematics
5.1.1
Power Supply Schematic
5.1.2
Alternative Power Supply Schematic
5.1.3
Power Distribution Schematic
5.1.4
LMK5B12212 and Input References IN0 to IN1 Schematic
5.1.5
Clock Outputs OUT0 to OUT3 Schematic
5.1.6
Clock Outputs OUT4 to OUT7 Schematic
5.1.7
Clock Outputs OUT8 to OUT11 Schematic
5.1.8
XO Schematic
5.1.9
Logic I/O Interfaces Schematic
5.1.10
USB2ANY Schematic
5.2
PCB Layouts
5.2.1
Layout Guidelines
5.2.2
Layout Example
5.2.3
Thermal Reliability
5.3
Bill of Materials (BOM)
5.3.1
Loop Filter and Vibration Nonsensitive Capacitors
EVM User's Guide
LMK5B12212
Evaluation Module User Guide