• Menu
  • Product
  • Email
  • PDF
  • Order now
  • Windowing, Sync, Sysref in LMX1205

    • SNAA430 January   2025 LMX1205

       

  • CONTENTS
  • SEARCH
  • Windowing, Sync, Sysref in LMX1205
  1.   1
  2.   Abstract
  3.   Trademarks
  4. 1Introduction
  5. 2Where Does the Sync Signal Rise Come With Respect to the Clock Rise Edge?
  6. 3What is this Request Mode?
  7. 4Pulse Mode
  8. 5Repeater Non-sync Mode
  9. 6Repeater Sync Mode
  10. 7Summary
  11. 8References
  12. 9Appendix A
  13. IMPORTANT NOTICE
search No matches found.
  • Full reading width
    • Full reading width
    • Comfortable reading width
    • Expanded reading width
  • Card for each section
  • Card with all content

 

Application Note

Windowing, Sync, Sysref in LMX1205

Abstract

LMX1205 is a versatile clocking product which can act as multiplier, divider, and buffer. When LMX1205 is used in the signal chain and deterministic nature across the signal chain is needed, certain sequence of events have to be performed. This deterministic nature of clock bringup in signal chain helps in predictable JESD link and post processing following it. This app note covers the sequence of events to be followed to maintain the deterministic nature.

Trademarks

All trademarks are the property of their respective owners.

1 Introduction

Block diagram of the LMX1205 outputs is shown in Figure 1-1. Consider a case, where LMX1205 is used as buffer/multiplier/divider in the clock path (CH0-CH3) and is required that all the channels (CH0-CH3) and sysref (SYS0-SYS3) need to be in sync and deterministic irrespective of the power supply toggling. This application note covers the steps to be followed to get that deterministic nature with lab measured waveforms using LMX1205 tics-pro. In general, sysref channels are low frequency clocks(<200MHz). Sync Signal is an external signal which can be both AC coupled and DC coupled. By default, it is AC coupled in LMX1205.

 Sync Signal Driving Two LMX1205Figure 1-1 Sync Signal Driving Two LMX1205

There are different modes of operation to be taken care before we see the final synced output, which is discussed in the subsequent sections. Assuming (as shown in Figure 1-2) somehow the Sync Signal rise edge is coming on the clock negative edge. After some delay, SYS0 and SYS4 are synced and deterministic. Absolute delay depends on the divider used for sysref path. But for a particular sysref divider settings, no matter how many power cycles done, it is always deterministic. This application note focus on using sysref outputs for explaining the concepts and same is applicable for other channel outputs also. If sync signal is not going from low to high in one input clock window to two LMX1205s, then determinism is not achievable.

 Pre and Post Sync Waveform IllustrationFigure 1-2 Pre and Post Sync Waveform Illustration

 

Texas Instruments

© Copyright 1995-2025 Texas Instruments Incorporated. All rights reserved.
Submit documentation feedback | IMPORTANT NOTICE | Trademarks | Privacy policy | Cookie policy | Terms of use | Terms of sale