The ADS42LB49 and ADS42LB69 are a family of high-linearity, dual-channel, 14- and 16-bit,
250-MSPS, analog-to-digital converters (ADCs) supporting DDR and QDR LVDS output interfaces. The buffered analog input provides uniform input impedance across a wide frequency range while minimizing sample-and-hold glitch energy. A sampling clock divider allows more flexibility for system clock architecture design. The ADS42LBx9 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with low-power consumption.
PART NUMBER | PACKAGE | INTERFACE OPTION |
---|---|---|
ADS42LB49 | VQFN (64) | 14-bit DDR or QDR LVDS |
14-bit JESD204B | ||
ADS42LB69 | VQFN (64) | 16-bit DDR or QDR LVDS |
16-bit JESD204B |
space
space
Changes from E Revision (December 2014) to F Revision
Changes from D Revision (September 2013) to E Revision
Changes from C Revision (September 2013) to D Revision
Changes from B Revision (March 2013) to C Revision
Changes from A Revision (November 2012) to B Revision
Changes from * Revision (October 2012) to A Revision